xref: /OK3568_Linux_fs/kernel/drivers/media/platform/rockchip/cif/cif-scale.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2020 Rockchip Electronics Co., Ltd. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/kfifo.h>
5*4882a593Smuzhiyun #include <media/v4l2-common.h>
6*4882a593Smuzhiyun #include <media/v4l2-ioctl.h>
7*4882a593Smuzhiyun #include <media/videobuf2-core.h>
8*4882a593Smuzhiyun #include <media/videobuf2-vmalloc.h>
9*4882a593Smuzhiyun #include <media/videobuf2-dma-contig.h>
10*4882a593Smuzhiyun #include <media/videobuf2-dma-sg.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_gpio.h>
13*4882a593Smuzhiyun #include <linux/of_graph.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/of_reserved_mem.h>
16*4882a593Smuzhiyun #include <media/v4l2-event.h>
17*4882a593Smuzhiyun #include "dev.h"
18*4882a593Smuzhiyun #include "regs.h"
19*4882a593Smuzhiyun #include "mipi-csi2.h"
20*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define MEMORY_ALIGN_ROUND_UP_HEIGHT		16
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define SCALE_MIN_WIDTH		4
26*4882a593Smuzhiyun #define SCALE_MIN_HEIGHT	4
27*4882a593Smuzhiyun #define SCALE_OUTPUT_STEP_WISE	1
28*4882a593Smuzhiyun #define CIF_SCALE_REQ_BUFS_MIN	3
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static const struct cif_output_fmt scale_out_fmts[] = {
31*4882a593Smuzhiyun 	{
32*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_SRGGB16,
33*4882a593Smuzhiyun 		.cplanes = 1,
34*4882a593Smuzhiyun 		.mplanes = 1,
35*4882a593Smuzhiyun 		.bpp = { 16 },
36*4882a593Smuzhiyun 		.raw_bpp = 16,
37*4882a593Smuzhiyun 		.fmt_type = CIF_FMT_TYPE_RAW,
38*4882a593Smuzhiyun 	}, {
39*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_SGRBG16,
40*4882a593Smuzhiyun 		.cplanes = 1,
41*4882a593Smuzhiyun 		.mplanes = 1,
42*4882a593Smuzhiyun 		.bpp = { 16 },
43*4882a593Smuzhiyun 		.raw_bpp = 16,
44*4882a593Smuzhiyun 		.fmt_type = CIF_FMT_TYPE_RAW,
45*4882a593Smuzhiyun 	}, {
46*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_SGBRG16,
47*4882a593Smuzhiyun 		.cplanes = 1,
48*4882a593Smuzhiyun 		.mplanes = 1,
49*4882a593Smuzhiyun 		.bpp = { 16 },
50*4882a593Smuzhiyun 		.raw_bpp = 16,
51*4882a593Smuzhiyun 		.fmt_type = CIF_FMT_TYPE_RAW,
52*4882a593Smuzhiyun 	}, {
53*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_SBGGR16,
54*4882a593Smuzhiyun 		.cplanes = 1,
55*4882a593Smuzhiyun 		.mplanes = 1,
56*4882a593Smuzhiyun 		.bpp = { 16 },
57*4882a593Smuzhiyun 		.raw_bpp = 16,
58*4882a593Smuzhiyun 		.fmt_type = CIF_FMT_TYPE_RAW,
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
rkcif_scale_enum_fmt_vid_cap(struct file * file,void * priv,struct v4l2_fmtdesc * f)62*4882a593Smuzhiyun static int rkcif_scale_enum_fmt_vid_cap(struct file *file, void *priv,
63*4882a593Smuzhiyun 					struct v4l2_fmtdesc *f)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	const struct cif_output_fmt *fmt = NULL;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (f->index >= ARRAY_SIZE(scale_out_fmts))
68*4882a593Smuzhiyun 		return -EINVAL;
69*4882a593Smuzhiyun 	fmt = &scale_out_fmts[f->index];
70*4882a593Smuzhiyun 	f->pixelformat = fmt->fourcc;
71*4882a593Smuzhiyun 	return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
rkcif_scale_g_fmt_vid_cap_mplane(struct file * file,void * priv,struct v4l2_format * f)74*4882a593Smuzhiyun static int rkcif_scale_g_fmt_vid_cap_mplane(struct file *file, void *priv,
75*4882a593Smuzhiyun 					    struct v4l2_format *f)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = video_drvdata(file);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	f->fmt.pix_mp = scale_vdev->pixm;
80*4882a593Smuzhiyun 	return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
rkcif_scale_align_bits_per_pixel(struct rkcif_device * cif_dev,const struct cif_output_fmt * fmt,int plane_index)83*4882a593Smuzhiyun static u32 rkcif_scale_align_bits_per_pixel(struct rkcif_device *cif_dev,
84*4882a593Smuzhiyun 					    const struct cif_output_fmt *fmt,
85*4882a593Smuzhiyun 					    int plane_index)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	u32 bpp = 0, i;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (fmt) {
90*4882a593Smuzhiyun 		switch (fmt->fourcc) {
91*4882a593Smuzhiyun 		case V4L2_PIX_FMT_SBGGR16:
92*4882a593Smuzhiyun 		case V4L2_PIX_FMT_SGBRG16:
93*4882a593Smuzhiyun 		case V4L2_PIX_FMT_SGRBG16:
94*4882a593Smuzhiyun 		case V4L2_PIX_FMT_SRGGB16:
95*4882a593Smuzhiyun 			bpp = max(fmt->bpp[plane_index], (u8)CIF_RAW_STORED_BIT_WIDTH_RV1126);
96*4882a593Smuzhiyun 			for (i = 1; i < 5; i++) {
97*4882a593Smuzhiyun 				if (i * CIF_RAW_STORED_BIT_WIDTH_RV1126 >= bpp) {
98*4882a593Smuzhiyun 					bpp = i * CIF_RAW_STORED_BIT_WIDTH_RV1126;
99*4882a593Smuzhiyun 					break;
100*4882a593Smuzhiyun 				}
101*4882a593Smuzhiyun 			}
102*4882a593Smuzhiyun 			break;
103*4882a593Smuzhiyun 		default:
104*4882a593Smuzhiyun 			v4l2_err(&cif_dev->v4l2_dev, "fourcc: %d is not supported!\n",
105*4882a593Smuzhiyun 				 fmt->fourcc);
106*4882a593Smuzhiyun 			break;
107*4882a593Smuzhiyun 		}
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return bpp;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct
rkcif_scale_find_output_fmt(u32 pixelfmt)115*4882a593Smuzhiyun cif_output_fmt *rkcif_scale_find_output_fmt(u32 pixelfmt)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	const struct cif_output_fmt *fmt;
118*4882a593Smuzhiyun 	u32 i;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(scale_out_fmts); i++) {
121*4882a593Smuzhiyun 		fmt = &scale_out_fmts[i];
122*4882a593Smuzhiyun 		if (fmt->fourcc == pixelfmt)
123*4882a593Smuzhiyun 			return fmt;
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return NULL;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
rkcif_scale_set_fmt(struct rkcif_scale_vdev * scale_vdev,struct v4l2_pix_format_mplane * pixm,bool try)129*4882a593Smuzhiyun static int rkcif_scale_set_fmt(struct rkcif_scale_vdev *scale_vdev,
130*4882a593Smuzhiyun 			       struct v4l2_pix_format_mplane *pixm,
131*4882a593Smuzhiyun 			       bool try)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct rkcif_stream *stream = scale_vdev->stream;
134*4882a593Smuzhiyun 	struct rkcif_device *cif_dev = scale_vdev->cifdev;
135*4882a593Smuzhiyun 	struct v4l2_subdev_selection input_sel;
136*4882a593Smuzhiyun 	struct v4l2_subdev_format fmt_src;
137*4882a593Smuzhiyun 	const struct cif_output_fmt *fmt;
138*4882a593Smuzhiyun 	unsigned int imagesize = 0;
139*4882a593Smuzhiyun 	int bpl, size, bpp;
140*4882a593Smuzhiyun 	int scale_times = 0;
141*4882a593Smuzhiyun 	u32 scale_ratio = 0;
142*4882a593Smuzhiyun 	u32 width = 640;
143*4882a593Smuzhiyun 	u32 height = 480;
144*4882a593Smuzhiyun 	int ret = 0;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (!cif_dev->terminal_sensor.sd)
147*4882a593Smuzhiyun 		rkcif_update_sensor_info(&cif_dev->stream[0]);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	if (cif_dev->terminal_sensor.sd) {
150*4882a593Smuzhiyun 		fmt_src.which = V4L2_SUBDEV_FORMAT_ACTIVE;
151*4882a593Smuzhiyun 		fmt_src.pad = 0;
152*4882a593Smuzhiyun 		ret = v4l2_subdev_call(cif_dev->terminal_sensor.sd, pad, get_fmt, NULL, &fmt_src);
153*4882a593Smuzhiyun 		if (ret) {
154*4882a593Smuzhiyun 			v4l2_err(&scale_vdev->cifdev->v4l2_dev,
155*4882a593Smuzhiyun 				 "%s: get sensor format failed\n", __func__);
156*4882a593Smuzhiyun 			return ret;
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		input_sel.target = V4L2_SEL_TGT_CROP_BOUNDS;
160*4882a593Smuzhiyun 		input_sel.which = V4L2_SUBDEV_FORMAT_ACTIVE;
161*4882a593Smuzhiyun 		input_sel.pad = 0;
162*4882a593Smuzhiyun 		ret = v4l2_subdev_call(cif_dev->terminal_sensor.sd,
163*4882a593Smuzhiyun 				       pad, get_selection, NULL,
164*4882a593Smuzhiyun 				       &input_sel);
165*4882a593Smuzhiyun 		if (!ret) {
166*4882a593Smuzhiyun 			fmt_src.format.width = input_sel.r.width;
167*4882a593Smuzhiyun 			fmt_src.format.height = input_sel.r.height;
168*4882a593Smuzhiyun 		}
169*4882a593Smuzhiyun 		scale_vdev->src_res.width = fmt_src.format.width;
170*4882a593Smuzhiyun 		scale_vdev->src_res.height = fmt_src.format.height;
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 	fmt = rkcif_scale_find_output_fmt(pixm->pixelformat);
173*4882a593Smuzhiyun 	if (fmt == NULL) {
174*4882a593Smuzhiyun 		v4l2_err(&scale_vdev->cifdev->v4l2_dev,
175*4882a593Smuzhiyun 			"format of source channel are not bayer raw, not support scale\n");
176*4882a593Smuzhiyun 		return -1;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 	if (scale_vdev->src_res.width && scale_vdev->src_res.height) {
179*4882a593Smuzhiyun 		width = scale_vdev->src_res.width;
180*4882a593Smuzhiyun 		height = scale_vdev->src_res.height;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 	scale_ratio = width / pixm->width;
183*4882a593Smuzhiyun 	if (scale_ratio <= 8) {
184*4882a593Smuzhiyun 		scale_vdev->scale_mode = SCALE_8TIMES;
185*4882a593Smuzhiyun 		scale_times = 8;
186*4882a593Smuzhiyun 	} else if (scale_ratio <= 16) {
187*4882a593Smuzhiyun 		scale_vdev->scale_mode = SCALE_16TIMES;
188*4882a593Smuzhiyun 		scale_times = 16;
189*4882a593Smuzhiyun 	} else {
190*4882a593Smuzhiyun 		scale_vdev->scale_mode = SCALE_32TIMES;
191*4882a593Smuzhiyun 		scale_times = 32;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 	//source resolution align (scale_times * 2)
194*4882a593Smuzhiyun 	width = ALIGN(width, scale_times * 2);
195*4882a593Smuzhiyun 	pixm->width = width  / (scale_times * 2) * 2;
196*4882a593Smuzhiyun 	pixm->height = height / (scale_times * 2) * 2;
197*4882a593Smuzhiyun 	pixm->num_planes = fmt->mplanes;
198*4882a593Smuzhiyun 	pixm->field = V4L2_FIELD_NONE;
199*4882a593Smuzhiyun 	pixm->quantization = V4L2_QUANTIZATION_DEFAULT;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	bpp = rkcif_scale_align_bits_per_pixel(cif_dev, fmt, 0);
202*4882a593Smuzhiyun 	bpl = pixm->width * bpp / CIF_RAW_STORED_BIT_WIDTH_RV1126;
203*4882a593Smuzhiyun 	bpl = ALIGN(bpl, 8);
204*4882a593Smuzhiyun 	size = bpl * pixm->height;
205*4882a593Smuzhiyun 	imagesize += size;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	v4l2_dbg(1, rkcif_debug, &stream->cifdev->v4l2_dev,
208*4882a593Smuzhiyun 		 "%s C-Plane %i size: %d, Total imagesize: %d\n",
209*4882a593Smuzhiyun 		 __func__, 0, size, imagesize);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (fmt->mplanes == 1) {
212*4882a593Smuzhiyun 		pixm->plane_fmt[0].bytesperline = bpl;
213*4882a593Smuzhiyun 		pixm->plane_fmt[0].sizeimage = imagesize;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (!try) {
217*4882a593Smuzhiyun 		scale_vdev->scale_out_fmt = fmt;
218*4882a593Smuzhiyun 		scale_vdev->pixm = *pixm;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		v4l2_info(&stream->cifdev->v4l2_dev,
221*4882a593Smuzhiyun 			  "%s: req(%d, %d) src out(%d, %d)\n", __func__,
222*4882a593Smuzhiyun 			  pixm->width, pixm->height,
223*4882a593Smuzhiyun 			  scale_vdev->src_res.width, scale_vdev->src_res.height);
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 	return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
rkcif_scale_s_fmt_vid_cap_mplane(struct file * file,void * priv,struct v4l2_format * f)228*4882a593Smuzhiyun static int rkcif_scale_s_fmt_vid_cap_mplane(struct file *file,
229*4882a593Smuzhiyun 					    void *priv, struct v4l2_format *f)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = video_drvdata(file);
232*4882a593Smuzhiyun 	int ret = 0;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (vb2_is_busy(&scale_vdev->vnode.buf_queue)) {
235*4882a593Smuzhiyun 		v4l2_err(&scale_vdev->cifdev->v4l2_dev, "%s queue busy\n", __func__);
236*4882a593Smuzhiyun 		return -EBUSY;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	ret = rkcif_scale_set_fmt(scale_vdev, &f->fmt.pix_mp, false);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
rkcif_scale_querycap(struct file * file,void * priv,struct v4l2_capability * cap)244*4882a593Smuzhiyun static int rkcif_scale_querycap(struct file *file,
245*4882a593Smuzhiyun 				void *priv, struct v4l2_capability *cap)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = video_drvdata(file);
248*4882a593Smuzhiyun 	struct device *dev = scale_vdev->cifdev->dev;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	strscpy(cap->driver, dev->driver->name, sizeof(cap->driver));
251*4882a593Smuzhiyun 	strscpy(cap->card, dev->driver->name, sizeof(cap->card));
252*4882a593Smuzhiyun 	snprintf(cap->bus_info, sizeof(cap->bus_info),
253*4882a593Smuzhiyun 		 "platform:%s", dev_name(dev));
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
rkcif_scale_ioctl_default(struct file * file,void * fh,bool valid_prio,unsigned int cmd,void * arg)257*4882a593Smuzhiyun static long rkcif_scale_ioctl_default(struct file *file, void *fh,
258*4882a593Smuzhiyun 				    bool valid_prio, unsigned int cmd, void *arg)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = video_drvdata(file);
261*4882a593Smuzhiyun 	struct rkcif_device *dev = scale_vdev->cifdev;
262*4882a593Smuzhiyun 	struct bayer_blc *pblc;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	switch (cmd) {
265*4882a593Smuzhiyun 	case RKCIF_CMD_GET_SCALE_BLC:
266*4882a593Smuzhiyun 		pblc = (struct bayer_blc *)arg;
267*4882a593Smuzhiyun 		*pblc = scale_vdev->blc;
268*4882a593Smuzhiyun 		v4l2_dbg(1, rkcif_debug, &dev->v4l2_dev, "get scale blc %d %d %d %d\n",
269*4882a593Smuzhiyun 			 pblc->pattern00, pblc->pattern01, pblc->pattern02, pblc->pattern03);
270*4882a593Smuzhiyun 		break;
271*4882a593Smuzhiyun 	case RKCIF_CMD_SET_SCALE_BLC:
272*4882a593Smuzhiyun 		pblc = (struct bayer_blc *)arg;
273*4882a593Smuzhiyun 		scale_vdev->blc = *pblc;
274*4882a593Smuzhiyun 		v4l2_dbg(1, rkcif_debug, &dev->v4l2_dev, "set scale blc %d %d %d %d\n",
275*4882a593Smuzhiyun 			 pblc->pattern00, pblc->pattern01, pblc->pattern02, pblc->pattern03);
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 	default:
278*4882a593Smuzhiyun 		return -EINVAL;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
rkcif_scale_enum_input(struct file * file,void * priv,struct v4l2_input * input)284*4882a593Smuzhiyun static int rkcif_scale_enum_input(struct file *file, void *priv,
285*4882a593Smuzhiyun 				  struct v4l2_input *input)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (input->index > 0)
289*4882a593Smuzhiyun 		return -EINVAL;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	input->type = V4L2_INPUT_TYPE_CAMERA;
292*4882a593Smuzhiyun 	strscpy(input->name, "Camera", sizeof(input->name));
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
rkcif_scale_try_fmt_vid_cap_mplane(struct file * file,void * fh,struct v4l2_format * f)297*4882a593Smuzhiyun static int rkcif_scale_try_fmt_vid_cap_mplane(struct file *file, void *fh,
298*4882a593Smuzhiyun 					      struct v4l2_format *f)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = video_drvdata(file);
301*4882a593Smuzhiyun 	int ret = 0;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ret = rkcif_scale_set_fmt(scale_vdev, &f->fmt.pix_mp, true);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return ret;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
rkcif_scale_enum_frameintervals(struct file * file,void * fh,struct v4l2_frmivalenum * fival)308*4882a593Smuzhiyun static int rkcif_scale_enum_frameintervals(struct file *file, void *fh,
309*4882a593Smuzhiyun 					   struct v4l2_frmivalenum *fival)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = video_drvdata(file);
312*4882a593Smuzhiyun 	struct rkcif_device *dev = scale_vdev->cifdev;
313*4882a593Smuzhiyun 	struct rkcif_sensor_info *sensor = &dev->terminal_sensor;
314*4882a593Smuzhiyun 	struct v4l2_subdev_frame_interval fi;
315*4882a593Smuzhiyun 	int ret;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (fival->index != 0)
318*4882a593Smuzhiyun 		return -EINVAL;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (!sensor || !sensor->sd) {
321*4882a593Smuzhiyun 		/* TODO: active_sensor is NULL if using DMARX path */
322*4882a593Smuzhiyun 		v4l2_err(&dev->v4l2_dev, "%s Not active sensor\n", __func__);
323*4882a593Smuzhiyun 		return -ENODEV;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	ret = v4l2_subdev_call(sensor->sd, video, g_frame_interval, &fi);
327*4882a593Smuzhiyun 	if (ret && ret != -ENOIOCTLCMD) {
328*4882a593Smuzhiyun 		return ret;
329*4882a593Smuzhiyun 	} else if (ret == -ENOIOCTLCMD) {
330*4882a593Smuzhiyun 		/* Set a default value for sensors not implements ioctl */
331*4882a593Smuzhiyun 		fi.interval.numerator = 1;
332*4882a593Smuzhiyun 		fi.interval.denominator = 30;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	fival->type = V4L2_FRMIVAL_TYPE_CONTINUOUS;
336*4882a593Smuzhiyun 	fival->stepwise.step.numerator = 1;
337*4882a593Smuzhiyun 	fival->stepwise.step.denominator = 1;
338*4882a593Smuzhiyun 	fival->stepwise.max.numerator = 1;
339*4882a593Smuzhiyun 	fival->stepwise.max.denominator = 1;
340*4882a593Smuzhiyun 	fival->stepwise.min.numerator = fi.interval.numerator;
341*4882a593Smuzhiyun 	fival->stepwise.min.denominator = fi.interval.denominator;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
rkcif_scale_enum_framesizes(struct file * file,void * prov,struct v4l2_frmsizeenum * fsize)346*4882a593Smuzhiyun static int rkcif_scale_enum_framesizes(struct file *file, void *prov,
347*4882a593Smuzhiyun 				       struct v4l2_frmsizeenum *fsize)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct v4l2_frmsize_discrete *s = &fsize->discrete;
350*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = video_drvdata(file);
351*4882a593Smuzhiyun 	struct rkcif_device *dev = scale_vdev->cifdev;
352*4882a593Smuzhiyun 	struct v4l2_rect input_rect;
353*4882a593Smuzhiyun 	struct rkcif_sensor_info *terminal_sensor = &dev->terminal_sensor;
354*4882a593Smuzhiyun 	struct csi_channel_info csi_info;
355*4882a593Smuzhiyun 	int scale_times = 0;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	if (fsize->index >= RKCIF_SCALE_ENUM_SIZE_MAX)
358*4882a593Smuzhiyun 		return -EINVAL;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (!rkcif_scale_find_output_fmt(fsize->pixel_format))
361*4882a593Smuzhiyun 		return -EINVAL;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	input_rect.width = RKCIF_DEFAULT_WIDTH;
364*4882a593Smuzhiyun 	input_rect.height = RKCIF_DEFAULT_HEIGHT;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (terminal_sensor && terminal_sensor->sd)
367*4882a593Smuzhiyun 		rkcif_get_input_fmt(dev,
368*4882a593Smuzhiyun 				    &input_rect, 0, &csi_info);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	switch (fsize->index) {
371*4882a593Smuzhiyun 	case SCALE_8TIMES:
372*4882a593Smuzhiyun 		scale_times = 8;
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 	case SCALE_16TIMES:
375*4882a593Smuzhiyun 		scale_times = 16;
376*4882a593Smuzhiyun 		break;
377*4882a593Smuzhiyun 	case SCALE_32TIMES:
378*4882a593Smuzhiyun 		scale_times = 32;
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 	default:
381*4882a593Smuzhiyun 		scale_times = 32;
382*4882a593Smuzhiyun 		break;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 	fsize->type = V4L2_FRMSIZE_TYPE_DISCRETE;
385*4882a593Smuzhiyun 	s->width = input_rect.width  / (scale_times * 2) * 2;
386*4882a593Smuzhiyun 	s->height = input_rect.height / (scale_times * 2) * 2;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	return 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /* ISP video device IOCTLs */
392*4882a593Smuzhiyun static const struct v4l2_ioctl_ops rkcif_scale_ioctl = {
393*4882a593Smuzhiyun 	.vidioc_reqbufs = vb2_ioctl_reqbufs,
394*4882a593Smuzhiyun 	.vidioc_querybuf = vb2_ioctl_querybuf,
395*4882a593Smuzhiyun 	.vidioc_create_bufs = vb2_ioctl_create_bufs,
396*4882a593Smuzhiyun 	.vidioc_qbuf = vb2_ioctl_qbuf,
397*4882a593Smuzhiyun 	.vidioc_dqbuf = vb2_ioctl_dqbuf,
398*4882a593Smuzhiyun 	.vidioc_prepare_buf = vb2_ioctl_prepare_buf,
399*4882a593Smuzhiyun 	.vidioc_expbuf = vb2_ioctl_expbuf,
400*4882a593Smuzhiyun 	.vidioc_streamon = vb2_ioctl_streamon,
401*4882a593Smuzhiyun 	.vidioc_streamoff = vb2_ioctl_streamoff,
402*4882a593Smuzhiyun 	.vidioc_enum_input = rkcif_scale_enum_input,
403*4882a593Smuzhiyun 	.vidioc_enum_fmt_vid_cap = rkcif_scale_enum_fmt_vid_cap,
404*4882a593Smuzhiyun 	.vidioc_g_fmt_vid_cap_mplane = rkcif_scale_g_fmt_vid_cap_mplane,
405*4882a593Smuzhiyun 	.vidioc_s_fmt_vid_cap_mplane = rkcif_scale_s_fmt_vid_cap_mplane,
406*4882a593Smuzhiyun 	.vidioc_try_fmt_vid_cap_mplane = rkcif_scale_try_fmt_vid_cap_mplane,
407*4882a593Smuzhiyun 	.vidioc_querycap = rkcif_scale_querycap,
408*4882a593Smuzhiyun 	.vidioc_enum_frameintervals = rkcif_scale_enum_frameintervals,
409*4882a593Smuzhiyun 	.vidioc_enum_framesizes = rkcif_scale_enum_framesizes,
410*4882a593Smuzhiyun 	.vidioc_default = rkcif_scale_ioctl_default,
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
rkcif_scale_fh_open(struct file * file)413*4882a593Smuzhiyun static int rkcif_scale_fh_open(struct file *file)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	struct video_device *vdev = video_devdata(file);
416*4882a593Smuzhiyun 	struct rkcif_vdev_node *vnode = vdev_to_node(vdev);
417*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = to_rkcif_scale_vdev(vnode);
418*4882a593Smuzhiyun 	struct rkcif_device *cifdev = scale_vdev->cifdev;
419*4882a593Smuzhiyun 	int ret;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	ret = rkcif_update_sensor_info(scale_vdev->stream);
422*4882a593Smuzhiyun 	if (ret < 0) {
423*4882a593Smuzhiyun 		v4l2_err(vdev,
424*4882a593Smuzhiyun 			 "update sensor info failed %d\n",
425*4882a593Smuzhiyun 			 ret);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		return ret;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	ret = pm_runtime_resume_and_get(cifdev->dev);
431*4882a593Smuzhiyun 	if (ret < 0)
432*4882a593Smuzhiyun 		v4l2_err(&cifdev->v4l2_dev, "Failed to get runtime pm, %d\n",
433*4882a593Smuzhiyun 			 ret);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	ret = v4l2_fh_open(file);
436*4882a593Smuzhiyun 	if (!ret) {
437*4882a593Smuzhiyun 		ret = v4l2_pipeline_pm_get(&vnode->vdev.entity);
438*4882a593Smuzhiyun 		if (ret < 0)
439*4882a593Smuzhiyun 			vb2_fop_release(file);
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return ret;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
rkcif_scale_fop_release(struct file * file)445*4882a593Smuzhiyun static int rkcif_scale_fop_release(struct file *file)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct video_device *vdev = video_devdata(file);
448*4882a593Smuzhiyun 	struct rkcif_vdev_node *vnode = vdev_to_node(vdev);
449*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = to_rkcif_scale_vdev(vnode);
450*4882a593Smuzhiyun 	struct rkcif_device *cifdev = scale_vdev->cifdev;
451*4882a593Smuzhiyun 	int ret;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	ret = vb2_fop_release(file);
454*4882a593Smuzhiyun 	if (!ret)
455*4882a593Smuzhiyun 		v4l2_pipeline_pm_put(&vnode->vdev.entity);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	pm_runtime_put_sync(cifdev->dev);
458*4882a593Smuzhiyun 	return ret;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun struct v4l2_file_operations rkcif_scale_fops = {
462*4882a593Smuzhiyun 	.mmap = vb2_fop_mmap,
463*4882a593Smuzhiyun 	.unlocked_ioctl = video_ioctl2,
464*4882a593Smuzhiyun 	.poll = vb2_fop_poll,
465*4882a593Smuzhiyun 	.open = rkcif_scale_fh_open,
466*4882a593Smuzhiyun 	.release = rkcif_scale_fop_release
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
rkcif_scale_vb2_queue_setup(struct vb2_queue * queue,unsigned int * num_buffers,unsigned int * num_planes,unsigned int sizes[],struct device * alloc_ctxs[])469*4882a593Smuzhiyun static int rkcif_scale_vb2_queue_setup(struct vb2_queue *queue,
470*4882a593Smuzhiyun 				       unsigned int *num_buffers,
471*4882a593Smuzhiyun 				       unsigned int *num_planes,
472*4882a593Smuzhiyun 				       unsigned int sizes[],
473*4882a593Smuzhiyun 				       struct device *alloc_ctxs[])
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = queue->drv_priv;
476*4882a593Smuzhiyun 	struct rkcif_device *cif_dev = scale_vdev->cifdev;
477*4882a593Smuzhiyun 	const struct v4l2_pix_format_mplane *pixm = NULL;
478*4882a593Smuzhiyun 	const struct cif_output_fmt *cif_fmt;
479*4882a593Smuzhiyun 	u32 i;
480*4882a593Smuzhiyun 	const struct v4l2_plane_pix_format *plane_fmt;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	pixm = &scale_vdev->pixm;
483*4882a593Smuzhiyun 	cif_fmt = scale_vdev->scale_out_fmt;
484*4882a593Smuzhiyun 	*num_planes = cif_fmt->mplanes;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	for (i = 0; i < cif_fmt->mplanes; i++) {
487*4882a593Smuzhiyun 		plane_fmt = &pixm->plane_fmt[i];
488*4882a593Smuzhiyun 		sizes[i] = plane_fmt->sizeimage;
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	v4l2_dbg(1, rkcif_debug, &cif_dev->v4l2_dev, "%s count %d, size %d\n",
492*4882a593Smuzhiyun 		 v4l2_type_names[queue->type], *num_buffers, sizes[0]);
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
rkcif_scale_vb2_buf_queue(struct vb2_buffer * vb)497*4882a593Smuzhiyun static void rkcif_scale_vb2_buf_queue(struct vb2_buffer *vb)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
500*4882a593Smuzhiyun 	struct rkcif_buffer *cifbuf = to_rkcif_buffer(vbuf);
501*4882a593Smuzhiyun 	struct vb2_queue *queue = vb->vb2_queue;
502*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = queue->drv_priv;
503*4882a593Smuzhiyun 	struct v4l2_pix_format_mplane *pixm = &scale_vdev->pixm;
504*4882a593Smuzhiyun 	const struct cif_output_fmt *fmt = scale_vdev->scale_out_fmt;
505*4882a593Smuzhiyun 	struct rkcif_hw *hw_dev = scale_vdev->cifdev->hw_dev;
506*4882a593Smuzhiyun 	unsigned long lock_flags = 0;
507*4882a593Smuzhiyun 	int i;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	memset(cifbuf->buff_addr, 0, sizeof(cifbuf->buff_addr));
510*4882a593Smuzhiyun 	/* If mplanes > 1, every c-plane has its own m-plane,
511*4882a593Smuzhiyun 	 * otherwise, multiple c-planes are in the same m-plane
512*4882a593Smuzhiyun 	 */
513*4882a593Smuzhiyun 	for (i = 0; i < fmt->mplanes; i++) {
514*4882a593Smuzhiyun 		void *addr = vb2_plane_vaddr(vb, i);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 		if (hw_dev->is_dma_sg_ops) {
517*4882a593Smuzhiyun 			struct sg_table *sgt = vb2_dma_sg_plane_desc(vb, i);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 			cifbuf->buff_addr[i] = sg_dma_address(sgt->sgl);
520*4882a593Smuzhiyun 		} else {
521*4882a593Smuzhiyun 			cifbuf->buff_addr[i] = vb2_dma_contig_plane_dma_addr(vb, i);
522*4882a593Smuzhiyun 		}
523*4882a593Smuzhiyun 		if (rkcif_debug && addr && !hw_dev->iommu_en) {
524*4882a593Smuzhiyun 			memset(addr, 0, pixm->plane_fmt[i].sizeimage);
525*4882a593Smuzhiyun 			v4l2_dbg(3, rkcif_debug, &scale_vdev->cifdev->v4l2_dev,
526*4882a593Smuzhiyun 				 "Clear buffer, size: 0x%08x\n",
527*4882a593Smuzhiyun 				 pixm->plane_fmt[i].sizeimage);
528*4882a593Smuzhiyun 		}
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (fmt->mplanes == 1) {
532*4882a593Smuzhiyun 		for (i = 0; i < fmt->cplanes - 1; i++)
533*4882a593Smuzhiyun 			cifbuf->buff_addr[i + 1] = cifbuf->buff_addr[i] +
534*4882a593Smuzhiyun 				pixm->plane_fmt[i].bytesperline * pixm->height;
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 	spin_lock_irqsave(&scale_vdev->vbq_lock, lock_flags);
537*4882a593Smuzhiyun 	list_add_tail(&cifbuf->queue, &scale_vdev->buf_head);
538*4882a593Smuzhiyun 	spin_unlock_irqrestore(&scale_vdev->vbq_lock, lock_flags);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
rkcif_scale_stop(struct rkcif_scale_vdev * scale_vdev)541*4882a593Smuzhiyun static int rkcif_scale_stop(struct rkcif_scale_vdev *scale_vdev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct rkcif_device *dev = scale_vdev->cifdev;
544*4882a593Smuzhiyun 	int ch = scale_vdev->ch;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	rkcif_write_register_and(dev, CIF_REG_SCL_CH_CTRL,
547*4882a593Smuzhiyun 				 ~(CIF_SCALE_EN(ch) |
548*4882a593Smuzhiyun 				 CIF_SCALE_SW_SRC_CH(0x1f, ch) |
549*4882a593Smuzhiyun 				 CIF_SCALE_SW_MODE(0x03, ch)));
550*4882a593Smuzhiyun 	scale_vdev->state = RKCIF_STATE_READY;
551*4882a593Smuzhiyun 	scale_vdev->frame_idx = 0;
552*4882a593Smuzhiyun 	return 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
rkcif_scale_vb2_stop_streaming(struct vb2_queue * vq)555*4882a593Smuzhiyun static void rkcif_scale_vb2_stop_streaming(struct vb2_queue *vq)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = vq->drv_priv;
558*4882a593Smuzhiyun 	struct rkcif_device *dev = scale_vdev->cifdev;
559*4882a593Smuzhiyun 	struct rkcif_buffer *buf = NULL;
560*4882a593Smuzhiyun 	int ret = 0;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	mutex_lock(&dev->scale_lock);
563*4882a593Smuzhiyun 	/* Make sure no new work queued in isr before draining wq */
564*4882a593Smuzhiyun 	scale_vdev->stopping = true;
565*4882a593Smuzhiyun 	ret = wait_event_timeout(scale_vdev->wq_stopped,
566*4882a593Smuzhiyun 				 scale_vdev->state != RKCIF_STATE_STREAMING,
567*4882a593Smuzhiyun 				 msecs_to_jiffies(1000));
568*4882a593Smuzhiyun 	if (!ret) {
569*4882a593Smuzhiyun 		rkcif_scale_stop(scale_vdev);
570*4882a593Smuzhiyun 		scale_vdev->stopping = false;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 	/* release buffers */
573*4882a593Smuzhiyun 	if (scale_vdev->curr_buf)
574*4882a593Smuzhiyun 		list_add_tail(&scale_vdev->curr_buf->queue, &scale_vdev->buf_head);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (scale_vdev->next_buf &&
577*4882a593Smuzhiyun 	    scale_vdev->next_buf != scale_vdev->curr_buf)
578*4882a593Smuzhiyun 		list_add_tail(&scale_vdev->next_buf->queue, &scale_vdev->buf_head);
579*4882a593Smuzhiyun 	scale_vdev->curr_buf = NULL;
580*4882a593Smuzhiyun 	scale_vdev->next_buf = NULL;
581*4882a593Smuzhiyun 	while (!list_empty(&scale_vdev->buf_head)) {
582*4882a593Smuzhiyun 		buf = list_first_entry(&scale_vdev->buf_head,
583*4882a593Smuzhiyun 				       struct rkcif_buffer, queue);
584*4882a593Smuzhiyun 		list_del(&buf->queue);
585*4882a593Smuzhiyun 		vb2_buffer_done(&buf->vb.vb2_buf, VB2_BUF_STATE_ERROR);
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 	mutex_unlock(&dev->scale_lock);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
rkcif_scale_channel_init(struct rkcif_scale_vdev * scale_vdev)590*4882a593Smuzhiyun static int rkcif_scale_channel_init(struct rkcif_scale_vdev *scale_vdev)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct rkcif_device *cif_dev = scale_vdev->cifdev;
593*4882a593Smuzhiyun 	struct rkcif_scale_ch_info *ch_info = &scale_vdev->ch_info;
594*4882a593Smuzhiyun 	struct v4l2_pix_format_mplane pixm = scale_vdev->pixm;
595*4882a593Smuzhiyun 	const struct cif_output_fmt *fmt = scale_vdev->scale_out_fmt;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if (cif_dev->inf_id == RKCIF_DVP)
598*4882a593Smuzhiyun 		scale_vdev->ch_src = SCALE_DVP;
599*4882a593Smuzhiyun 	else
600*4882a593Smuzhiyun 		scale_vdev->ch_src = 4 * cif_dev->csi_host_idx + scale_vdev->ch;
601*4882a593Smuzhiyun 	ch_info->width = pixm.width;
602*4882a593Smuzhiyun 	ch_info->height = pixm.height;
603*4882a593Smuzhiyun 	ch_info->vir_width = ALIGN(ch_info->width  * fmt->bpp[0] / 8, 8);
604*4882a593Smuzhiyun 	return 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
get_reg_index_of_scale_vlw(int ch)607*4882a593Smuzhiyun static enum cif_reg_index get_reg_index_of_scale_vlw(int ch)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	enum cif_reg_index index;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	switch (ch) {
612*4882a593Smuzhiyun 	case 0:
613*4882a593Smuzhiyun 		index = CIF_REG_SCL_VLW_CH0;
614*4882a593Smuzhiyun 		break;
615*4882a593Smuzhiyun 	case 1:
616*4882a593Smuzhiyun 		index = CIF_REG_SCL_VLW_CH1;
617*4882a593Smuzhiyun 		break;
618*4882a593Smuzhiyun 	case 2:
619*4882a593Smuzhiyun 		index = CIF_REG_SCL_VLW_CH2;
620*4882a593Smuzhiyun 		break;
621*4882a593Smuzhiyun 	case 3:
622*4882a593Smuzhiyun 		index = CIF_REG_SCL_VLW_CH3;
623*4882a593Smuzhiyun 		break;
624*4882a593Smuzhiyun 	default:
625*4882a593Smuzhiyun 		index = CIF_REG_SCL_VLW_CH0;
626*4882a593Smuzhiyun 		break;
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	return index;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
get_reg_index_of_scale_frm0_addr(int channel_id)632*4882a593Smuzhiyun static enum cif_reg_index get_reg_index_of_scale_frm0_addr(int channel_id)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun 	enum cif_reg_index index;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	switch (channel_id) {
637*4882a593Smuzhiyun 	case 0:
638*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM0_ADDR_CH0;
639*4882a593Smuzhiyun 		break;
640*4882a593Smuzhiyun 	case 1:
641*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM0_ADDR_CH1;
642*4882a593Smuzhiyun 		break;
643*4882a593Smuzhiyun 	case 2:
644*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM0_ADDR_CH2;
645*4882a593Smuzhiyun 		break;
646*4882a593Smuzhiyun 	case 3:
647*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM0_ADDR_CH3;
648*4882a593Smuzhiyun 		break;
649*4882a593Smuzhiyun 	default:
650*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM0_ADDR_CH0;
651*4882a593Smuzhiyun 		break;
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	return index;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
get_reg_index_of_scale_frm1_addr(int channel_id)657*4882a593Smuzhiyun static enum cif_reg_index get_reg_index_of_scale_frm1_addr(int channel_id)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	enum cif_reg_index index;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	switch (channel_id) {
662*4882a593Smuzhiyun 	case 0:
663*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM1_ADDR_CH0;
664*4882a593Smuzhiyun 		break;
665*4882a593Smuzhiyun 	case 1:
666*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM1_ADDR_CH1;
667*4882a593Smuzhiyun 		break;
668*4882a593Smuzhiyun 	case 2:
669*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM1_ADDR_CH2;
670*4882a593Smuzhiyun 		break;
671*4882a593Smuzhiyun 	case 3:
672*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM1_ADDR_CH3;
673*4882a593Smuzhiyun 		break;
674*4882a593Smuzhiyun 	default:
675*4882a593Smuzhiyun 		index = CIF_REG_SCL_FRM1_ADDR_CH0;
676*4882a593Smuzhiyun 		break;
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	return index;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
rkcif_assign_scale_buffer_init(struct rkcif_scale_vdev * scale_vdev,int ch)682*4882a593Smuzhiyun static void rkcif_assign_scale_buffer_init(struct rkcif_scale_vdev *scale_vdev,
683*4882a593Smuzhiyun 					   int ch)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	struct rkcif_device *dev = scale_vdev->stream->cifdev;
686*4882a593Smuzhiyun 	u32 frm0_addr;
687*4882a593Smuzhiyun 	u32 frm1_addr;
688*4882a593Smuzhiyun 	unsigned long flags;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	frm0_addr = get_reg_index_of_scale_frm0_addr(ch);
691*4882a593Smuzhiyun 	frm1_addr = get_reg_index_of_scale_frm1_addr(ch);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	spin_lock_irqsave(&scale_vdev->vbq_lock, flags);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	if (!scale_vdev->curr_buf) {
696*4882a593Smuzhiyun 		if (!list_empty(&scale_vdev->buf_head)) {
697*4882a593Smuzhiyun 			scale_vdev->curr_buf = list_first_entry(&scale_vdev->buf_head,
698*4882a593Smuzhiyun 							    struct rkcif_buffer,
699*4882a593Smuzhiyun 							    queue);
700*4882a593Smuzhiyun 			list_del(&scale_vdev->curr_buf->queue);
701*4882a593Smuzhiyun 		}
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (scale_vdev->curr_buf)
705*4882a593Smuzhiyun 		rkcif_write_register(dev, frm0_addr,
706*4882a593Smuzhiyun 				     scale_vdev->curr_buf->buff_addr[RKCIF_PLANE_Y]);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	if (!scale_vdev->next_buf) {
709*4882a593Smuzhiyun 		if (!list_empty(&scale_vdev->buf_head)) {
710*4882a593Smuzhiyun 			scale_vdev->next_buf = list_first_entry(&scale_vdev->buf_head,
711*4882a593Smuzhiyun 							    struct rkcif_buffer, queue);
712*4882a593Smuzhiyun 			list_del(&scale_vdev->next_buf->queue);
713*4882a593Smuzhiyun 		}
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (scale_vdev->next_buf)
717*4882a593Smuzhiyun 		rkcif_write_register(dev, frm1_addr,
718*4882a593Smuzhiyun 				     scale_vdev->next_buf->buff_addr[RKCIF_PLANE_Y]);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	spin_unlock_irqrestore(&scale_vdev->vbq_lock, flags);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
rkcif_assign_scale_buffer_update(struct rkcif_scale_vdev * scale_vdev,int channel_id)723*4882a593Smuzhiyun static int rkcif_assign_scale_buffer_update(struct rkcif_scale_vdev *scale_vdev,
724*4882a593Smuzhiyun 					    int channel_id)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct rkcif_device *dev = scale_vdev->cifdev;
727*4882a593Smuzhiyun 	struct rkcif_buffer *buffer = NULL;
728*4882a593Smuzhiyun 	u32 frm_addr;
729*4882a593Smuzhiyun 	int ret = 0;
730*4882a593Smuzhiyun 	unsigned long flags;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	frm_addr = scale_vdev->frame_phase & CIF_CSI_FRAME0_READY ?
733*4882a593Smuzhiyun 		   get_reg_index_of_scale_frm0_addr(channel_id) :
734*4882a593Smuzhiyun 		   get_reg_index_of_scale_frm1_addr(channel_id);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	spin_lock_irqsave(&scale_vdev->vbq_lock, flags);
737*4882a593Smuzhiyun 	if (!list_empty(&scale_vdev->buf_head)) {
738*4882a593Smuzhiyun 		if (scale_vdev->frame_phase == CIF_CSI_FRAME0_READY) {
739*4882a593Smuzhiyun 			scale_vdev->curr_buf = list_first_entry(&scale_vdev->buf_head,
740*4882a593Smuzhiyun 							    struct rkcif_buffer, queue);
741*4882a593Smuzhiyun 			if (scale_vdev->curr_buf) {
742*4882a593Smuzhiyun 				list_del(&scale_vdev->curr_buf->queue);
743*4882a593Smuzhiyun 				buffer = scale_vdev->curr_buf;
744*4882a593Smuzhiyun 			}
745*4882a593Smuzhiyun 		} else if (scale_vdev->frame_phase == CIF_CSI_FRAME1_READY) {
746*4882a593Smuzhiyun 			scale_vdev->next_buf = list_first_entry(&scale_vdev->buf_head,
747*4882a593Smuzhiyun 							    struct rkcif_buffer, queue);
748*4882a593Smuzhiyun 			if (scale_vdev->next_buf) {
749*4882a593Smuzhiyun 				list_del(&scale_vdev->next_buf->queue);
750*4882a593Smuzhiyun 				buffer = scale_vdev->next_buf;
751*4882a593Smuzhiyun 			}
752*4882a593Smuzhiyun 		}
753*4882a593Smuzhiyun 	} else {
754*4882a593Smuzhiyun 		buffer = NULL;
755*4882a593Smuzhiyun 	}
756*4882a593Smuzhiyun 	spin_unlock_irqrestore(&scale_vdev->vbq_lock, flags);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	if (buffer) {
759*4882a593Smuzhiyun 		rkcif_write_register(dev, frm_addr,
760*4882a593Smuzhiyun 				     buffer->buff_addr[RKCIF_PLANE_Y]);
761*4882a593Smuzhiyun 	} else {
762*4882a593Smuzhiyun 		ret = -EINVAL;
763*4882a593Smuzhiyun 		v4l2_info(&dev->v4l2_dev,
764*4882a593Smuzhiyun 			 "not active buffer,skip frame, scale ch[%d]\n",
765*4882a593Smuzhiyun 			  scale_vdev->ch);
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 	return ret;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
rkcif_assign_scale_buffer_pingpong(struct rkcif_scale_vdev * scale_vdev,int init,int channel_id)770*4882a593Smuzhiyun static int rkcif_assign_scale_buffer_pingpong(struct rkcif_scale_vdev *scale_vdev,
771*4882a593Smuzhiyun 					      int init, int channel_id)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	int ret = 0;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (init)
776*4882a593Smuzhiyun 		rkcif_assign_scale_buffer_init(scale_vdev, channel_id);
777*4882a593Smuzhiyun 	else
778*4882a593Smuzhiyun 		ret = rkcif_assign_scale_buffer_update(scale_vdev, channel_id);
779*4882a593Smuzhiyun 	return ret;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
rkcif_scale_channel_set(struct rkcif_scale_vdev * scale_vdev)782*4882a593Smuzhiyun static int rkcif_scale_channel_set(struct rkcif_scale_vdev *scale_vdev)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	struct rkcif_device *dev = scale_vdev->cifdev;
785*4882a593Smuzhiyun 	u32 val = 0;
786*4882a593Smuzhiyun 	u32 ch  = scale_vdev->ch;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	val = rkcif_read_register(dev, CIF_REG_SCL_CH_CTRL);
789*4882a593Smuzhiyun 	if (val & CIF_SCALE_EN(ch)) {
790*4882a593Smuzhiyun 		v4l2_err(&dev->v4l2_dev, "scale_vdev[%d] has been used by other device\n", ch);
791*4882a593Smuzhiyun 		return -EINVAL;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	rkcif_assign_scale_buffer_pingpong(scale_vdev,
795*4882a593Smuzhiyun 					   RKCIF_YUV_ADDR_STATE_INIT,
796*4882a593Smuzhiyun 					   ch);
797*4882a593Smuzhiyun 	rkcif_write_register_or(dev, CIF_REG_SCL_CTRL, SCALE_SOFT_RESET(scale_vdev->ch));
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	rkcif_write_register_and(dev, CIF_REG_GLB_INTST,
800*4882a593Smuzhiyun 				 ~(SCALE_END_INTSTAT(ch) |
801*4882a593Smuzhiyun 				 SCALE_FIFO_OVERFLOW(ch)));
802*4882a593Smuzhiyun 	rkcif_write_register_or(dev, CIF_REG_GLB_INTEN,
803*4882a593Smuzhiyun 				(SCALE_END_INTSTAT(ch) |
804*4882a593Smuzhiyun 				SCALE_FIFO_OVERFLOW(ch) |
805*4882a593Smuzhiyun 				SCALE_TOISP_AXI0_ERR |
806*4882a593Smuzhiyun 				SCALE_TOISP_AXI1_ERR));
807*4882a593Smuzhiyun 	val = CIF_SCALE_SW_PRESS_ENABLE |
808*4882a593Smuzhiyun 	      CIF_SCALE_SW_PRESS_VALUE(7) |
809*4882a593Smuzhiyun 	      CIF_SCALE_SW_HURRY_ENABLE |
810*4882a593Smuzhiyun 	      CIF_SCALE_SW_HURRY_VALUE(7) |
811*4882a593Smuzhiyun 	      CIF_SCALE_SW_WATER_LINE(1);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	rkcif_write_register(dev, CIF_REG_SCL_CTRL, val);
814*4882a593Smuzhiyun 	val = scale_vdev->blc.pattern00 |
815*4882a593Smuzhiyun 	      (scale_vdev->blc.pattern01 << 8) |
816*4882a593Smuzhiyun 	      (scale_vdev->blc.pattern02 << 16) |
817*4882a593Smuzhiyun 	      (scale_vdev->blc.pattern03 << 24);
818*4882a593Smuzhiyun 	rkcif_write_register(dev, CIF_REG_SCL_BLC_CH0 + ch,
819*4882a593Smuzhiyun 			     val);
820*4882a593Smuzhiyun 	rkcif_write_register(dev, get_reg_index_of_scale_vlw(ch),
821*4882a593Smuzhiyun 			     scale_vdev->ch_info.vir_width);
822*4882a593Smuzhiyun 	val = CIF_SCALE_SW_SRC_CH(scale_vdev->ch_src, ch) |
823*4882a593Smuzhiyun 	      CIF_SCALE_SW_MODE(scale_vdev->scale_mode, ch) |
824*4882a593Smuzhiyun 	      CIF_SCALE_EN(ch);
825*4882a593Smuzhiyun 	rkcif_write_register_or(dev, CIF_REG_SCL_CH_CTRL,
826*4882a593Smuzhiyun 				val);
827*4882a593Smuzhiyun 	return 0;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 
rkcif_scale_start(struct rkcif_scale_vdev * scale_vdev)831*4882a593Smuzhiyun int rkcif_scale_start(struct rkcif_scale_vdev *scale_vdev)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	int ret = 0;
834*4882a593Smuzhiyun 	struct rkcif_device *dev = scale_vdev->cifdev;
835*4882a593Smuzhiyun 	struct v4l2_device *v4l2_dev = &dev->v4l2_dev;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	mutex_lock(&dev->scale_lock);
838*4882a593Smuzhiyun 	if (scale_vdev->state == RKCIF_STATE_STREAMING) {
839*4882a593Smuzhiyun 		ret = -EBUSY;
840*4882a593Smuzhiyun 		v4l2_err(v4l2_dev, "stream in busy state\n");
841*4882a593Smuzhiyun 		goto destroy_buf;
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	rkcif_scale_channel_init(scale_vdev);
845*4882a593Smuzhiyun 	ret = rkcif_scale_channel_set(scale_vdev);
846*4882a593Smuzhiyun 	if (ret)
847*4882a593Smuzhiyun 		goto destroy_buf;
848*4882a593Smuzhiyun 	scale_vdev->frame_idx = 0;
849*4882a593Smuzhiyun 	scale_vdev->state = RKCIF_STATE_STREAMING;
850*4882a593Smuzhiyun 	mutex_unlock(&dev->scale_lock);
851*4882a593Smuzhiyun 	return 0;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun destroy_buf:
854*4882a593Smuzhiyun 	if (scale_vdev->next_buf)
855*4882a593Smuzhiyun 		vb2_buffer_done(&scale_vdev->next_buf->vb.vb2_buf,
856*4882a593Smuzhiyun 				VB2_BUF_STATE_QUEUED);
857*4882a593Smuzhiyun 	if (scale_vdev->curr_buf)
858*4882a593Smuzhiyun 		vb2_buffer_done(&scale_vdev->curr_buf->vb.vb2_buf,
859*4882a593Smuzhiyun 				VB2_BUF_STATE_QUEUED);
860*4882a593Smuzhiyun 	while (!list_empty(&scale_vdev->buf_head)) {
861*4882a593Smuzhiyun 		struct rkcif_buffer *buf;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 		buf = list_first_entry(&scale_vdev->buf_head,
864*4882a593Smuzhiyun 				       struct rkcif_buffer, queue);
865*4882a593Smuzhiyun 		vb2_buffer_done(&buf->vb.vb2_buf, VB2_BUF_STATE_QUEUED);
866*4882a593Smuzhiyun 		list_del(&buf->queue);
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun 	mutex_unlock(&dev->scale_lock);
869*4882a593Smuzhiyun 	return ret;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun static int
rkcif_scale_vb2_start_streaming(struct vb2_queue * queue,unsigned int count)873*4882a593Smuzhiyun rkcif_scale_vb2_start_streaming(struct vb2_queue *queue,
874*4882a593Smuzhiyun 				unsigned int count)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = queue->drv_priv;
877*4882a593Smuzhiyun 	struct rkcif_stream *stream = scale_vdev->stream;
878*4882a593Smuzhiyun 	int ret = 0;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	if (stream->state == RKCIF_STATE_STREAMING) {
881*4882a593Smuzhiyun 		stream->to_en_scale = true;
882*4882a593Smuzhiyun 	} else {
883*4882a593Smuzhiyun 		ret = rkcif_scale_start(scale_vdev);
884*4882a593Smuzhiyun 		if (ret)
885*4882a593Smuzhiyun 			return ret;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	return 0;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun static struct vb2_ops rkcif_scale_vb2_ops = {
892*4882a593Smuzhiyun 	.queue_setup = rkcif_scale_vb2_queue_setup,
893*4882a593Smuzhiyun 	.buf_queue = rkcif_scale_vb2_buf_queue,
894*4882a593Smuzhiyun 	.wait_prepare = vb2_ops_wait_prepare,
895*4882a593Smuzhiyun 	.wait_finish = vb2_ops_wait_finish,
896*4882a593Smuzhiyun 	.stop_streaming = rkcif_scale_vb2_stop_streaming,
897*4882a593Smuzhiyun 	.start_streaming = rkcif_scale_vb2_start_streaming,
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun 
rkcif_scale_init_vb2_queue(struct vb2_queue * q,struct rkcif_scale_vdev * scale_vdev,enum v4l2_buf_type buf_type)900*4882a593Smuzhiyun static int rkcif_scale_init_vb2_queue(struct vb2_queue *q,
901*4882a593Smuzhiyun 				      struct rkcif_scale_vdev *scale_vdev,
902*4882a593Smuzhiyun 				      enum v4l2_buf_type buf_type)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	struct rkcif_hw *hw_dev = scale_vdev->cifdev->hw_dev;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	q->type = buf_type;
907*4882a593Smuzhiyun 	q->io_modes = VB2_MMAP | VB2_DMABUF;
908*4882a593Smuzhiyun 	q->drv_priv = scale_vdev;
909*4882a593Smuzhiyun 	q->ops = &rkcif_scale_vb2_ops;
910*4882a593Smuzhiyun 	q->mem_ops = hw_dev->mem_ops;
911*4882a593Smuzhiyun 	q->buf_struct_size = sizeof(struct rkcif_buffer);
912*4882a593Smuzhiyun 	q->min_buffers_needed = CIF_SCALE_REQ_BUFS_MIN;
913*4882a593Smuzhiyun 	q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
914*4882a593Smuzhiyun 	q->lock = &scale_vdev->vnode.vlock;
915*4882a593Smuzhiyun 	q->dev = hw_dev->dev;
916*4882a593Smuzhiyun 	q->allow_cache_hints = 1;
917*4882a593Smuzhiyun 	q->bidirectional = 1;
918*4882a593Smuzhiyun 	q->gfp_flags = GFP_DMA32;
919*4882a593Smuzhiyun 	if (hw_dev->is_dma_contig)
920*4882a593Smuzhiyun 		q->dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
921*4882a593Smuzhiyun 	return vb2_queue_init(q);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 
rkcif_scale_g_ch(struct v4l2_device * v4l2_dev,unsigned int intstat)925*4882a593Smuzhiyun static int rkcif_scale_g_ch(struct v4l2_device *v4l2_dev,
926*4882a593Smuzhiyun 			    unsigned int intstat)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun 	if (intstat & SCALE_END_INTSTAT(0)) {
929*4882a593Smuzhiyun 		if ((intstat & SCALE_END_INTSTAT(0)) ==
930*4882a593Smuzhiyun 		    SCALE_END_INTSTAT(0))
931*4882a593Smuzhiyun 			v4l2_warn(v4l2_dev, "frame0/1 trigger simultaneously in CH0\n");
932*4882a593Smuzhiyun 		return RKCIF_SCALE_CH0;
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	if (intstat & SCALE_END_INTSTAT(1)) {
936*4882a593Smuzhiyun 		if ((intstat & SCALE_END_INTSTAT(1)) ==
937*4882a593Smuzhiyun 		    SCALE_END_INTSTAT(1))
938*4882a593Smuzhiyun 			v4l2_warn(v4l2_dev, "frame0/1 trigger simultaneously in CH1\n");
939*4882a593Smuzhiyun 		return RKCIF_SCALE_CH1;
940*4882a593Smuzhiyun 	}
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	if (intstat & SCALE_END_INTSTAT(2)) {
943*4882a593Smuzhiyun 		if ((intstat & SCALE_END_INTSTAT(2)) ==
944*4882a593Smuzhiyun 		    SCALE_END_INTSTAT(2))
945*4882a593Smuzhiyun 			v4l2_warn(v4l2_dev, "frame0/1 trigger simultaneously in CH2\n");
946*4882a593Smuzhiyun 		return RKCIF_SCALE_CH2;
947*4882a593Smuzhiyun 	}
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	if (intstat & SCALE_END_INTSTAT(3)) {
950*4882a593Smuzhiyun 		if ((intstat & SCALE_END_INTSTAT(3)) ==
951*4882a593Smuzhiyun 		    SCALE_END_INTSTAT(3))
952*4882a593Smuzhiyun 			v4l2_warn(v4l2_dev, "frame0/1 trigger simultaneously in CH3\n");
953*4882a593Smuzhiyun 		return RKCIF_SCALE_CH3;
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	return -EINVAL;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun 
rkcif_scale_vb_done_oneframe(struct rkcif_scale_vdev * scale_vdev,struct vb2_v4l2_buffer * vb_done)959*4882a593Smuzhiyun static void rkcif_scale_vb_done_oneframe(struct rkcif_scale_vdev *scale_vdev,
960*4882a593Smuzhiyun 					 struct vb2_v4l2_buffer *vb_done)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	const struct cif_output_fmt *fmt = scale_vdev->scale_out_fmt;
963*4882a593Smuzhiyun 	u32 i;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	/* Dequeue a filled buffer */
966*4882a593Smuzhiyun 	for (i = 0; i < fmt->mplanes; i++) {
967*4882a593Smuzhiyun 		vb2_set_plane_payload(&vb_done->vb2_buf, i,
968*4882a593Smuzhiyun 				      scale_vdev->pixm.plane_fmt[i].sizeimage);
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	vb_done->vb2_buf.timestamp = ktime_get_ns();
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	vb2_buffer_done(&vb_done->vb2_buf, VB2_BUF_STATE_DONE);
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun 
rkcif_scale_update_stream(struct rkcif_scale_vdev * scale_vdev,int ch)976*4882a593Smuzhiyun static void rkcif_scale_update_stream(struct rkcif_scale_vdev *scale_vdev, int ch)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun 	struct rkcif_buffer *active_buf = NULL;
979*4882a593Smuzhiyun 	struct vb2_v4l2_buffer *vb_done = NULL;
980*4882a593Smuzhiyun 	int ret = 0;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	if (scale_vdev->frame_phase & CIF_CSI_FRAME0_READY) {
983*4882a593Smuzhiyun 		if (scale_vdev->curr_buf)
984*4882a593Smuzhiyun 			active_buf = scale_vdev->curr_buf;
985*4882a593Smuzhiyun 	} else if (scale_vdev->frame_phase & CIF_CSI_FRAME1_READY) {
986*4882a593Smuzhiyun 		if (scale_vdev->next_buf)
987*4882a593Smuzhiyun 			active_buf = scale_vdev->next_buf;
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	ret = rkcif_assign_scale_buffer_pingpong(scale_vdev,
991*4882a593Smuzhiyun 					 RKCIF_YUV_ADDR_STATE_UPDATE,
992*4882a593Smuzhiyun 					 ch);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	scale_vdev->frame_idx = scale_vdev->stream->frame_idx;
995*4882a593Smuzhiyun 	if (active_buf && (!ret)) {
996*4882a593Smuzhiyun 		vb_done = &active_buf->vb;
997*4882a593Smuzhiyun 		vb_done->vb2_buf.timestamp = ktime_get_ns();
998*4882a593Smuzhiyun 		vb_done->sequence = scale_vdev->frame_idx;
999*4882a593Smuzhiyun 		rkcif_scale_vb_done_oneframe(scale_vdev, vb_done);
1000*4882a593Smuzhiyun 	}
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
rkcif_irq_handle_scale(struct rkcif_device * cif_dev,unsigned int intstat_glb)1003*4882a593Smuzhiyun void rkcif_irq_handle_scale(struct rkcif_device *cif_dev, unsigned int intstat_glb)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev;
1006*4882a593Smuzhiyun 	struct rkcif_stream *stream;
1007*4882a593Smuzhiyun 	int ch;
1008*4882a593Smuzhiyun 	int i = 0;
1009*4882a593Smuzhiyun 	u32 val = 0;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	val = SCALE_FIFO_OVERFLOW(0) |
1012*4882a593Smuzhiyun 	      SCALE_FIFO_OVERFLOW(1) |
1013*4882a593Smuzhiyun 	      SCALE_FIFO_OVERFLOW(2) |
1014*4882a593Smuzhiyun 	      SCALE_FIFO_OVERFLOW(3);
1015*4882a593Smuzhiyun 	if (intstat_glb & val) {
1016*4882a593Smuzhiyun 		v4l2_err(&cif_dev->v4l2_dev,
1017*4882a593Smuzhiyun 			"ERROR: scale channel, overflow intstat_glb:0x%x !!\n",
1018*4882a593Smuzhiyun 			intstat_glb);
1019*4882a593Smuzhiyun 		return;
1020*4882a593Smuzhiyun 	}
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	ch = rkcif_scale_g_ch(&cif_dev->v4l2_dev,
1023*4882a593Smuzhiyun 				      intstat_glb);
1024*4882a593Smuzhiyun 	if (ch < 0)
1025*4882a593Smuzhiyun 		return;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	for (i = 0; i < RKCIF_MAX_STREAM_MIPI; i++) {
1028*4882a593Smuzhiyun 		ch = rkcif_scale_g_ch(&cif_dev->v4l2_dev,
1029*4882a593Smuzhiyun 				      intstat_glb);
1030*4882a593Smuzhiyun 		if (ch < 0)
1031*4882a593Smuzhiyun 			continue;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 		scale_vdev = &cif_dev->scale_vdev[ch];
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 		if (scale_vdev->state != RKCIF_STATE_STREAMING)
1036*4882a593Smuzhiyun 			continue;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 		if (scale_vdev->stopping) {
1039*4882a593Smuzhiyun 			rkcif_scale_stop(scale_vdev);
1040*4882a593Smuzhiyun 			scale_vdev->stopping = false;
1041*4882a593Smuzhiyun 			wake_up(&scale_vdev->wq_stopped);
1042*4882a593Smuzhiyun 			continue;
1043*4882a593Smuzhiyun 		}
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 		scale_vdev->frame_phase = SW_SCALE_END(intstat_glb, ch);
1046*4882a593Smuzhiyun 		intstat_glb &= ~(SCALE_END_INTSTAT(ch));
1047*4882a593Smuzhiyun 		rkcif_scale_update_stream(scale_vdev, ch);
1048*4882a593Smuzhiyun 		stream = scale_vdev->stream;
1049*4882a593Smuzhiyun 		if (stream->to_en_dma)
1050*4882a593Smuzhiyun 			rkcif_enable_dma_capture(stream, false);
1051*4882a593Smuzhiyun 	}
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
rkcif_init_scale_vdev(struct rkcif_device * cif_dev,u32 ch)1054*4882a593Smuzhiyun void rkcif_init_scale_vdev(struct rkcif_device *cif_dev, u32 ch)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev = &cif_dev->scale_vdev[ch];
1057*4882a593Smuzhiyun 	struct rkcif_stream *stream = &cif_dev->stream[ch];
1058*4882a593Smuzhiyun 	struct v4l2_pix_format_mplane pixm;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	memset(scale_vdev, 0, sizeof(*scale_vdev));
1061*4882a593Smuzhiyun 	memset(&pixm, 0, sizeof(pixm));
1062*4882a593Smuzhiyun 	scale_vdev->cifdev = cif_dev;
1063*4882a593Smuzhiyun 	scale_vdev->stream = stream;
1064*4882a593Smuzhiyun 	stream->scale_vdev = scale_vdev;
1065*4882a593Smuzhiyun 	scale_vdev->ch = ch;
1066*4882a593Smuzhiyun 	scale_vdev->ch_src = 0;
1067*4882a593Smuzhiyun 	scale_vdev->frame_idx = 0;
1068*4882a593Smuzhiyun 	pixm.pixelformat = V4L2_PIX_FMT_SBGGR16;
1069*4882a593Smuzhiyun 	pixm.width = RKCIF_DEFAULT_WIDTH;
1070*4882a593Smuzhiyun 	pixm.height = RKCIF_DEFAULT_HEIGHT;
1071*4882a593Smuzhiyun 	scale_vdev->state = RKCIF_STATE_READY;
1072*4882a593Smuzhiyun 	scale_vdev->stopping = false;
1073*4882a593Smuzhiyun 	scale_vdev->blc.pattern00 = 0;
1074*4882a593Smuzhiyun 	scale_vdev->blc.pattern01 = 0;
1075*4882a593Smuzhiyun 	scale_vdev->blc.pattern02 = 0;
1076*4882a593Smuzhiyun 	scale_vdev->blc.pattern03 = 0;
1077*4882a593Smuzhiyun 	INIT_LIST_HEAD(&scale_vdev->buf_head);
1078*4882a593Smuzhiyun 	spin_lock_init(&scale_vdev->vbq_lock);
1079*4882a593Smuzhiyun 	init_waitqueue_head(&scale_vdev->wq_stopped);
1080*4882a593Smuzhiyun 	rkcif_scale_set_fmt(scale_vdev, &pixm, false);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
rkcif_register_scale_vdev(struct rkcif_scale_vdev * scale_vdev,bool is_multi_input)1083*4882a593Smuzhiyun static int rkcif_register_scale_vdev(struct rkcif_scale_vdev *scale_vdev, bool is_multi_input)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	int ret = 0;
1086*4882a593Smuzhiyun 	struct video_device *vdev = &scale_vdev->vnode.vdev;
1087*4882a593Smuzhiyun 	struct rkcif_vdev_node *node;
1088*4882a593Smuzhiyun 	char *vdev_name;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	switch (scale_vdev->ch) {
1091*4882a593Smuzhiyun 	case RKCIF_SCALE_CH0:
1092*4882a593Smuzhiyun 		vdev_name = CIF_SCALE_CH0_VDEV_NAME;
1093*4882a593Smuzhiyun 		break;
1094*4882a593Smuzhiyun 	case RKCIF_SCALE_CH1:
1095*4882a593Smuzhiyun 		vdev_name = CIF_SCALE_CH1_VDEV_NAME;
1096*4882a593Smuzhiyun 		break;
1097*4882a593Smuzhiyun 	case RKCIF_SCALE_CH2:
1098*4882a593Smuzhiyun 		vdev_name = CIF_SCALE_CH2_VDEV_NAME;
1099*4882a593Smuzhiyun 		break;
1100*4882a593Smuzhiyun 	case RKCIF_SCALE_CH3:
1101*4882a593Smuzhiyun 		vdev_name = CIF_SCALE_CH3_VDEV_NAME;
1102*4882a593Smuzhiyun 		break;
1103*4882a593Smuzhiyun 	default:
1104*4882a593Smuzhiyun 		ret = -EINVAL;
1105*4882a593Smuzhiyun 		v4l2_err(&scale_vdev->cifdev->v4l2_dev, "Invalid stream\n");
1106*4882a593Smuzhiyun 		goto err_cleanup_media_entity;
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	strscpy(vdev->name, vdev_name, sizeof(vdev->name));
1110*4882a593Smuzhiyun 	node = container_of(vdev, struct rkcif_vdev_node, vdev);
1111*4882a593Smuzhiyun 	mutex_init(&node->vlock);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	vdev->ioctl_ops = &rkcif_scale_ioctl;
1114*4882a593Smuzhiyun 	vdev->fops = &rkcif_scale_fops;
1115*4882a593Smuzhiyun 	vdev->release = video_device_release_empty;
1116*4882a593Smuzhiyun 	vdev->lock = &node->vlock;
1117*4882a593Smuzhiyun 	vdev->v4l2_dev = &scale_vdev->cifdev->v4l2_dev;
1118*4882a593Smuzhiyun 	vdev->queue = &node->buf_queue;
1119*4882a593Smuzhiyun 	vdev->device_caps = V4L2_CAP_VIDEO_CAPTURE_MPLANE |
1120*4882a593Smuzhiyun 			    V4L2_CAP_STREAMING;
1121*4882a593Smuzhiyun 	vdev->vfl_dir =  VFL_DIR_RX;
1122*4882a593Smuzhiyun 	node->pad.flags = MEDIA_PAD_FL_SINK;
1123*4882a593Smuzhiyun 	video_set_drvdata(vdev, scale_vdev);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	rkcif_scale_init_vb2_queue(&node->buf_queue,
1126*4882a593Smuzhiyun 				   scale_vdev,
1127*4882a593Smuzhiyun 				   V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE);
1128*4882a593Smuzhiyun 	vdev->queue = &node->buf_queue;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	ret = media_entity_pads_init(&vdev->entity, 1, &node->pad);
1131*4882a593Smuzhiyun 	if (ret < 0)
1132*4882a593Smuzhiyun 		goto err_release_queue;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	ret = video_register_device(vdev, VFL_TYPE_VIDEO, -1);
1135*4882a593Smuzhiyun 	if (ret < 0) {
1136*4882a593Smuzhiyun 		dev_err(&vdev->dev,
1137*4882a593Smuzhiyun 			"could not register Video for Linux device\n");
1138*4882a593Smuzhiyun 		goto err_cleanup_media_entity;
1139*4882a593Smuzhiyun 	}
1140*4882a593Smuzhiyun 	return 0;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun err_cleanup_media_entity:
1143*4882a593Smuzhiyun 	media_entity_cleanup(&vdev->entity);
1144*4882a593Smuzhiyun err_release_queue:
1145*4882a593Smuzhiyun 	vb2_queue_release(vdev->queue);
1146*4882a593Smuzhiyun 	return ret;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun 
rkcif_unregister_scale_vdev(struct rkcif_scale_vdev * scale_vdev)1149*4882a593Smuzhiyun static void rkcif_unregister_scale_vdev(struct rkcif_scale_vdev *scale_vdev)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun 	struct rkcif_vdev_node *node = &scale_vdev->vnode;
1152*4882a593Smuzhiyun 	struct video_device *vdev = &node->vdev;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	video_unregister_device(vdev);
1155*4882a593Smuzhiyun 	media_entity_cleanup(&vdev->entity);
1156*4882a593Smuzhiyun 	vb2_queue_release(vdev->queue);
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
rkcif_register_scale_vdevs(struct rkcif_device * cif_dev,int stream_num,bool is_multi_input)1159*4882a593Smuzhiyun int rkcif_register_scale_vdevs(struct rkcif_device *cif_dev,
1160*4882a593Smuzhiyun 			       int stream_num,
1161*4882a593Smuzhiyun 			       bool is_multi_input)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev;
1164*4882a593Smuzhiyun 	int i, j, ret;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	for (i = 0; i < stream_num; i++) {
1167*4882a593Smuzhiyun 		scale_vdev = &cif_dev->scale_vdev[i];
1168*4882a593Smuzhiyun 		ret = rkcif_register_scale_vdev(scale_vdev, is_multi_input);
1169*4882a593Smuzhiyun 		if (ret < 0)
1170*4882a593Smuzhiyun 			goto err;
1171*4882a593Smuzhiyun 	}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	return 0;
1174*4882a593Smuzhiyun err:
1175*4882a593Smuzhiyun 	for (j = 0; j < i; j++) {
1176*4882a593Smuzhiyun 		scale_vdev = &cif_dev->scale_vdev[j];
1177*4882a593Smuzhiyun 		rkcif_unregister_scale_vdev(scale_vdev);
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	return ret;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
rkcif_unregister_scale_vdevs(struct rkcif_device * cif_dev,int stream_num)1183*4882a593Smuzhiyun void rkcif_unregister_scale_vdevs(struct rkcif_device *cif_dev,
1184*4882a593Smuzhiyun 				  int stream_num)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	struct rkcif_scale_vdev *scale_vdev;
1187*4882a593Smuzhiyun 	int i;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	for (i = 0; i < stream_num; i++) {
1190*4882a593Smuzhiyun 		scale_vdev = &cif_dev->scale_vdev[i];
1191*4882a593Smuzhiyun 		rkcif_unregister_scale_vdev(scale_vdev);
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun 
1195