1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * V4L2 Driver for Renesas Capture Engine Unit (CEU) interface
4*4882a593Smuzhiyun * Copyright (C) 2017-2018 Jacopo Mondi <jacopo+renesas@jmondi.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on soc-camera driver "soc_camera/sh_mobile_ceu_camera.c"
7*4882a593Smuzhiyun * Copyright (C) 2008 Magnus Damm
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on V4L2 Driver for PXA camera host - "pxa_camera.c",
10*4882a593Smuzhiyun * Copyright (C) 2006, Sascha Hauer, Pengutronix
11*4882a593Smuzhiyun * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/dma-mapping.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/mm.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/of.h>
25*4882a593Smuzhiyun #include <linux/of_device.h>
26*4882a593Smuzhiyun #include <linux/of_graph.h>
27*4882a593Smuzhiyun #include <linux/platform_device.h>
28*4882a593Smuzhiyun #include <linux/pm_runtime.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/time.h>
31*4882a593Smuzhiyun #include <linux/videodev2.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <media/v4l2-async.h>
34*4882a593Smuzhiyun #include <media/v4l2-common.h>
35*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
36*4882a593Smuzhiyun #include <media/v4l2-dev.h>
37*4882a593Smuzhiyun #include <media/v4l2-device.h>
38*4882a593Smuzhiyun #include <media/v4l2-event.h>
39*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
40*4882a593Smuzhiyun #include <media/v4l2-image-sizes.h>
41*4882a593Smuzhiyun #include <media/v4l2-ioctl.h>
42*4882a593Smuzhiyun #include <media/v4l2-mediabus.h>
43*4882a593Smuzhiyun #include <media/videobuf2-dma-contig.h>
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #include <media/drv-intf/renesas-ceu.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define DRIVER_NAME "renesas-ceu"
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* CEU registers offsets and masks. */
50*4882a593Smuzhiyun #define CEU_CAPSR 0x00 /* Capture start register */
51*4882a593Smuzhiyun #define CEU_CAPCR 0x04 /* Capture control register */
52*4882a593Smuzhiyun #define CEU_CAMCR 0x08 /* Capture interface control register */
53*4882a593Smuzhiyun #define CEU_CAMOR 0x10 /* Capture interface offset register */
54*4882a593Smuzhiyun #define CEU_CAPWR 0x14 /* Capture interface width register */
55*4882a593Smuzhiyun #define CEU_CAIFR 0x18 /* Capture interface input format register */
56*4882a593Smuzhiyun #define CEU_CRCNTR 0x28 /* CEU register control register */
57*4882a593Smuzhiyun #define CEU_CRCMPR 0x2c /* CEU register forcible control register */
58*4882a593Smuzhiyun #define CEU_CFLCR 0x30 /* Capture filter control register */
59*4882a593Smuzhiyun #define CEU_CFSZR 0x34 /* Capture filter size clip register */
60*4882a593Smuzhiyun #define CEU_CDWDR 0x38 /* Capture destination width register */
61*4882a593Smuzhiyun #define CEU_CDAYR 0x3c /* Capture data address Y register */
62*4882a593Smuzhiyun #define CEU_CDACR 0x40 /* Capture data address C register */
63*4882a593Smuzhiyun #define CEU_CFWCR 0x5c /* Firewall operation control register */
64*4882a593Smuzhiyun #define CEU_CDOCR 0x64 /* Capture data output control register */
65*4882a593Smuzhiyun #define CEU_CEIER 0x70 /* Capture event interrupt enable register */
66*4882a593Smuzhiyun #define CEU_CETCR 0x74 /* Capture event flag clear register */
67*4882a593Smuzhiyun #define CEU_CSTSR 0x7c /* Capture status register */
68*4882a593Smuzhiyun #define CEU_CSRTR 0x80 /* Capture software reset register */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Data synchronous fetch mode. */
71*4882a593Smuzhiyun #define CEU_CAMCR_JPEG BIT(4)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Input components ordering: CEU_CAMCR.DTARY field. */
74*4882a593Smuzhiyun #define CEU_CAMCR_DTARY_8_UYVY (0x00 << 8)
75*4882a593Smuzhiyun #define CEU_CAMCR_DTARY_8_VYUY (0x01 << 8)
76*4882a593Smuzhiyun #define CEU_CAMCR_DTARY_8_YUYV (0x02 << 8)
77*4882a593Smuzhiyun #define CEU_CAMCR_DTARY_8_YVYU (0x03 << 8)
78*4882a593Smuzhiyun /* TODO: input components ordering for 16 bits input. */
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Bus transfer MTU. */
81*4882a593Smuzhiyun #define CEU_CAPCR_BUS_WIDTH256 (0x3 << 20)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Bus width configuration. */
84*4882a593Smuzhiyun #define CEU_CAMCR_DTIF_16BITS BIT(12)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* No downsampling to planar YUV420 in image fetch mode. */
87*4882a593Smuzhiyun #define CEU_CDOCR_NO_DOWSAMPLE BIT(4)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Swap all input data in 8-bit, 16-bits and 32-bits units (Figure 46.45). */
90*4882a593Smuzhiyun #define CEU_CDOCR_SWAP_ENDIANNESS (7)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Capture reset and enable bits. */
93*4882a593Smuzhiyun #define CEU_CAPSR_CPKIL BIT(16)
94*4882a593Smuzhiyun #define CEU_CAPSR_CE BIT(0)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* CEU operating flag bit. */
97*4882a593Smuzhiyun #define CEU_CAPCR_CTNCP BIT(16)
98*4882a593Smuzhiyun #define CEU_CSTRST_CPTON BIT(0)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Platform specific IRQ source flags. */
101*4882a593Smuzhiyun #define CEU_CETCR_ALL_IRQS_RZ 0x397f313
102*4882a593Smuzhiyun #define CEU_CETCR_ALL_IRQS_SH4 0x3d7f313
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Prohibited register access interrupt bit. */
105*4882a593Smuzhiyun #define CEU_CETCR_IGRW BIT(4)
106*4882a593Smuzhiyun /* One-frame capture end interrupt. */
107*4882a593Smuzhiyun #define CEU_CEIER_CPE BIT(0)
108*4882a593Smuzhiyun /* VBP error. */
109*4882a593Smuzhiyun #define CEU_CEIER_VBP BIT(20)
110*4882a593Smuzhiyun #define CEU_CEIER_MASK (CEU_CEIER_CPE | CEU_CEIER_VBP)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define CEU_MAX_WIDTH 2560
113*4882a593Smuzhiyun #define CEU_MAX_HEIGHT 1920
114*4882a593Smuzhiyun #define CEU_MAX_BPL 8188
115*4882a593Smuzhiyun #define CEU_W_MAX(w) ((w) < CEU_MAX_WIDTH ? (w) : CEU_MAX_WIDTH)
116*4882a593Smuzhiyun #define CEU_H_MAX(h) ((h) < CEU_MAX_HEIGHT ? (h) : CEU_MAX_HEIGHT)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * ceu_bus_fmt - describe a 8-bits yuyv format the sensor can produce
120*4882a593Smuzhiyun *
121*4882a593Smuzhiyun * @mbus_code: bus format code
122*4882a593Smuzhiyun * @fmt_order: CEU_CAMCR.DTARY ordering of input components (Y, Cb, Cr)
123*4882a593Smuzhiyun * @fmt_order_swap: swapped CEU_CAMCR.DTARY ordering of input components
124*4882a593Smuzhiyun * (Y, Cr, Cb)
125*4882a593Smuzhiyun * @swapped: does Cr appear before Cb?
126*4882a593Smuzhiyun * @bps: number of bits sent over bus for each sample
127*4882a593Smuzhiyun * @bpp: number of bits per pixels unit
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun struct ceu_mbus_fmt {
130*4882a593Smuzhiyun u32 mbus_code;
131*4882a593Smuzhiyun u32 fmt_order;
132*4882a593Smuzhiyun u32 fmt_order_swap;
133*4882a593Smuzhiyun bool swapped;
134*4882a593Smuzhiyun u8 bps;
135*4882a593Smuzhiyun u8 bpp;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * ceu_buffer - Link vb2 buffer to the list of available buffers.
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun struct ceu_buffer {
142*4882a593Smuzhiyun struct vb2_v4l2_buffer vb;
143*4882a593Smuzhiyun struct list_head queue;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
vb2_to_ceu(struct vb2_v4l2_buffer * vbuf)146*4882a593Smuzhiyun static inline struct ceu_buffer *vb2_to_ceu(struct vb2_v4l2_buffer *vbuf)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun return container_of(vbuf, struct ceu_buffer, vb);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun * ceu_subdev - Wraps v4l2 sub-device and provides async subdevice.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun struct ceu_subdev {
155*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd;
156*4882a593Smuzhiyun struct v4l2_async_subdev asd;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* per-subdevice mbus configuration options */
159*4882a593Smuzhiyun unsigned int mbus_flags;
160*4882a593Smuzhiyun struct ceu_mbus_fmt mbus_fmt;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
to_ceu_subdev(struct v4l2_async_subdev * asd)163*4882a593Smuzhiyun static struct ceu_subdev *to_ceu_subdev(struct v4l2_async_subdev *asd)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun return container_of(asd, struct ceu_subdev, asd);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * ceu_device - CEU device instance
170*4882a593Smuzhiyun */
171*4882a593Smuzhiyun struct ceu_device {
172*4882a593Smuzhiyun struct device *dev;
173*4882a593Smuzhiyun struct video_device vdev;
174*4882a593Smuzhiyun struct v4l2_device v4l2_dev;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* subdevices descriptors */
177*4882a593Smuzhiyun struct ceu_subdev *subdevs;
178*4882a593Smuzhiyun /* the subdevice currently in use */
179*4882a593Smuzhiyun struct ceu_subdev *sd;
180*4882a593Smuzhiyun unsigned int sd_index;
181*4882a593Smuzhiyun unsigned int num_sd;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* platform specific mask with all IRQ sources flagged */
184*4882a593Smuzhiyun u32 irq_mask;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* currently configured field and pixel format */
187*4882a593Smuzhiyun enum v4l2_field field;
188*4882a593Smuzhiyun struct v4l2_pix_format_mplane v4l2_pix;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* async subdev notification helpers */
191*4882a593Smuzhiyun struct v4l2_async_notifier notifier;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* vb2 queue, capture buffer list and active buffer pointer */
194*4882a593Smuzhiyun struct vb2_queue vb2_vq;
195*4882a593Smuzhiyun struct list_head capture;
196*4882a593Smuzhiyun struct vb2_v4l2_buffer *active;
197*4882a593Smuzhiyun unsigned int sequence;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* mlock - lock access to interface reset and vb2 queue */
200*4882a593Smuzhiyun struct mutex mlock;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* lock - lock access to capture buffer queue and active buffer */
203*4882a593Smuzhiyun spinlock_t lock;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* base - CEU memory base address */
206*4882a593Smuzhiyun void __iomem *base;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
v4l2_to_ceu(struct v4l2_device * v4l2_dev)209*4882a593Smuzhiyun static inline struct ceu_device *v4l2_to_ceu(struct v4l2_device *v4l2_dev)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun return container_of(v4l2_dev, struct ceu_device, v4l2_dev);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* --- CEU memory output formats --- */
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * ceu_fmt - describe a memory output format supported by CEU interface.
218*4882a593Smuzhiyun *
219*4882a593Smuzhiyun * @fourcc: memory layout fourcc format code
220*4882a593Smuzhiyun * @bpp: number of bits for each pixel stored in memory
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun struct ceu_fmt {
223*4882a593Smuzhiyun u32 fourcc;
224*4882a593Smuzhiyun u32 bpp;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * ceu_format_list - List of supported memory output formats
229*4882a593Smuzhiyun *
230*4882a593Smuzhiyun * If sensor provides any YUYV bus format, all the following planar memory
231*4882a593Smuzhiyun * formats are available thanks to CEU re-ordering and sub-sampling
232*4882a593Smuzhiyun * capabilities.
233*4882a593Smuzhiyun */
234*4882a593Smuzhiyun static const struct ceu_fmt ceu_fmt_list[] = {
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_NV16,
237*4882a593Smuzhiyun .bpp = 16,
238*4882a593Smuzhiyun },
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_NV61,
241*4882a593Smuzhiyun .bpp = 16,
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_NV12,
245*4882a593Smuzhiyun .bpp = 12,
246*4882a593Smuzhiyun },
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_NV21,
249*4882a593Smuzhiyun .bpp = 12,
250*4882a593Smuzhiyun },
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_YUYV,
253*4882a593Smuzhiyun .bpp = 16,
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_UYVY,
257*4882a593Smuzhiyun .bpp = 16,
258*4882a593Smuzhiyun },
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_YVYU,
261*4882a593Smuzhiyun .bpp = 16,
262*4882a593Smuzhiyun },
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_VYUY,
265*4882a593Smuzhiyun .bpp = 16,
266*4882a593Smuzhiyun },
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
get_ceu_fmt_from_fourcc(unsigned int fourcc)269*4882a593Smuzhiyun static const struct ceu_fmt *get_ceu_fmt_from_fourcc(unsigned int fourcc)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun const struct ceu_fmt *fmt = &ceu_fmt_list[0];
272*4882a593Smuzhiyun unsigned int i;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ceu_fmt_list); i++, fmt++)
275*4882a593Smuzhiyun if (fmt->fourcc == fourcc)
276*4882a593Smuzhiyun return fmt;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return NULL;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
ceu_fmt_mplane(struct v4l2_pix_format_mplane * pix)281*4882a593Smuzhiyun static bool ceu_fmt_mplane(struct v4l2_pix_format_mplane *pix)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun switch (pix->pixelformat) {
284*4882a593Smuzhiyun case V4L2_PIX_FMT_YUYV:
285*4882a593Smuzhiyun case V4L2_PIX_FMT_UYVY:
286*4882a593Smuzhiyun case V4L2_PIX_FMT_YVYU:
287*4882a593Smuzhiyun case V4L2_PIX_FMT_VYUY:
288*4882a593Smuzhiyun return false;
289*4882a593Smuzhiyun case V4L2_PIX_FMT_NV16:
290*4882a593Smuzhiyun case V4L2_PIX_FMT_NV61:
291*4882a593Smuzhiyun case V4L2_PIX_FMT_NV12:
292*4882a593Smuzhiyun case V4L2_PIX_FMT_NV21:
293*4882a593Smuzhiyun return true;
294*4882a593Smuzhiyun default:
295*4882a593Smuzhiyun return false;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* --- CEU HW operations --- */
300*4882a593Smuzhiyun
ceu_write(struct ceu_device * priv,unsigned int reg_offs,u32 data)301*4882a593Smuzhiyun static void ceu_write(struct ceu_device *priv, unsigned int reg_offs, u32 data)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun iowrite32(data, priv->base + reg_offs);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
ceu_read(struct ceu_device * priv,unsigned int reg_offs)306*4882a593Smuzhiyun static u32 ceu_read(struct ceu_device *priv, unsigned int reg_offs)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun return ioread32(priv->base + reg_offs);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /*
312*4882a593Smuzhiyun * ceu_soft_reset() - Software reset the CEU interface.
313*4882a593Smuzhiyun * @ceu_device: CEU device.
314*4882a593Smuzhiyun *
315*4882a593Smuzhiyun * Returns 0 for success, -EIO for error.
316*4882a593Smuzhiyun */
ceu_soft_reset(struct ceu_device * ceudev)317*4882a593Smuzhiyun static int ceu_soft_reset(struct ceu_device *ceudev)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun unsigned int i;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun ceu_write(ceudev, CEU_CAPSR, CEU_CAPSR_CPKIL);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
324*4882a593Smuzhiyun if (!(ceu_read(ceudev, CEU_CSTSR) & CEU_CSTRST_CPTON))
325*4882a593Smuzhiyun break;
326*4882a593Smuzhiyun udelay(1);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (i == 100) {
330*4882a593Smuzhiyun dev_err(ceudev->dev, "soft reset time out\n");
331*4882a593Smuzhiyun return -EIO;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
335*4882a593Smuzhiyun if (!(ceu_read(ceudev, CEU_CAPSR) & CEU_CAPSR_CPKIL))
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun udelay(1);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* If we get here, CEU has not reset properly. */
341*4882a593Smuzhiyun return -EIO;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* --- CEU Capture Operations --- */
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * ceu_hw_config() - Configure CEU interface registers.
348*4882a593Smuzhiyun */
ceu_hw_config(struct ceu_device * ceudev)349*4882a593Smuzhiyun static int ceu_hw_config(struct ceu_device *ceudev)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun u32 camcr, cdocr, cfzsr, cdwdr, capwr;
352*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix = &ceudev->v4l2_pix;
353*4882a593Smuzhiyun struct ceu_subdev *ceu_sd = ceudev->sd;
354*4882a593Smuzhiyun struct ceu_mbus_fmt *mbus_fmt = &ceu_sd->mbus_fmt;
355*4882a593Smuzhiyun unsigned int mbus_flags = ceu_sd->mbus_flags;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Start configuring CEU registers */
358*4882a593Smuzhiyun ceu_write(ceudev, CEU_CAIFR, 0);
359*4882a593Smuzhiyun ceu_write(ceudev, CEU_CFWCR, 0);
360*4882a593Smuzhiyun ceu_write(ceudev, CEU_CRCNTR, 0);
361*4882a593Smuzhiyun ceu_write(ceudev, CEU_CRCMPR, 0);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Set the frame capture period for both image capture and data sync. */
364*4882a593Smuzhiyun capwr = (pix->height << 16) | pix->width * mbus_fmt->bpp / 8;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun * Swap input data endianness by default.
368*4882a593Smuzhiyun * In data fetch mode bytes are received in chunks of 8 bytes.
369*4882a593Smuzhiyun * D0, D1, D2, D3, D4, D5, D6, D7 (D0 received first)
370*4882a593Smuzhiyun * The data is however by default written to memory in reverse order:
371*4882a593Smuzhiyun * D7, D6, D5, D4, D3, D2, D1, D0 (D7 written to lowest byte)
372*4882a593Smuzhiyun *
373*4882a593Smuzhiyun * Use CEU_CDOCR[2:0] to swap data ordering.
374*4882a593Smuzhiyun */
375*4882a593Smuzhiyun cdocr = CEU_CDOCR_SWAP_ENDIANNESS;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun * Configure CAMCR and CDOCR:
379*4882a593Smuzhiyun * match input components ordering with memory output format and
380*4882a593Smuzhiyun * handle downsampling to YUV420.
381*4882a593Smuzhiyun *
382*4882a593Smuzhiyun * If the memory output planar format is 'swapped' (Cr before Cb) and
383*4882a593Smuzhiyun * input format is not, use the swapped version of CAMCR.DTARY.
384*4882a593Smuzhiyun *
385*4882a593Smuzhiyun * If the memory output planar format is not 'swapped' (Cb before Cr)
386*4882a593Smuzhiyun * and input format is, use the swapped version of CAMCR.DTARY.
387*4882a593Smuzhiyun *
388*4882a593Smuzhiyun * CEU by default downsample to planar YUV420 (CDCOR[4] = 0).
389*4882a593Smuzhiyun * If output is planar YUV422 set CDOCR[4] = 1
390*4882a593Smuzhiyun *
391*4882a593Smuzhiyun * No downsample for data fetch sync mode.
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun switch (pix->pixelformat) {
394*4882a593Smuzhiyun /* Data fetch sync mode */
395*4882a593Smuzhiyun case V4L2_PIX_FMT_YUYV:
396*4882a593Smuzhiyun case V4L2_PIX_FMT_YVYU:
397*4882a593Smuzhiyun case V4L2_PIX_FMT_UYVY:
398*4882a593Smuzhiyun case V4L2_PIX_FMT_VYUY:
399*4882a593Smuzhiyun camcr = CEU_CAMCR_JPEG;
400*4882a593Smuzhiyun cdocr |= CEU_CDOCR_NO_DOWSAMPLE;
401*4882a593Smuzhiyun cfzsr = (pix->height << 16) | pix->width;
402*4882a593Smuzhiyun cdwdr = pix->plane_fmt[0].bytesperline;
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Non-swapped planar image capture mode. */
406*4882a593Smuzhiyun case V4L2_PIX_FMT_NV16:
407*4882a593Smuzhiyun cdocr |= CEU_CDOCR_NO_DOWSAMPLE;
408*4882a593Smuzhiyun fallthrough;
409*4882a593Smuzhiyun case V4L2_PIX_FMT_NV12:
410*4882a593Smuzhiyun if (mbus_fmt->swapped)
411*4882a593Smuzhiyun camcr = mbus_fmt->fmt_order_swap;
412*4882a593Smuzhiyun else
413*4882a593Smuzhiyun camcr = mbus_fmt->fmt_order;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun cfzsr = (pix->height << 16) | pix->width;
416*4882a593Smuzhiyun cdwdr = pix->width;
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* Swapped planar image capture mode. */
420*4882a593Smuzhiyun case V4L2_PIX_FMT_NV61:
421*4882a593Smuzhiyun cdocr |= CEU_CDOCR_NO_DOWSAMPLE;
422*4882a593Smuzhiyun fallthrough;
423*4882a593Smuzhiyun case V4L2_PIX_FMT_NV21:
424*4882a593Smuzhiyun if (mbus_fmt->swapped)
425*4882a593Smuzhiyun camcr = mbus_fmt->fmt_order;
426*4882a593Smuzhiyun else
427*4882a593Smuzhiyun camcr = mbus_fmt->fmt_order_swap;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun cfzsr = (pix->height << 16) | pix->width;
430*4882a593Smuzhiyun cdwdr = pix->width;
431*4882a593Smuzhiyun break;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun default:
434*4882a593Smuzhiyun return -EINVAL;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun camcr |= mbus_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW ? 1 << 1 : 0;
438*4882a593Smuzhiyun camcr |= mbus_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW ? 1 << 0 : 0;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* TODO: handle 16 bit bus width with DTIF bit in CAMCR */
441*4882a593Smuzhiyun ceu_write(ceudev, CEU_CAMCR, camcr);
442*4882a593Smuzhiyun ceu_write(ceudev, CEU_CDOCR, cdocr);
443*4882a593Smuzhiyun ceu_write(ceudev, CEU_CAPCR, CEU_CAPCR_BUS_WIDTH256);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /*
446*4882a593Smuzhiyun * TODO: make CAMOR offsets configurable.
447*4882a593Smuzhiyun * CAMOR wants to know the number of blanks between a VS/HS signal
448*4882a593Smuzhiyun * and valid data. This value should actually come from the sensor...
449*4882a593Smuzhiyun */
450*4882a593Smuzhiyun ceu_write(ceudev, CEU_CAMOR, 0);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* TODO: 16 bit bus width require re-calculation of cdwdr and cfzsr */
453*4882a593Smuzhiyun ceu_write(ceudev, CEU_CAPWR, capwr);
454*4882a593Smuzhiyun ceu_write(ceudev, CEU_CFSZR, cfzsr);
455*4882a593Smuzhiyun ceu_write(ceudev, CEU_CDWDR, cdwdr);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun * ceu_capture() - Trigger start of a capture sequence.
462*4882a593Smuzhiyun *
463*4882a593Smuzhiyun * Program the CEU DMA registers with addresses where to transfer image data.
464*4882a593Smuzhiyun */
ceu_capture(struct ceu_device * ceudev)465*4882a593Smuzhiyun static int ceu_capture(struct ceu_device *ceudev)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix = &ceudev->v4l2_pix;
468*4882a593Smuzhiyun dma_addr_t phys_addr_top;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun phys_addr_top =
471*4882a593Smuzhiyun vb2_dma_contig_plane_dma_addr(&ceudev->active->vb2_buf, 0);
472*4882a593Smuzhiyun ceu_write(ceudev, CEU_CDAYR, phys_addr_top);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* Ignore CbCr plane for non multi-planar image formats. */
475*4882a593Smuzhiyun if (ceu_fmt_mplane(pix)) {
476*4882a593Smuzhiyun phys_addr_top =
477*4882a593Smuzhiyun vb2_dma_contig_plane_dma_addr(&ceudev->active->vb2_buf,
478*4882a593Smuzhiyun 1);
479*4882a593Smuzhiyun ceu_write(ceudev, CEU_CDACR, phys_addr_top);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /*
483*4882a593Smuzhiyun * Trigger new capture start: once for each frame, as we work in
484*4882a593Smuzhiyun * one-frame capture mode.
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun ceu_write(ceudev, CEU_CAPSR, CEU_CAPSR_CE);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
ceu_irq(int irq,void * data)491*4882a593Smuzhiyun static irqreturn_t ceu_irq(int irq, void *data)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct ceu_device *ceudev = data;
494*4882a593Smuzhiyun struct vb2_v4l2_buffer *vbuf;
495*4882a593Smuzhiyun struct ceu_buffer *buf;
496*4882a593Smuzhiyun u32 status;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Clean interrupt status. */
499*4882a593Smuzhiyun status = ceu_read(ceudev, CEU_CETCR);
500*4882a593Smuzhiyun ceu_write(ceudev, CEU_CETCR, ~ceudev->irq_mask);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* Unexpected interrupt. */
503*4882a593Smuzhiyun if (!(status & CEU_CEIER_MASK))
504*4882a593Smuzhiyun return IRQ_NONE;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun spin_lock(&ceudev->lock);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* Stale interrupt from a released buffer, ignore it. */
509*4882a593Smuzhiyun vbuf = ceudev->active;
510*4882a593Smuzhiyun if (!vbuf) {
511*4882a593Smuzhiyun spin_unlock(&ceudev->lock);
512*4882a593Smuzhiyun return IRQ_HANDLED;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /*
516*4882a593Smuzhiyun * When a VBP interrupt occurs, no capture end interrupt will occur
517*4882a593Smuzhiyun * and the image of that frame is not captured correctly.
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun if (status & CEU_CEIER_VBP) {
520*4882a593Smuzhiyun dev_err(ceudev->dev, "VBP interrupt: abort capture\n");
521*4882a593Smuzhiyun goto error_irq_out;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* Prepare to return the 'previous' buffer. */
525*4882a593Smuzhiyun vbuf->vb2_buf.timestamp = ktime_get_ns();
526*4882a593Smuzhiyun vbuf->sequence = ceudev->sequence++;
527*4882a593Smuzhiyun vbuf->field = ceudev->field;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* Prepare a new 'active' buffer and trigger a new capture. */
530*4882a593Smuzhiyun if (!list_empty(&ceudev->capture)) {
531*4882a593Smuzhiyun buf = list_first_entry(&ceudev->capture, struct ceu_buffer,
532*4882a593Smuzhiyun queue);
533*4882a593Smuzhiyun list_del(&buf->queue);
534*4882a593Smuzhiyun ceudev->active = &buf->vb;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun ceu_capture(ceudev);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* Return the 'previous' buffer. */
540*4882a593Smuzhiyun vb2_buffer_done(&vbuf->vb2_buf, VB2_BUF_STATE_DONE);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun spin_unlock(&ceudev->lock);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun return IRQ_HANDLED;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun error_irq_out:
547*4882a593Smuzhiyun /* Return the 'previous' buffer and all queued ones. */
548*4882a593Smuzhiyun vb2_buffer_done(&vbuf->vb2_buf, VB2_BUF_STATE_ERROR);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun list_for_each_entry(buf, &ceudev->capture, queue)
551*4882a593Smuzhiyun vb2_buffer_done(&buf->vb.vb2_buf, VB2_BUF_STATE_ERROR);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun spin_unlock(&ceudev->lock);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return IRQ_HANDLED;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* --- CEU Videobuf2 operations --- */
559*4882a593Smuzhiyun
ceu_update_plane_sizes(struct v4l2_plane_pix_format * plane,unsigned int bpl,unsigned int szimage)560*4882a593Smuzhiyun static void ceu_update_plane_sizes(struct v4l2_plane_pix_format *plane,
561*4882a593Smuzhiyun unsigned int bpl, unsigned int szimage)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun memset(plane, 0, sizeof(*plane));
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun plane->sizeimage = szimage;
566*4882a593Smuzhiyun if (plane->bytesperline < bpl || plane->bytesperline > CEU_MAX_BPL)
567*4882a593Smuzhiyun plane->bytesperline = bpl;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun * ceu_calc_plane_sizes() - Fill per-plane 'struct v4l2_plane_pix_format'
572*4882a593Smuzhiyun * information according to the currently configured
573*4882a593Smuzhiyun * pixel format.
574*4882a593Smuzhiyun * @ceu_device: CEU device.
575*4882a593Smuzhiyun * @ceu_fmt: Active image format.
576*4882a593Smuzhiyun * @pix: Pixel format information (store line width and image sizes)
577*4882a593Smuzhiyun */
ceu_calc_plane_sizes(struct ceu_device * ceudev,const struct ceu_fmt * ceu_fmt,struct v4l2_pix_format_mplane * pix)578*4882a593Smuzhiyun static void ceu_calc_plane_sizes(struct ceu_device *ceudev,
579*4882a593Smuzhiyun const struct ceu_fmt *ceu_fmt,
580*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun unsigned int bpl, szimage;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun switch (pix->pixelformat) {
585*4882a593Smuzhiyun case V4L2_PIX_FMT_YUYV:
586*4882a593Smuzhiyun case V4L2_PIX_FMT_UYVY:
587*4882a593Smuzhiyun case V4L2_PIX_FMT_YVYU:
588*4882a593Smuzhiyun case V4L2_PIX_FMT_VYUY:
589*4882a593Smuzhiyun pix->num_planes = 1;
590*4882a593Smuzhiyun bpl = pix->width * ceu_fmt->bpp / 8;
591*4882a593Smuzhiyun szimage = pix->height * bpl;
592*4882a593Smuzhiyun ceu_update_plane_sizes(&pix->plane_fmt[0], bpl, szimage);
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun case V4L2_PIX_FMT_NV12:
596*4882a593Smuzhiyun case V4L2_PIX_FMT_NV21:
597*4882a593Smuzhiyun pix->num_planes = 2;
598*4882a593Smuzhiyun bpl = pix->width;
599*4882a593Smuzhiyun szimage = pix->height * pix->width;
600*4882a593Smuzhiyun ceu_update_plane_sizes(&pix->plane_fmt[0], bpl, szimage);
601*4882a593Smuzhiyun ceu_update_plane_sizes(&pix->plane_fmt[1], bpl, szimage / 2);
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun case V4L2_PIX_FMT_NV16:
605*4882a593Smuzhiyun case V4L2_PIX_FMT_NV61:
606*4882a593Smuzhiyun default:
607*4882a593Smuzhiyun pix->num_planes = 2;
608*4882a593Smuzhiyun bpl = pix->width;
609*4882a593Smuzhiyun szimage = pix->height * pix->width;
610*4882a593Smuzhiyun ceu_update_plane_sizes(&pix->plane_fmt[0], bpl, szimage);
611*4882a593Smuzhiyun ceu_update_plane_sizes(&pix->plane_fmt[1], bpl, szimage);
612*4882a593Smuzhiyun break;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /*
617*4882a593Smuzhiyun * ceu_vb2_setup() - is called to check whether the driver can accept the
618*4882a593Smuzhiyun * requested number of buffers and to fill in plane sizes
619*4882a593Smuzhiyun * for the current frame format, if required.
620*4882a593Smuzhiyun */
ceu_vb2_setup(struct vb2_queue * vq,unsigned int * count,unsigned int * num_planes,unsigned int sizes[],struct device * alloc_devs[])621*4882a593Smuzhiyun static int ceu_vb2_setup(struct vb2_queue *vq, unsigned int *count,
622*4882a593Smuzhiyun unsigned int *num_planes, unsigned int sizes[],
623*4882a593Smuzhiyun struct device *alloc_devs[])
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct ceu_device *ceudev = vb2_get_drv_priv(vq);
626*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix = &ceudev->v4l2_pix;
627*4882a593Smuzhiyun unsigned int i;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* num_planes is set: just check plane sizes. */
630*4882a593Smuzhiyun if (*num_planes) {
631*4882a593Smuzhiyun for (i = 0; i < pix->num_planes; i++)
632*4882a593Smuzhiyun if (sizes[i] < pix->plane_fmt[i].sizeimage)
633*4882a593Smuzhiyun return -EINVAL;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return 0;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* num_planes not set: called from REQBUFS, just set plane sizes. */
639*4882a593Smuzhiyun *num_planes = pix->num_planes;
640*4882a593Smuzhiyun for (i = 0; i < pix->num_planes; i++)
641*4882a593Smuzhiyun sizes[i] = pix->plane_fmt[i].sizeimage;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
ceu_vb2_queue(struct vb2_buffer * vb)646*4882a593Smuzhiyun static void ceu_vb2_queue(struct vb2_buffer *vb)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct ceu_device *ceudev = vb2_get_drv_priv(vb->vb2_queue);
649*4882a593Smuzhiyun struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
650*4882a593Smuzhiyun struct ceu_buffer *buf = vb2_to_ceu(vbuf);
651*4882a593Smuzhiyun unsigned long irqflags;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun spin_lock_irqsave(&ceudev->lock, irqflags);
654*4882a593Smuzhiyun list_add_tail(&buf->queue, &ceudev->capture);
655*4882a593Smuzhiyun spin_unlock_irqrestore(&ceudev->lock, irqflags);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
ceu_vb2_prepare(struct vb2_buffer * vb)658*4882a593Smuzhiyun static int ceu_vb2_prepare(struct vb2_buffer *vb)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun struct ceu_device *ceudev = vb2_get_drv_priv(vb->vb2_queue);
661*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix = &ceudev->v4l2_pix;
662*4882a593Smuzhiyun unsigned int i;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun for (i = 0; i < pix->num_planes; i++) {
665*4882a593Smuzhiyun if (vb2_plane_size(vb, i) < pix->plane_fmt[i].sizeimage) {
666*4882a593Smuzhiyun dev_err(ceudev->dev,
667*4882a593Smuzhiyun "Plane size too small (%lu < %u)\n",
668*4882a593Smuzhiyun vb2_plane_size(vb, i),
669*4882a593Smuzhiyun pix->plane_fmt[i].sizeimage);
670*4882a593Smuzhiyun return -EINVAL;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun vb2_set_plane_payload(vb, i, pix->plane_fmt[i].sizeimage);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun return 0;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
ceu_start_streaming(struct vb2_queue * vq,unsigned int count)679*4882a593Smuzhiyun static int ceu_start_streaming(struct vb2_queue *vq, unsigned int count)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun struct ceu_device *ceudev = vb2_get_drv_priv(vq);
682*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd = ceudev->sd->v4l2_sd;
683*4882a593Smuzhiyun struct ceu_buffer *buf;
684*4882a593Smuzhiyun unsigned long irqflags;
685*4882a593Smuzhiyun int ret;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /* Program the CEU interface according to the CEU image format. */
688*4882a593Smuzhiyun ret = ceu_hw_config(ceudev);
689*4882a593Smuzhiyun if (ret)
690*4882a593Smuzhiyun goto error_return_bufs;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun ret = v4l2_subdev_call(v4l2_sd, video, s_stream, 1);
693*4882a593Smuzhiyun if (ret && ret != -ENOIOCTLCMD) {
694*4882a593Smuzhiyun dev_dbg(ceudev->dev,
695*4882a593Smuzhiyun "Subdevice failed to start streaming: %d\n", ret);
696*4882a593Smuzhiyun goto error_return_bufs;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun spin_lock_irqsave(&ceudev->lock, irqflags);
700*4882a593Smuzhiyun ceudev->sequence = 0;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* Grab the first available buffer and trigger the first capture. */
703*4882a593Smuzhiyun buf = list_first_entry(&ceudev->capture, struct ceu_buffer,
704*4882a593Smuzhiyun queue);
705*4882a593Smuzhiyun if (!buf) {
706*4882a593Smuzhiyun spin_unlock_irqrestore(&ceudev->lock, irqflags);
707*4882a593Smuzhiyun dev_dbg(ceudev->dev,
708*4882a593Smuzhiyun "No buffer available for capture.\n");
709*4882a593Smuzhiyun goto error_stop_sensor;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun list_del(&buf->queue);
713*4882a593Smuzhiyun ceudev->active = &buf->vb;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* Clean and program interrupts for first capture. */
716*4882a593Smuzhiyun ceu_write(ceudev, CEU_CETCR, ~ceudev->irq_mask);
717*4882a593Smuzhiyun ceu_write(ceudev, CEU_CEIER, CEU_CEIER_MASK);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun ceu_capture(ceudev);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun spin_unlock_irqrestore(&ceudev->lock, irqflags);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun return 0;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun error_stop_sensor:
726*4882a593Smuzhiyun v4l2_subdev_call(v4l2_sd, video, s_stream, 0);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun error_return_bufs:
729*4882a593Smuzhiyun spin_lock_irqsave(&ceudev->lock, irqflags);
730*4882a593Smuzhiyun list_for_each_entry(buf, &ceudev->capture, queue)
731*4882a593Smuzhiyun vb2_buffer_done(&ceudev->active->vb2_buf,
732*4882a593Smuzhiyun VB2_BUF_STATE_QUEUED);
733*4882a593Smuzhiyun ceudev->active = NULL;
734*4882a593Smuzhiyun spin_unlock_irqrestore(&ceudev->lock, irqflags);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return ret;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
ceu_stop_streaming(struct vb2_queue * vq)739*4882a593Smuzhiyun static void ceu_stop_streaming(struct vb2_queue *vq)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun struct ceu_device *ceudev = vb2_get_drv_priv(vq);
742*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd = ceudev->sd->v4l2_sd;
743*4882a593Smuzhiyun struct ceu_buffer *buf;
744*4882a593Smuzhiyun unsigned long irqflags;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* Clean and disable interrupt sources. */
747*4882a593Smuzhiyun ceu_write(ceudev, CEU_CETCR,
748*4882a593Smuzhiyun ceu_read(ceudev, CEU_CETCR) & ceudev->irq_mask);
749*4882a593Smuzhiyun ceu_write(ceudev, CEU_CEIER, CEU_CEIER_MASK);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun v4l2_subdev_call(v4l2_sd, video, s_stream, 0);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun spin_lock_irqsave(&ceudev->lock, irqflags);
754*4882a593Smuzhiyun if (ceudev->active) {
755*4882a593Smuzhiyun vb2_buffer_done(&ceudev->active->vb2_buf,
756*4882a593Smuzhiyun VB2_BUF_STATE_ERROR);
757*4882a593Smuzhiyun ceudev->active = NULL;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Release all queued buffers. */
761*4882a593Smuzhiyun list_for_each_entry(buf, &ceudev->capture, queue)
762*4882a593Smuzhiyun vb2_buffer_done(&buf->vb.vb2_buf, VB2_BUF_STATE_ERROR);
763*4882a593Smuzhiyun INIT_LIST_HEAD(&ceudev->capture);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun spin_unlock_irqrestore(&ceudev->lock, irqflags);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun ceu_soft_reset(ceudev);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun static const struct vb2_ops ceu_vb2_ops = {
771*4882a593Smuzhiyun .queue_setup = ceu_vb2_setup,
772*4882a593Smuzhiyun .buf_queue = ceu_vb2_queue,
773*4882a593Smuzhiyun .buf_prepare = ceu_vb2_prepare,
774*4882a593Smuzhiyun .wait_prepare = vb2_ops_wait_prepare,
775*4882a593Smuzhiyun .wait_finish = vb2_ops_wait_finish,
776*4882a593Smuzhiyun .start_streaming = ceu_start_streaming,
777*4882a593Smuzhiyun .stop_streaming = ceu_stop_streaming,
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* --- CEU image formats handling --- */
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /*
783*4882a593Smuzhiyun * __ceu_try_fmt() - test format on CEU and sensor
784*4882a593Smuzhiyun * @ceudev: The CEU device.
785*4882a593Smuzhiyun * @v4l2_fmt: format to test.
786*4882a593Smuzhiyun * @sd_mbus_code: the media bus code accepted by the subdevice; output param.
787*4882a593Smuzhiyun *
788*4882a593Smuzhiyun * Returns 0 for success, < 0 for errors.
789*4882a593Smuzhiyun */
__ceu_try_fmt(struct ceu_device * ceudev,struct v4l2_format * v4l2_fmt,u32 * sd_mbus_code)790*4882a593Smuzhiyun static int __ceu_try_fmt(struct ceu_device *ceudev, struct v4l2_format *v4l2_fmt,
791*4882a593Smuzhiyun u32 *sd_mbus_code)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun struct ceu_subdev *ceu_sd = ceudev->sd;
794*4882a593Smuzhiyun struct v4l2_pix_format_mplane *pix = &v4l2_fmt->fmt.pix_mp;
795*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd = ceu_sd->v4l2_sd;
796*4882a593Smuzhiyun struct v4l2_subdev_pad_config pad_cfg;
797*4882a593Smuzhiyun const struct ceu_fmt *ceu_fmt;
798*4882a593Smuzhiyun u32 mbus_code_old;
799*4882a593Smuzhiyun u32 mbus_code;
800*4882a593Smuzhiyun int ret;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun * Set format on sensor sub device: bus format used to produce memory
804*4882a593Smuzhiyun * format is selected depending on YUV component ordering or
805*4882a593Smuzhiyun * at initialization time.
806*4882a593Smuzhiyun */
807*4882a593Smuzhiyun struct v4l2_subdev_format sd_format = {
808*4882a593Smuzhiyun .which = V4L2_SUBDEV_FORMAT_TRY,
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun mbus_code_old = ceu_sd->mbus_fmt.mbus_code;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun switch (pix->pixelformat) {
814*4882a593Smuzhiyun case V4L2_PIX_FMT_YUYV:
815*4882a593Smuzhiyun mbus_code = MEDIA_BUS_FMT_YUYV8_2X8;
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun case V4L2_PIX_FMT_UYVY:
818*4882a593Smuzhiyun mbus_code = MEDIA_BUS_FMT_UYVY8_2X8;
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun case V4L2_PIX_FMT_YVYU:
821*4882a593Smuzhiyun mbus_code = MEDIA_BUS_FMT_YVYU8_2X8;
822*4882a593Smuzhiyun break;
823*4882a593Smuzhiyun case V4L2_PIX_FMT_VYUY:
824*4882a593Smuzhiyun mbus_code = MEDIA_BUS_FMT_VYUY8_2X8;
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun case V4L2_PIX_FMT_NV16:
827*4882a593Smuzhiyun case V4L2_PIX_FMT_NV61:
828*4882a593Smuzhiyun case V4L2_PIX_FMT_NV12:
829*4882a593Smuzhiyun case V4L2_PIX_FMT_NV21:
830*4882a593Smuzhiyun mbus_code = ceu_sd->mbus_fmt.mbus_code;
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun default:
834*4882a593Smuzhiyun pix->pixelformat = V4L2_PIX_FMT_NV16;
835*4882a593Smuzhiyun mbus_code = ceu_sd->mbus_fmt.mbus_code;
836*4882a593Smuzhiyun break;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun ceu_fmt = get_ceu_fmt_from_fourcc(pix->pixelformat);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* CFSZR requires height and width to be 4-pixel aligned. */
842*4882a593Smuzhiyun v4l_bound_align_image(&pix->width, 2, CEU_MAX_WIDTH, 4,
843*4882a593Smuzhiyun &pix->height, 4, CEU_MAX_HEIGHT, 4, 0);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun v4l2_fill_mbus_format_mplane(&sd_format.format, pix);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /*
848*4882a593Smuzhiyun * Try with the mbus_code matching YUYV components ordering first,
849*4882a593Smuzhiyun * if that one fails, fallback to default selected at initialization
850*4882a593Smuzhiyun * time.
851*4882a593Smuzhiyun */
852*4882a593Smuzhiyun sd_format.format.code = mbus_code;
853*4882a593Smuzhiyun ret = v4l2_subdev_call(v4l2_sd, pad, set_fmt, &pad_cfg, &sd_format);
854*4882a593Smuzhiyun if (ret) {
855*4882a593Smuzhiyun if (ret == -EINVAL) {
856*4882a593Smuzhiyun /* fallback */
857*4882a593Smuzhiyun sd_format.format.code = mbus_code_old;
858*4882a593Smuzhiyun ret = v4l2_subdev_call(v4l2_sd, pad, set_fmt,
859*4882a593Smuzhiyun &pad_cfg, &sd_format);
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (ret)
863*4882a593Smuzhiyun return ret;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* Apply size returned by sensor as the CEU can't scale. */
867*4882a593Smuzhiyun v4l2_fill_pix_format_mplane(pix, &sd_format.format);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /* Calculate per-plane sizes based on image format. */
870*4882a593Smuzhiyun ceu_calc_plane_sizes(ceudev, ceu_fmt, pix);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /* Report to caller the configured mbus format. */
873*4882a593Smuzhiyun *sd_mbus_code = sd_format.format.code;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun return 0;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /*
879*4882a593Smuzhiyun * ceu_try_fmt() - Wrapper for __ceu_try_fmt; discard configured mbus_fmt
880*4882a593Smuzhiyun */
ceu_try_fmt(struct ceu_device * ceudev,struct v4l2_format * v4l2_fmt)881*4882a593Smuzhiyun static int ceu_try_fmt(struct ceu_device *ceudev, struct v4l2_format *v4l2_fmt)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun u32 mbus_code;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun return __ceu_try_fmt(ceudev, v4l2_fmt, &mbus_code);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /*
889*4882a593Smuzhiyun * ceu_set_fmt() - Apply the supplied format to both sensor and CEU
890*4882a593Smuzhiyun */
ceu_set_fmt(struct ceu_device * ceudev,struct v4l2_format * v4l2_fmt)891*4882a593Smuzhiyun static int ceu_set_fmt(struct ceu_device *ceudev, struct v4l2_format *v4l2_fmt)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun struct ceu_subdev *ceu_sd = ceudev->sd;
894*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd = ceu_sd->v4l2_sd;
895*4882a593Smuzhiyun u32 mbus_code;
896*4882a593Smuzhiyun int ret;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun * Set format on sensor sub device: bus format used to produce memory
900*4882a593Smuzhiyun * format is selected at initialization time.
901*4882a593Smuzhiyun */
902*4882a593Smuzhiyun struct v4l2_subdev_format format = {
903*4882a593Smuzhiyun .which = V4L2_SUBDEV_FORMAT_ACTIVE,
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun ret = __ceu_try_fmt(ceudev, v4l2_fmt, &mbus_code);
907*4882a593Smuzhiyun if (ret)
908*4882a593Smuzhiyun return ret;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun format.format.code = mbus_code;
911*4882a593Smuzhiyun v4l2_fill_mbus_format_mplane(&format.format, &v4l2_fmt->fmt.pix_mp);
912*4882a593Smuzhiyun ret = v4l2_subdev_call(v4l2_sd, pad, set_fmt, NULL, &format);
913*4882a593Smuzhiyun if (ret)
914*4882a593Smuzhiyun return ret;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun ceudev->v4l2_pix = v4l2_fmt->fmt.pix_mp;
917*4882a593Smuzhiyun ceudev->field = V4L2_FIELD_NONE;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun return 0;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * ceu_set_default_fmt() - Apply default NV16 memory output format with VGA
924*4882a593Smuzhiyun * sizes.
925*4882a593Smuzhiyun */
ceu_set_default_fmt(struct ceu_device * ceudev)926*4882a593Smuzhiyun static int ceu_set_default_fmt(struct ceu_device *ceudev)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun int ret;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun struct v4l2_format v4l2_fmt = {
931*4882a593Smuzhiyun .type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE,
932*4882a593Smuzhiyun .fmt.pix_mp = {
933*4882a593Smuzhiyun .width = VGA_WIDTH,
934*4882a593Smuzhiyun .height = VGA_HEIGHT,
935*4882a593Smuzhiyun .field = V4L2_FIELD_NONE,
936*4882a593Smuzhiyun .pixelformat = V4L2_PIX_FMT_NV16,
937*4882a593Smuzhiyun .num_planes = 2,
938*4882a593Smuzhiyun .plane_fmt = {
939*4882a593Smuzhiyun [0] = {
940*4882a593Smuzhiyun .sizeimage = VGA_WIDTH * VGA_HEIGHT * 2,
941*4882a593Smuzhiyun .bytesperline = VGA_WIDTH * 2,
942*4882a593Smuzhiyun },
943*4882a593Smuzhiyun [1] = {
944*4882a593Smuzhiyun .sizeimage = VGA_WIDTH * VGA_HEIGHT * 2,
945*4882a593Smuzhiyun .bytesperline = VGA_WIDTH * 2,
946*4882a593Smuzhiyun },
947*4882a593Smuzhiyun },
948*4882a593Smuzhiyun },
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun ret = ceu_try_fmt(ceudev, &v4l2_fmt);
952*4882a593Smuzhiyun if (ret)
953*4882a593Smuzhiyun return ret;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun ceudev->v4l2_pix = v4l2_fmt.fmt.pix_mp;
956*4882a593Smuzhiyun ceudev->field = V4L2_FIELD_NONE;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun return 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /*
962*4882a593Smuzhiyun * ceu_init_mbus_fmt() - Query sensor for supported formats and initialize
963*4882a593Smuzhiyun * CEU media bus format used to produce memory formats.
964*4882a593Smuzhiyun *
965*4882a593Smuzhiyun * Find out if sensor can produce a permutation of 8-bits YUYV bus format.
966*4882a593Smuzhiyun * From a single 8-bits YUYV bus format the CEU can produce several memory
967*4882a593Smuzhiyun * output formats:
968*4882a593Smuzhiyun * - NV[12|21|16|61] through image fetch mode;
969*4882a593Smuzhiyun * - YUYV422 if sensor provides YUYV422
970*4882a593Smuzhiyun *
971*4882a593Smuzhiyun * TODO: Other YUYV422 permutations through data fetch sync mode and DTARY
972*4882a593Smuzhiyun * TODO: Binary data (eg. JPEG) and raw formats through data fetch sync mode
973*4882a593Smuzhiyun */
ceu_init_mbus_fmt(struct ceu_device * ceudev)974*4882a593Smuzhiyun static int ceu_init_mbus_fmt(struct ceu_device *ceudev)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun struct ceu_subdev *ceu_sd = ceudev->sd;
977*4882a593Smuzhiyun struct ceu_mbus_fmt *mbus_fmt = &ceu_sd->mbus_fmt;
978*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd = ceu_sd->v4l2_sd;
979*4882a593Smuzhiyun bool yuyv_bus_fmt = false;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum sd_mbus_fmt = {
982*4882a593Smuzhiyun .which = V4L2_SUBDEV_FORMAT_ACTIVE,
983*4882a593Smuzhiyun .index = 0,
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /* Find out if sensor can produce any permutation of 8-bits YUYV422. */
987*4882a593Smuzhiyun while (!yuyv_bus_fmt &&
988*4882a593Smuzhiyun !v4l2_subdev_call(v4l2_sd, pad, enum_mbus_code,
989*4882a593Smuzhiyun NULL, &sd_mbus_fmt)) {
990*4882a593Smuzhiyun switch (sd_mbus_fmt.code) {
991*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
992*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
993*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
994*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
995*4882a593Smuzhiyun yuyv_bus_fmt = true;
996*4882a593Smuzhiyun break;
997*4882a593Smuzhiyun default:
998*4882a593Smuzhiyun /*
999*4882a593Smuzhiyun * Only support 8-bits YUYV bus formats at the moment;
1000*4882a593Smuzhiyun *
1001*4882a593Smuzhiyun * TODO: add support for binary formats (data sync
1002*4882a593Smuzhiyun * fetch mode).
1003*4882a593Smuzhiyun */
1004*4882a593Smuzhiyun break;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun sd_mbus_fmt.index++;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (!yuyv_bus_fmt)
1011*4882a593Smuzhiyun return -ENXIO;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /*
1014*4882a593Smuzhiyun * Save the first encountered YUYV format as "mbus_fmt" and use it
1015*4882a593Smuzhiyun * to output all planar YUV422 and YUV420 (NV*) formats to memory as
1016*4882a593Smuzhiyun * well as for data synch fetch mode (YUYV - YVYU etc. ).
1017*4882a593Smuzhiyun */
1018*4882a593Smuzhiyun mbus_fmt->mbus_code = sd_mbus_fmt.code;
1019*4882a593Smuzhiyun mbus_fmt->bps = 8;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* Annotate the selected bus format components ordering. */
1022*4882a593Smuzhiyun switch (sd_mbus_fmt.code) {
1023*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
1024*4882a593Smuzhiyun mbus_fmt->fmt_order = CEU_CAMCR_DTARY_8_YUYV;
1025*4882a593Smuzhiyun mbus_fmt->fmt_order_swap = CEU_CAMCR_DTARY_8_YVYU;
1026*4882a593Smuzhiyun mbus_fmt->swapped = false;
1027*4882a593Smuzhiyun mbus_fmt->bpp = 16;
1028*4882a593Smuzhiyun break;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
1031*4882a593Smuzhiyun mbus_fmt->fmt_order = CEU_CAMCR_DTARY_8_YVYU;
1032*4882a593Smuzhiyun mbus_fmt->fmt_order_swap = CEU_CAMCR_DTARY_8_YUYV;
1033*4882a593Smuzhiyun mbus_fmt->swapped = true;
1034*4882a593Smuzhiyun mbus_fmt->bpp = 16;
1035*4882a593Smuzhiyun break;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
1038*4882a593Smuzhiyun mbus_fmt->fmt_order = CEU_CAMCR_DTARY_8_UYVY;
1039*4882a593Smuzhiyun mbus_fmt->fmt_order_swap = CEU_CAMCR_DTARY_8_VYUY;
1040*4882a593Smuzhiyun mbus_fmt->swapped = false;
1041*4882a593Smuzhiyun mbus_fmt->bpp = 16;
1042*4882a593Smuzhiyun break;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
1045*4882a593Smuzhiyun mbus_fmt->fmt_order = CEU_CAMCR_DTARY_8_VYUY;
1046*4882a593Smuzhiyun mbus_fmt->fmt_order_swap = CEU_CAMCR_DTARY_8_UYVY;
1047*4882a593Smuzhiyun mbus_fmt->swapped = true;
1048*4882a593Smuzhiyun mbus_fmt->bpp = 16;
1049*4882a593Smuzhiyun break;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun return 0;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* --- Runtime PM Handlers --- */
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /*
1058*4882a593Smuzhiyun * ceu_runtime_resume() - soft-reset the interface and turn sensor power on.
1059*4882a593Smuzhiyun */
ceu_runtime_resume(struct device * dev)1060*4882a593Smuzhiyun static int __maybe_unused ceu_runtime_resume(struct device *dev)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun struct ceu_device *ceudev = dev_get_drvdata(dev);
1063*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd = ceudev->sd->v4l2_sd;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun v4l2_subdev_call(v4l2_sd, core, s_power, 1);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun ceu_soft_reset(ceudev);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun return 0;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /*
1073*4882a593Smuzhiyun * ceu_runtime_suspend() - disable capture and interrupts and soft-reset.
1074*4882a593Smuzhiyun * Turn sensor power off.
1075*4882a593Smuzhiyun */
ceu_runtime_suspend(struct device * dev)1076*4882a593Smuzhiyun static int __maybe_unused ceu_runtime_suspend(struct device *dev)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun struct ceu_device *ceudev = dev_get_drvdata(dev);
1079*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd = ceudev->sd->v4l2_sd;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun v4l2_subdev_call(v4l2_sd, core, s_power, 0);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun ceu_write(ceudev, CEU_CEIER, 0);
1084*4882a593Smuzhiyun ceu_soft_reset(ceudev);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun return 0;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /* --- File Operations --- */
1090*4882a593Smuzhiyun
ceu_open(struct file * file)1091*4882a593Smuzhiyun static int ceu_open(struct file *file)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1094*4882a593Smuzhiyun int ret;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun ret = v4l2_fh_open(file);
1097*4882a593Smuzhiyun if (ret)
1098*4882a593Smuzhiyun return ret;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun mutex_lock(&ceudev->mlock);
1101*4882a593Smuzhiyun /* Causes soft-reset and sensor power on on first open */
1102*4882a593Smuzhiyun pm_runtime_get_sync(ceudev->dev);
1103*4882a593Smuzhiyun mutex_unlock(&ceudev->mlock);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun return 0;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
ceu_release(struct file * file)1108*4882a593Smuzhiyun static int ceu_release(struct file *file)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun vb2_fop_release(file);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun mutex_lock(&ceudev->mlock);
1115*4882a593Smuzhiyun /* Causes soft-reset and sensor power down on last close */
1116*4882a593Smuzhiyun pm_runtime_put(ceudev->dev);
1117*4882a593Smuzhiyun mutex_unlock(&ceudev->mlock);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun return 0;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static const struct v4l2_file_operations ceu_fops = {
1123*4882a593Smuzhiyun .owner = THIS_MODULE,
1124*4882a593Smuzhiyun .open = ceu_open,
1125*4882a593Smuzhiyun .release = ceu_release,
1126*4882a593Smuzhiyun .unlocked_ioctl = video_ioctl2,
1127*4882a593Smuzhiyun .mmap = vb2_fop_mmap,
1128*4882a593Smuzhiyun .poll = vb2_fop_poll,
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* --- Video Device IOCTLs --- */
1132*4882a593Smuzhiyun
ceu_querycap(struct file * file,void * priv,struct v4l2_capability * cap)1133*4882a593Smuzhiyun static int ceu_querycap(struct file *file, void *priv,
1134*4882a593Smuzhiyun struct v4l2_capability *cap)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun strscpy(cap->card, "Renesas CEU", sizeof(cap->card));
1139*4882a593Smuzhiyun strscpy(cap->driver, DRIVER_NAME, sizeof(cap->driver));
1140*4882a593Smuzhiyun snprintf(cap->bus_info, sizeof(cap->bus_info),
1141*4882a593Smuzhiyun "platform:renesas-ceu-%s", dev_name(ceudev->dev));
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun return 0;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
ceu_enum_fmt_vid_cap(struct file * file,void * priv,struct v4l2_fmtdesc * f)1146*4882a593Smuzhiyun static int ceu_enum_fmt_vid_cap(struct file *file, void *priv,
1147*4882a593Smuzhiyun struct v4l2_fmtdesc *f)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun const struct ceu_fmt *fmt;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun if (f->index >= ARRAY_SIZE(ceu_fmt_list))
1152*4882a593Smuzhiyun return -EINVAL;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun fmt = &ceu_fmt_list[f->index];
1155*4882a593Smuzhiyun f->pixelformat = fmt->fourcc;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun return 0;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
ceu_try_fmt_vid_cap(struct file * file,void * priv,struct v4l2_format * f)1160*4882a593Smuzhiyun static int ceu_try_fmt_vid_cap(struct file *file, void *priv,
1161*4882a593Smuzhiyun struct v4l2_format *f)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun return ceu_try_fmt(ceudev, f);
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
ceu_s_fmt_vid_cap(struct file * file,void * priv,struct v4l2_format * f)1168*4882a593Smuzhiyun static int ceu_s_fmt_vid_cap(struct file *file, void *priv,
1169*4882a593Smuzhiyun struct v4l2_format *f)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun if (vb2_is_streaming(&ceudev->vb2_vq))
1174*4882a593Smuzhiyun return -EBUSY;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun return ceu_set_fmt(ceudev, f);
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
ceu_g_fmt_vid_cap(struct file * file,void * priv,struct v4l2_format * f)1179*4882a593Smuzhiyun static int ceu_g_fmt_vid_cap(struct file *file, void *priv,
1180*4882a593Smuzhiyun struct v4l2_format *f)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun f->fmt.pix_mp = ceudev->v4l2_pix;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun return 0;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
ceu_enum_input(struct file * file,void * priv,struct v4l2_input * inp)1189*4882a593Smuzhiyun static int ceu_enum_input(struct file *file, void *priv,
1190*4882a593Smuzhiyun struct v4l2_input *inp)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1193*4882a593Smuzhiyun struct ceu_subdev *ceusd;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun if (inp->index >= ceudev->num_sd)
1196*4882a593Smuzhiyun return -EINVAL;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun ceusd = &ceudev->subdevs[inp->index];
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun inp->type = V4L2_INPUT_TYPE_CAMERA;
1201*4882a593Smuzhiyun inp->std = 0;
1202*4882a593Smuzhiyun snprintf(inp->name, sizeof(inp->name), "Camera%u: %s",
1203*4882a593Smuzhiyun inp->index, ceusd->v4l2_sd->name);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun return 0;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
ceu_g_input(struct file * file,void * priv,unsigned int * i)1208*4882a593Smuzhiyun static int ceu_g_input(struct file *file, void *priv, unsigned int *i)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun *i = ceudev->sd_index;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun return 0;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
ceu_s_input(struct file * file,void * priv,unsigned int i)1217*4882a593Smuzhiyun static int ceu_s_input(struct file *file, void *priv, unsigned int i)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1220*4882a593Smuzhiyun struct ceu_subdev *ceu_sd_old;
1221*4882a593Smuzhiyun int ret;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun if (i >= ceudev->num_sd)
1224*4882a593Smuzhiyun return -EINVAL;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun if (vb2_is_streaming(&ceudev->vb2_vq))
1227*4882a593Smuzhiyun return -EBUSY;
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun if (i == ceudev->sd_index)
1230*4882a593Smuzhiyun return 0;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun ceu_sd_old = ceudev->sd;
1233*4882a593Smuzhiyun ceudev->sd = &ceudev->subdevs[i];
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /*
1236*4882a593Smuzhiyun * Make sure we can generate output image formats and apply
1237*4882a593Smuzhiyun * default one.
1238*4882a593Smuzhiyun */
1239*4882a593Smuzhiyun ret = ceu_init_mbus_fmt(ceudev);
1240*4882a593Smuzhiyun if (ret) {
1241*4882a593Smuzhiyun ceudev->sd = ceu_sd_old;
1242*4882a593Smuzhiyun return -EINVAL;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun ret = ceu_set_default_fmt(ceudev);
1246*4882a593Smuzhiyun if (ret) {
1247*4882a593Smuzhiyun ceudev->sd = ceu_sd_old;
1248*4882a593Smuzhiyun return -EINVAL;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* Now that we're sure we can use the sensor, power off the old one. */
1252*4882a593Smuzhiyun v4l2_subdev_call(ceu_sd_old->v4l2_sd, core, s_power, 0);
1253*4882a593Smuzhiyun v4l2_subdev_call(ceudev->sd->v4l2_sd, core, s_power, 1);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun ceudev->sd_index = i;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun return 0;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
ceu_g_parm(struct file * file,void * fh,struct v4l2_streamparm * a)1260*4882a593Smuzhiyun static int ceu_g_parm(struct file *file, void *fh, struct v4l2_streamparm *a)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun return v4l2_g_parm_cap(video_devdata(file), ceudev->sd->v4l2_sd, a);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
ceu_s_parm(struct file * file,void * fh,struct v4l2_streamparm * a)1267*4882a593Smuzhiyun static int ceu_s_parm(struct file *file, void *fh, struct v4l2_streamparm *a)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun return v4l2_s_parm_cap(video_devdata(file), ceudev->sd->v4l2_sd, a);
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
ceu_enum_framesizes(struct file * file,void * fh,struct v4l2_frmsizeenum * fsize)1274*4882a593Smuzhiyun static int ceu_enum_framesizes(struct file *file, void *fh,
1275*4882a593Smuzhiyun struct v4l2_frmsizeenum *fsize)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1278*4882a593Smuzhiyun struct ceu_subdev *ceu_sd = ceudev->sd;
1279*4882a593Smuzhiyun const struct ceu_fmt *ceu_fmt;
1280*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd = ceu_sd->v4l2_sd;
1281*4882a593Smuzhiyun int ret;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum fse = {
1284*4882a593Smuzhiyun .code = ceu_sd->mbus_fmt.mbus_code,
1285*4882a593Smuzhiyun .index = fsize->index,
1286*4882a593Smuzhiyun .which = V4L2_SUBDEV_FORMAT_ACTIVE,
1287*4882a593Smuzhiyun };
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun /* Just check if user supplied pixel format is supported. */
1290*4882a593Smuzhiyun ceu_fmt = get_ceu_fmt_from_fourcc(fsize->pixel_format);
1291*4882a593Smuzhiyun if (!ceu_fmt)
1292*4882a593Smuzhiyun return -EINVAL;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun ret = v4l2_subdev_call(v4l2_sd, pad, enum_frame_size,
1295*4882a593Smuzhiyun NULL, &fse);
1296*4882a593Smuzhiyun if (ret)
1297*4882a593Smuzhiyun return ret;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun fsize->type = V4L2_FRMSIZE_TYPE_DISCRETE;
1300*4882a593Smuzhiyun fsize->discrete.width = CEU_W_MAX(fse.max_width);
1301*4882a593Smuzhiyun fsize->discrete.height = CEU_H_MAX(fse.max_height);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun return 0;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
ceu_enum_frameintervals(struct file * file,void * fh,struct v4l2_frmivalenum * fival)1306*4882a593Smuzhiyun static int ceu_enum_frameintervals(struct file *file, void *fh,
1307*4882a593Smuzhiyun struct v4l2_frmivalenum *fival)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun struct ceu_device *ceudev = video_drvdata(file);
1310*4882a593Smuzhiyun struct ceu_subdev *ceu_sd = ceudev->sd;
1311*4882a593Smuzhiyun const struct ceu_fmt *ceu_fmt;
1312*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd = ceu_sd->v4l2_sd;
1313*4882a593Smuzhiyun int ret;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum fie = {
1316*4882a593Smuzhiyun .code = ceu_sd->mbus_fmt.mbus_code,
1317*4882a593Smuzhiyun .index = fival->index,
1318*4882a593Smuzhiyun .width = fival->width,
1319*4882a593Smuzhiyun .height = fival->height,
1320*4882a593Smuzhiyun .which = V4L2_SUBDEV_FORMAT_ACTIVE,
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun /* Just check if user supplied pixel format is supported. */
1324*4882a593Smuzhiyun ceu_fmt = get_ceu_fmt_from_fourcc(fival->pixel_format);
1325*4882a593Smuzhiyun if (!ceu_fmt)
1326*4882a593Smuzhiyun return -EINVAL;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun ret = v4l2_subdev_call(v4l2_sd, pad, enum_frame_interval, NULL,
1329*4882a593Smuzhiyun &fie);
1330*4882a593Smuzhiyun if (ret)
1331*4882a593Smuzhiyun return ret;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun fival->type = V4L2_FRMIVAL_TYPE_DISCRETE;
1334*4882a593Smuzhiyun fival->discrete = fie.interval;
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun return 0;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun static const struct v4l2_ioctl_ops ceu_ioctl_ops = {
1340*4882a593Smuzhiyun .vidioc_querycap = ceu_querycap,
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun .vidioc_enum_fmt_vid_cap = ceu_enum_fmt_vid_cap,
1343*4882a593Smuzhiyun .vidioc_try_fmt_vid_cap_mplane = ceu_try_fmt_vid_cap,
1344*4882a593Smuzhiyun .vidioc_s_fmt_vid_cap_mplane = ceu_s_fmt_vid_cap,
1345*4882a593Smuzhiyun .vidioc_g_fmt_vid_cap_mplane = ceu_g_fmt_vid_cap,
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun .vidioc_enum_input = ceu_enum_input,
1348*4882a593Smuzhiyun .vidioc_g_input = ceu_g_input,
1349*4882a593Smuzhiyun .vidioc_s_input = ceu_s_input,
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun .vidioc_reqbufs = vb2_ioctl_reqbufs,
1352*4882a593Smuzhiyun .vidioc_querybuf = vb2_ioctl_querybuf,
1353*4882a593Smuzhiyun .vidioc_qbuf = vb2_ioctl_qbuf,
1354*4882a593Smuzhiyun .vidioc_expbuf = vb2_ioctl_expbuf,
1355*4882a593Smuzhiyun .vidioc_dqbuf = vb2_ioctl_dqbuf,
1356*4882a593Smuzhiyun .vidioc_create_bufs = vb2_ioctl_create_bufs,
1357*4882a593Smuzhiyun .vidioc_prepare_buf = vb2_ioctl_prepare_buf,
1358*4882a593Smuzhiyun .vidioc_streamon = vb2_ioctl_streamon,
1359*4882a593Smuzhiyun .vidioc_streamoff = vb2_ioctl_streamoff,
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun .vidioc_g_parm = ceu_g_parm,
1362*4882a593Smuzhiyun .vidioc_s_parm = ceu_s_parm,
1363*4882a593Smuzhiyun .vidioc_enum_framesizes = ceu_enum_framesizes,
1364*4882a593Smuzhiyun .vidioc_enum_frameintervals = ceu_enum_frameintervals,
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun .vidioc_log_status = v4l2_ctrl_log_status,
1367*4882a593Smuzhiyun .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
1368*4882a593Smuzhiyun .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
1369*4882a593Smuzhiyun };
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /*
1372*4882a593Smuzhiyun * ceu_vdev_release() - release CEU video device memory when last reference
1373*4882a593Smuzhiyun * to this driver is closed
1374*4882a593Smuzhiyun */
ceu_vdev_release(struct video_device * vdev)1375*4882a593Smuzhiyun static void ceu_vdev_release(struct video_device *vdev)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun struct ceu_device *ceudev = video_get_drvdata(vdev);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun kfree(ceudev);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
ceu_notify_bound(struct v4l2_async_notifier * notifier,struct v4l2_subdev * v4l2_sd,struct v4l2_async_subdev * asd)1382*4882a593Smuzhiyun static int ceu_notify_bound(struct v4l2_async_notifier *notifier,
1383*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd,
1384*4882a593Smuzhiyun struct v4l2_async_subdev *asd)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun struct v4l2_device *v4l2_dev = notifier->v4l2_dev;
1387*4882a593Smuzhiyun struct ceu_device *ceudev = v4l2_to_ceu(v4l2_dev);
1388*4882a593Smuzhiyun struct ceu_subdev *ceu_sd = to_ceu_subdev(asd);
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun ceu_sd->v4l2_sd = v4l2_sd;
1391*4882a593Smuzhiyun ceudev->num_sd++;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun return 0;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
ceu_notify_complete(struct v4l2_async_notifier * notifier)1396*4882a593Smuzhiyun static int ceu_notify_complete(struct v4l2_async_notifier *notifier)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun struct v4l2_device *v4l2_dev = notifier->v4l2_dev;
1399*4882a593Smuzhiyun struct ceu_device *ceudev = v4l2_to_ceu(v4l2_dev);
1400*4882a593Smuzhiyun struct video_device *vdev = &ceudev->vdev;
1401*4882a593Smuzhiyun struct vb2_queue *q = &ceudev->vb2_vq;
1402*4882a593Smuzhiyun struct v4l2_subdev *v4l2_sd;
1403*4882a593Smuzhiyun int ret;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun /* Initialize vb2 queue. */
1406*4882a593Smuzhiyun q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
1407*4882a593Smuzhiyun q->io_modes = VB2_MMAP | VB2_DMABUF;
1408*4882a593Smuzhiyun q->drv_priv = ceudev;
1409*4882a593Smuzhiyun q->ops = &ceu_vb2_ops;
1410*4882a593Smuzhiyun q->mem_ops = &vb2_dma_contig_memops;
1411*4882a593Smuzhiyun q->buf_struct_size = sizeof(struct ceu_buffer);
1412*4882a593Smuzhiyun q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
1413*4882a593Smuzhiyun q->min_buffers_needed = 2;
1414*4882a593Smuzhiyun q->lock = &ceudev->mlock;
1415*4882a593Smuzhiyun q->dev = ceudev->v4l2_dev.dev;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun ret = vb2_queue_init(q);
1418*4882a593Smuzhiyun if (ret)
1419*4882a593Smuzhiyun return ret;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun /*
1422*4882a593Smuzhiyun * Make sure at least one sensor is primary and use it to initialize
1423*4882a593Smuzhiyun * ceu formats.
1424*4882a593Smuzhiyun */
1425*4882a593Smuzhiyun if (!ceudev->sd) {
1426*4882a593Smuzhiyun ceudev->sd = &ceudev->subdevs[0];
1427*4882a593Smuzhiyun ceudev->sd_index = 0;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun v4l2_sd = ceudev->sd->v4l2_sd;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun ret = ceu_init_mbus_fmt(ceudev);
1433*4882a593Smuzhiyun if (ret)
1434*4882a593Smuzhiyun return ret;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun ret = ceu_set_default_fmt(ceudev);
1437*4882a593Smuzhiyun if (ret)
1438*4882a593Smuzhiyun return ret;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun /* Register the video device. */
1441*4882a593Smuzhiyun strscpy(vdev->name, DRIVER_NAME, sizeof(vdev->name));
1442*4882a593Smuzhiyun vdev->v4l2_dev = v4l2_dev;
1443*4882a593Smuzhiyun vdev->lock = &ceudev->mlock;
1444*4882a593Smuzhiyun vdev->queue = &ceudev->vb2_vq;
1445*4882a593Smuzhiyun vdev->ctrl_handler = v4l2_sd->ctrl_handler;
1446*4882a593Smuzhiyun vdev->fops = &ceu_fops;
1447*4882a593Smuzhiyun vdev->ioctl_ops = &ceu_ioctl_ops;
1448*4882a593Smuzhiyun vdev->release = ceu_vdev_release;
1449*4882a593Smuzhiyun vdev->device_caps = V4L2_CAP_VIDEO_CAPTURE_MPLANE |
1450*4882a593Smuzhiyun V4L2_CAP_STREAMING;
1451*4882a593Smuzhiyun video_set_drvdata(vdev, ceudev);
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun ret = video_register_device(vdev, VFL_TYPE_VIDEO, -1);
1454*4882a593Smuzhiyun if (ret < 0) {
1455*4882a593Smuzhiyun v4l2_err(vdev->v4l2_dev,
1456*4882a593Smuzhiyun "video_register_device failed: %d\n", ret);
1457*4882a593Smuzhiyun return ret;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun return 0;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun static const struct v4l2_async_notifier_operations ceu_notify_ops = {
1464*4882a593Smuzhiyun .bound = ceu_notify_bound,
1465*4882a593Smuzhiyun .complete = ceu_notify_complete,
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun /*
1469*4882a593Smuzhiyun * ceu_init_async_subdevs() - Initialize CEU subdevices and async_subdevs in
1470*4882a593Smuzhiyun * ceu device. Both DT and platform data parsing use
1471*4882a593Smuzhiyun * this routine.
1472*4882a593Smuzhiyun *
1473*4882a593Smuzhiyun * Returns 0 for success, -ENOMEM for failure.
1474*4882a593Smuzhiyun */
ceu_init_async_subdevs(struct ceu_device * ceudev,unsigned int n_sd)1475*4882a593Smuzhiyun static int ceu_init_async_subdevs(struct ceu_device *ceudev, unsigned int n_sd)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun /* Reserve memory for 'n_sd' ceu_subdev descriptors. */
1478*4882a593Smuzhiyun ceudev->subdevs = devm_kcalloc(ceudev->dev, n_sd,
1479*4882a593Smuzhiyun sizeof(*ceudev->subdevs), GFP_KERNEL);
1480*4882a593Smuzhiyun if (!ceudev->subdevs)
1481*4882a593Smuzhiyun return -ENOMEM;
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun ceudev->sd = NULL;
1484*4882a593Smuzhiyun ceudev->sd_index = 0;
1485*4882a593Smuzhiyun ceudev->num_sd = 0;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun return 0;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun /*
1491*4882a593Smuzhiyun * ceu_parse_platform_data() - Initialize async_subdevices using platform
1492*4882a593Smuzhiyun * device provided data.
1493*4882a593Smuzhiyun */
ceu_parse_platform_data(struct ceu_device * ceudev,const struct ceu_platform_data * pdata)1494*4882a593Smuzhiyun static int ceu_parse_platform_data(struct ceu_device *ceudev,
1495*4882a593Smuzhiyun const struct ceu_platform_data *pdata)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun const struct ceu_async_subdev *async_sd;
1498*4882a593Smuzhiyun struct ceu_subdev *ceu_sd;
1499*4882a593Smuzhiyun unsigned int i;
1500*4882a593Smuzhiyun int ret;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun if (pdata->num_subdevs == 0)
1503*4882a593Smuzhiyun return -ENODEV;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun ret = ceu_init_async_subdevs(ceudev, pdata->num_subdevs);
1506*4882a593Smuzhiyun if (ret)
1507*4882a593Smuzhiyun return ret;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun for (i = 0; i < pdata->num_subdevs; i++) {
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /* Setup the ceu subdevice and the async subdevice. */
1512*4882a593Smuzhiyun async_sd = &pdata->subdevs[i];
1513*4882a593Smuzhiyun ceu_sd = &ceudev->subdevs[i];
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun INIT_LIST_HEAD(&ceu_sd->asd.list);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun ceu_sd->mbus_flags = async_sd->flags;
1518*4882a593Smuzhiyun ceu_sd->asd.match_type = V4L2_ASYNC_MATCH_I2C;
1519*4882a593Smuzhiyun ceu_sd->asd.match.i2c.adapter_id = async_sd->i2c_adapter_id;
1520*4882a593Smuzhiyun ceu_sd->asd.match.i2c.address = async_sd->i2c_address;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun ret = v4l2_async_notifier_add_subdev(&ceudev->notifier,
1523*4882a593Smuzhiyun &ceu_sd->asd);
1524*4882a593Smuzhiyun if (ret) {
1525*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&ceudev->notifier);
1526*4882a593Smuzhiyun return ret;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun return pdata->num_subdevs;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun /*
1534*4882a593Smuzhiyun * ceu_parse_dt() - Initialize async_subdevs parsing device tree graph.
1535*4882a593Smuzhiyun */
ceu_parse_dt(struct ceu_device * ceudev)1536*4882a593Smuzhiyun static int ceu_parse_dt(struct ceu_device *ceudev)
1537*4882a593Smuzhiyun {
1538*4882a593Smuzhiyun struct device_node *of = ceudev->dev->of_node;
1539*4882a593Smuzhiyun struct device_node *ep, *remote;
1540*4882a593Smuzhiyun struct ceu_subdev *ceu_sd;
1541*4882a593Smuzhiyun unsigned int i;
1542*4882a593Smuzhiyun int num_ep;
1543*4882a593Smuzhiyun int ret;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun num_ep = of_graph_get_endpoint_count(of);
1546*4882a593Smuzhiyun if (!num_ep)
1547*4882a593Smuzhiyun return -ENODEV;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun ret = ceu_init_async_subdevs(ceudev, num_ep);
1550*4882a593Smuzhiyun if (ret)
1551*4882a593Smuzhiyun return ret;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun for (i = 0; i < num_ep; i++) {
1554*4882a593Smuzhiyun struct v4l2_fwnode_endpoint fw_ep = {
1555*4882a593Smuzhiyun .bus_type = V4L2_MBUS_PARALLEL,
1556*4882a593Smuzhiyun .bus = {
1557*4882a593Smuzhiyun .parallel = {
1558*4882a593Smuzhiyun .flags = V4L2_MBUS_HSYNC_ACTIVE_HIGH |
1559*4882a593Smuzhiyun V4L2_MBUS_VSYNC_ACTIVE_HIGH,
1560*4882a593Smuzhiyun .bus_width = 8,
1561*4882a593Smuzhiyun },
1562*4882a593Smuzhiyun },
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun ep = of_graph_get_endpoint_by_regs(of, 0, i);
1566*4882a593Smuzhiyun if (!ep) {
1567*4882a593Smuzhiyun dev_err(ceudev->dev,
1568*4882a593Smuzhiyun "No subdevice connected on endpoint %u.\n", i);
1569*4882a593Smuzhiyun ret = -ENODEV;
1570*4882a593Smuzhiyun goto error_cleanup;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(ep), &fw_ep);
1574*4882a593Smuzhiyun if (ret) {
1575*4882a593Smuzhiyun dev_err(ceudev->dev,
1576*4882a593Smuzhiyun "Unable to parse endpoint #%u: %d.\n", i, ret);
1577*4882a593Smuzhiyun goto error_cleanup;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun /* Setup the ceu subdevice and the async subdevice. */
1581*4882a593Smuzhiyun ceu_sd = &ceudev->subdevs[i];
1582*4882a593Smuzhiyun INIT_LIST_HEAD(&ceu_sd->asd.list);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun remote = of_graph_get_remote_port_parent(ep);
1585*4882a593Smuzhiyun ceu_sd->mbus_flags = fw_ep.bus.parallel.flags;
1586*4882a593Smuzhiyun ceu_sd->asd.match_type = V4L2_ASYNC_MATCH_FWNODE;
1587*4882a593Smuzhiyun ceu_sd->asd.match.fwnode = of_fwnode_handle(remote);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun ret = v4l2_async_notifier_add_subdev(&ceudev->notifier,
1590*4882a593Smuzhiyun &ceu_sd->asd);
1591*4882a593Smuzhiyun if (ret) {
1592*4882a593Smuzhiyun of_node_put(remote);
1593*4882a593Smuzhiyun goto error_cleanup;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun of_node_put(ep);
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun return num_ep;
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun error_cleanup:
1602*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&ceudev->notifier);
1603*4882a593Smuzhiyun of_node_put(ep);
1604*4882a593Smuzhiyun return ret;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun /*
1608*4882a593Smuzhiyun * struct ceu_data - Platform specific CEU data
1609*4882a593Smuzhiyun * @irq_mask: CETCR mask with all interrupt sources enabled. The mask differs
1610*4882a593Smuzhiyun * between SH4 and RZ platforms.
1611*4882a593Smuzhiyun */
1612*4882a593Smuzhiyun struct ceu_data {
1613*4882a593Smuzhiyun u32 irq_mask;
1614*4882a593Smuzhiyun };
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun static const struct ceu_data ceu_data_rz = {
1617*4882a593Smuzhiyun .irq_mask = CEU_CETCR_ALL_IRQS_RZ,
1618*4882a593Smuzhiyun };
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun static const struct ceu_data ceu_data_sh4 = {
1621*4882a593Smuzhiyun .irq_mask = CEU_CETCR_ALL_IRQS_SH4,
1622*4882a593Smuzhiyun };
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1625*4882a593Smuzhiyun static const struct of_device_id ceu_of_match[] = {
1626*4882a593Smuzhiyun { .compatible = "renesas,r7s72100-ceu", .data = &ceu_data_rz },
1627*4882a593Smuzhiyun { .compatible = "renesas,r8a7740-ceu", .data = &ceu_data_rz },
1628*4882a593Smuzhiyun { }
1629*4882a593Smuzhiyun };
1630*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ceu_of_match);
1631*4882a593Smuzhiyun #endif
1632*4882a593Smuzhiyun
ceu_probe(struct platform_device * pdev)1633*4882a593Smuzhiyun static int ceu_probe(struct platform_device *pdev)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1636*4882a593Smuzhiyun const struct ceu_data *ceu_data;
1637*4882a593Smuzhiyun struct ceu_device *ceudev;
1638*4882a593Smuzhiyun struct resource *res;
1639*4882a593Smuzhiyun unsigned int irq;
1640*4882a593Smuzhiyun int num_subdevs;
1641*4882a593Smuzhiyun int ret;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun ceudev = kzalloc(sizeof(*ceudev), GFP_KERNEL);
1644*4882a593Smuzhiyun if (!ceudev)
1645*4882a593Smuzhiyun return -ENOMEM;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun platform_set_drvdata(pdev, ceudev);
1648*4882a593Smuzhiyun ceudev->dev = dev;
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun INIT_LIST_HEAD(&ceudev->capture);
1651*4882a593Smuzhiyun spin_lock_init(&ceudev->lock);
1652*4882a593Smuzhiyun mutex_init(&ceudev->mlock);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1655*4882a593Smuzhiyun ceudev->base = devm_ioremap_resource(dev, res);
1656*4882a593Smuzhiyun if (IS_ERR(ceudev->base)) {
1657*4882a593Smuzhiyun ret = PTR_ERR(ceudev->base);
1658*4882a593Smuzhiyun goto error_free_ceudev;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
1662*4882a593Smuzhiyun if (ret < 0)
1663*4882a593Smuzhiyun goto error_free_ceudev;
1664*4882a593Smuzhiyun irq = ret;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, ceu_irq,
1667*4882a593Smuzhiyun 0, dev_name(dev), ceudev);
1668*4882a593Smuzhiyun if (ret) {
1669*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to request CEU interrupt.\n");
1670*4882a593Smuzhiyun goto error_free_ceudev;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun pm_runtime_enable(dev);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun ret = v4l2_device_register(dev, &ceudev->v4l2_dev);
1676*4882a593Smuzhiyun if (ret)
1677*4882a593Smuzhiyun goto error_pm_disable;
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun v4l2_async_notifier_init(&ceudev->notifier);
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_OF) && dev->of_node) {
1682*4882a593Smuzhiyun ceu_data = of_match_device(ceu_of_match, dev)->data;
1683*4882a593Smuzhiyun num_subdevs = ceu_parse_dt(ceudev);
1684*4882a593Smuzhiyun } else if (dev->platform_data) {
1685*4882a593Smuzhiyun /* Assume SH4 if booting with platform data. */
1686*4882a593Smuzhiyun ceu_data = &ceu_data_sh4;
1687*4882a593Smuzhiyun num_subdevs = ceu_parse_platform_data(ceudev,
1688*4882a593Smuzhiyun dev->platform_data);
1689*4882a593Smuzhiyun } else {
1690*4882a593Smuzhiyun num_subdevs = -EINVAL;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun if (num_subdevs < 0) {
1694*4882a593Smuzhiyun ret = num_subdevs;
1695*4882a593Smuzhiyun goto error_v4l2_unregister;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun ceudev->irq_mask = ceu_data->irq_mask;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun ceudev->notifier.v4l2_dev = &ceudev->v4l2_dev;
1700*4882a593Smuzhiyun ceudev->notifier.ops = &ceu_notify_ops;
1701*4882a593Smuzhiyun ret = v4l2_async_notifier_register(&ceudev->v4l2_dev,
1702*4882a593Smuzhiyun &ceudev->notifier);
1703*4882a593Smuzhiyun if (ret)
1704*4882a593Smuzhiyun goto error_cleanup;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun dev_info(dev, "Renesas Capture Engine Unit %s\n", dev_name(dev));
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun return 0;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun error_cleanup:
1711*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&ceudev->notifier);
1712*4882a593Smuzhiyun error_v4l2_unregister:
1713*4882a593Smuzhiyun v4l2_device_unregister(&ceudev->v4l2_dev);
1714*4882a593Smuzhiyun error_pm_disable:
1715*4882a593Smuzhiyun pm_runtime_disable(dev);
1716*4882a593Smuzhiyun error_free_ceudev:
1717*4882a593Smuzhiyun kfree(ceudev);
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun return ret;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun
ceu_remove(struct platform_device * pdev)1722*4882a593Smuzhiyun static int ceu_remove(struct platform_device *pdev)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun struct ceu_device *ceudev = platform_get_drvdata(pdev);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun pm_runtime_disable(ceudev->dev);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun v4l2_async_notifier_unregister(&ceudev->notifier);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&ceudev->notifier);
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun v4l2_device_unregister(&ceudev->v4l2_dev);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun video_unregister_device(&ceudev->vdev);
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun return 0;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun static const struct dev_pm_ops ceu_pm_ops = {
1740*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(ceu_runtime_suspend,
1741*4882a593Smuzhiyun ceu_runtime_resume,
1742*4882a593Smuzhiyun NULL)
1743*4882a593Smuzhiyun };
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun static struct platform_driver ceu_driver = {
1746*4882a593Smuzhiyun .driver = {
1747*4882a593Smuzhiyun .name = DRIVER_NAME,
1748*4882a593Smuzhiyun .pm = &ceu_pm_ops,
1749*4882a593Smuzhiyun .of_match_table = of_match_ptr(ceu_of_match),
1750*4882a593Smuzhiyun },
1751*4882a593Smuzhiyun .probe = ceu_probe,
1752*4882a593Smuzhiyun .remove = ceu_remove,
1753*4882a593Smuzhiyun };
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun module_platform_driver(ceu_driver);
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas CEU camera driver");
1758*4882a593Smuzhiyun MODULE_AUTHOR("Jacopo Mondi <jacopo+renesas@jmondi.org>");
1759*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1760