1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * R-Car Gen3 Digital Radio Interface (DRIF) driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Renesas Electronics Corporation
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
8*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
9*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10*4882a593Smuzhiyun * GNU General Public License for more details.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun * The R-Car DRIF is a receive only MSIOF like controller with an
15*4882a593Smuzhiyun * external master device driving the SCK. It receives data into a FIFO,
16*4882a593Smuzhiyun * then this driver uses the SYS-DMAC engine to move the data from
17*4882a593Smuzhiyun * the device to memory.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Each DRIF channel DRIFx (as per datasheet) contains two internal
20*4882a593Smuzhiyun * channels DRIFx0 & DRIFx1 within itself with each having its own resources
21*4882a593Smuzhiyun * like module clk, register set, irq and dma. These internal channels share
22*4882a593Smuzhiyun * common CLK & SYNC from master. The two data pins D0 & D1 shall be
23*4882a593Smuzhiyun * considered to represent the two internal channels. This internal split
24*4882a593Smuzhiyun * is not visible to the master device.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Depending on the master device, a DRIF channel can use
27*4882a593Smuzhiyun * (1) both internal channels (D0 & D1) to receive data in parallel (or)
28*4882a593Smuzhiyun * (2) one internal channel (D0 or D1) to receive data
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * The primary design goal of this controller is to act as a Digital Radio
31*4882a593Smuzhiyun * Interface that receives digital samples from a tuner device. Hence the
32*4882a593Smuzhiyun * driver exposes the device as a V4L2 SDR device. In order to qualify as
33*4882a593Smuzhiyun * a V4L2 SDR device, it should possess a tuner interface as mandated by the
34*4882a593Smuzhiyun * framework. This driver expects a tuner driver (sub-device) to bind
35*4882a593Smuzhiyun * asynchronously with this device and the combined drivers shall expose
36*4882a593Smuzhiyun * a V4L2 compliant SDR device. The DRIF driver is independent of the
37*4882a593Smuzhiyun * tuner vendor.
38*4882a593Smuzhiyun *
39*4882a593Smuzhiyun * The DRIF h/w can support I2S mode and Frame start synchronization pulse mode.
40*4882a593Smuzhiyun * This driver is tested for I2S mode only because of the availability of
41*4882a593Smuzhiyun * suitable master devices. Hence, not all configurable options of DRIF h/w
42*4882a593Smuzhiyun * like lsb/msb first, syncdl, dtdl etc. are exposed via DT and I2S defaults
43*4882a593Smuzhiyun * are used. These can be exposed later if needed after testing.
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun #include <linux/bitops.h>
46*4882a593Smuzhiyun #include <linux/clk.h>
47*4882a593Smuzhiyun #include <linux/dma-mapping.h>
48*4882a593Smuzhiyun #include <linux/dmaengine.h>
49*4882a593Smuzhiyun #include <linux/ioctl.h>
50*4882a593Smuzhiyun #include <linux/iopoll.h>
51*4882a593Smuzhiyun #include <linux/module.h>
52*4882a593Smuzhiyun #include <linux/of_graph.h>
53*4882a593Smuzhiyun #include <linux/of_device.h>
54*4882a593Smuzhiyun #include <linux/platform_device.h>
55*4882a593Smuzhiyun #include <linux/sched.h>
56*4882a593Smuzhiyun #include <media/v4l2-async.h>
57*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
58*4882a593Smuzhiyun #include <media/v4l2-device.h>
59*4882a593Smuzhiyun #include <media/v4l2-event.h>
60*4882a593Smuzhiyun #include <media/v4l2-fh.h>
61*4882a593Smuzhiyun #include <media/v4l2-ioctl.h>
62*4882a593Smuzhiyun #include <media/videobuf2-v4l2.h>
63*4882a593Smuzhiyun #include <media/videobuf2-vmalloc.h>
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* DRIF register offsets */
66*4882a593Smuzhiyun #define RCAR_DRIF_SITMDR1 0x00
67*4882a593Smuzhiyun #define RCAR_DRIF_SITMDR2 0x04
68*4882a593Smuzhiyun #define RCAR_DRIF_SITMDR3 0x08
69*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1 0x10
70*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR2 0x14
71*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR3 0x18
72*4882a593Smuzhiyun #define RCAR_DRIF_SICTR 0x28
73*4882a593Smuzhiyun #define RCAR_DRIF_SIFCTR 0x30
74*4882a593Smuzhiyun #define RCAR_DRIF_SISTR 0x40
75*4882a593Smuzhiyun #define RCAR_DRIF_SIIER 0x44
76*4882a593Smuzhiyun #define RCAR_DRIF_SIRFDR 0x60
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define RCAR_DRIF_RFOVF BIT(3) /* Receive FIFO overflow */
79*4882a593Smuzhiyun #define RCAR_DRIF_RFUDF BIT(4) /* Receive FIFO underflow */
80*4882a593Smuzhiyun #define RCAR_DRIF_RFSERR BIT(5) /* Receive frame sync error */
81*4882a593Smuzhiyun #define RCAR_DRIF_REOF BIT(7) /* Frame reception end */
82*4882a593Smuzhiyun #define RCAR_DRIF_RDREQ BIT(12) /* Receive data xfer req */
83*4882a593Smuzhiyun #define RCAR_DRIF_RFFUL BIT(13) /* Receive FIFO full */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* SIRMDR1 */
86*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCMD_FRAME (0 << 28)
87*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCMD_LR (3 << 28)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCAC_POL_HIGH (0 << 25)
90*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCAC_POL_LOW (1 << 25)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_MSB_FIRST (0 << 24)
93*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_LSB_FIRST (1 << 24)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_DTDL_0 (0 << 20)
96*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_DTDL_1 (1 << 20)
97*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_DTDL_2 (2 << 20)
98*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_DTDL_0PT5 (5 << 20)
99*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_DTDL_1PT5 (6 << 20)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCDL_0 (0 << 20)
102*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCDL_1 (1 << 20)
103*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCDL_2 (2 << 20)
104*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCDL_3 (3 << 20)
105*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCDL_0PT5 (5 << 20)
106*4882a593Smuzhiyun #define RCAR_DRIF_SIRMDR1_SYNCDL_1PT5 (6 << 20)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define RCAR_DRIF_MDR_GRPCNT(n) (((n) - 1) << 30)
109*4882a593Smuzhiyun #define RCAR_DRIF_MDR_BITLEN(n) (((n) - 1) << 24)
110*4882a593Smuzhiyun #define RCAR_DRIF_MDR_WDCNT(n) (((n) - 1) << 16)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Hidden Transmit register that controls CLK & SYNC */
113*4882a593Smuzhiyun #define RCAR_DRIF_SITMDR1_PCON BIT(30)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define RCAR_DRIF_SICTR_RX_RISING_EDGE BIT(26)
116*4882a593Smuzhiyun #define RCAR_DRIF_SICTR_RX_EN BIT(8)
117*4882a593Smuzhiyun #define RCAR_DRIF_SICTR_RESET BIT(0)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Constants */
120*4882a593Smuzhiyun #define RCAR_DRIF_NUM_HWBUFS 32
121*4882a593Smuzhiyun #define RCAR_DRIF_MAX_DEVS 4
122*4882a593Smuzhiyun #define RCAR_DRIF_DEFAULT_NUM_HWBUFS 16
123*4882a593Smuzhiyun #define RCAR_DRIF_DEFAULT_HWBUF_SIZE (4 * PAGE_SIZE)
124*4882a593Smuzhiyun #define RCAR_DRIF_MAX_CHANNEL 2
125*4882a593Smuzhiyun #define RCAR_SDR_BUFFER_SIZE SZ_64K
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Internal buffer status flags */
128*4882a593Smuzhiyun #define RCAR_DRIF_BUF_DONE BIT(0) /* DMA completed */
129*4882a593Smuzhiyun #define RCAR_DRIF_BUF_OVERFLOW BIT(1) /* Overflow detected */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define to_rcar_drif_buf_pair(sdr, ch_num, idx) \
132*4882a593Smuzhiyun (&((sdr)->ch[!(ch_num)]->buf[(idx)]))
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define for_each_rcar_drif_channel(ch, ch_mask) \
135*4882a593Smuzhiyun for_each_set_bit(ch, ch_mask, RCAR_DRIF_MAX_CHANNEL)
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Debug */
138*4882a593Smuzhiyun #define rdrif_dbg(sdr, fmt, arg...) \
139*4882a593Smuzhiyun dev_dbg(sdr->v4l2_dev.dev, fmt, ## arg)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define rdrif_err(sdr, fmt, arg...) \
142*4882a593Smuzhiyun dev_err(sdr->v4l2_dev.dev, fmt, ## arg)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Stream formats */
145*4882a593Smuzhiyun struct rcar_drif_format {
146*4882a593Smuzhiyun u32 pixelformat;
147*4882a593Smuzhiyun u32 buffersize;
148*4882a593Smuzhiyun u32 bitlen;
149*4882a593Smuzhiyun u32 wdcnt;
150*4882a593Smuzhiyun u32 num_ch;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Format descriptions for capture */
154*4882a593Smuzhiyun static const struct rcar_drif_format formats[] = {
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun .pixelformat = V4L2_SDR_FMT_PCU16BE,
157*4882a593Smuzhiyun .buffersize = RCAR_SDR_BUFFER_SIZE,
158*4882a593Smuzhiyun .bitlen = 16,
159*4882a593Smuzhiyun .wdcnt = 1,
160*4882a593Smuzhiyun .num_ch = 2,
161*4882a593Smuzhiyun },
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun .pixelformat = V4L2_SDR_FMT_PCU18BE,
164*4882a593Smuzhiyun .buffersize = RCAR_SDR_BUFFER_SIZE,
165*4882a593Smuzhiyun .bitlen = 18,
166*4882a593Smuzhiyun .wdcnt = 1,
167*4882a593Smuzhiyun .num_ch = 2,
168*4882a593Smuzhiyun },
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun .pixelformat = V4L2_SDR_FMT_PCU20BE,
171*4882a593Smuzhiyun .buffersize = RCAR_SDR_BUFFER_SIZE,
172*4882a593Smuzhiyun .bitlen = 20,
173*4882a593Smuzhiyun .wdcnt = 1,
174*4882a593Smuzhiyun .num_ch = 2,
175*4882a593Smuzhiyun },
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Buffer for a received frame from one or both internal channels */
179*4882a593Smuzhiyun struct rcar_drif_frame_buf {
180*4882a593Smuzhiyun /* Common v4l buffer stuff -- must be first */
181*4882a593Smuzhiyun struct vb2_v4l2_buffer vb;
182*4882a593Smuzhiyun struct list_head list;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* OF graph endpoint's V4L2 async data */
186*4882a593Smuzhiyun struct rcar_drif_graph_ep {
187*4882a593Smuzhiyun struct v4l2_subdev *subdev; /* Async matched subdev */
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* DMA buffer */
191*4882a593Smuzhiyun struct rcar_drif_hwbuf {
192*4882a593Smuzhiyun void *addr; /* CPU-side address */
193*4882a593Smuzhiyun unsigned int status; /* Buffer status flags */
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Internal channel */
197*4882a593Smuzhiyun struct rcar_drif {
198*4882a593Smuzhiyun struct rcar_drif_sdr *sdr; /* Group device */
199*4882a593Smuzhiyun struct platform_device *pdev; /* Channel's pdev */
200*4882a593Smuzhiyun void __iomem *base; /* Base register address */
201*4882a593Smuzhiyun resource_size_t start; /* I/O resource offset */
202*4882a593Smuzhiyun struct dma_chan *dmach; /* Reserved DMA channel */
203*4882a593Smuzhiyun struct clk *clk; /* Module clock */
204*4882a593Smuzhiyun struct rcar_drif_hwbuf buf[RCAR_DRIF_NUM_HWBUFS]; /* H/W bufs */
205*4882a593Smuzhiyun dma_addr_t dma_handle; /* Handle for all bufs */
206*4882a593Smuzhiyun unsigned int num; /* Channel number */
207*4882a593Smuzhiyun bool acting_sdr; /* Channel acting as SDR device */
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* DRIF V4L2 SDR */
211*4882a593Smuzhiyun struct rcar_drif_sdr {
212*4882a593Smuzhiyun struct device *dev; /* Platform device */
213*4882a593Smuzhiyun struct video_device *vdev; /* V4L2 SDR device */
214*4882a593Smuzhiyun struct v4l2_device v4l2_dev; /* V4L2 device */
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Videobuf2 queue and queued buffers list */
217*4882a593Smuzhiyun struct vb2_queue vb_queue;
218*4882a593Smuzhiyun struct list_head queued_bufs;
219*4882a593Smuzhiyun spinlock_t queued_bufs_lock; /* Protects queued_bufs */
220*4882a593Smuzhiyun spinlock_t dma_lock; /* To serialize DMA cb of channels */
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun struct mutex v4l2_mutex; /* To serialize ioctls */
223*4882a593Smuzhiyun struct mutex vb_queue_mutex; /* To serialize streaming ioctls */
224*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_hdl; /* SDR control handler */
225*4882a593Smuzhiyun struct v4l2_async_notifier notifier; /* For subdev (tuner) */
226*4882a593Smuzhiyun struct rcar_drif_graph_ep ep; /* Endpoint V4L2 async data */
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Current V4L2 SDR format ptr */
229*4882a593Smuzhiyun const struct rcar_drif_format *fmt;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Device tree SYNC properties */
232*4882a593Smuzhiyun u32 mdr1;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Internals */
235*4882a593Smuzhiyun struct rcar_drif *ch[RCAR_DRIF_MAX_CHANNEL]; /* DRIFx0,1 */
236*4882a593Smuzhiyun unsigned long hw_ch_mask; /* Enabled channels per DT */
237*4882a593Smuzhiyun unsigned long cur_ch_mask; /* Used channels for an SDR FMT */
238*4882a593Smuzhiyun u32 num_hw_ch; /* Num of DT enabled channels */
239*4882a593Smuzhiyun u32 num_cur_ch; /* Num of used channels */
240*4882a593Smuzhiyun u32 hwbuf_size; /* Each DMA buffer size */
241*4882a593Smuzhiyun u32 produced; /* Buffers produced by sdr dev */
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Register access functions */
rcar_drif_write(struct rcar_drif * ch,u32 offset,u32 data)245*4882a593Smuzhiyun static void rcar_drif_write(struct rcar_drif *ch, u32 offset, u32 data)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun writel(data, ch->base + offset);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
rcar_drif_read(struct rcar_drif * ch,u32 offset)250*4882a593Smuzhiyun static u32 rcar_drif_read(struct rcar_drif *ch, u32 offset)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun return readl(ch->base + offset);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Release DMA channels */
rcar_drif_release_dmachannels(struct rcar_drif_sdr * sdr)256*4882a593Smuzhiyun static void rcar_drif_release_dmachannels(struct rcar_drif_sdr *sdr)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun unsigned int i;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask)
261*4882a593Smuzhiyun if (sdr->ch[i]->dmach) {
262*4882a593Smuzhiyun dma_release_channel(sdr->ch[i]->dmach);
263*4882a593Smuzhiyun sdr->ch[i]->dmach = NULL;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Allocate DMA channels */
rcar_drif_alloc_dmachannels(struct rcar_drif_sdr * sdr)268*4882a593Smuzhiyun static int rcar_drif_alloc_dmachannels(struct rcar_drif_sdr *sdr)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct dma_slave_config dma_cfg;
271*4882a593Smuzhiyun unsigned int i;
272*4882a593Smuzhiyun int ret;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
275*4882a593Smuzhiyun struct rcar_drif *ch = sdr->ch[i];
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ch->dmach = dma_request_chan(&ch->pdev->dev, "rx");
278*4882a593Smuzhiyun if (IS_ERR(ch->dmach)) {
279*4882a593Smuzhiyun ret = PTR_ERR(ch->dmach);
280*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
281*4882a593Smuzhiyun rdrif_err(sdr,
282*4882a593Smuzhiyun "ch%u: dma channel req failed: %pe\n",
283*4882a593Smuzhiyun i, ch->dmach);
284*4882a593Smuzhiyun ch->dmach = NULL;
285*4882a593Smuzhiyun goto dmach_error;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Configure slave */
289*4882a593Smuzhiyun memset(&dma_cfg, 0, sizeof(dma_cfg));
290*4882a593Smuzhiyun dma_cfg.src_addr = (phys_addr_t)(ch->start + RCAR_DRIF_SIRFDR);
291*4882a593Smuzhiyun dma_cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
292*4882a593Smuzhiyun ret = dmaengine_slave_config(ch->dmach, &dma_cfg);
293*4882a593Smuzhiyun if (ret) {
294*4882a593Smuzhiyun rdrif_err(sdr, "ch%u: dma slave config failed\n", i);
295*4882a593Smuzhiyun goto dmach_error;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun dmach_error:
301*4882a593Smuzhiyun rcar_drif_release_dmachannels(sdr);
302*4882a593Smuzhiyun return ret;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Release queued vb2 buffers */
rcar_drif_release_queued_bufs(struct rcar_drif_sdr * sdr,enum vb2_buffer_state state)306*4882a593Smuzhiyun static void rcar_drif_release_queued_bufs(struct rcar_drif_sdr *sdr,
307*4882a593Smuzhiyun enum vb2_buffer_state state)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct rcar_drif_frame_buf *fbuf, *tmp;
310*4882a593Smuzhiyun unsigned long flags;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun spin_lock_irqsave(&sdr->queued_bufs_lock, flags);
313*4882a593Smuzhiyun list_for_each_entry_safe(fbuf, tmp, &sdr->queued_bufs, list) {
314*4882a593Smuzhiyun list_del(&fbuf->list);
315*4882a593Smuzhiyun vb2_buffer_done(&fbuf->vb.vb2_buf, state);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun spin_unlock_irqrestore(&sdr->queued_bufs_lock, flags);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Set MDR defaults */
rcar_drif_set_mdr1(struct rcar_drif_sdr * sdr)321*4882a593Smuzhiyun static inline void rcar_drif_set_mdr1(struct rcar_drif_sdr *sdr)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun unsigned int i;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Set defaults for enabled internal channels */
326*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
327*4882a593Smuzhiyun /* Refer MSIOF section in manual for this register setting */
328*4882a593Smuzhiyun rcar_drif_write(sdr->ch[i], RCAR_DRIF_SITMDR1,
329*4882a593Smuzhiyun RCAR_DRIF_SITMDR1_PCON);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* Setup MDR1 value */
332*4882a593Smuzhiyun rcar_drif_write(sdr->ch[i], RCAR_DRIF_SIRMDR1, sdr->mdr1);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun rdrif_dbg(sdr, "ch%u: mdr1 = 0x%08x",
335*4882a593Smuzhiyun i, rcar_drif_read(sdr->ch[i], RCAR_DRIF_SIRMDR1));
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Set DRIF receive format */
rcar_drif_set_format(struct rcar_drif_sdr * sdr)340*4882a593Smuzhiyun static int rcar_drif_set_format(struct rcar_drif_sdr *sdr)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun unsigned int i;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun rdrif_dbg(sdr, "setfmt: bitlen %u wdcnt %u num_ch %u\n",
345*4882a593Smuzhiyun sdr->fmt->bitlen, sdr->fmt->wdcnt, sdr->fmt->num_ch);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Sanity check */
348*4882a593Smuzhiyun if (sdr->fmt->num_ch > sdr->num_cur_ch) {
349*4882a593Smuzhiyun rdrif_err(sdr, "fmt num_ch %u cur_ch %u mismatch\n",
350*4882a593Smuzhiyun sdr->fmt->num_ch, sdr->num_cur_ch);
351*4882a593Smuzhiyun return -EINVAL;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Setup group, bitlen & wdcnt */
355*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
356*4882a593Smuzhiyun u32 mdr;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Two groups */
359*4882a593Smuzhiyun mdr = RCAR_DRIF_MDR_GRPCNT(2) |
360*4882a593Smuzhiyun RCAR_DRIF_MDR_BITLEN(sdr->fmt->bitlen) |
361*4882a593Smuzhiyun RCAR_DRIF_MDR_WDCNT(sdr->fmt->wdcnt);
362*4882a593Smuzhiyun rcar_drif_write(sdr->ch[i], RCAR_DRIF_SIRMDR2, mdr);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun mdr = RCAR_DRIF_MDR_BITLEN(sdr->fmt->bitlen) |
365*4882a593Smuzhiyun RCAR_DRIF_MDR_WDCNT(sdr->fmt->wdcnt);
366*4882a593Smuzhiyun rcar_drif_write(sdr->ch[i], RCAR_DRIF_SIRMDR3, mdr);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun rdrif_dbg(sdr, "ch%u: new mdr[2,3] = 0x%08x, 0x%08x\n",
369*4882a593Smuzhiyun i, rcar_drif_read(sdr->ch[i], RCAR_DRIF_SIRMDR2),
370*4882a593Smuzhiyun rcar_drif_read(sdr->ch[i], RCAR_DRIF_SIRMDR3));
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Release DMA buffers */
rcar_drif_release_buf(struct rcar_drif_sdr * sdr)376*4882a593Smuzhiyun static void rcar_drif_release_buf(struct rcar_drif_sdr *sdr)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun unsigned int i;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
381*4882a593Smuzhiyun struct rcar_drif *ch = sdr->ch[i];
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* First entry contains the dma buf ptr */
384*4882a593Smuzhiyun if (ch->buf[0].addr) {
385*4882a593Smuzhiyun dma_free_coherent(&ch->pdev->dev,
386*4882a593Smuzhiyun sdr->hwbuf_size * RCAR_DRIF_NUM_HWBUFS,
387*4882a593Smuzhiyun ch->buf[0].addr, ch->dma_handle);
388*4882a593Smuzhiyun ch->buf[0].addr = NULL;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* Request DMA buffers */
rcar_drif_request_buf(struct rcar_drif_sdr * sdr)394*4882a593Smuzhiyun static int rcar_drif_request_buf(struct rcar_drif_sdr *sdr)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun int ret = -ENOMEM;
397*4882a593Smuzhiyun unsigned int i, j;
398*4882a593Smuzhiyun void *addr;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
401*4882a593Smuzhiyun struct rcar_drif *ch = sdr->ch[i];
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Allocate DMA buffers */
404*4882a593Smuzhiyun addr = dma_alloc_coherent(&ch->pdev->dev,
405*4882a593Smuzhiyun sdr->hwbuf_size * RCAR_DRIF_NUM_HWBUFS,
406*4882a593Smuzhiyun &ch->dma_handle, GFP_KERNEL);
407*4882a593Smuzhiyun if (!addr) {
408*4882a593Smuzhiyun rdrif_err(sdr,
409*4882a593Smuzhiyun "ch%u: dma alloc failed. num hwbufs %u size %u\n",
410*4882a593Smuzhiyun i, RCAR_DRIF_NUM_HWBUFS, sdr->hwbuf_size);
411*4882a593Smuzhiyun goto error;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* Split the chunk and populate bufctxt */
415*4882a593Smuzhiyun for (j = 0; j < RCAR_DRIF_NUM_HWBUFS; j++) {
416*4882a593Smuzhiyun ch->buf[j].addr = addr + (j * sdr->hwbuf_size);
417*4882a593Smuzhiyun ch->buf[j].status = 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun return 0;
421*4882a593Smuzhiyun error:
422*4882a593Smuzhiyun return ret;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Setup vb_queue minimum buffer requirements */
rcar_drif_queue_setup(struct vb2_queue * vq,unsigned int * num_buffers,unsigned int * num_planes,unsigned int sizes[],struct device * alloc_devs[])426*4882a593Smuzhiyun static int rcar_drif_queue_setup(struct vb2_queue *vq,
427*4882a593Smuzhiyun unsigned int *num_buffers, unsigned int *num_planes,
428*4882a593Smuzhiyun unsigned int sizes[], struct device *alloc_devs[])
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = vb2_get_drv_priv(vq);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Need at least 16 buffers */
433*4882a593Smuzhiyun if (vq->num_buffers + *num_buffers < 16)
434*4882a593Smuzhiyun *num_buffers = 16 - vq->num_buffers;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun *num_planes = 1;
437*4882a593Smuzhiyun sizes[0] = PAGE_ALIGN(sdr->fmt->buffersize);
438*4882a593Smuzhiyun rdrif_dbg(sdr, "num_bufs %d sizes[0] %d\n", *num_buffers, sizes[0]);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Enqueue buffer */
rcar_drif_buf_queue(struct vb2_buffer * vb)444*4882a593Smuzhiyun static void rcar_drif_buf_queue(struct vb2_buffer *vb)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
447*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = vb2_get_drv_priv(vb->vb2_queue);
448*4882a593Smuzhiyun struct rcar_drif_frame_buf *fbuf =
449*4882a593Smuzhiyun container_of(vbuf, struct rcar_drif_frame_buf, vb);
450*4882a593Smuzhiyun unsigned long flags;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun rdrif_dbg(sdr, "buf_queue idx %u\n", vb->index);
453*4882a593Smuzhiyun spin_lock_irqsave(&sdr->queued_bufs_lock, flags);
454*4882a593Smuzhiyun list_add_tail(&fbuf->list, &sdr->queued_bufs);
455*4882a593Smuzhiyun spin_unlock_irqrestore(&sdr->queued_bufs_lock, flags);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* Get a frame buf from list */
459*4882a593Smuzhiyun static struct rcar_drif_frame_buf *
rcar_drif_get_fbuf(struct rcar_drif_sdr * sdr)460*4882a593Smuzhiyun rcar_drif_get_fbuf(struct rcar_drif_sdr *sdr)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct rcar_drif_frame_buf *fbuf;
463*4882a593Smuzhiyun unsigned long flags;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun spin_lock_irqsave(&sdr->queued_bufs_lock, flags);
466*4882a593Smuzhiyun fbuf = list_first_entry_or_null(&sdr->queued_bufs, struct
467*4882a593Smuzhiyun rcar_drif_frame_buf, list);
468*4882a593Smuzhiyun if (!fbuf) {
469*4882a593Smuzhiyun /*
470*4882a593Smuzhiyun * App is late in enqueing buffers. Samples lost & there will
471*4882a593Smuzhiyun * be a gap in sequence number when app recovers
472*4882a593Smuzhiyun */
473*4882a593Smuzhiyun rdrif_dbg(sdr, "\napp late: prod %u\n", sdr->produced);
474*4882a593Smuzhiyun spin_unlock_irqrestore(&sdr->queued_bufs_lock, flags);
475*4882a593Smuzhiyun return NULL;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun list_del(&fbuf->list);
478*4882a593Smuzhiyun spin_unlock_irqrestore(&sdr->queued_bufs_lock, flags);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return fbuf;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* Helpers to set/clear buf pair status */
rcar_drif_bufs_done(struct rcar_drif_hwbuf ** buf)484*4882a593Smuzhiyun static inline bool rcar_drif_bufs_done(struct rcar_drif_hwbuf **buf)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun return (buf[0]->status & buf[1]->status & RCAR_DRIF_BUF_DONE);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
rcar_drif_bufs_overflow(struct rcar_drif_hwbuf ** buf)489*4882a593Smuzhiyun static inline bool rcar_drif_bufs_overflow(struct rcar_drif_hwbuf **buf)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun return ((buf[0]->status | buf[1]->status) & RCAR_DRIF_BUF_OVERFLOW);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
rcar_drif_bufs_clear(struct rcar_drif_hwbuf ** buf,unsigned int bit)494*4882a593Smuzhiyun static inline void rcar_drif_bufs_clear(struct rcar_drif_hwbuf **buf,
495*4882a593Smuzhiyun unsigned int bit)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun unsigned int i;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun for (i = 0; i < RCAR_DRIF_MAX_CHANNEL; i++)
500*4882a593Smuzhiyun buf[i]->status &= ~bit;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* Channel DMA complete */
rcar_drif_channel_complete(struct rcar_drif * ch,u32 idx)504*4882a593Smuzhiyun static void rcar_drif_channel_complete(struct rcar_drif *ch, u32 idx)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun u32 str;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun ch->buf[idx].status |= RCAR_DRIF_BUF_DONE;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Check for DRIF errors */
511*4882a593Smuzhiyun str = rcar_drif_read(ch, RCAR_DRIF_SISTR);
512*4882a593Smuzhiyun if (unlikely(str & RCAR_DRIF_RFOVF)) {
513*4882a593Smuzhiyun /* Writing the same clears it */
514*4882a593Smuzhiyun rcar_drif_write(ch, RCAR_DRIF_SISTR, str);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Overflow: some samples are lost */
517*4882a593Smuzhiyun ch->buf[idx].status |= RCAR_DRIF_BUF_OVERFLOW;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* DMA callback for each stage */
rcar_drif_dma_complete(void * dma_async_param)522*4882a593Smuzhiyun static void rcar_drif_dma_complete(void *dma_async_param)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct rcar_drif *ch = dma_async_param;
525*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = ch->sdr;
526*4882a593Smuzhiyun struct rcar_drif_hwbuf *buf[RCAR_DRIF_MAX_CHANNEL];
527*4882a593Smuzhiyun struct rcar_drif_frame_buf *fbuf;
528*4882a593Smuzhiyun bool overflow = false;
529*4882a593Smuzhiyun u32 idx, produced;
530*4882a593Smuzhiyun unsigned int i;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun spin_lock(&sdr->dma_lock);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* DMA can be terminated while the callback was waiting on lock */
535*4882a593Smuzhiyun if (!vb2_is_streaming(&sdr->vb_queue)) {
536*4882a593Smuzhiyun spin_unlock(&sdr->dma_lock);
537*4882a593Smuzhiyun return;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun idx = sdr->produced % RCAR_DRIF_NUM_HWBUFS;
541*4882a593Smuzhiyun rcar_drif_channel_complete(ch, idx);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (sdr->num_cur_ch == RCAR_DRIF_MAX_CHANNEL) {
544*4882a593Smuzhiyun buf[0] = ch->num ? to_rcar_drif_buf_pair(sdr, ch->num, idx) :
545*4882a593Smuzhiyun &ch->buf[idx];
546*4882a593Smuzhiyun buf[1] = ch->num ? &ch->buf[idx] :
547*4882a593Smuzhiyun to_rcar_drif_buf_pair(sdr, ch->num, idx);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* Check if both DMA buffers are done */
550*4882a593Smuzhiyun if (!rcar_drif_bufs_done(buf)) {
551*4882a593Smuzhiyun spin_unlock(&sdr->dma_lock);
552*4882a593Smuzhiyun return;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Clear buf done status */
556*4882a593Smuzhiyun rcar_drif_bufs_clear(buf, RCAR_DRIF_BUF_DONE);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (rcar_drif_bufs_overflow(buf)) {
559*4882a593Smuzhiyun overflow = true;
560*4882a593Smuzhiyun /* Clear the flag in status */
561*4882a593Smuzhiyun rcar_drif_bufs_clear(buf, RCAR_DRIF_BUF_OVERFLOW);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun } else {
564*4882a593Smuzhiyun buf[0] = &ch->buf[idx];
565*4882a593Smuzhiyun if (buf[0]->status & RCAR_DRIF_BUF_OVERFLOW) {
566*4882a593Smuzhiyun overflow = true;
567*4882a593Smuzhiyun /* Clear the flag in status */
568*4882a593Smuzhiyun buf[0]->status &= ~RCAR_DRIF_BUF_OVERFLOW;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* Buffer produced for consumption */
573*4882a593Smuzhiyun produced = sdr->produced++;
574*4882a593Smuzhiyun spin_unlock(&sdr->dma_lock);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun rdrif_dbg(sdr, "ch%u: prod %u\n", ch->num, produced);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* Get fbuf */
579*4882a593Smuzhiyun fbuf = rcar_drif_get_fbuf(sdr);
580*4882a593Smuzhiyun if (!fbuf)
581*4882a593Smuzhiyun return;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun for (i = 0; i < RCAR_DRIF_MAX_CHANNEL; i++)
584*4882a593Smuzhiyun memcpy(vb2_plane_vaddr(&fbuf->vb.vb2_buf, 0) +
585*4882a593Smuzhiyun i * sdr->hwbuf_size, buf[i]->addr, sdr->hwbuf_size);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun fbuf->vb.field = V4L2_FIELD_NONE;
588*4882a593Smuzhiyun fbuf->vb.sequence = produced;
589*4882a593Smuzhiyun fbuf->vb.vb2_buf.timestamp = ktime_get_ns();
590*4882a593Smuzhiyun vb2_set_plane_payload(&fbuf->vb.vb2_buf, 0, sdr->fmt->buffersize);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* Set error state on overflow */
593*4882a593Smuzhiyun vb2_buffer_done(&fbuf->vb.vb2_buf,
594*4882a593Smuzhiyun overflow ? VB2_BUF_STATE_ERROR : VB2_BUF_STATE_DONE);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
rcar_drif_qbuf(struct rcar_drif * ch)597*4882a593Smuzhiyun static int rcar_drif_qbuf(struct rcar_drif *ch)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = ch->sdr;
600*4882a593Smuzhiyun dma_addr_t addr = ch->dma_handle;
601*4882a593Smuzhiyun struct dma_async_tx_descriptor *rxd;
602*4882a593Smuzhiyun dma_cookie_t cookie;
603*4882a593Smuzhiyun int ret = -EIO;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Setup cyclic DMA with given buffers */
606*4882a593Smuzhiyun rxd = dmaengine_prep_dma_cyclic(ch->dmach, addr,
607*4882a593Smuzhiyun sdr->hwbuf_size * RCAR_DRIF_NUM_HWBUFS,
608*4882a593Smuzhiyun sdr->hwbuf_size, DMA_DEV_TO_MEM,
609*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
610*4882a593Smuzhiyun if (!rxd) {
611*4882a593Smuzhiyun rdrif_err(sdr, "ch%u: prep dma cyclic failed\n", ch->num);
612*4882a593Smuzhiyun return ret;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* Submit descriptor */
616*4882a593Smuzhiyun rxd->callback = rcar_drif_dma_complete;
617*4882a593Smuzhiyun rxd->callback_param = ch;
618*4882a593Smuzhiyun cookie = dmaengine_submit(rxd);
619*4882a593Smuzhiyun if (dma_submit_error(cookie)) {
620*4882a593Smuzhiyun rdrif_err(sdr, "ch%u: dma submit failed\n", ch->num);
621*4882a593Smuzhiyun return ret;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun dma_async_issue_pending(ch->dmach);
625*4882a593Smuzhiyun return 0;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* Enable reception */
rcar_drif_enable_rx(struct rcar_drif_sdr * sdr)629*4882a593Smuzhiyun static int rcar_drif_enable_rx(struct rcar_drif_sdr *sdr)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun unsigned int i;
632*4882a593Smuzhiyun u32 ctr;
633*4882a593Smuzhiyun int ret = -EINVAL;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /*
636*4882a593Smuzhiyun * When both internal channels are enabled, they can be synchronized
637*4882a593Smuzhiyun * only by the master
638*4882a593Smuzhiyun */
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Enable receive */
641*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
642*4882a593Smuzhiyun ctr = rcar_drif_read(sdr->ch[i], RCAR_DRIF_SICTR);
643*4882a593Smuzhiyun ctr |= (RCAR_DRIF_SICTR_RX_RISING_EDGE |
644*4882a593Smuzhiyun RCAR_DRIF_SICTR_RX_EN);
645*4882a593Smuzhiyun rcar_drif_write(sdr->ch[i], RCAR_DRIF_SICTR, ctr);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* Check receive enabled */
649*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
650*4882a593Smuzhiyun ret = readl_poll_timeout(sdr->ch[i]->base + RCAR_DRIF_SICTR,
651*4882a593Smuzhiyun ctr, ctr & RCAR_DRIF_SICTR_RX_EN, 7, 100000);
652*4882a593Smuzhiyun if (ret) {
653*4882a593Smuzhiyun rdrif_err(sdr, "ch%u: rx en failed. ctr 0x%08x\n", i,
654*4882a593Smuzhiyun rcar_drif_read(sdr->ch[i], RCAR_DRIF_SICTR));
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun return ret;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* Disable reception */
rcar_drif_disable_rx(struct rcar_drif_sdr * sdr)662*4882a593Smuzhiyun static void rcar_drif_disable_rx(struct rcar_drif_sdr *sdr)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun unsigned int i;
665*4882a593Smuzhiyun u32 ctr;
666*4882a593Smuzhiyun int ret;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* Disable receive */
669*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
670*4882a593Smuzhiyun ctr = rcar_drif_read(sdr->ch[i], RCAR_DRIF_SICTR);
671*4882a593Smuzhiyun ctr &= ~RCAR_DRIF_SICTR_RX_EN;
672*4882a593Smuzhiyun rcar_drif_write(sdr->ch[i], RCAR_DRIF_SICTR, ctr);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* Check receive disabled */
676*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
677*4882a593Smuzhiyun ret = readl_poll_timeout(sdr->ch[i]->base + RCAR_DRIF_SICTR,
678*4882a593Smuzhiyun ctr, !(ctr & RCAR_DRIF_SICTR_RX_EN), 7, 100000);
679*4882a593Smuzhiyun if (ret)
680*4882a593Smuzhiyun dev_warn(&sdr->vdev->dev,
681*4882a593Smuzhiyun "ch%u: failed to disable rx. ctr 0x%08x\n",
682*4882a593Smuzhiyun i, rcar_drif_read(sdr->ch[i], RCAR_DRIF_SICTR));
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* Stop channel */
rcar_drif_stop_channel(struct rcar_drif * ch)687*4882a593Smuzhiyun static void rcar_drif_stop_channel(struct rcar_drif *ch)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun /* Disable DMA receive interrupt */
690*4882a593Smuzhiyun rcar_drif_write(ch, RCAR_DRIF_SIIER, 0x00000000);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Terminate all DMA transfers */
693*4882a593Smuzhiyun dmaengine_terminate_sync(ch->dmach);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Stop receive operation */
rcar_drif_stop(struct rcar_drif_sdr * sdr)697*4882a593Smuzhiyun static void rcar_drif_stop(struct rcar_drif_sdr *sdr)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun unsigned int i;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* Disable Rx */
702*4882a593Smuzhiyun rcar_drif_disable_rx(sdr);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask)
705*4882a593Smuzhiyun rcar_drif_stop_channel(sdr->ch[i]);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* Start channel */
rcar_drif_start_channel(struct rcar_drif * ch)709*4882a593Smuzhiyun static int rcar_drif_start_channel(struct rcar_drif *ch)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = ch->sdr;
712*4882a593Smuzhiyun u32 ctr, str;
713*4882a593Smuzhiyun int ret;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* Reset receive */
716*4882a593Smuzhiyun rcar_drif_write(ch, RCAR_DRIF_SICTR, RCAR_DRIF_SICTR_RESET);
717*4882a593Smuzhiyun ret = readl_poll_timeout(ch->base + RCAR_DRIF_SICTR, ctr,
718*4882a593Smuzhiyun !(ctr & RCAR_DRIF_SICTR_RESET), 7, 100000);
719*4882a593Smuzhiyun if (ret) {
720*4882a593Smuzhiyun rdrif_err(sdr, "ch%u: failed to reset rx. ctr 0x%08x\n",
721*4882a593Smuzhiyun ch->num, rcar_drif_read(ch, RCAR_DRIF_SICTR));
722*4882a593Smuzhiyun return ret;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /* Queue buffers for DMA */
726*4882a593Smuzhiyun ret = rcar_drif_qbuf(ch);
727*4882a593Smuzhiyun if (ret)
728*4882a593Smuzhiyun return ret;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* Clear status register flags */
731*4882a593Smuzhiyun str = RCAR_DRIF_RFFUL | RCAR_DRIF_REOF | RCAR_DRIF_RFSERR |
732*4882a593Smuzhiyun RCAR_DRIF_RFUDF | RCAR_DRIF_RFOVF;
733*4882a593Smuzhiyun rcar_drif_write(ch, RCAR_DRIF_SISTR, str);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* Enable DMA receive interrupt */
736*4882a593Smuzhiyun rcar_drif_write(ch, RCAR_DRIF_SIIER, 0x00009000);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun return ret;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Start receive operation */
rcar_drif_start(struct rcar_drif_sdr * sdr)742*4882a593Smuzhiyun static int rcar_drif_start(struct rcar_drif_sdr *sdr)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun unsigned long enabled = 0;
745*4882a593Smuzhiyun unsigned int i;
746*4882a593Smuzhiyun int ret;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
749*4882a593Smuzhiyun ret = rcar_drif_start_channel(sdr->ch[i]);
750*4882a593Smuzhiyun if (ret)
751*4882a593Smuzhiyun goto start_error;
752*4882a593Smuzhiyun enabled |= BIT(i);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun ret = rcar_drif_enable_rx(sdr);
756*4882a593Smuzhiyun if (ret)
757*4882a593Smuzhiyun goto enable_error;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun sdr->produced = 0;
760*4882a593Smuzhiyun return ret;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun enable_error:
763*4882a593Smuzhiyun rcar_drif_disable_rx(sdr);
764*4882a593Smuzhiyun start_error:
765*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &enabled)
766*4882a593Smuzhiyun rcar_drif_stop_channel(sdr->ch[i]);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun return ret;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* Start streaming */
rcar_drif_start_streaming(struct vb2_queue * vq,unsigned int count)772*4882a593Smuzhiyun static int rcar_drif_start_streaming(struct vb2_queue *vq, unsigned int count)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = vb2_get_drv_priv(vq);
775*4882a593Smuzhiyun unsigned long enabled = 0;
776*4882a593Smuzhiyun unsigned int i;
777*4882a593Smuzhiyun int ret;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun mutex_lock(&sdr->v4l2_mutex);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask) {
782*4882a593Smuzhiyun ret = clk_prepare_enable(sdr->ch[i]->clk);
783*4882a593Smuzhiyun if (ret)
784*4882a593Smuzhiyun goto error;
785*4882a593Smuzhiyun enabled |= BIT(i);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* Set default MDRx settings */
789*4882a593Smuzhiyun rcar_drif_set_mdr1(sdr);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* Set new format */
792*4882a593Smuzhiyun ret = rcar_drif_set_format(sdr);
793*4882a593Smuzhiyun if (ret)
794*4882a593Smuzhiyun goto error;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (sdr->num_cur_ch == RCAR_DRIF_MAX_CHANNEL)
797*4882a593Smuzhiyun sdr->hwbuf_size = sdr->fmt->buffersize / RCAR_DRIF_MAX_CHANNEL;
798*4882a593Smuzhiyun else
799*4882a593Smuzhiyun sdr->hwbuf_size = sdr->fmt->buffersize;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun rdrif_dbg(sdr, "num hwbufs %u, hwbuf_size %u\n",
802*4882a593Smuzhiyun RCAR_DRIF_NUM_HWBUFS, sdr->hwbuf_size);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* Alloc DMA channel */
805*4882a593Smuzhiyun ret = rcar_drif_alloc_dmachannels(sdr);
806*4882a593Smuzhiyun if (ret)
807*4882a593Smuzhiyun goto error;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /* Request buffers */
810*4882a593Smuzhiyun ret = rcar_drif_request_buf(sdr);
811*4882a593Smuzhiyun if (ret)
812*4882a593Smuzhiyun goto error;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* Start Rx */
815*4882a593Smuzhiyun ret = rcar_drif_start(sdr);
816*4882a593Smuzhiyun if (ret)
817*4882a593Smuzhiyun goto error;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun mutex_unlock(&sdr->v4l2_mutex);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return ret;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun error:
824*4882a593Smuzhiyun rcar_drif_release_queued_bufs(sdr, VB2_BUF_STATE_QUEUED);
825*4882a593Smuzhiyun rcar_drif_release_buf(sdr);
826*4882a593Smuzhiyun rcar_drif_release_dmachannels(sdr);
827*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &enabled)
828*4882a593Smuzhiyun clk_disable_unprepare(sdr->ch[i]->clk);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun mutex_unlock(&sdr->v4l2_mutex);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return ret;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* Stop streaming */
rcar_drif_stop_streaming(struct vb2_queue * vq)836*4882a593Smuzhiyun static void rcar_drif_stop_streaming(struct vb2_queue *vq)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = vb2_get_drv_priv(vq);
839*4882a593Smuzhiyun unsigned int i;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun mutex_lock(&sdr->v4l2_mutex);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* Stop hardware streaming */
844*4882a593Smuzhiyun rcar_drif_stop(sdr);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* Return all queued buffers to vb2 */
847*4882a593Smuzhiyun rcar_drif_release_queued_bufs(sdr, VB2_BUF_STATE_ERROR);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* Release buf */
850*4882a593Smuzhiyun rcar_drif_release_buf(sdr);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* Release DMA channel resources */
853*4882a593Smuzhiyun rcar_drif_release_dmachannels(sdr);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun for_each_rcar_drif_channel(i, &sdr->cur_ch_mask)
856*4882a593Smuzhiyun clk_disable_unprepare(sdr->ch[i]->clk);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun mutex_unlock(&sdr->v4l2_mutex);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* Vb2 ops */
862*4882a593Smuzhiyun static const struct vb2_ops rcar_drif_vb2_ops = {
863*4882a593Smuzhiyun .queue_setup = rcar_drif_queue_setup,
864*4882a593Smuzhiyun .buf_queue = rcar_drif_buf_queue,
865*4882a593Smuzhiyun .start_streaming = rcar_drif_start_streaming,
866*4882a593Smuzhiyun .stop_streaming = rcar_drif_stop_streaming,
867*4882a593Smuzhiyun .wait_prepare = vb2_ops_wait_prepare,
868*4882a593Smuzhiyun .wait_finish = vb2_ops_wait_finish,
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun
rcar_drif_querycap(struct file * file,void * fh,struct v4l2_capability * cap)871*4882a593Smuzhiyun static int rcar_drif_querycap(struct file *file, void *fh,
872*4882a593Smuzhiyun struct v4l2_capability *cap)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = video_drvdata(file);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun strscpy(cap->driver, KBUILD_MODNAME, sizeof(cap->driver));
877*4882a593Smuzhiyun strscpy(cap->card, sdr->vdev->name, sizeof(cap->card));
878*4882a593Smuzhiyun snprintf(cap->bus_info, sizeof(cap->bus_info), "platform:%s",
879*4882a593Smuzhiyun sdr->vdev->name);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
rcar_drif_set_default_format(struct rcar_drif_sdr * sdr)884*4882a593Smuzhiyun static int rcar_drif_set_default_format(struct rcar_drif_sdr *sdr)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun unsigned int i;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(formats); i++) {
889*4882a593Smuzhiyun /* Matching fmt based on required channels is set as default */
890*4882a593Smuzhiyun if (sdr->num_hw_ch == formats[i].num_ch) {
891*4882a593Smuzhiyun sdr->fmt = &formats[i];
892*4882a593Smuzhiyun sdr->cur_ch_mask = sdr->hw_ch_mask;
893*4882a593Smuzhiyun sdr->num_cur_ch = sdr->num_hw_ch;
894*4882a593Smuzhiyun dev_dbg(sdr->dev, "default fmt[%u]: mask %lu num %u\n",
895*4882a593Smuzhiyun i, sdr->cur_ch_mask, sdr->num_cur_ch);
896*4882a593Smuzhiyun return 0;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun return -EINVAL;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
rcar_drif_enum_fmt_sdr_cap(struct file * file,void * priv,struct v4l2_fmtdesc * f)902*4882a593Smuzhiyun static int rcar_drif_enum_fmt_sdr_cap(struct file *file, void *priv,
903*4882a593Smuzhiyun struct v4l2_fmtdesc *f)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun if (f->index >= ARRAY_SIZE(formats))
906*4882a593Smuzhiyun return -EINVAL;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun f->pixelformat = formats[f->index].pixelformat;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun return 0;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
rcar_drif_g_fmt_sdr_cap(struct file * file,void * priv,struct v4l2_format * f)913*4882a593Smuzhiyun static int rcar_drif_g_fmt_sdr_cap(struct file *file, void *priv,
914*4882a593Smuzhiyun struct v4l2_format *f)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = video_drvdata(file);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun f->fmt.sdr.pixelformat = sdr->fmt->pixelformat;
919*4882a593Smuzhiyun f->fmt.sdr.buffersize = sdr->fmt->buffersize;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun return 0;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
rcar_drif_s_fmt_sdr_cap(struct file * file,void * priv,struct v4l2_format * f)924*4882a593Smuzhiyun static int rcar_drif_s_fmt_sdr_cap(struct file *file, void *priv,
925*4882a593Smuzhiyun struct v4l2_format *f)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = video_drvdata(file);
928*4882a593Smuzhiyun struct vb2_queue *q = &sdr->vb_queue;
929*4882a593Smuzhiyun unsigned int i;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (vb2_is_busy(q))
932*4882a593Smuzhiyun return -EBUSY;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(formats); i++) {
935*4882a593Smuzhiyun if (formats[i].pixelformat == f->fmt.sdr.pixelformat)
936*4882a593Smuzhiyun break;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (i == ARRAY_SIZE(formats))
940*4882a593Smuzhiyun i = 0; /* Set the 1st format as default on no match */
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun sdr->fmt = &formats[i];
943*4882a593Smuzhiyun f->fmt.sdr.pixelformat = sdr->fmt->pixelformat;
944*4882a593Smuzhiyun f->fmt.sdr.buffersize = formats[i].buffersize;
945*4882a593Smuzhiyun memset(f->fmt.sdr.reserved, 0, sizeof(f->fmt.sdr.reserved));
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /*
948*4882a593Smuzhiyun * If a format demands one channel only out of two
949*4882a593Smuzhiyun * enabled channels, pick the 0th channel.
950*4882a593Smuzhiyun */
951*4882a593Smuzhiyun if (formats[i].num_ch < sdr->num_hw_ch) {
952*4882a593Smuzhiyun sdr->cur_ch_mask = BIT(0);
953*4882a593Smuzhiyun sdr->num_cur_ch = formats[i].num_ch;
954*4882a593Smuzhiyun } else {
955*4882a593Smuzhiyun sdr->cur_ch_mask = sdr->hw_ch_mask;
956*4882a593Smuzhiyun sdr->num_cur_ch = sdr->num_hw_ch;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun rdrif_dbg(sdr, "cur: idx %u mask %lu num %u\n",
960*4882a593Smuzhiyun i, sdr->cur_ch_mask, sdr->num_cur_ch);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun return 0;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
rcar_drif_try_fmt_sdr_cap(struct file * file,void * priv,struct v4l2_format * f)965*4882a593Smuzhiyun static int rcar_drif_try_fmt_sdr_cap(struct file *file, void *priv,
966*4882a593Smuzhiyun struct v4l2_format *f)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun unsigned int i;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(formats); i++) {
971*4882a593Smuzhiyun if (formats[i].pixelformat == f->fmt.sdr.pixelformat) {
972*4882a593Smuzhiyun f->fmt.sdr.buffersize = formats[i].buffersize;
973*4882a593Smuzhiyun return 0;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun f->fmt.sdr.pixelformat = formats[0].pixelformat;
978*4882a593Smuzhiyun f->fmt.sdr.buffersize = formats[0].buffersize;
979*4882a593Smuzhiyun memset(f->fmt.sdr.reserved, 0, sizeof(f->fmt.sdr.reserved));
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun return 0;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* Tuner subdev ioctls */
rcar_drif_enum_freq_bands(struct file * file,void * priv,struct v4l2_frequency_band * band)985*4882a593Smuzhiyun static int rcar_drif_enum_freq_bands(struct file *file, void *priv,
986*4882a593Smuzhiyun struct v4l2_frequency_band *band)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = video_drvdata(file);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun return v4l2_subdev_call(sdr->ep.subdev, tuner, enum_freq_bands, band);
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
rcar_drif_g_frequency(struct file * file,void * priv,struct v4l2_frequency * f)993*4882a593Smuzhiyun static int rcar_drif_g_frequency(struct file *file, void *priv,
994*4882a593Smuzhiyun struct v4l2_frequency *f)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = video_drvdata(file);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun return v4l2_subdev_call(sdr->ep.subdev, tuner, g_frequency, f);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
rcar_drif_s_frequency(struct file * file,void * priv,const struct v4l2_frequency * f)1001*4882a593Smuzhiyun static int rcar_drif_s_frequency(struct file *file, void *priv,
1002*4882a593Smuzhiyun const struct v4l2_frequency *f)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = video_drvdata(file);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun return v4l2_subdev_call(sdr->ep.subdev, tuner, s_frequency, f);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
rcar_drif_g_tuner(struct file * file,void * priv,struct v4l2_tuner * vt)1009*4882a593Smuzhiyun static int rcar_drif_g_tuner(struct file *file, void *priv,
1010*4882a593Smuzhiyun struct v4l2_tuner *vt)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = video_drvdata(file);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun return v4l2_subdev_call(sdr->ep.subdev, tuner, g_tuner, vt);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
rcar_drif_s_tuner(struct file * file,void * priv,const struct v4l2_tuner * vt)1017*4882a593Smuzhiyun static int rcar_drif_s_tuner(struct file *file, void *priv,
1018*4882a593Smuzhiyun const struct v4l2_tuner *vt)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = video_drvdata(file);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun return v4l2_subdev_call(sdr->ep.subdev, tuner, s_tuner, vt);
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun static const struct v4l2_ioctl_ops rcar_drif_ioctl_ops = {
1026*4882a593Smuzhiyun .vidioc_querycap = rcar_drif_querycap,
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun .vidioc_enum_fmt_sdr_cap = rcar_drif_enum_fmt_sdr_cap,
1029*4882a593Smuzhiyun .vidioc_g_fmt_sdr_cap = rcar_drif_g_fmt_sdr_cap,
1030*4882a593Smuzhiyun .vidioc_s_fmt_sdr_cap = rcar_drif_s_fmt_sdr_cap,
1031*4882a593Smuzhiyun .vidioc_try_fmt_sdr_cap = rcar_drif_try_fmt_sdr_cap,
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun .vidioc_reqbufs = vb2_ioctl_reqbufs,
1034*4882a593Smuzhiyun .vidioc_create_bufs = vb2_ioctl_create_bufs,
1035*4882a593Smuzhiyun .vidioc_prepare_buf = vb2_ioctl_prepare_buf,
1036*4882a593Smuzhiyun .vidioc_querybuf = vb2_ioctl_querybuf,
1037*4882a593Smuzhiyun .vidioc_qbuf = vb2_ioctl_qbuf,
1038*4882a593Smuzhiyun .vidioc_dqbuf = vb2_ioctl_dqbuf,
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun .vidioc_streamon = vb2_ioctl_streamon,
1041*4882a593Smuzhiyun .vidioc_streamoff = vb2_ioctl_streamoff,
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun .vidioc_s_frequency = rcar_drif_s_frequency,
1044*4882a593Smuzhiyun .vidioc_g_frequency = rcar_drif_g_frequency,
1045*4882a593Smuzhiyun .vidioc_s_tuner = rcar_drif_s_tuner,
1046*4882a593Smuzhiyun .vidioc_g_tuner = rcar_drif_g_tuner,
1047*4882a593Smuzhiyun .vidioc_enum_freq_bands = rcar_drif_enum_freq_bands,
1048*4882a593Smuzhiyun .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
1049*4882a593Smuzhiyun .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
1050*4882a593Smuzhiyun .vidioc_log_status = v4l2_ctrl_log_status,
1051*4882a593Smuzhiyun };
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun static const struct v4l2_file_operations rcar_drif_fops = {
1054*4882a593Smuzhiyun .owner = THIS_MODULE,
1055*4882a593Smuzhiyun .open = v4l2_fh_open,
1056*4882a593Smuzhiyun .release = vb2_fop_release,
1057*4882a593Smuzhiyun .read = vb2_fop_read,
1058*4882a593Smuzhiyun .poll = vb2_fop_poll,
1059*4882a593Smuzhiyun .mmap = vb2_fop_mmap,
1060*4882a593Smuzhiyun .unlocked_ioctl = video_ioctl2,
1061*4882a593Smuzhiyun };
1062*4882a593Smuzhiyun
rcar_drif_sdr_register(struct rcar_drif_sdr * sdr)1063*4882a593Smuzhiyun static int rcar_drif_sdr_register(struct rcar_drif_sdr *sdr)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun int ret;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* Init video_device structure */
1068*4882a593Smuzhiyun sdr->vdev = video_device_alloc();
1069*4882a593Smuzhiyun if (!sdr->vdev)
1070*4882a593Smuzhiyun return -ENOMEM;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun snprintf(sdr->vdev->name, sizeof(sdr->vdev->name), "R-Car DRIF");
1073*4882a593Smuzhiyun sdr->vdev->fops = &rcar_drif_fops;
1074*4882a593Smuzhiyun sdr->vdev->ioctl_ops = &rcar_drif_ioctl_ops;
1075*4882a593Smuzhiyun sdr->vdev->release = video_device_release;
1076*4882a593Smuzhiyun sdr->vdev->lock = &sdr->v4l2_mutex;
1077*4882a593Smuzhiyun sdr->vdev->queue = &sdr->vb_queue;
1078*4882a593Smuzhiyun sdr->vdev->queue->lock = &sdr->vb_queue_mutex;
1079*4882a593Smuzhiyun sdr->vdev->ctrl_handler = &sdr->ctrl_hdl;
1080*4882a593Smuzhiyun sdr->vdev->v4l2_dev = &sdr->v4l2_dev;
1081*4882a593Smuzhiyun sdr->vdev->device_caps = V4L2_CAP_SDR_CAPTURE | V4L2_CAP_TUNER |
1082*4882a593Smuzhiyun V4L2_CAP_STREAMING | V4L2_CAP_READWRITE;
1083*4882a593Smuzhiyun video_set_drvdata(sdr->vdev, sdr);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /* Register V4L2 SDR device */
1086*4882a593Smuzhiyun ret = video_register_device(sdr->vdev, VFL_TYPE_SDR, -1);
1087*4882a593Smuzhiyun if (ret) {
1088*4882a593Smuzhiyun video_device_release(sdr->vdev);
1089*4882a593Smuzhiyun sdr->vdev = NULL;
1090*4882a593Smuzhiyun dev_err(sdr->dev, "failed video_register_device (%d)\n", ret);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun return ret;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
rcar_drif_sdr_unregister(struct rcar_drif_sdr * sdr)1096*4882a593Smuzhiyun static void rcar_drif_sdr_unregister(struct rcar_drif_sdr *sdr)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun video_unregister_device(sdr->vdev);
1099*4882a593Smuzhiyun sdr->vdev = NULL;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* Sub-device bound callback */
rcar_drif_notify_bound(struct v4l2_async_notifier * notifier,struct v4l2_subdev * subdev,struct v4l2_async_subdev * asd)1103*4882a593Smuzhiyun static int rcar_drif_notify_bound(struct v4l2_async_notifier *notifier,
1104*4882a593Smuzhiyun struct v4l2_subdev *subdev,
1105*4882a593Smuzhiyun struct v4l2_async_subdev *asd)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct rcar_drif_sdr *sdr =
1108*4882a593Smuzhiyun container_of(notifier, struct rcar_drif_sdr, notifier);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun v4l2_set_subdev_hostdata(subdev, sdr);
1111*4882a593Smuzhiyun sdr->ep.subdev = subdev;
1112*4882a593Smuzhiyun rdrif_dbg(sdr, "bound asd %s\n", subdev->name);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun return 0;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* Sub-device unbind callback */
rcar_drif_notify_unbind(struct v4l2_async_notifier * notifier,struct v4l2_subdev * subdev,struct v4l2_async_subdev * asd)1118*4882a593Smuzhiyun static void rcar_drif_notify_unbind(struct v4l2_async_notifier *notifier,
1119*4882a593Smuzhiyun struct v4l2_subdev *subdev,
1120*4882a593Smuzhiyun struct v4l2_async_subdev *asd)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun struct rcar_drif_sdr *sdr =
1123*4882a593Smuzhiyun container_of(notifier, struct rcar_drif_sdr, notifier);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun if (sdr->ep.subdev != subdev) {
1126*4882a593Smuzhiyun rdrif_err(sdr, "subdev %s is not bound\n", subdev->name);
1127*4882a593Smuzhiyun return;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /* Free ctrl handler if initialized */
1131*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sdr->ctrl_hdl);
1132*4882a593Smuzhiyun sdr->v4l2_dev.ctrl_handler = NULL;
1133*4882a593Smuzhiyun sdr->ep.subdev = NULL;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun rcar_drif_sdr_unregister(sdr);
1136*4882a593Smuzhiyun rdrif_dbg(sdr, "unbind asd %s\n", subdev->name);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun /* Sub-device registered notification callback */
rcar_drif_notify_complete(struct v4l2_async_notifier * notifier)1140*4882a593Smuzhiyun static int rcar_drif_notify_complete(struct v4l2_async_notifier *notifier)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun struct rcar_drif_sdr *sdr =
1143*4882a593Smuzhiyun container_of(notifier, struct rcar_drif_sdr, notifier);
1144*4882a593Smuzhiyun int ret;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /*
1147*4882a593Smuzhiyun * The subdev tested at this point uses 4 controls. Using 10 as a worst
1148*4882a593Smuzhiyun * case scenario hint. When less controls are needed there will be some
1149*4882a593Smuzhiyun * unused memory and when more controls are needed the framework uses
1150*4882a593Smuzhiyun * hash to manage controls within this number.
1151*4882a593Smuzhiyun */
1152*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(&sdr->ctrl_hdl, 10);
1153*4882a593Smuzhiyun if (ret)
1154*4882a593Smuzhiyun return -ENOMEM;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun sdr->v4l2_dev.ctrl_handler = &sdr->ctrl_hdl;
1157*4882a593Smuzhiyun ret = v4l2_device_register_subdev_nodes(&sdr->v4l2_dev);
1158*4882a593Smuzhiyun if (ret) {
1159*4882a593Smuzhiyun rdrif_err(sdr, "failed: register subdev nodes ret %d\n", ret);
1160*4882a593Smuzhiyun goto error;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun ret = v4l2_ctrl_add_handler(&sdr->ctrl_hdl,
1164*4882a593Smuzhiyun sdr->ep.subdev->ctrl_handler, NULL, true);
1165*4882a593Smuzhiyun if (ret) {
1166*4882a593Smuzhiyun rdrif_err(sdr, "failed: ctrl add hdlr ret %d\n", ret);
1167*4882a593Smuzhiyun goto error;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun ret = rcar_drif_sdr_register(sdr);
1171*4882a593Smuzhiyun if (ret)
1172*4882a593Smuzhiyun goto error;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun return ret;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun error:
1177*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sdr->ctrl_hdl);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun return ret;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun static const struct v4l2_async_notifier_operations rcar_drif_notify_ops = {
1183*4882a593Smuzhiyun .bound = rcar_drif_notify_bound,
1184*4882a593Smuzhiyun .unbind = rcar_drif_notify_unbind,
1185*4882a593Smuzhiyun .complete = rcar_drif_notify_complete,
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun /* Read endpoint properties */
rcar_drif_get_ep_properties(struct rcar_drif_sdr * sdr,struct fwnode_handle * fwnode)1189*4882a593Smuzhiyun static void rcar_drif_get_ep_properties(struct rcar_drif_sdr *sdr,
1190*4882a593Smuzhiyun struct fwnode_handle *fwnode)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun u32 val;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun /* Set the I2S defaults for SIRMDR1*/
1195*4882a593Smuzhiyun sdr->mdr1 = RCAR_DRIF_SIRMDR1_SYNCMD_LR | RCAR_DRIF_SIRMDR1_MSB_FIRST |
1196*4882a593Smuzhiyun RCAR_DRIF_SIRMDR1_DTDL_1 | RCAR_DRIF_SIRMDR1_SYNCDL_0;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* Parse sync polarity from endpoint */
1199*4882a593Smuzhiyun if (!fwnode_property_read_u32(fwnode, "sync-active", &val))
1200*4882a593Smuzhiyun sdr->mdr1 |= val ? RCAR_DRIF_SIRMDR1_SYNCAC_POL_HIGH :
1201*4882a593Smuzhiyun RCAR_DRIF_SIRMDR1_SYNCAC_POL_LOW;
1202*4882a593Smuzhiyun else
1203*4882a593Smuzhiyun sdr->mdr1 |= RCAR_DRIF_SIRMDR1_SYNCAC_POL_HIGH; /* default */
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun dev_dbg(sdr->dev, "mdr1 0x%08x\n", sdr->mdr1);
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* Parse sub-devs (tuner) to find a matching device */
rcar_drif_parse_subdevs(struct rcar_drif_sdr * sdr)1209*4882a593Smuzhiyun static int rcar_drif_parse_subdevs(struct rcar_drif_sdr *sdr)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun struct v4l2_async_notifier *notifier = &sdr->notifier;
1212*4882a593Smuzhiyun struct fwnode_handle *fwnode, *ep;
1213*4882a593Smuzhiyun struct v4l2_async_subdev *asd;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun v4l2_async_notifier_init(notifier);
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun ep = fwnode_graph_get_next_endpoint(of_fwnode_handle(sdr->dev->of_node),
1218*4882a593Smuzhiyun NULL);
1219*4882a593Smuzhiyun if (!ep)
1220*4882a593Smuzhiyun return 0;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun /* Get the endpoint properties */
1223*4882a593Smuzhiyun rcar_drif_get_ep_properties(sdr, ep);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun fwnode = fwnode_graph_get_remote_port_parent(ep);
1226*4882a593Smuzhiyun fwnode_handle_put(ep);
1227*4882a593Smuzhiyun if (!fwnode) {
1228*4882a593Smuzhiyun dev_warn(sdr->dev, "bad remote port parent\n");
1229*4882a593Smuzhiyun return -EINVAL;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun asd = v4l2_async_notifier_add_fwnode_subdev(notifier, fwnode,
1233*4882a593Smuzhiyun sizeof(*asd));
1234*4882a593Smuzhiyun fwnode_handle_put(fwnode);
1235*4882a593Smuzhiyun if (IS_ERR(asd))
1236*4882a593Smuzhiyun return PTR_ERR(asd);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun return 0;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun /* Check if the given device is the primary bond */
rcar_drif_primary_bond(struct platform_device * pdev)1242*4882a593Smuzhiyun static bool rcar_drif_primary_bond(struct platform_device *pdev)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun return of_property_read_bool(pdev->dev.of_node, "renesas,primary-bond");
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /* Check if both devices of the bond are enabled */
rcar_drif_bond_enabled(struct platform_device * p)1248*4882a593Smuzhiyun static struct device_node *rcar_drif_bond_enabled(struct platform_device *p)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun struct device_node *np;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun np = of_parse_phandle(p->dev.of_node, "renesas,bonding", 0);
1253*4882a593Smuzhiyun if (np && of_device_is_available(np))
1254*4882a593Smuzhiyun return np;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun return NULL;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /* Check if the bonded device is probed */
rcar_drif_bond_available(struct rcar_drif_sdr * sdr,struct device_node * np)1260*4882a593Smuzhiyun static int rcar_drif_bond_available(struct rcar_drif_sdr *sdr,
1261*4882a593Smuzhiyun struct device_node *np)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun struct platform_device *pdev;
1264*4882a593Smuzhiyun struct rcar_drif *ch;
1265*4882a593Smuzhiyun int ret = 0;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun pdev = of_find_device_by_node(np);
1268*4882a593Smuzhiyun if (!pdev) {
1269*4882a593Smuzhiyun dev_err(sdr->dev, "failed to get bonded device from node\n");
1270*4882a593Smuzhiyun return -ENODEV;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun device_lock(&pdev->dev);
1274*4882a593Smuzhiyun ch = platform_get_drvdata(pdev);
1275*4882a593Smuzhiyun if (ch) {
1276*4882a593Smuzhiyun /* Update sdr data in the bonded device */
1277*4882a593Smuzhiyun ch->sdr = sdr;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* Update sdr with bonded device data */
1280*4882a593Smuzhiyun sdr->ch[ch->num] = ch;
1281*4882a593Smuzhiyun sdr->hw_ch_mask |= BIT(ch->num);
1282*4882a593Smuzhiyun } else {
1283*4882a593Smuzhiyun /* Defer */
1284*4882a593Smuzhiyun dev_info(sdr->dev, "defer probe\n");
1285*4882a593Smuzhiyun ret = -EPROBE_DEFER;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun device_unlock(&pdev->dev);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun put_device(&pdev->dev);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun return ret;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /* V4L2 SDR device probe */
rcar_drif_sdr_probe(struct rcar_drif_sdr * sdr)1295*4882a593Smuzhiyun static int rcar_drif_sdr_probe(struct rcar_drif_sdr *sdr)
1296*4882a593Smuzhiyun {
1297*4882a593Smuzhiyun int ret;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* Validate any supported format for enabled channels */
1300*4882a593Smuzhiyun ret = rcar_drif_set_default_format(sdr);
1301*4882a593Smuzhiyun if (ret) {
1302*4882a593Smuzhiyun dev_err(sdr->dev, "failed to set default format\n");
1303*4882a593Smuzhiyun return ret;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /* Set defaults */
1307*4882a593Smuzhiyun sdr->hwbuf_size = RCAR_DRIF_DEFAULT_HWBUF_SIZE;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun mutex_init(&sdr->v4l2_mutex);
1310*4882a593Smuzhiyun mutex_init(&sdr->vb_queue_mutex);
1311*4882a593Smuzhiyun spin_lock_init(&sdr->queued_bufs_lock);
1312*4882a593Smuzhiyun spin_lock_init(&sdr->dma_lock);
1313*4882a593Smuzhiyun INIT_LIST_HEAD(&sdr->queued_bufs);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun /* Init videobuf2 queue structure */
1316*4882a593Smuzhiyun sdr->vb_queue.type = V4L2_BUF_TYPE_SDR_CAPTURE;
1317*4882a593Smuzhiyun sdr->vb_queue.io_modes = VB2_READ | VB2_MMAP | VB2_DMABUF;
1318*4882a593Smuzhiyun sdr->vb_queue.drv_priv = sdr;
1319*4882a593Smuzhiyun sdr->vb_queue.buf_struct_size = sizeof(struct rcar_drif_frame_buf);
1320*4882a593Smuzhiyun sdr->vb_queue.ops = &rcar_drif_vb2_ops;
1321*4882a593Smuzhiyun sdr->vb_queue.mem_ops = &vb2_vmalloc_memops;
1322*4882a593Smuzhiyun sdr->vb_queue.timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun /* Init videobuf2 queue */
1325*4882a593Smuzhiyun ret = vb2_queue_init(&sdr->vb_queue);
1326*4882a593Smuzhiyun if (ret) {
1327*4882a593Smuzhiyun dev_err(sdr->dev, "failed: vb2_queue_init ret %d\n", ret);
1328*4882a593Smuzhiyun return ret;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* Register the v4l2_device */
1332*4882a593Smuzhiyun ret = v4l2_device_register(sdr->dev, &sdr->v4l2_dev);
1333*4882a593Smuzhiyun if (ret) {
1334*4882a593Smuzhiyun dev_err(sdr->dev, "failed: v4l2_device_register ret %d\n", ret);
1335*4882a593Smuzhiyun return ret;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /*
1339*4882a593Smuzhiyun * Parse subdevs after v4l2_device_register because if the subdev
1340*4882a593Smuzhiyun * is already probed, bound and complete will be called immediately
1341*4882a593Smuzhiyun */
1342*4882a593Smuzhiyun ret = rcar_drif_parse_subdevs(sdr);
1343*4882a593Smuzhiyun if (ret)
1344*4882a593Smuzhiyun goto error;
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun sdr->notifier.ops = &rcar_drif_notify_ops;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun /* Register notifier */
1349*4882a593Smuzhiyun ret = v4l2_async_notifier_register(&sdr->v4l2_dev, &sdr->notifier);
1350*4882a593Smuzhiyun if (ret < 0) {
1351*4882a593Smuzhiyun dev_err(sdr->dev, "failed: notifier register ret %d\n", ret);
1352*4882a593Smuzhiyun goto cleanup;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun return ret;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun cleanup:
1358*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&sdr->notifier);
1359*4882a593Smuzhiyun error:
1360*4882a593Smuzhiyun v4l2_device_unregister(&sdr->v4l2_dev);
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun return ret;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* V4L2 SDR device remove */
rcar_drif_sdr_remove(struct rcar_drif_sdr * sdr)1366*4882a593Smuzhiyun static void rcar_drif_sdr_remove(struct rcar_drif_sdr *sdr)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun v4l2_async_notifier_unregister(&sdr->notifier);
1369*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&sdr->notifier);
1370*4882a593Smuzhiyun v4l2_device_unregister(&sdr->v4l2_dev);
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun /* DRIF channel probe */
rcar_drif_probe(struct platform_device * pdev)1374*4882a593Smuzhiyun static int rcar_drif_probe(struct platform_device *pdev)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun struct rcar_drif_sdr *sdr;
1377*4882a593Smuzhiyun struct device_node *np;
1378*4882a593Smuzhiyun struct rcar_drif *ch;
1379*4882a593Smuzhiyun struct resource *res;
1380*4882a593Smuzhiyun int ret;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun /* Reserve memory for enabled channel */
1383*4882a593Smuzhiyun ch = devm_kzalloc(&pdev->dev, sizeof(*ch), GFP_KERNEL);
1384*4882a593Smuzhiyun if (!ch)
1385*4882a593Smuzhiyun return -ENOMEM;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun ch->pdev = pdev;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun /* Module clock */
1390*4882a593Smuzhiyun ch->clk = devm_clk_get(&pdev->dev, "fck");
1391*4882a593Smuzhiyun if (IS_ERR(ch->clk)) {
1392*4882a593Smuzhiyun ret = PTR_ERR(ch->clk);
1393*4882a593Smuzhiyun dev_err(&pdev->dev, "clk get failed (%d)\n", ret);
1394*4882a593Smuzhiyun return ret;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* Register map */
1398*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1399*4882a593Smuzhiyun ch->base = devm_ioremap_resource(&pdev->dev, res);
1400*4882a593Smuzhiyun if (IS_ERR(ch->base))
1401*4882a593Smuzhiyun return PTR_ERR(ch->base);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun ch->start = res->start;
1404*4882a593Smuzhiyun platform_set_drvdata(pdev, ch);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun /* Check if both channels of the bond are enabled */
1407*4882a593Smuzhiyun np = rcar_drif_bond_enabled(pdev);
1408*4882a593Smuzhiyun if (np) {
1409*4882a593Smuzhiyun /* Check if current channel acting as primary-bond */
1410*4882a593Smuzhiyun if (!rcar_drif_primary_bond(pdev)) {
1411*4882a593Smuzhiyun ch->num = 1; /* Primary bond is channel 0 always */
1412*4882a593Smuzhiyun of_node_put(np);
1413*4882a593Smuzhiyun return 0;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* Reserve memory for SDR structure */
1418*4882a593Smuzhiyun sdr = devm_kzalloc(&pdev->dev, sizeof(*sdr), GFP_KERNEL);
1419*4882a593Smuzhiyun if (!sdr) {
1420*4882a593Smuzhiyun of_node_put(np);
1421*4882a593Smuzhiyun return -ENOMEM;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun ch->sdr = sdr;
1424*4882a593Smuzhiyun sdr->dev = &pdev->dev;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* Establish links between SDR and channel(s) */
1427*4882a593Smuzhiyun sdr->ch[ch->num] = ch;
1428*4882a593Smuzhiyun sdr->hw_ch_mask = BIT(ch->num);
1429*4882a593Smuzhiyun if (np) {
1430*4882a593Smuzhiyun /* Check if bonded device is ready */
1431*4882a593Smuzhiyun ret = rcar_drif_bond_available(sdr, np);
1432*4882a593Smuzhiyun of_node_put(np);
1433*4882a593Smuzhiyun if (ret)
1434*4882a593Smuzhiyun return ret;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun sdr->num_hw_ch = hweight_long(sdr->hw_ch_mask);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun return rcar_drif_sdr_probe(sdr);
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* DRIF channel remove */
rcar_drif_remove(struct platform_device * pdev)1442*4882a593Smuzhiyun static int rcar_drif_remove(struct platform_device *pdev)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun struct rcar_drif *ch = platform_get_drvdata(pdev);
1445*4882a593Smuzhiyun struct rcar_drif_sdr *sdr = ch->sdr;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun /* Channel 0 will be the SDR instance */
1448*4882a593Smuzhiyun if (ch->num)
1449*4882a593Smuzhiyun return 0;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* SDR instance */
1452*4882a593Smuzhiyun rcar_drif_sdr_remove(sdr);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun return 0;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /* FIXME: Implement suspend/resume support */
rcar_drif_suspend(struct device * dev)1458*4882a593Smuzhiyun static int __maybe_unused rcar_drif_suspend(struct device *dev)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun return 0;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
rcar_drif_resume(struct device * dev)1463*4882a593Smuzhiyun static int __maybe_unused rcar_drif_resume(struct device *dev)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun return 0;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rcar_drif_pm_ops, rcar_drif_suspend,
1469*4882a593Smuzhiyun rcar_drif_resume);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun static const struct of_device_id rcar_drif_of_table[] = {
1472*4882a593Smuzhiyun { .compatible = "renesas,rcar-gen3-drif" },
1473*4882a593Smuzhiyun { }
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rcar_drif_of_table);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun #define RCAR_DRIF_DRV_NAME "rcar_drif"
1478*4882a593Smuzhiyun static struct platform_driver rcar_drif_driver = {
1479*4882a593Smuzhiyun .driver = {
1480*4882a593Smuzhiyun .name = RCAR_DRIF_DRV_NAME,
1481*4882a593Smuzhiyun .of_match_table = of_match_ptr(rcar_drif_of_table),
1482*4882a593Smuzhiyun .pm = &rcar_drif_pm_ops,
1483*4882a593Smuzhiyun },
1484*4882a593Smuzhiyun .probe = rcar_drif_probe,
1485*4882a593Smuzhiyun .remove = rcar_drif_remove,
1486*4882a593Smuzhiyun };
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun module_platform_driver(rcar_drif_driver);
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas R-Car Gen3 DRIF driver");
1491*4882a593Smuzhiyun MODULE_ALIAS("platform:" RCAR_DRIF_DRV_NAME);
1492*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1493*4882a593Smuzhiyun MODULE_AUTHOR("Ramesh Shanmugasundaram <ramesh.shanmugasundaram@bp.renesas.com>");
1494