xref: /OK3568_Linux_fs/kernel/drivers/media/platform/rcar-vin/rcar-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Renesas R-Car VIN
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016 Renesas Electronics Corp.
6*4882a593Smuzhiyun  * Copyright (C) 2011-2013 Renesas Solutions Corp.
7*4882a593Smuzhiyun  * Copyright (C) 2013 Cogent Embedded, Inc., <source@cogentembedded.com>
8*4882a593Smuzhiyun  * Copyright (C) 2008 Magnus Damm
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Based on the soc-camera rcar_vin driver
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <media/videobuf2-dma-contig.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "rcar-vin.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
22*4882a593Smuzhiyun  * HW Functions
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Register offsets for R-Car VIN */
26*4882a593Smuzhiyun #define VNMC_REG	0x00	/* Video n Main Control Register */
27*4882a593Smuzhiyun #define VNMS_REG	0x04	/* Video n Module Status Register */
28*4882a593Smuzhiyun #define VNFC_REG	0x08	/* Video n Frame Capture Register */
29*4882a593Smuzhiyun #define VNSLPRC_REG	0x0C	/* Video n Start Line Pre-Clip Register */
30*4882a593Smuzhiyun #define VNELPRC_REG	0x10	/* Video n End Line Pre-Clip Register */
31*4882a593Smuzhiyun #define VNSPPRC_REG	0x14	/* Video n Start Pixel Pre-Clip Register */
32*4882a593Smuzhiyun #define VNEPPRC_REG	0x18	/* Video n End Pixel Pre-Clip Register */
33*4882a593Smuzhiyun #define VNIS_REG	0x2C	/* Video n Image Stride Register */
34*4882a593Smuzhiyun #define VNMB_REG(m)	(0x30 + ((m) << 2)) /* Video n Memory Base m Register */
35*4882a593Smuzhiyun #define VNIE_REG	0x40	/* Video n Interrupt Enable Register */
36*4882a593Smuzhiyun #define VNINTS_REG	0x44	/* Video n Interrupt Status Register */
37*4882a593Smuzhiyun #define VNSI_REG	0x48	/* Video n Scanline Interrupt Register */
38*4882a593Smuzhiyun #define VNMTC_REG	0x4C	/* Video n Memory Transfer Control Register */
39*4882a593Smuzhiyun #define VNDMR_REG	0x58	/* Video n Data Mode Register */
40*4882a593Smuzhiyun #define VNDMR2_REG	0x5C	/* Video n Data Mode Register 2 */
41*4882a593Smuzhiyun #define VNUVAOF_REG	0x60	/* Video n UV Address Offset Register */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Register offsets specific for Gen2 */
44*4882a593Smuzhiyun #define VNSLPOC_REG	0x1C	/* Video n Start Line Post-Clip Register */
45*4882a593Smuzhiyun #define VNELPOC_REG	0x20	/* Video n End Line Post-Clip Register */
46*4882a593Smuzhiyun #define VNSPPOC_REG	0x24	/* Video n Start Pixel Post-Clip Register */
47*4882a593Smuzhiyun #define VNEPPOC_REG	0x28	/* Video n End Pixel Post-Clip Register */
48*4882a593Smuzhiyun #define VNYS_REG	0x50	/* Video n Y Scale Register */
49*4882a593Smuzhiyun #define VNXS_REG	0x54	/* Video n X Scale Register */
50*4882a593Smuzhiyun #define VNC1A_REG	0x80	/* Video n Coefficient Set C1A Register */
51*4882a593Smuzhiyun #define VNC1B_REG	0x84	/* Video n Coefficient Set C1B Register */
52*4882a593Smuzhiyun #define VNC1C_REG	0x88	/* Video n Coefficient Set C1C Register */
53*4882a593Smuzhiyun #define VNC2A_REG	0x90	/* Video n Coefficient Set C2A Register */
54*4882a593Smuzhiyun #define VNC2B_REG	0x94	/* Video n Coefficient Set C2B Register */
55*4882a593Smuzhiyun #define VNC2C_REG	0x98	/* Video n Coefficient Set C2C Register */
56*4882a593Smuzhiyun #define VNC3A_REG	0xA0	/* Video n Coefficient Set C3A Register */
57*4882a593Smuzhiyun #define VNC3B_REG	0xA4	/* Video n Coefficient Set C3B Register */
58*4882a593Smuzhiyun #define VNC3C_REG	0xA8	/* Video n Coefficient Set C3C Register */
59*4882a593Smuzhiyun #define VNC4A_REG	0xB0	/* Video n Coefficient Set C4A Register */
60*4882a593Smuzhiyun #define VNC4B_REG	0xB4	/* Video n Coefficient Set C4B Register */
61*4882a593Smuzhiyun #define VNC4C_REG	0xB8	/* Video n Coefficient Set C4C Register */
62*4882a593Smuzhiyun #define VNC5A_REG	0xC0	/* Video n Coefficient Set C5A Register */
63*4882a593Smuzhiyun #define VNC5B_REG	0xC4	/* Video n Coefficient Set C5B Register */
64*4882a593Smuzhiyun #define VNC5C_REG	0xC8	/* Video n Coefficient Set C5C Register */
65*4882a593Smuzhiyun #define VNC6A_REG	0xD0	/* Video n Coefficient Set C6A Register */
66*4882a593Smuzhiyun #define VNC6B_REG	0xD4	/* Video n Coefficient Set C6B Register */
67*4882a593Smuzhiyun #define VNC6C_REG	0xD8	/* Video n Coefficient Set C6C Register */
68*4882a593Smuzhiyun #define VNC7A_REG	0xE0	/* Video n Coefficient Set C7A Register */
69*4882a593Smuzhiyun #define VNC7B_REG	0xE4	/* Video n Coefficient Set C7B Register */
70*4882a593Smuzhiyun #define VNC7C_REG	0xE8	/* Video n Coefficient Set C7C Register */
71*4882a593Smuzhiyun #define VNC8A_REG	0xF0	/* Video n Coefficient Set C8A Register */
72*4882a593Smuzhiyun #define VNC8B_REG	0xF4	/* Video n Coefficient Set C8B Register */
73*4882a593Smuzhiyun #define VNC8C_REG	0xF8	/* Video n Coefficient Set C8C Register */
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* Register offsets specific for Gen3 */
76*4882a593Smuzhiyun #define VNCSI_IFMD_REG		0x20 /* Video n CSI2 Interface Mode Register */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* Register bit fields for R-Car VIN */
79*4882a593Smuzhiyun /* Video n Main Control Register bits */
80*4882a593Smuzhiyun #define VNMC_DPINE		(1 << 27) /* Gen3 specific */
81*4882a593Smuzhiyun #define VNMC_SCLE		(1 << 26) /* Gen3 specific */
82*4882a593Smuzhiyun #define VNMC_FOC		(1 << 21)
83*4882a593Smuzhiyun #define VNMC_YCAL		(1 << 19)
84*4882a593Smuzhiyun #define VNMC_INF_YUV8_BT656	(0 << 16)
85*4882a593Smuzhiyun #define VNMC_INF_YUV8_BT601	(1 << 16)
86*4882a593Smuzhiyun #define VNMC_INF_YUV10_BT656	(2 << 16)
87*4882a593Smuzhiyun #define VNMC_INF_YUV10_BT601	(3 << 16)
88*4882a593Smuzhiyun #define VNMC_INF_RAW8		(4 << 16)
89*4882a593Smuzhiyun #define VNMC_INF_YUV16		(5 << 16)
90*4882a593Smuzhiyun #define VNMC_INF_RGB888		(6 << 16)
91*4882a593Smuzhiyun #define VNMC_VUP		(1 << 10)
92*4882a593Smuzhiyun #define VNMC_IM_ODD		(0 << 3)
93*4882a593Smuzhiyun #define VNMC_IM_ODD_EVEN	(1 << 3)
94*4882a593Smuzhiyun #define VNMC_IM_EVEN		(2 << 3)
95*4882a593Smuzhiyun #define VNMC_IM_FULL		(3 << 3)
96*4882a593Smuzhiyun #define VNMC_BPS		(1 << 1)
97*4882a593Smuzhiyun #define VNMC_ME			(1 << 0)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* Video n Module Status Register bits */
100*4882a593Smuzhiyun #define VNMS_FBS_MASK		(3 << 3)
101*4882a593Smuzhiyun #define VNMS_FBS_SHIFT		3
102*4882a593Smuzhiyun #define VNMS_FS			(1 << 2)
103*4882a593Smuzhiyun #define VNMS_AV			(1 << 1)
104*4882a593Smuzhiyun #define VNMS_CA			(1 << 0)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Video n Frame Capture Register bits */
107*4882a593Smuzhiyun #define VNFC_C_FRAME		(1 << 1)
108*4882a593Smuzhiyun #define VNFC_S_FRAME		(1 << 0)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Video n Interrupt Enable Register bits */
111*4882a593Smuzhiyun #define VNIE_FIE		(1 << 4)
112*4882a593Smuzhiyun #define VNIE_EFE		(1 << 1)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* Video n Data Mode Register bits */
115*4882a593Smuzhiyun #define VNDMR_A8BIT(n)		(((n) & 0xff) << 24)
116*4882a593Smuzhiyun #define VNDMR_A8BIT_MASK	(0xff << 24)
117*4882a593Smuzhiyun #define VNDMR_EXRGB		(1 << 8)
118*4882a593Smuzhiyun #define VNDMR_BPSM		(1 << 4)
119*4882a593Smuzhiyun #define VNDMR_ABIT		(1 << 2)
120*4882a593Smuzhiyun #define VNDMR_DTMD_YCSEP	(1 << 1)
121*4882a593Smuzhiyun #define VNDMR_DTMD_ARGB		(1 << 0)
122*4882a593Smuzhiyun #define VNDMR_DTMD_YCSEP_420	(3 << 0)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Video n Data Mode Register 2 bits */
125*4882a593Smuzhiyun #define VNDMR2_VPS		(1 << 30)
126*4882a593Smuzhiyun #define VNDMR2_HPS		(1 << 29)
127*4882a593Smuzhiyun #define VNDMR2_CES		(1 << 28)
128*4882a593Smuzhiyun #define VNDMR2_YDS		(1 << 22)
129*4882a593Smuzhiyun #define VNDMR2_FTEV		(1 << 17)
130*4882a593Smuzhiyun #define VNDMR2_VLV(n)		((n & 0xf) << 12)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* Video n CSI2 Interface Mode Register (Gen3) */
133*4882a593Smuzhiyun #define VNCSI_IFMD_DES1		(1 << 26)
134*4882a593Smuzhiyun #define VNCSI_IFMD_DES0		(1 << 25)
135*4882a593Smuzhiyun #define VNCSI_IFMD_CSI_CHSEL(n) (((n) & 0xf) << 0)
136*4882a593Smuzhiyun #define VNCSI_IFMD_CSI_CHSEL_MASK 0xf
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun struct rvin_buffer {
139*4882a593Smuzhiyun 	struct vb2_v4l2_buffer vb;
140*4882a593Smuzhiyun 	struct list_head list;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define to_buf_list(vb2_buffer) (&container_of(vb2_buffer, \
144*4882a593Smuzhiyun 					       struct rvin_buffer, \
145*4882a593Smuzhiyun 					       vb)->list)
146*4882a593Smuzhiyun 
rvin_write(struct rvin_dev * vin,u32 value,u32 offset)147*4882a593Smuzhiyun static void rvin_write(struct rvin_dev *vin, u32 value, u32 offset)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	iowrite32(value, vin->base + offset);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
rvin_read(struct rvin_dev * vin,u32 offset)152*4882a593Smuzhiyun static u32 rvin_read(struct rvin_dev *vin, u32 offset)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	return ioread32(vin->base + offset);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
158*4882a593Smuzhiyun  * Crop and Scaling Gen2
159*4882a593Smuzhiyun  */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun struct vin_coeff {
162*4882a593Smuzhiyun 	unsigned short xs_value;
163*4882a593Smuzhiyun 	u32 coeff_set[24];
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static const struct vin_coeff vin_coeff_set[] = {
167*4882a593Smuzhiyun 	{ 0x0000, {
168*4882a593Smuzhiyun 			  0x00000000, 0x00000000, 0x00000000,
169*4882a593Smuzhiyun 			  0x00000000, 0x00000000, 0x00000000,
170*4882a593Smuzhiyun 			  0x00000000, 0x00000000, 0x00000000,
171*4882a593Smuzhiyun 			  0x00000000, 0x00000000, 0x00000000,
172*4882a593Smuzhiyun 			  0x00000000, 0x00000000, 0x00000000,
173*4882a593Smuzhiyun 			  0x00000000, 0x00000000, 0x00000000,
174*4882a593Smuzhiyun 			  0x00000000, 0x00000000, 0x00000000,
175*4882a593Smuzhiyun 			  0x00000000, 0x00000000, 0x00000000 },
176*4882a593Smuzhiyun 	},
177*4882a593Smuzhiyun 	{ 0x1000, {
178*4882a593Smuzhiyun 			  0x000fa400, 0x000fa400, 0x09625902,
179*4882a593Smuzhiyun 			  0x000003f8, 0x00000403, 0x3de0d9f0,
180*4882a593Smuzhiyun 			  0x001fffed, 0x00000804, 0x3cc1f9c3,
181*4882a593Smuzhiyun 			  0x001003de, 0x00000c01, 0x3cb34d7f,
182*4882a593Smuzhiyun 			  0x002003d2, 0x00000c00, 0x3d24a92d,
183*4882a593Smuzhiyun 			  0x00200bca, 0x00000bff, 0x3df600d2,
184*4882a593Smuzhiyun 			  0x002013cc, 0x000007ff, 0x3ed70c7e,
185*4882a593Smuzhiyun 			  0x00100fde, 0x00000000, 0x3f87c036 },
186*4882a593Smuzhiyun 	},
187*4882a593Smuzhiyun 	{ 0x1200, {
188*4882a593Smuzhiyun 			  0x002ffff1, 0x002ffff1, 0x02a0a9c8,
189*4882a593Smuzhiyun 			  0x002003e7, 0x001ffffa, 0x000185bc,
190*4882a593Smuzhiyun 			  0x002007dc, 0x000003ff, 0x3e52859c,
191*4882a593Smuzhiyun 			  0x00200bd4, 0x00000002, 0x3d53996b,
192*4882a593Smuzhiyun 			  0x00100fd0, 0x00000403, 0x3d04ad2d,
193*4882a593Smuzhiyun 			  0x00000bd5, 0x00000403, 0x3d35ace7,
194*4882a593Smuzhiyun 			  0x3ff003e4, 0x00000801, 0x3dc674a1,
195*4882a593Smuzhiyun 			  0x3fffe800, 0x00000800, 0x3e76f461 },
196*4882a593Smuzhiyun 	},
197*4882a593Smuzhiyun 	{ 0x1400, {
198*4882a593Smuzhiyun 			  0x00100be3, 0x00100be3, 0x04d1359a,
199*4882a593Smuzhiyun 			  0x00000fdb, 0x002003ed, 0x0211fd93,
200*4882a593Smuzhiyun 			  0x00000fd6, 0x002003f4, 0x0002d97b,
201*4882a593Smuzhiyun 			  0x000007d6, 0x002ffffb, 0x3e93b956,
202*4882a593Smuzhiyun 			  0x3ff003da, 0x001003ff, 0x3db49926,
203*4882a593Smuzhiyun 			  0x3fffefe9, 0x00100001, 0x3d655cee,
204*4882a593Smuzhiyun 			  0x3fffd400, 0x00000003, 0x3d65f4b6,
205*4882a593Smuzhiyun 			  0x000fb421, 0x00000402, 0x3dc6547e },
206*4882a593Smuzhiyun 	},
207*4882a593Smuzhiyun 	{ 0x1600, {
208*4882a593Smuzhiyun 			  0x00000bdd, 0x00000bdd, 0x06519578,
209*4882a593Smuzhiyun 			  0x3ff007da, 0x00000be3, 0x03c24973,
210*4882a593Smuzhiyun 			  0x3ff003d9, 0x00000be9, 0x01b30d5f,
211*4882a593Smuzhiyun 			  0x3ffff7df, 0x001003f1, 0x0003c542,
212*4882a593Smuzhiyun 			  0x000fdfec, 0x001003f7, 0x3ec4711d,
213*4882a593Smuzhiyun 			  0x000fc400, 0x002ffffd, 0x3df504f1,
214*4882a593Smuzhiyun 			  0x001fa81a, 0x002ffc00, 0x3d957cc2,
215*4882a593Smuzhiyun 			  0x002f8c3c, 0x00100000, 0x3db5c891 },
216*4882a593Smuzhiyun 	},
217*4882a593Smuzhiyun 	{ 0x1800, {
218*4882a593Smuzhiyun 			  0x3ff003dc, 0x3ff003dc, 0x0791e558,
219*4882a593Smuzhiyun 			  0x000ff7dd, 0x3ff007de, 0x05328554,
220*4882a593Smuzhiyun 			  0x000fe7e3, 0x3ff00be2, 0x03232546,
221*4882a593Smuzhiyun 			  0x000fd7ee, 0x000007e9, 0x0143bd30,
222*4882a593Smuzhiyun 			  0x001fb800, 0x000007ee, 0x00044511,
223*4882a593Smuzhiyun 			  0x002fa015, 0x000007f4, 0x3ef4bcee,
224*4882a593Smuzhiyun 			  0x002f8832, 0x001003f9, 0x3e4514c7,
225*4882a593Smuzhiyun 			  0x001f7853, 0x001003fd, 0x3de54c9f },
226*4882a593Smuzhiyun 	},
227*4882a593Smuzhiyun 	{ 0x1a00, {
228*4882a593Smuzhiyun 			  0x000fefe0, 0x000fefe0, 0x08721d3c,
229*4882a593Smuzhiyun 			  0x001fdbe7, 0x000ffbde, 0x0652a139,
230*4882a593Smuzhiyun 			  0x001fcbf0, 0x000003df, 0x0463292e,
231*4882a593Smuzhiyun 			  0x002fb3ff, 0x3ff007e3, 0x0293a91d,
232*4882a593Smuzhiyun 			  0x002f9c12, 0x3ff00be7, 0x01241905,
233*4882a593Smuzhiyun 			  0x001f8c29, 0x000007ed, 0x3fe470eb,
234*4882a593Smuzhiyun 			  0x000f7c46, 0x000007f2, 0x3f04b8ca,
235*4882a593Smuzhiyun 			  0x3fef7865, 0x000007f6, 0x3e74e4a8 },
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun 	{ 0x1c00, {
238*4882a593Smuzhiyun 			  0x001fd3e9, 0x001fd3e9, 0x08f23d26,
239*4882a593Smuzhiyun 			  0x002fbff3, 0x001fe3e4, 0x0712ad23,
240*4882a593Smuzhiyun 			  0x002fa800, 0x000ff3e0, 0x05631d1b,
241*4882a593Smuzhiyun 			  0x001f9810, 0x000ffbe1, 0x03b3890d,
242*4882a593Smuzhiyun 			  0x000f8c23, 0x000003e3, 0x0233e8fa,
243*4882a593Smuzhiyun 			  0x3fef843b, 0x000003e7, 0x00f430e4,
244*4882a593Smuzhiyun 			  0x3fbf8456, 0x3ff00bea, 0x00046cc8,
245*4882a593Smuzhiyun 			  0x3f8f8c72, 0x3ff00bef, 0x3f3490ac },
246*4882a593Smuzhiyun 	},
247*4882a593Smuzhiyun 	{ 0x1e00, {
248*4882a593Smuzhiyun 			  0x001fbbf4, 0x001fbbf4, 0x09425112,
249*4882a593Smuzhiyun 			  0x001fa800, 0x002fc7ed, 0x0792b110,
250*4882a593Smuzhiyun 			  0x000f980e, 0x001fdbe6, 0x0613110a,
251*4882a593Smuzhiyun 			  0x3fff8c20, 0x001fe7e3, 0x04a368fd,
252*4882a593Smuzhiyun 			  0x3fcf8c33, 0x000ff7e2, 0x0343b8ed,
253*4882a593Smuzhiyun 			  0x3f9f8c4a, 0x000fffe3, 0x0203f8da,
254*4882a593Smuzhiyun 			  0x3f5f9c61, 0x000003e6, 0x00e428c5,
255*4882a593Smuzhiyun 			  0x3f1fb07b, 0x000003eb, 0x3fe440af },
256*4882a593Smuzhiyun 	},
257*4882a593Smuzhiyun 	{ 0x2000, {
258*4882a593Smuzhiyun 			  0x000fa400, 0x000fa400, 0x09625902,
259*4882a593Smuzhiyun 			  0x3fff980c, 0x001fb7f5, 0x0812b0ff,
260*4882a593Smuzhiyun 			  0x3fdf901c, 0x001fc7ed, 0x06b2fcfa,
261*4882a593Smuzhiyun 			  0x3faf902d, 0x001fd3e8, 0x055348f1,
262*4882a593Smuzhiyun 			  0x3f7f983f, 0x001fe3e5, 0x04038ce3,
263*4882a593Smuzhiyun 			  0x3f3fa454, 0x001fefe3, 0x02e3c8d1,
264*4882a593Smuzhiyun 			  0x3f0fb86a, 0x001ff7e4, 0x01c3e8c0,
265*4882a593Smuzhiyun 			  0x3ecfd880, 0x000fffe6, 0x00c404ac },
266*4882a593Smuzhiyun 	},
267*4882a593Smuzhiyun 	{ 0x2200, {
268*4882a593Smuzhiyun 			  0x3fdf9c0b, 0x3fdf9c0b, 0x09725cf4,
269*4882a593Smuzhiyun 			  0x3fbf9818, 0x3fffa400, 0x0842a8f1,
270*4882a593Smuzhiyun 			  0x3f8f9827, 0x000fb3f7, 0x0702f0ec,
271*4882a593Smuzhiyun 			  0x3f5fa037, 0x000fc3ef, 0x05d330e4,
272*4882a593Smuzhiyun 			  0x3f2fac49, 0x001fcfea, 0x04a364d9,
273*4882a593Smuzhiyun 			  0x3effc05c, 0x001fdbe7, 0x038394ca,
274*4882a593Smuzhiyun 			  0x3ecfdc6f, 0x001fe7e6, 0x0273b0bb,
275*4882a593Smuzhiyun 			  0x3ea00083, 0x001fefe6, 0x0183c0a9 },
276*4882a593Smuzhiyun 	},
277*4882a593Smuzhiyun 	{ 0x2400, {
278*4882a593Smuzhiyun 			  0x3f9fa014, 0x3f9fa014, 0x098260e6,
279*4882a593Smuzhiyun 			  0x3f7f9c23, 0x3fcf9c0a, 0x08629ce5,
280*4882a593Smuzhiyun 			  0x3f4fa431, 0x3fefa400, 0x0742d8e1,
281*4882a593Smuzhiyun 			  0x3f1fb440, 0x3fffb3f8, 0x062310d9,
282*4882a593Smuzhiyun 			  0x3eefc850, 0x000fbbf2, 0x050340d0,
283*4882a593Smuzhiyun 			  0x3ecfe062, 0x000fcbec, 0x041364c2,
284*4882a593Smuzhiyun 			  0x3ea00073, 0x001fd3ea, 0x03037cb5,
285*4882a593Smuzhiyun 			  0x3e902086, 0x001fdfe8, 0x022388a5 },
286*4882a593Smuzhiyun 	},
287*4882a593Smuzhiyun 	{ 0x2600, {
288*4882a593Smuzhiyun 			  0x3f5fa81e, 0x3f5fa81e, 0x096258da,
289*4882a593Smuzhiyun 			  0x3f3fac2b, 0x3f8fa412, 0x088290d8,
290*4882a593Smuzhiyun 			  0x3f0fbc38, 0x3fafa408, 0x0772c8d5,
291*4882a593Smuzhiyun 			  0x3eefcc47, 0x3fcfa800, 0x0672f4ce,
292*4882a593Smuzhiyun 			  0x3ecfe456, 0x3fefaffa, 0x05531cc6,
293*4882a593Smuzhiyun 			  0x3eb00066, 0x3fffbbf3, 0x047334bb,
294*4882a593Smuzhiyun 			  0x3ea01c77, 0x000fc7ee, 0x039348ae,
295*4882a593Smuzhiyun 			  0x3ea04486, 0x000fd3eb, 0x02b350a1 },
296*4882a593Smuzhiyun 	},
297*4882a593Smuzhiyun 	{ 0x2800, {
298*4882a593Smuzhiyun 			  0x3f2fb426, 0x3f2fb426, 0x094250ce,
299*4882a593Smuzhiyun 			  0x3f0fc032, 0x3f4fac1b, 0x086284cd,
300*4882a593Smuzhiyun 			  0x3eefd040, 0x3f7fa811, 0x0782acc9,
301*4882a593Smuzhiyun 			  0x3ecfe84c, 0x3f9fa807, 0x06a2d8c4,
302*4882a593Smuzhiyun 			  0x3eb0005b, 0x3fbfac00, 0x05b2f4bc,
303*4882a593Smuzhiyun 			  0x3eb0186a, 0x3fdfb3fa, 0x04c308b4,
304*4882a593Smuzhiyun 			  0x3eb04077, 0x3fefbbf4, 0x03f31ca8,
305*4882a593Smuzhiyun 			  0x3ec06884, 0x000fbff2, 0x03031c9e },
306*4882a593Smuzhiyun 	},
307*4882a593Smuzhiyun 	{ 0x2a00, {
308*4882a593Smuzhiyun 			  0x3f0fc42d, 0x3f0fc42d, 0x090240c4,
309*4882a593Smuzhiyun 			  0x3eefd439, 0x3f2fb822, 0x08526cc2,
310*4882a593Smuzhiyun 			  0x3edfe845, 0x3f4fb018, 0x078294bf,
311*4882a593Smuzhiyun 			  0x3ec00051, 0x3f6fac0f, 0x06b2b4bb,
312*4882a593Smuzhiyun 			  0x3ec0185f, 0x3f8fac07, 0x05e2ccb4,
313*4882a593Smuzhiyun 			  0x3ec0386b, 0x3fafac00, 0x0502e8ac,
314*4882a593Smuzhiyun 			  0x3ed05c77, 0x3fcfb3fb, 0x0432f0a3,
315*4882a593Smuzhiyun 			  0x3ef08482, 0x3fdfbbf6, 0x0372f898 },
316*4882a593Smuzhiyun 	},
317*4882a593Smuzhiyun 	{ 0x2c00, {
318*4882a593Smuzhiyun 			  0x3eefdc31, 0x3eefdc31, 0x08e238b8,
319*4882a593Smuzhiyun 			  0x3edfec3d, 0x3f0fc828, 0x082258b9,
320*4882a593Smuzhiyun 			  0x3ed00049, 0x3f1fc01e, 0x077278b6,
321*4882a593Smuzhiyun 			  0x3ed01455, 0x3f3fb815, 0x06c294b2,
322*4882a593Smuzhiyun 			  0x3ed03460, 0x3f5fb40d, 0x0602acac,
323*4882a593Smuzhiyun 			  0x3ef0506c, 0x3f7fb006, 0x0542c0a4,
324*4882a593Smuzhiyun 			  0x3f107476, 0x3f9fb400, 0x0472c89d,
325*4882a593Smuzhiyun 			  0x3f309c80, 0x3fbfb7fc, 0x03b2cc94 },
326*4882a593Smuzhiyun 	},
327*4882a593Smuzhiyun 	{ 0x2e00, {
328*4882a593Smuzhiyun 			  0x3eefec37, 0x3eefec37, 0x088220b0,
329*4882a593Smuzhiyun 			  0x3ee00041, 0x3effdc2d, 0x07f244ae,
330*4882a593Smuzhiyun 			  0x3ee0144c, 0x3f0fd023, 0x07625cad,
331*4882a593Smuzhiyun 			  0x3ef02c57, 0x3f1fc81a, 0x06c274a9,
332*4882a593Smuzhiyun 			  0x3f004861, 0x3f3fbc13, 0x060288a6,
333*4882a593Smuzhiyun 			  0x3f20686b, 0x3f5fb80c, 0x05529c9e,
334*4882a593Smuzhiyun 			  0x3f408c74, 0x3f6fb805, 0x04b2ac96,
335*4882a593Smuzhiyun 			  0x3f80ac7e, 0x3f8fb800, 0x0402ac8e },
336*4882a593Smuzhiyun 	},
337*4882a593Smuzhiyun 	{ 0x3000, {
338*4882a593Smuzhiyun 			  0x3ef0003a, 0x3ef0003a, 0x084210a6,
339*4882a593Smuzhiyun 			  0x3ef01045, 0x3effec32, 0x07b228a7,
340*4882a593Smuzhiyun 			  0x3f00284e, 0x3f0fdc29, 0x073244a4,
341*4882a593Smuzhiyun 			  0x3f104058, 0x3f0fd420, 0x06a258a2,
342*4882a593Smuzhiyun 			  0x3f305c62, 0x3f2fc818, 0x0612689d,
343*4882a593Smuzhiyun 			  0x3f508069, 0x3f3fc011, 0x05728496,
344*4882a593Smuzhiyun 			  0x3f80a072, 0x3f4fc00a, 0x04d28c90,
345*4882a593Smuzhiyun 			  0x3fc0c07b, 0x3f6fbc04, 0x04429088 },
346*4882a593Smuzhiyun 	},
347*4882a593Smuzhiyun 	{ 0x3200, {
348*4882a593Smuzhiyun 			  0x3f00103e, 0x3f00103e, 0x07f1fc9e,
349*4882a593Smuzhiyun 			  0x3f102447, 0x3f000035, 0x0782149d,
350*4882a593Smuzhiyun 			  0x3f203c4f, 0x3f0ff02c, 0x07122c9c,
351*4882a593Smuzhiyun 			  0x3f405458, 0x3f0fe424, 0x06924099,
352*4882a593Smuzhiyun 			  0x3f607061, 0x3f1fd41d, 0x06024c97,
353*4882a593Smuzhiyun 			  0x3f909068, 0x3f2fcc16, 0x05726490,
354*4882a593Smuzhiyun 			  0x3fc0b070, 0x3f3fc80f, 0x04f26c8a,
355*4882a593Smuzhiyun 			  0x0000d077, 0x3f4fc409, 0x04627484 },
356*4882a593Smuzhiyun 	},
357*4882a593Smuzhiyun 	{ 0x3400, {
358*4882a593Smuzhiyun 			  0x3f202040, 0x3f202040, 0x07a1e898,
359*4882a593Smuzhiyun 			  0x3f303449, 0x3f100c38, 0x0741fc98,
360*4882a593Smuzhiyun 			  0x3f504c50, 0x3f10002f, 0x06e21495,
361*4882a593Smuzhiyun 			  0x3f706459, 0x3f1ff028, 0x06722492,
362*4882a593Smuzhiyun 			  0x3fa08060, 0x3f1fe421, 0x05f2348f,
363*4882a593Smuzhiyun 			  0x3fd09c67, 0x3f1fdc19, 0x05824c89,
364*4882a593Smuzhiyun 			  0x0000bc6e, 0x3f2fd014, 0x04f25086,
365*4882a593Smuzhiyun 			  0x0040dc74, 0x3f3fcc0d, 0x04825c7f },
366*4882a593Smuzhiyun 	},
367*4882a593Smuzhiyun 	{ 0x3600, {
368*4882a593Smuzhiyun 			  0x3f403042, 0x3f403042, 0x0761d890,
369*4882a593Smuzhiyun 			  0x3f504848, 0x3f301c3b, 0x0701f090,
370*4882a593Smuzhiyun 			  0x3f805c50, 0x3f200c33, 0x06a2008f,
371*4882a593Smuzhiyun 			  0x3fa07458, 0x3f10002b, 0x06520c8d,
372*4882a593Smuzhiyun 			  0x3fd0905e, 0x3f1ff424, 0x05e22089,
373*4882a593Smuzhiyun 			  0x0000ac65, 0x3f1fe81d, 0x05823483,
374*4882a593Smuzhiyun 			  0x0030cc6a, 0x3f2fdc18, 0x04f23c81,
375*4882a593Smuzhiyun 			  0x0080e871, 0x3f2fd412, 0x0482407c },
376*4882a593Smuzhiyun 	},
377*4882a593Smuzhiyun 	{ 0x3800, {
378*4882a593Smuzhiyun 			  0x3f604043, 0x3f604043, 0x0721c88a,
379*4882a593Smuzhiyun 			  0x3f80544a, 0x3f502c3c, 0x06d1d88a,
380*4882a593Smuzhiyun 			  0x3fb06851, 0x3f301c35, 0x0681e889,
381*4882a593Smuzhiyun 			  0x3fd08456, 0x3f30082f, 0x0611fc88,
382*4882a593Smuzhiyun 			  0x00009c5d, 0x3f200027, 0x05d20884,
383*4882a593Smuzhiyun 			  0x0030b863, 0x3f2ff421, 0x05621880,
384*4882a593Smuzhiyun 			  0x0070d468, 0x3f2fe81b, 0x0502247c,
385*4882a593Smuzhiyun 			  0x00c0ec6f, 0x3f2fe015, 0x04a22877 },
386*4882a593Smuzhiyun 	},
387*4882a593Smuzhiyun 	{ 0x3a00, {
388*4882a593Smuzhiyun 			  0x3f904c44, 0x3f904c44, 0x06e1b884,
389*4882a593Smuzhiyun 			  0x3fb0604a, 0x3f70383e, 0x0691c885,
390*4882a593Smuzhiyun 			  0x3fe07451, 0x3f502c36, 0x0661d483,
391*4882a593Smuzhiyun 			  0x00009055, 0x3f401831, 0x0601ec81,
392*4882a593Smuzhiyun 			  0x0030a85b, 0x3f300c2a, 0x05b1f480,
393*4882a593Smuzhiyun 			  0x0070c061, 0x3f300024, 0x0562047a,
394*4882a593Smuzhiyun 			  0x00b0d867, 0x3f3ff41e, 0x05020c77,
395*4882a593Smuzhiyun 			  0x00f0f46b, 0x3f2fec19, 0x04a21474 },
396*4882a593Smuzhiyun 	},
397*4882a593Smuzhiyun 	{ 0x3c00, {
398*4882a593Smuzhiyun 			  0x3fb05c43, 0x3fb05c43, 0x06c1b07e,
399*4882a593Smuzhiyun 			  0x3fe06c4b, 0x3f902c3f, 0x0681c081,
400*4882a593Smuzhiyun 			  0x0000844f, 0x3f703838, 0x0631cc7d,
401*4882a593Smuzhiyun 			  0x00309855, 0x3f602433, 0x05d1d47e,
402*4882a593Smuzhiyun 			  0x0060b459, 0x3f50142e, 0x0581e47b,
403*4882a593Smuzhiyun 			  0x00a0c85f, 0x3f400828, 0x0531f078,
404*4882a593Smuzhiyun 			  0x00e0e064, 0x3f300021, 0x0501fc73,
405*4882a593Smuzhiyun 			  0x00b0fc6a, 0x3f3ff41d, 0x04a20873 },
406*4882a593Smuzhiyun 	},
407*4882a593Smuzhiyun 	{ 0x3e00, {
408*4882a593Smuzhiyun 			  0x3fe06444, 0x3fe06444, 0x0681a07a,
409*4882a593Smuzhiyun 			  0x00007849, 0x3fc0503f, 0x0641b07a,
410*4882a593Smuzhiyun 			  0x0020904d, 0x3fa0403a, 0x05f1c07a,
411*4882a593Smuzhiyun 			  0x0060a453, 0x3f803034, 0x05c1c878,
412*4882a593Smuzhiyun 			  0x0090b858, 0x3f70202f, 0x0571d477,
413*4882a593Smuzhiyun 			  0x00d0d05d, 0x3f501829, 0x0531e073,
414*4882a593Smuzhiyun 			  0x0110e462, 0x3f500825, 0x04e1e471,
415*4882a593Smuzhiyun 			  0x01510065, 0x3f40001f, 0x04a1f06d },
416*4882a593Smuzhiyun 	},
417*4882a593Smuzhiyun 	{ 0x4000, {
418*4882a593Smuzhiyun 			  0x00007044, 0x00007044, 0x06519476,
419*4882a593Smuzhiyun 			  0x00208448, 0x3fe05c3f, 0x0621a476,
420*4882a593Smuzhiyun 			  0x0050984d, 0x3fc04c3a, 0x05e1b075,
421*4882a593Smuzhiyun 			  0x0080ac52, 0x3fa03c35, 0x05a1b875,
422*4882a593Smuzhiyun 			  0x00c0c056, 0x3f803030, 0x0561c473,
423*4882a593Smuzhiyun 			  0x0100d45b, 0x3f70202b, 0x0521d46f,
424*4882a593Smuzhiyun 			  0x0140e860, 0x3f601427, 0x04d1d46e,
425*4882a593Smuzhiyun 			  0x01810064, 0x3f500822, 0x0491dc6b },
426*4882a593Smuzhiyun 	},
427*4882a593Smuzhiyun 	{ 0x5000, {
428*4882a593Smuzhiyun 			  0x0110a442, 0x0110a442, 0x0551545e,
429*4882a593Smuzhiyun 			  0x0140b045, 0x00e0983f, 0x0531585f,
430*4882a593Smuzhiyun 			  0x0160c047, 0x00c08c3c, 0x0511645e,
431*4882a593Smuzhiyun 			  0x0190cc4a, 0x00908039, 0x04f1685f,
432*4882a593Smuzhiyun 			  0x01c0dc4c, 0x00707436, 0x04d1705e,
433*4882a593Smuzhiyun 			  0x0200e850, 0x00506833, 0x04b1785b,
434*4882a593Smuzhiyun 			  0x0230f453, 0x00305c30, 0x0491805a,
435*4882a593Smuzhiyun 			  0x02710056, 0x0010542d, 0x04718059 },
436*4882a593Smuzhiyun 	},
437*4882a593Smuzhiyun 	{ 0x6000, {
438*4882a593Smuzhiyun 			  0x01c0bc40, 0x01c0bc40, 0x04c13052,
439*4882a593Smuzhiyun 			  0x01e0c841, 0x01a0b43d, 0x04c13851,
440*4882a593Smuzhiyun 			  0x0210cc44, 0x0180a83c, 0x04a13453,
441*4882a593Smuzhiyun 			  0x0230d845, 0x0160a03a, 0x04913c52,
442*4882a593Smuzhiyun 			  0x0260e047, 0x01409838, 0x04714052,
443*4882a593Smuzhiyun 			  0x0280ec49, 0x01208c37, 0x04514c50,
444*4882a593Smuzhiyun 			  0x02b0f44b, 0x01008435, 0x04414c50,
445*4882a593Smuzhiyun 			  0x02d1004c, 0x00e07c33, 0x0431544f },
446*4882a593Smuzhiyun 	},
447*4882a593Smuzhiyun 	{ 0x7000, {
448*4882a593Smuzhiyun 			  0x0230c83e, 0x0230c83e, 0x04711c4c,
449*4882a593Smuzhiyun 			  0x0250d03f, 0x0210c43c, 0x0471204b,
450*4882a593Smuzhiyun 			  0x0270d840, 0x0200b83c, 0x0451244b,
451*4882a593Smuzhiyun 			  0x0290dc42, 0x01e0b43a, 0x0441244c,
452*4882a593Smuzhiyun 			  0x02b0e443, 0x01c0b038, 0x0441284b,
453*4882a593Smuzhiyun 			  0x02d0ec44, 0x01b0a438, 0x0421304a,
454*4882a593Smuzhiyun 			  0x02f0f445, 0x0190a036, 0x04213449,
455*4882a593Smuzhiyun 			  0x0310f847, 0x01709c34, 0x04213848 },
456*4882a593Smuzhiyun 	},
457*4882a593Smuzhiyun 	{ 0x8000, {
458*4882a593Smuzhiyun 			  0x0280d03d, 0x0280d03d, 0x04310c48,
459*4882a593Smuzhiyun 			  0x02a0d43e, 0x0270c83c, 0x04311047,
460*4882a593Smuzhiyun 			  0x02b0dc3e, 0x0250c83a, 0x04311447,
461*4882a593Smuzhiyun 			  0x02d0e040, 0x0240c03a, 0x04211446,
462*4882a593Smuzhiyun 			  0x02e0e840, 0x0220bc39, 0x04111847,
463*4882a593Smuzhiyun 			  0x0300e842, 0x0210b438, 0x04012445,
464*4882a593Smuzhiyun 			  0x0310f043, 0x0200b037, 0x04012045,
465*4882a593Smuzhiyun 			  0x0330f444, 0x01e0ac36, 0x03f12445 },
466*4882a593Smuzhiyun 	},
467*4882a593Smuzhiyun 	{ 0xefff, {
468*4882a593Smuzhiyun 			  0x0340dc3a, 0x0340dc3a, 0x03b0ec40,
469*4882a593Smuzhiyun 			  0x0340e03a, 0x0330e039, 0x03c0f03e,
470*4882a593Smuzhiyun 			  0x0350e03b, 0x0330dc39, 0x03c0ec3e,
471*4882a593Smuzhiyun 			  0x0350e43a, 0x0320dc38, 0x03c0f43e,
472*4882a593Smuzhiyun 			  0x0360e43b, 0x0320d839, 0x03b0f03e,
473*4882a593Smuzhiyun 			  0x0360e83b, 0x0310d838, 0x03c0fc3b,
474*4882a593Smuzhiyun 			  0x0370e83b, 0x0310d439, 0x03a0f83d,
475*4882a593Smuzhiyun 			  0x0370e83c, 0x0300d438, 0x03b0fc3c },
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun 
rvin_set_coeff(struct rvin_dev * vin,unsigned short xs)479*4882a593Smuzhiyun static void rvin_set_coeff(struct rvin_dev *vin, unsigned short xs)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	int i;
482*4882a593Smuzhiyun 	const struct vin_coeff *p_prev_set = NULL;
483*4882a593Smuzhiyun 	const struct vin_coeff *p_set = NULL;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/* Look for suitable coefficient values */
486*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(vin_coeff_set); i++) {
487*4882a593Smuzhiyun 		p_prev_set = p_set;
488*4882a593Smuzhiyun 		p_set = &vin_coeff_set[i];
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		if (xs < p_set->xs_value)
491*4882a593Smuzhiyun 			break;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* Use previous value if its XS value is closer */
495*4882a593Smuzhiyun 	if (p_prev_set &&
496*4882a593Smuzhiyun 	    xs - p_prev_set->xs_value < p_set->xs_value - xs)
497*4882a593Smuzhiyun 		p_set = p_prev_set;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	/* Set coefficient registers */
500*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[0], VNC1A_REG);
501*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[1], VNC1B_REG);
502*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[2], VNC1C_REG);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[3], VNC2A_REG);
505*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[4], VNC2B_REG);
506*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[5], VNC2C_REG);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[6], VNC3A_REG);
509*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[7], VNC3B_REG);
510*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[8], VNC3C_REG);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[9], VNC4A_REG);
513*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[10], VNC4B_REG);
514*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[11], VNC4C_REG);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[12], VNC5A_REG);
517*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[13], VNC5B_REG);
518*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[14], VNC5C_REG);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[15], VNC6A_REG);
521*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[16], VNC6B_REG);
522*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[17], VNC6C_REG);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[18], VNC7A_REG);
525*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[19], VNC7B_REG);
526*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[20], VNC7C_REG);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[21], VNC8A_REG);
529*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[22], VNC8B_REG);
530*4882a593Smuzhiyun 	rvin_write(vin, p_set->coeff_set[23], VNC8C_REG);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
rvin_crop_scale_comp_gen2(struct rvin_dev * vin)533*4882a593Smuzhiyun static void rvin_crop_scale_comp_gen2(struct rvin_dev *vin)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	unsigned int crop_height;
536*4882a593Smuzhiyun 	u32 xs, ys;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* Set scaling coefficient */
539*4882a593Smuzhiyun 	crop_height = vin->crop.height;
540*4882a593Smuzhiyun 	if (V4L2_FIELD_HAS_BOTH(vin->format.field))
541*4882a593Smuzhiyun 		crop_height *= 2;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	ys = 0;
544*4882a593Smuzhiyun 	if (crop_height != vin->compose.height)
545*4882a593Smuzhiyun 		ys = (4096 * crop_height) / vin->compose.height;
546*4882a593Smuzhiyun 	rvin_write(vin, ys, VNYS_REG);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	xs = 0;
549*4882a593Smuzhiyun 	if (vin->crop.width != vin->compose.width)
550*4882a593Smuzhiyun 		xs = (4096 * vin->crop.width) / vin->compose.width;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* Horizontal upscaling is up to double size */
553*4882a593Smuzhiyun 	if (xs > 0 && xs < 2048)
554*4882a593Smuzhiyun 		xs = 2048;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	rvin_write(vin, xs, VNXS_REG);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Horizontal upscaling is done out by scaling down from double size */
559*4882a593Smuzhiyun 	if (xs < 4096)
560*4882a593Smuzhiyun 		xs *= 2;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	rvin_set_coeff(vin, xs);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	/* Set Start/End Pixel/Line Post-Clip */
565*4882a593Smuzhiyun 	rvin_write(vin, 0, VNSPPOC_REG);
566*4882a593Smuzhiyun 	rvin_write(vin, 0, VNSLPOC_REG);
567*4882a593Smuzhiyun 	rvin_write(vin, vin->format.width - 1, VNEPPOC_REG);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (V4L2_FIELD_HAS_BOTH(vin->format.field))
570*4882a593Smuzhiyun 		rvin_write(vin, vin->format.height / 2 - 1, VNELPOC_REG);
571*4882a593Smuzhiyun 	else
572*4882a593Smuzhiyun 		rvin_write(vin, vin->format.height - 1, VNELPOC_REG);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	vin_dbg(vin,
575*4882a593Smuzhiyun 		"Pre-Clip: %ux%u@%u:%u YS: %d XS: %d Post-Clip: %ux%u@%u:%u\n",
576*4882a593Smuzhiyun 		vin->crop.width, vin->crop.height, vin->crop.left,
577*4882a593Smuzhiyun 		vin->crop.top, ys, xs, vin->format.width, vin->format.height,
578*4882a593Smuzhiyun 		0, 0);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
rvin_crop_scale_comp(struct rvin_dev * vin)581*4882a593Smuzhiyun void rvin_crop_scale_comp(struct rvin_dev *vin)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	const struct rvin_video_format *fmt;
584*4882a593Smuzhiyun 	u32 stride;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* Set Start/End Pixel/Line Pre-Clip */
587*4882a593Smuzhiyun 	rvin_write(vin, vin->crop.left, VNSPPRC_REG);
588*4882a593Smuzhiyun 	rvin_write(vin, vin->crop.left + vin->crop.width - 1, VNEPPRC_REG);
589*4882a593Smuzhiyun 	rvin_write(vin, vin->crop.top, VNSLPRC_REG);
590*4882a593Smuzhiyun 	rvin_write(vin, vin->crop.top + vin->crop.height - 1, VNELPRC_REG);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* TODO: Add support for the UDS scaler. */
593*4882a593Smuzhiyun 	if (vin->info->model != RCAR_GEN3)
594*4882a593Smuzhiyun 		rvin_crop_scale_comp_gen2(vin);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	fmt = rvin_format_from_pixel(vin, vin->format.pixelformat);
597*4882a593Smuzhiyun 	stride = vin->format.bytesperline / fmt->bpp;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* For RAW8 format bpp is 1, but the hardware process RAW8
600*4882a593Smuzhiyun 	 * format in 2 pixel unit hence configure VNIS_REG as stride / 2.
601*4882a593Smuzhiyun 	 */
602*4882a593Smuzhiyun 	switch (vin->format.pixelformat) {
603*4882a593Smuzhiyun 	case V4L2_PIX_FMT_SBGGR8:
604*4882a593Smuzhiyun 	case V4L2_PIX_FMT_SGBRG8:
605*4882a593Smuzhiyun 	case V4L2_PIX_FMT_SGRBG8:
606*4882a593Smuzhiyun 	case V4L2_PIX_FMT_SRGGB8:
607*4882a593Smuzhiyun 		stride /= 2;
608*4882a593Smuzhiyun 		break;
609*4882a593Smuzhiyun 	default:
610*4882a593Smuzhiyun 		break;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	rvin_write(vin, stride, VNIS_REG);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
617*4882a593Smuzhiyun  * Hardware setup
618*4882a593Smuzhiyun  */
619*4882a593Smuzhiyun 
rvin_setup(struct rvin_dev * vin)620*4882a593Smuzhiyun static int rvin_setup(struct rvin_dev *vin)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	u32 vnmc, dmr, dmr2, interrupts;
623*4882a593Smuzhiyun 	bool progressive = false, output_is_yuv = false, input_is_yuv = false;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	switch (vin->format.field) {
626*4882a593Smuzhiyun 	case V4L2_FIELD_TOP:
627*4882a593Smuzhiyun 		vnmc = VNMC_IM_ODD;
628*4882a593Smuzhiyun 		break;
629*4882a593Smuzhiyun 	case V4L2_FIELD_BOTTOM:
630*4882a593Smuzhiyun 		vnmc = VNMC_IM_EVEN;
631*4882a593Smuzhiyun 		break;
632*4882a593Smuzhiyun 	case V4L2_FIELD_INTERLACED:
633*4882a593Smuzhiyun 		/* Default to TB */
634*4882a593Smuzhiyun 		vnmc = VNMC_IM_FULL;
635*4882a593Smuzhiyun 		/* Use BT if video standard can be read and is 60 Hz format */
636*4882a593Smuzhiyun 		if (!vin->info->use_mc && vin->std & V4L2_STD_525_60)
637*4882a593Smuzhiyun 			vnmc = VNMC_IM_FULL | VNMC_FOC;
638*4882a593Smuzhiyun 		break;
639*4882a593Smuzhiyun 	case V4L2_FIELD_INTERLACED_TB:
640*4882a593Smuzhiyun 		vnmc = VNMC_IM_FULL;
641*4882a593Smuzhiyun 		break;
642*4882a593Smuzhiyun 	case V4L2_FIELD_INTERLACED_BT:
643*4882a593Smuzhiyun 		vnmc = VNMC_IM_FULL | VNMC_FOC;
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	case V4L2_FIELD_SEQ_TB:
646*4882a593Smuzhiyun 	case V4L2_FIELD_SEQ_BT:
647*4882a593Smuzhiyun 	case V4L2_FIELD_NONE:
648*4882a593Smuzhiyun 		vnmc = VNMC_IM_ODD_EVEN;
649*4882a593Smuzhiyun 		progressive = true;
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 	case V4L2_FIELD_ALTERNATE:
652*4882a593Smuzhiyun 		vnmc = VNMC_IM_ODD_EVEN;
653*4882a593Smuzhiyun 		break;
654*4882a593Smuzhiyun 	default:
655*4882a593Smuzhiyun 		vnmc = VNMC_IM_ODD;
656*4882a593Smuzhiyun 		break;
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	/*
660*4882a593Smuzhiyun 	 * Input interface
661*4882a593Smuzhiyun 	 */
662*4882a593Smuzhiyun 	switch (vin->mbus_code) {
663*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YUYV8_1X16:
664*4882a593Smuzhiyun 		/* BT.601/BT.1358 16bit YCbCr422 */
665*4882a593Smuzhiyun 		vnmc |= VNMC_INF_YUV16;
666*4882a593Smuzhiyun 		input_is_yuv = true;
667*4882a593Smuzhiyun 		break;
668*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYVY8_1X16:
669*4882a593Smuzhiyun 		vnmc |= VNMC_INF_YUV16 | VNMC_YCAL;
670*4882a593Smuzhiyun 		input_is_yuv = true;
671*4882a593Smuzhiyun 		break;
672*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYVY8_2X8:
673*4882a593Smuzhiyun 		/* BT.656 8bit YCbCr422 or BT.601 8bit YCbCr422 */
674*4882a593Smuzhiyun 		if (!vin->is_csi &&
675*4882a593Smuzhiyun 		    vin->parallel->mbus_type == V4L2_MBUS_BT656)
676*4882a593Smuzhiyun 			vnmc |= VNMC_INF_YUV8_BT656;
677*4882a593Smuzhiyun 		else
678*4882a593Smuzhiyun 			vnmc |= VNMC_INF_YUV8_BT601;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 		input_is_yuv = true;
681*4882a593Smuzhiyun 		break;
682*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB888_1X24:
683*4882a593Smuzhiyun 		vnmc |= VNMC_INF_RGB888;
684*4882a593Smuzhiyun 		break;
685*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYVY10_2X10:
686*4882a593Smuzhiyun 		/* BT.656 10bit YCbCr422 or BT.601 10bit YCbCr422 */
687*4882a593Smuzhiyun 		if (!vin->is_csi &&
688*4882a593Smuzhiyun 		    vin->parallel->mbus_type == V4L2_MBUS_BT656)
689*4882a593Smuzhiyun 			vnmc |= VNMC_INF_YUV10_BT656;
690*4882a593Smuzhiyun 		else
691*4882a593Smuzhiyun 			vnmc |= VNMC_INF_YUV10_BT601;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		input_is_yuv = true;
694*4882a593Smuzhiyun 		break;
695*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SBGGR8_1X8:
696*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SGBRG8_1X8:
697*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SGRBG8_1X8:
698*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SRGGB8_1X8:
699*4882a593Smuzhiyun 		vnmc |= VNMC_INF_RAW8;
700*4882a593Smuzhiyun 		break;
701*4882a593Smuzhiyun 	default:
702*4882a593Smuzhiyun 		break;
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* Enable VSYNC Field Toggle mode after one VSYNC input */
706*4882a593Smuzhiyun 	if (vin->info->model == RCAR_GEN3)
707*4882a593Smuzhiyun 		dmr2 = VNDMR2_FTEV;
708*4882a593Smuzhiyun 	else
709*4882a593Smuzhiyun 		dmr2 = VNDMR2_FTEV | VNDMR2_VLV(1);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	if (!vin->is_csi) {
712*4882a593Smuzhiyun 		/* Hsync Signal Polarity Select */
713*4882a593Smuzhiyun 		if (!(vin->parallel->bus.flags & V4L2_MBUS_HSYNC_ACTIVE_LOW))
714*4882a593Smuzhiyun 			dmr2 |= VNDMR2_HPS;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		/* Vsync Signal Polarity Select */
717*4882a593Smuzhiyun 		if (!(vin->parallel->bus.flags & V4L2_MBUS_VSYNC_ACTIVE_LOW))
718*4882a593Smuzhiyun 			dmr2 |= VNDMR2_VPS;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 		/* Data Enable Polarity Select */
721*4882a593Smuzhiyun 		if (vin->parallel->bus.flags & V4L2_MBUS_DATA_ENABLE_LOW)
722*4882a593Smuzhiyun 			dmr2 |= VNDMR2_CES;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		switch (vin->mbus_code) {
725*4882a593Smuzhiyun 		case MEDIA_BUS_FMT_UYVY8_2X8:
726*4882a593Smuzhiyun 			if (vin->parallel->bus.bus_width == 8 &&
727*4882a593Smuzhiyun 			    vin->parallel->bus.data_shift == 8)
728*4882a593Smuzhiyun 				dmr2 |= VNDMR2_YDS;
729*4882a593Smuzhiyun 			break;
730*4882a593Smuzhiyun 		default:
731*4882a593Smuzhiyun 			break;
732*4882a593Smuzhiyun 		}
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/*
736*4882a593Smuzhiyun 	 * Output format
737*4882a593Smuzhiyun 	 */
738*4882a593Smuzhiyun 	switch (vin->format.pixelformat) {
739*4882a593Smuzhiyun 	case V4L2_PIX_FMT_NV12:
740*4882a593Smuzhiyun 	case V4L2_PIX_FMT_NV16:
741*4882a593Smuzhiyun 		rvin_write(vin,
742*4882a593Smuzhiyun 			   ALIGN(vin->format.bytesperline * vin->format.height,
743*4882a593Smuzhiyun 				 0x80), VNUVAOF_REG);
744*4882a593Smuzhiyun 		dmr = vin->format.pixelformat == V4L2_PIX_FMT_NV12 ?
745*4882a593Smuzhiyun 			VNDMR_DTMD_YCSEP_420 : VNDMR_DTMD_YCSEP;
746*4882a593Smuzhiyun 		output_is_yuv = true;
747*4882a593Smuzhiyun 		break;
748*4882a593Smuzhiyun 	case V4L2_PIX_FMT_YUYV:
749*4882a593Smuzhiyun 		dmr = VNDMR_BPSM;
750*4882a593Smuzhiyun 		output_is_yuv = true;
751*4882a593Smuzhiyun 		break;
752*4882a593Smuzhiyun 	case V4L2_PIX_FMT_UYVY:
753*4882a593Smuzhiyun 		dmr = 0;
754*4882a593Smuzhiyun 		output_is_yuv = true;
755*4882a593Smuzhiyun 		break;
756*4882a593Smuzhiyun 	case V4L2_PIX_FMT_XRGB555:
757*4882a593Smuzhiyun 		dmr = VNDMR_DTMD_ARGB;
758*4882a593Smuzhiyun 		break;
759*4882a593Smuzhiyun 	case V4L2_PIX_FMT_RGB565:
760*4882a593Smuzhiyun 		dmr = 0;
761*4882a593Smuzhiyun 		break;
762*4882a593Smuzhiyun 	case V4L2_PIX_FMT_XBGR32:
763*4882a593Smuzhiyun 		/* Note: not supported on M1 */
764*4882a593Smuzhiyun 		dmr = VNDMR_EXRGB;
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun 	case V4L2_PIX_FMT_ARGB555:
767*4882a593Smuzhiyun 		dmr = (vin->alpha ? VNDMR_ABIT : 0) | VNDMR_DTMD_ARGB;
768*4882a593Smuzhiyun 		break;
769*4882a593Smuzhiyun 	case V4L2_PIX_FMT_ABGR32:
770*4882a593Smuzhiyun 		dmr = VNDMR_A8BIT(vin->alpha) | VNDMR_EXRGB | VNDMR_DTMD_ARGB;
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 	case V4L2_PIX_FMT_SBGGR8:
773*4882a593Smuzhiyun 	case V4L2_PIX_FMT_SGBRG8:
774*4882a593Smuzhiyun 	case V4L2_PIX_FMT_SGRBG8:
775*4882a593Smuzhiyun 	case V4L2_PIX_FMT_SRGGB8:
776*4882a593Smuzhiyun 		dmr = 0;
777*4882a593Smuzhiyun 		break;
778*4882a593Smuzhiyun 	default:
779*4882a593Smuzhiyun 		vin_err(vin, "Invalid pixelformat (0x%x)\n",
780*4882a593Smuzhiyun 			vin->format.pixelformat);
781*4882a593Smuzhiyun 		return -EINVAL;
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* Always update on field change */
785*4882a593Smuzhiyun 	vnmc |= VNMC_VUP;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	/* If input and output use the same colorspace, use bypass mode */
788*4882a593Smuzhiyun 	if (input_is_yuv == output_is_yuv)
789*4882a593Smuzhiyun 		vnmc |= VNMC_BPS;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	if (vin->info->model == RCAR_GEN3) {
792*4882a593Smuzhiyun 		/* Select between CSI-2 and parallel input */
793*4882a593Smuzhiyun 		if (vin->is_csi)
794*4882a593Smuzhiyun 			vnmc &= ~VNMC_DPINE;
795*4882a593Smuzhiyun 		else
796*4882a593Smuzhiyun 			vnmc |= VNMC_DPINE;
797*4882a593Smuzhiyun 	}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* Progressive or interlaced mode */
800*4882a593Smuzhiyun 	interrupts = progressive ? VNIE_FIE : VNIE_EFE;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	/* Ack interrupts */
803*4882a593Smuzhiyun 	rvin_write(vin, interrupts, VNINTS_REG);
804*4882a593Smuzhiyun 	/* Enable interrupts */
805*4882a593Smuzhiyun 	rvin_write(vin, interrupts, VNIE_REG);
806*4882a593Smuzhiyun 	/* Start capturing */
807*4882a593Smuzhiyun 	rvin_write(vin, dmr, VNDMR_REG);
808*4882a593Smuzhiyun 	rvin_write(vin, dmr2, VNDMR2_REG);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	/* Enable module */
811*4882a593Smuzhiyun 	rvin_write(vin, vnmc | VNMC_ME, VNMC_REG);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return 0;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
rvin_disable_interrupts(struct rvin_dev * vin)816*4882a593Smuzhiyun static void rvin_disable_interrupts(struct rvin_dev *vin)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	rvin_write(vin, 0, VNIE_REG);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
rvin_get_interrupt_status(struct rvin_dev * vin)821*4882a593Smuzhiyun static u32 rvin_get_interrupt_status(struct rvin_dev *vin)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	return rvin_read(vin, VNINTS_REG);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
rvin_ack_interrupt(struct rvin_dev * vin)826*4882a593Smuzhiyun static void rvin_ack_interrupt(struct rvin_dev *vin)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	rvin_write(vin, rvin_read(vin, VNINTS_REG), VNINTS_REG);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
rvin_capture_active(struct rvin_dev * vin)831*4882a593Smuzhiyun static bool rvin_capture_active(struct rvin_dev *vin)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	return rvin_read(vin, VNMS_REG) & VNMS_CA;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
rvin_get_active_field(struct rvin_dev * vin,u32 vnms)836*4882a593Smuzhiyun static enum v4l2_field rvin_get_active_field(struct rvin_dev *vin, u32 vnms)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	if (vin->format.field == V4L2_FIELD_ALTERNATE) {
839*4882a593Smuzhiyun 		/* If FS is set it is an Even field. */
840*4882a593Smuzhiyun 		if (vnms & VNMS_FS)
841*4882a593Smuzhiyun 			return V4L2_FIELD_BOTTOM;
842*4882a593Smuzhiyun 		return V4L2_FIELD_TOP;
843*4882a593Smuzhiyun 	}
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	return vin->format.field;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
rvin_set_slot_addr(struct rvin_dev * vin,int slot,dma_addr_t addr)848*4882a593Smuzhiyun static void rvin_set_slot_addr(struct rvin_dev *vin, int slot, dma_addr_t addr)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	const struct rvin_video_format *fmt;
851*4882a593Smuzhiyun 	int offsetx, offsety;
852*4882a593Smuzhiyun 	dma_addr_t offset;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	fmt = rvin_format_from_pixel(vin, vin->format.pixelformat);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	/*
857*4882a593Smuzhiyun 	 * There is no HW support for composition do the beast we can
858*4882a593Smuzhiyun 	 * by modifying the buffer offset
859*4882a593Smuzhiyun 	 */
860*4882a593Smuzhiyun 	offsetx = vin->compose.left * fmt->bpp;
861*4882a593Smuzhiyun 	offsety = vin->compose.top * vin->format.bytesperline;
862*4882a593Smuzhiyun 	offset = addr + offsetx + offsety;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	/*
865*4882a593Smuzhiyun 	 * The address needs to be 128 bytes aligned. Driver should never accept
866*4882a593Smuzhiyun 	 * settings that do not satisfy this in the first place...
867*4882a593Smuzhiyun 	 */
868*4882a593Smuzhiyun 	if (WARN_ON((offsetx | offsety | offset) & HW_BUFFER_MASK))
869*4882a593Smuzhiyun 		return;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	rvin_write(vin, offset, VNMB_REG(slot));
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun /*
875*4882a593Smuzhiyun  * Moves a buffer from the queue to the HW slot. If no buffer is
876*4882a593Smuzhiyun  * available use the scratch buffer. The scratch buffer is never
877*4882a593Smuzhiyun  * returned to userspace, its only function is to enable the capture
878*4882a593Smuzhiyun  * loop to keep running.
879*4882a593Smuzhiyun  */
rvin_fill_hw_slot(struct rvin_dev * vin,int slot)880*4882a593Smuzhiyun static void rvin_fill_hw_slot(struct rvin_dev *vin, int slot)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	struct rvin_buffer *buf;
883*4882a593Smuzhiyun 	struct vb2_v4l2_buffer *vbuf;
884*4882a593Smuzhiyun 	dma_addr_t phys_addr;
885*4882a593Smuzhiyun 	int prev;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* A already populated slot shall never be overwritten. */
888*4882a593Smuzhiyun 	if (WARN_ON(vin->buf_hw[slot].buffer))
889*4882a593Smuzhiyun 		return;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	prev = (slot == 0 ? HW_BUFFER_NUM : slot) - 1;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	if (vin->buf_hw[prev].type == HALF_TOP) {
894*4882a593Smuzhiyun 		vbuf = vin->buf_hw[prev].buffer;
895*4882a593Smuzhiyun 		vin->buf_hw[slot].buffer = vbuf;
896*4882a593Smuzhiyun 		vin->buf_hw[slot].type = HALF_BOTTOM;
897*4882a593Smuzhiyun 		switch (vin->format.pixelformat) {
898*4882a593Smuzhiyun 		case V4L2_PIX_FMT_NV12:
899*4882a593Smuzhiyun 		case V4L2_PIX_FMT_NV16:
900*4882a593Smuzhiyun 			phys_addr = vin->buf_hw[prev].phys +
901*4882a593Smuzhiyun 				vin->format.sizeimage / 4;
902*4882a593Smuzhiyun 			break;
903*4882a593Smuzhiyun 		default:
904*4882a593Smuzhiyun 			phys_addr = vin->buf_hw[prev].phys +
905*4882a593Smuzhiyun 				vin->format.sizeimage / 2;
906*4882a593Smuzhiyun 			break;
907*4882a593Smuzhiyun 		}
908*4882a593Smuzhiyun 	} else if (list_empty(&vin->buf_list)) {
909*4882a593Smuzhiyun 		vin->buf_hw[slot].buffer = NULL;
910*4882a593Smuzhiyun 		vin->buf_hw[slot].type = FULL;
911*4882a593Smuzhiyun 		phys_addr = vin->scratch_phys;
912*4882a593Smuzhiyun 	} else {
913*4882a593Smuzhiyun 		/* Keep track of buffer we give to HW */
914*4882a593Smuzhiyun 		buf = list_entry(vin->buf_list.next, struct rvin_buffer, list);
915*4882a593Smuzhiyun 		vbuf = &buf->vb;
916*4882a593Smuzhiyun 		list_del_init(to_buf_list(vbuf));
917*4882a593Smuzhiyun 		vin->buf_hw[slot].buffer = vbuf;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 		vin->buf_hw[slot].type =
920*4882a593Smuzhiyun 			V4L2_FIELD_IS_SEQUENTIAL(vin->format.field) ?
921*4882a593Smuzhiyun 			HALF_TOP : FULL;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 		/* Setup DMA */
924*4882a593Smuzhiyun 		phys_addr = vb2_dma_contig_plane_dma_addr(&vbuf->vb2_buf, 0);
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	vin_dbg(vin, "Filling HW slot: %d type: %d buffer: %p\n",
928*4882a593Smuzhiyun 		slot, vin->buf_hw[slot].type, vin->buf_hw[slot].buffer);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	vin->buf_hw[slot].phys = phys_addr;
931*4882a593Smuzhiyun 	rvin_set_slot_addr(vin, slot, phys_addr);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
rvin_capture_start(struct rvin_dev * vin)934*4882a593Smuzhiyun static int rvin_capture_start(struct rvin_dev *vin)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	int slot, ret;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	for (slot = 0; slot < HW_BUFFER_NUM; slot++) {
939*4882a593Smuzhiyun 		vin->buf_hw[slot].buffer = NULL;
940*4882a593Smuzhiyun 		vin->buf_hw[slot].type = FULL;
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	for (slot = 0; slot < HW_BUFFER_NUM; slot++)
944*4882a593Smuzhiyun 		rvin_fill_hw_slot(vin, slot);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	rvin_crop_scale_comp(vin);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	ret = rvin_setup(vin);
949*4882a593Smuzhiyun 	if (ret)
950*4882a593Smuzhiyun 		return ret;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	vin_dbg(vin, "Starting to capture\n");
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* Continuous Frame Capture Mode */
955*4882a593Smuzhiyun 	rvin_write(vin, VNFC_C_FRAME, VNFC_REG);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	vin->state = STARTING;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	return 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
rvin_capture_stop(struct rvin_dev * vin)962*4882a593Smuzhiyun static void rvin_capture_stop(struct rvin_dev *vin)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	/* Set continuous & single transfer off */
965*4882a593Smuzhiyun 	rvin_write(vin, 0, VNFC_REG);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	/* Disable module */
968*4882a593Smuzhiyun 	rvin_write(vin, rvin_read(vin, VNMC_REG) & ~VNMC_ME, VNMC_REG);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
972*4882a593Smuzhiyun  * DMA Functions
973*4882a593Smuzhiyun  */
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun #define RVIN_TIMEOUT_MS 100
976*4882a593Smuzhiyun #define RVIN_RETRIES 10
977*4882a593Smuzhiyun 
rvin_irq(int irq,void * data)978*4882a593Smuzhiyun static irqreturn_t rvin_irq(int irq, void *data)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	struct rvin_dev *vin = data;
981*4882a593Smuzhiyun 	u32 int_status, vnms;
982*4882a593Smuzhiyun 	int slot;
983*4882a593Smuzhiyun 	unsigned int handled = 0;
984*4882a593Smuzhiyun 	unsigned long flags;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	spin_lock_irqsave(&vin->qlock, flags);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	int_status = rvin_get_interrupt_status(vin);
989*4882a593Smuzhiyun 	if (!int_status)
990*4882a593Smuzhiyun 		goto done;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	rvin_ack_interrupt(vin);
993*4882a593Smuzhiyun 	handled = 1;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	/* Nothing to do if capture status is 'STOPPED' */
996*4882a593Smuzhiyun 	if (vin->state == STOPPED) {
997*4882a593Smuzhiyun 		vin_dbg(vin, "IRQ while state stopped\n");
998*4882a593Smuzhiyun 		goto done;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/* Nothing to do if capture status is 'STOPPING' */
1002*4882a593Smuzhiyun 	if (vin->state == STOPPING) {
1003*4882a593Smuzhiyun 		vin_dbg(vin, "IRQ while state stopping\n");
1004*4882a593Smuzhiyun 		goto done;
1005*4882a593Smuzhiyun 	}
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	/* Prepare for capture and update state */
1008*4882a593Smuzhiyun 	vnms = rvin_read(vin, VNMS_REG);
1009*4882a593Smuzhiyun 	slot = (vnms & VNMS_FBS_MASK) >> VNMS_FBS_SHIFT;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/*
1012*4882a593Smuzhiyun 	 * To hand buffers back in a known order to userspace start
1013*4882a593Smuzhiyun 	 * to capture first from slot 0.
1014*4882a593Smuzhiyun 	 */
1015*4882a593Smuzhiyun 	if (vin->state == STARTING) {
1016*4882a593Smuzhiyun 		if (slot != 0) {
1017*4882a593Smuzhiyun 			vin_dbg(vin, "Starting sync slot: %d\n", slot);
1018*4882a593Smuzhiyun 			goto done;
1019*4882a593Smuzhiyun 		}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 		vin_dbg(vin, "Capture start synced!\n");
1022*4882a593Smuzhiyun 		vin->state = RUNNING;
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	/* Capture frame */
1026*4882a593Smuzhiyun 	if (vin->buf_hw[slot].buffer) {
1027*4882a593Smuzhiyun 		/*
1028*4882a593Smuzhiyun 		 * Nothing to do but refill the hardware slot if
1029*4882a593Smuzhiyun 		 * capture only filled first half of vb2 buffer.
1030*4882a593Smuzhiyun 		 */
1031*4882a593Smuzhiyun 		if (vin->buf_hw[slot].type == HALF_TOP) {
1032*4882a593Smuzhiyun 			vin->buf_hw[slot].buffer = NULL;
1033*4882a593Smuzhiyun 			rvin_fill_hw_slot(vin, slot);
1034*4882a593Smuzhiyun 			goto done;
1035*4882a593Smuzhiyun 		}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		vin->buf_hw[slot].buffer->field =
1038*4882a593Smuzhiyun 			rvin_get_active_field(vin, vnms);
1039*4882a593Smuzhiyun 		vin->buf_hw[slot].buffer->sequence = vin->sequence;
1040*4882a593Smuzhiyun 		vin->buf_hw[slot].buffer->vb2_buf.timestamp = ktime_get_ns();
1041*4882a593Smuzhiyun 		vb2_buffer_done(&vin->buf_hw[slot].buffer->vb2_buf,
1042*4882a593Smuzhiyun 				VB2_BUF_STATE_DONE);
1043*4882a593Smuzhiyun 		vin->buf_hw[slot].buffer = NULL;
1044*4882a593Smuzhiyun 	} else {
1045*4882a593Smuzhiyun 		/* Scratch buffer was used, dropping frame. */
1046*4882a593Smuzhiyun 		vin_dbg(vin, "Dropping frame %u\n", vin->sequence);
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	vin->sequence++;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* Prepare for next frame */
1052*4882a593Smuzhiyun 	rvin_fill_hw_slot(vin, slot);
1053*4882a593Smuzhiyun done:
1054*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vin->qlock, flags);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	return IRQ_RETVAL(handled);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun /* Need to hold qlock before calling */
return_all_buffers(struct rvin_dev * vin,enum vb2_buffer_state state)1060*4882a593Smuzhiyun static void return_all_buffers(struct rvin_dev *vin,
1061*4882a593Smuzhiyun 			       enum vb2_buffer_state state)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun 	struct rvin_buffer *buf, *node;
1064*4882a593Smuzhiyun 	struct vb2_v4l2_buffer *freed[HW_BUFFER_NUM];
1065*4882a593Smuzhiyun 	unsigned int i, n;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	for (i = 0; i < HW_BUFFER_NUM; i++) {
1068*4882a593Smuzhiyun 		freed[i] = vin->buf_hw[i].buffer;
1069*4882a593Smuzhiyun 		vin->buf_hw[i].buffer = NULL;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 		for (n = 0; n < i; n++) {
1072*4882a593Smuzhiyun 			if (freed[i] == freed[n]) {
1073*4882a593Smuzhiyun 				freed[i] = NULL;
1074*4882a593Smuzhiyun 				break;
1075*4882a593Smuzhiyun 			}
1076*4882a593Smuzhiyun 		}
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 		if (freed[i])
1079*4882a593Smuzhiyun 			vb2_buffer_done(&freed[i]->vb2_buf, state);
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	list_for_each_entry_safe(buf, node, &vin->buf_list, list) {
1083*4882a593Smuzhiyun 		vb2_buffer_done(&buf->vb.vb2_buf, state);
1084*4882a593Smuzhiyun 		list_del(&buf->list);
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun 
rvin_queue_setup(struct vb2_queue * vq,unsigned int * nbuffers,unsigned int * nplanes,unsigned int sizes[],struct device * alloc_devs[])1088*4882a593Smuzhiyun static int rvin_queue_setup(struct vb2_queue *vq, unsigned int *nbuffers,
1089*4882a593Smuzhiyun 			    unsigned int *nplanes, unsigned int sizes[],
1090*4882a593Smuzhiyun 			    struct device *alloc_devs[])
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun 	struct rvin_dev *vin = vb2_get_drv_priv(vq);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	/* Make sure the image size is large enough. */
1096*4882a593Smuzhiyun 	if (*nplanes)
1097*4882a593Smuzhiyun 		return sizes[0] < vin->format.sizeimage ? -EINVAL : 0;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	*nplanes = 1;
1100*4882a593Smuzhiyun 	sizes[0] = vin->format.sizeimage;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	return 0;
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun 
rvin_buffer_prepare(struct vb2_buffer * vb)1105*4882a593Smuzhiyun static int rvin_buffer_prepare(struct vb2_buffer *vb)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun 	struct rvin_dev *vin = vb2_get_drv_priv(vb->vb2_queue);
1108*4882a593Smuzhiyun 	unsigned long size = vin->format.sizeimage;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	if (vb2_plane_size(vb, 0) < size) {
1111*4882a593Smuzhiyun 		vin_err(vin, "buffer too small (%lu < %lu)\n",
1112*4882a593Smuzhiyun 			vb2_plane_size(vb, 0), size);
1113*4882a593Smuzhiyun 		return -EINVAL;
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	vb2_set_plane_payload(vb, 0, size);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	return 0;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun 
rvin_buffer_queue(struct vb2_buffer * vb)1121*4882a593Smuzhiyun static void rvin_buffer_queue(struct vb2_buffer *vb)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun 	struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
1124*4882a593Smuzhiyun 	struct rvin_dev *vin = vb2_get_drv_priv(vb->vb2_queue);
1125*4882a593Smuzhiyun 	unsigned long flags;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	spin_lock_irqsave(&vin->qlock, flags);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	list_add_tail(to_buf_list(vbuf), &vin->buf_list);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vin->qlock, flags);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
rvin_mc_validate_format(struct rvin_dev * vin,struct v4l2_subdev * sd,struct media_pad * pad)1134*4882a593Smuzhiyun static int rvin_mc_validate_format(struct rvin_dev *vin, struct v4l2_subdev *sd,
1135*4882a593Smuzhiyun 				   struct media_pad *pad)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun 	struct v4l2_subdev_format fmt = {
1138*4882a593Smuzhiyun 		.which = V4L2_SUBDEV_FORMAT_ACTIVE,
1139*4882a593Smuzhiyun 	};
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	fmt.pad = pad->index;
1142*4882a593Smuzhiyun 	if (v4l2_subdev_call(sd, pad, get_fmt, NULL, &fmt))
1143*4882a593Smuzhiyun 		return -EPIPE;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	switch (fmt.format.code) {
1146*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YUYV8_1X16:
1147*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYVY8_1X16:
1148*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYVY8_2X8:
1149*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYVY10_2X10:
1150*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB888_1X24:
1151*4882a593Smuzhiyun 		break;
1152*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SBGGR8_1X8:
1153*4882a593Smuzhiyun 		if (vin->format.pixelformat != V4L2_PIX_FMT_SBGGR8)
1154*4882a593Smuzhiyun 			return -EPIPE;
1155*4882a593Smuzhiyun 		break;
1156*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SGBRG8_1X8:
1157*4882a593Smuzhiyun 		if (vin->format.pixelformat != V4L2_PIX_FMT_SGBRG8)
1158*4882a593Smuzhiyun 			return -EPIPE;
1159*4882a593Smuzhiyun 		break;
1160*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SGRBG8_1X8:
1161*4882a593Smuzhiyun 		if (vin->format.pixelformat != V4L2_PIX_FMT_SGRBG8)
1162*4882a593Smuzhiyun 			return -EPIPE;
1163*4882a593Smuzhiyun 		break;
1164*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SRGGB8_1X8:
1165*4882a593Smuzhiyun 		if (vin->format.pixelformat != V4L2_PIX_FMT_SRGGB8)
1166*4882a593Smuzhiyun 			return -EPIPE;
1167*4882a593Smuzhiyun 		break;
1168*4882a593Smuzhiyun 	default:
1169*4882a593Smuzhiyun 		return -EPIPE;
1170*4882a593Smuzhiyun 	}
1171*4882a593Smuzhiyun 	vin->mbus_code = fmt.format.code;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	switch (fmt.format.field) {
1174*4882a593Smuzhiyun 	case V4L2_FIELD_TOP:
1175*4882a593Smuzhiyun 	case V4L2_FIELD_BOTTOM:
1176*4882a593Smuzhiyun 	case V4L2_FIELD_NONE:
1177*4882a593Smuzhiyun 	case V4L2_FIELD_INTERLACED_TB:
1178*4882a593Smuzhiyun 	case V4L2_FIELD_INTERLACED_BT:
1179*4882a593Smuzhiyun 	case V4L2_FIELD_INTERLACED:
1180*4882a593Smuzhiyun 	case V4L2_FIELD_SEQ_TB:
1181*4882a593Smuzhiyun 	case V4L2_FIELD_SEQ_BT:
1182*4882a593Smuzhiyun 		/* Supported natively */
1183*4882a593Smuzhiyun 		break;
1184*4882a593Smuzhiyun 	case V4L2_FIELD_ALTERNATE:
1185*4882a593Smuzhiyun 		switch (vin->format.field) {
1186*4882a593Smuzhiyun 		case V4L2_FIELD_TOP:
1187*4882a593Smuzhiyun 		case V4L2_FIELD_BOTTOM:
1188*4882a593Smuzhiyun 		case V4L2_FIELD_NONE:
1189*4882a593Smuzhiyun 		case V4L2_FIELD_ALTERNATE:
1190*4882a593Smuzhiyun 			break;
1191*4882a593Smuzhiyun 		case V4L2_FIELD_INTERLACED_TB:
1192*4882a593Smuzhiyun 		case V4L2_FIELD_INTERLACED_BT:
1193*4882a593Smuzhiyun 		case V4L2_FIELD_INTERLACED:
1194*4882a593Smuzhiyun 		case V4L2_FIELD_SEQ_TB:
1195*4882a593Smuzhiyun 		case V4L2_FIELD_SEQ_BT:
1196*4882a593Smuzhiyun 			/* Use VIN hardware to combine the two fields */
1197*4882a593Smuzhiyun 			fmt.format.height *= 2;
1198*4882a593Smuzhiyun 			break;
1199*4882a593Smuzhiyun 		default:
1200*4882a593Smuzhiyun 			return -EPIPE;
1201*4882a593Smuzhiyun 		}
1202*4882a593Smuzhiyun 		break;
1203*4882a593Smuzhiyun 	default:
1204*4882a593Smuzhiyun 		return -EPIPE;
1205*4882a593Smuzhiyun 	}
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	if (fmt.format.width != vin->format.width ||
1208*4882a593Smuzhiyun 	    fmt.format.height != vin->format.height ||
1209*4882a593Smuzhiyun 	    fmt.format.code != vin->mbus_code)
1210*4882a593Smuzhiyun 		return -EPIPE;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	return 0;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun 
rvin_set_stream(struct rvin_dev * vin,int on)1215*4882a593Smuzhiyun static int rvin_set_stream(struct rvin_dev *vin, int on)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun 	struct media_pipeline *pipe;
1218*4882a593Smuzhiyun 	struct media_device *mdev;
1219*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
1220*4882a593Smuzhiyun 	struct media_pad *pad;
1221*4882a593Smuzhiyun 	int ret;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	/* No media controller used, simply pass operation to subdevice. */
1224*4882a593Smuzhiyun 	if (!vin->info->use_mc) {
1225*4882a593Smuzhiyun 		ret = v4l2_subdev_call(vin->parallel->subdev, video, s_stream,
1226*4882a593Smuzhiyun 				       on);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 		return ret == -ENOIOCTLCMD ? 0 : ret;
1229*4882a593Smuzhiyun 	}
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	pad = media_entity_remote_pad(&vin->pad);
1232*4882a593Smuzhiyun 	if (!pad)
1233*4882a593Smuzhiyun 		return -EPIPE;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	sd = media_entity_to_v4l2_subdev(pad->entity);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	if (!on) {
1238*4882a593Smuzhiyun 		media_pipeline_stop(&vin->vdev.entity);
1239*4882a593Smuzhiyun 		return v4l2_subdev_call(sd, video, s_stream, 0);
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	ret = rvin_mc_validate_format(vin, sd, pad);
1243*4882a593Smuzhiyun 	if (ret)
1244*4882a593Smuzhiyun 		return ret;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	/*
1247*4882a593Smuzhiyun 	 * The graph lock needs to be taken to protect concurrent
1248*4882a593Smuzhiyun 	 * starts of multiple VIN instances as they might share
1249*4882a593Smuzhiyun 	 * a common subdevice down the line and then should use
1250*4882a593Smuzhiyun 	 * the same pipe.
1251*4882a593Smuzhiyun 	 */
1252*4882a593Smuzhiyun 	mdev = vin->vdev.entity.graph_obj.mdev;
1253*4882a593Smuzhiyun 	mutex_lock(&mdev->graph_mutex);
1254*4882a593Smuzhiyun 	pipe = sd->entity.pipe ? sd->entity.pipe : &vin->vdev.pipe;
1255*4882a593Smuzhiyun 	ret = __media_pipeline_start(&vin->vdev.entity, pipe);
1256*4882a593Smuzhiyun 	mutex_unlock(&mdev->graph_mutex);
1257*4882a593Smuzhiyun 	if (ret)
1258*4882a593Smuzhiyun 		return ret;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	ret = v4l2_subdev_call(sd, video, s_stream, 1);
1261*4882a593Smuzhiyun 	if (ret == -ENOIOCTLCMD)
1262*4882a593Smuzhiyun 		ret = 0;
1263*4882a593Smuzhiyun 	if (ret)
1264*4882a593Smuzhiyun 		media_pipeline_stop(&vin->vdev.entity);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	return ret;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
rvin_start_streaming(struct vb2_queue * vq,unsigned int count)1269*4882a593Smuzhiyun static int rvin_start_streaming(struct vb2_queue *vq, unsigned int count)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun 	struct rvin_dev *vin = vb2_get_drv_priv(vq);
1272*4882a593Smuzhiyun 	unsigned long flags;
1273*4882a593Smuzhiyun 	int ret;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	/* Allocate scratch buffer. */
1276*4882a593Smuzhiyun 	vin->scratch = dma_alloc_coherent(vin->dev, vin->format.sizeimage,
1277*4882a593Smuzhiyun 					  &vin->scratch_phys, GFP_KERNEL);
1278*4882a593Smuzhiyun 	if (!vin->scratch) {
1279*4882a593Smuzhiyun 		spin_lock_irqsave(&vin->qlock, flags);
1280*4882a593Smuzhiyun 		return_all_buffers(vin, VB2_BUF_STATE_QUEUED);
1281*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vin->qlock, flags);
1282*4882a593Smuzhiyun 		vin_err(vin, "Failed to allocate scratch buffer\n");
1283*4882a593Smuzhiyun 		return -ENOMEM;
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	ret = rvin_set_stream(vin, 1);
1287*4882a593Smuzhiyun 	if (ret) {
1288*4882a593Smuzhiyun 		spin_lock_irqsave(&vin->qlock, flags);
1289*4882a593Smuzhiyun 		return_all_buffers(vin, VB2_BUF_STATE_QUEUED);
1290*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vin->qlock, flags);
1291*4882a593Smuzhiyun 		goto out;
1292*4882a593Smuzhiyun 	}
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	spin_lock_irqsave(&vin->qlock, flags);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	vin->sequence = 0;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	ret = rvin_capture_start(vin);
1299*4882a593Smuzhiyun 	if (ret) {
1300*4882a593Smuzhiyun 		return_all_buffers(vin, VB2_BUF_STATE_QUEUED);
1301*4882a593Smuzhiyun 		rvin_set_stream(vin, 0);
1302*4882a593Smuzhiyun 	}
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vin->qlock, flags);
1305*4882a593Smuzhiyun out:
1306*4882a593Smuzhiyun 	if (ret)
1307*4882a593Smuzhiyun 		dma_free_coherent(vin->dev, vin->format.sizeimage, vin->scratch,
1308*4882a593Smuzhiyun 				  vin->scratch_phys);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	return ret;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun 
rvin_stop_streaming(struct vb2_queue * vq)1313*4882a593Smuzhiyun static void rvin_stop_streaming(struct vb2_queue *vq)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun 	struct rvin_dev *vin = vb2_get_drv_priv(vq);
1316*4882a593Smuzhiyun 	unsigned long flags;
1317*4882a593Smuzhiyun 	int retries = 0;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	spin_lock_irqsave(&vin->qlock, flags);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	vin->state = STOPPING;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	/* Wait for streaming to stop */
1324*4882a593Smuzhiyun 	while (retries++ < RVIN_RETRIES) {
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 		rvin_capture_stop(vin);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 		/* Check if HW is stopped */
1329*4882a593Smuzhiyun 		if (!rvin_capture_active(vin)) {
1330*4882a593Smuzhiyun 			vin->state = STOPPED;
1331*4882a593Smuzhiyun 			break;
1332*4882a593Smuzhiyun 		}
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vin->qlock, flags);
1335*4882a593Smuzhiyun 		msleep(RVIN_TIMEOUT_MS);
1336*4882a593Smuzhiyun 		spin_lock_irqsave(&vin->qlock, flags);
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	if (vin->state != STOPPED) {
1340*4882a593Smuzhiyun 		/*
1341*4882a593Smuzhiyun 		 * If this happens something have gone horribly wrong.
1342*4882a593Smuzhiyun 		 * Set state to stopped to prevent the interrupt handler
1343*4882a593Smuzhiyun 		 * to make things worse...
1344*4882a593Smuzhiyun 		 */
1345*4882a593Smuzhiyun 		vin_err(vin, "Failed stop HW, something is seriously broken\n");
1346*4882a593Smuzhiyun 		vin->state = STOPPED;
1347*4882a593Smuzhiyun 	}
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	/* Release all active buffers */
1350*4882a593Smuzhiyun 	return_all_buffers(vin, VB2_BUF_STATE_ERROR);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vin->qlock, flags);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	rvin_set_stream(vin, 0);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	/* disable interrupts */
1357*4882a593Smuzhiyun 	rvin_disable_interrupts(vin);
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	/* Free scratch buffer. */
1360*4882a593Smuzhiyun 	dma_free_coherent(vin->dev, vin->format.sizeimage, vin->scratch,
1361*4882a593Smuzhiyun 			  vin->scratch_phys);
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun static const struct vb2_ops rvin_qops = {
1365*4882a593Smuzhiyun 	.queue_setup		= rvin_queue_setup,
1366*4882a593Smuzhiyun 	.buf_prepare		= rvin_buffer_prepare,
1367*4882a593Smuzhiyun 	.buf_queue		= rvin_buffer_queue,
1368*4882a593Smuzhiyun 	.start_streaming	= rvin_start_streaming,
1369*4882a593Smuzhiyun 	.stop_streaming		= rvin_stop_streaming,
1370*4882a593Smuzhiyun 	.wait_prepare		= vb2_ops_wait_prepare,
1371*4882a593Smuzhiyun 	.wait_finish		= vb2_ops_wait_finish,
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun 
rvin_dma_unregister(struct rvin_dev * vin)1374*4882a593Smuzhiyun void rvin_dma_unregister(struct rvin_dev *vin)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun 	mutex_destroy(&vin->lock);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	v4l2_device_unregister(&vin->v4l2_dev);
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun 
rvin_dma_register(struct rvin_dev * vin,int irq)1381*4882a593Smuzhiyun int rvin_dma_register(struct rvin_dev *vin, int irq)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun 	struct vb2_queue *q = &vin->queue;
1384*4882a593Smuzhiyun 	int i, ret;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	/* Initialize the top-level structure */
1387*4882a593Smuzhiyun 	ret = v4l2_device_register(vin->dev, &vin->v4l2_dev);
1388*4882a593Smuzhiyun 	if (ret)
1389*4882a593Smuzhiyun 		return ret;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	mutex_init(&vin->lock);
1392*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vin->buf_list);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	spin_lock_init(&vin->qlock);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	vin->state = STOPPED;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	for (i = 0; i < HW_BUFFER_NUM; i++)
1399*4882a593Smuzhiyun 		vin->buf_hw[i].buffer = NULL;
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	/* buffer queue */
1402*4882a593Smuzhiyun 	q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
1403*4882a593Smuzhiyun 	q->io_modes = VB2_MMAP | VB2_READ | VB2_DMABUF;
1404*4882a593Smuzhiyun 	q->lock = &vin->lock;
1405*4882a593Smuzhiyun 	q->drv_priv = vin;
1406*4882a593Smuzhiyun 	q->buf_struct_size = sizeof(struct rvin_buffer);
1407*4882a593Smuzhiyun 	q->ops = &rvin_qops;
1408*4882a593Smuzhiyun 	q->mem_ops = &vb2_dma_contig_memops;
1409*4882a593Smuzhiyun 	q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
1410*4882a593Smuzhiyun 	q->min_buffers_needed = 4;
1411*4882a593Smuzhiyun 	q->dev = vin->dev;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	ret = vb2_queue_init(q);
1414*4882a593Smuzhiyun 	if (ret < 0) {
1415*4882a593Smuzhiyun 		vin_err(vin, "failed to initialize VB2 queue\n");
1416*4882a593Smuzhiyun 		goto error;
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	/* irq */
1420*4882a593Smuzhiyun 	ret = devm_request_irq(vin->dev, irq, rvin_irq, IRQF_SHARED,
1421*4882a593Smuzhiyun 			       KBUILD_MODNAME, vin);
1422*4882a593Smuzhiyun 	if (ret) {
1423*4882a593Smuzhiyun 		vin_err(vin, "failed to request irq\n");
1424*4882a593Smuzhiyun 		goto error;
1425*4882a593Smuzhiyun 	}
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	return 0;
1428*4882a593Smuzhiyun error:
1429*4882a593Smuzhiyun 	rvin_dma_unregister(vin);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	return ret;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1435*4882a593Smuzhiyun  * Gen3 CHSEL manipulation
1436*4882a593Smuzhiyun  */
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun /*
1439*4882a593Smuzhiyun  * There is no need to have locking around changing the routing
1440*4882a593Smuzhiyun  * as it's only possible to do so when no VIN in the group is
1441*4882a593Smuzhiyun  * streaming so nothing can race with the VNMC register.
1442*4882a593Smuzhiyun  */
rvin_set_channel_routing(struct rvin_dev * vin,u8 chsel)1443*4882a593Smuzhiyun int rvin_set_channel_routing(struct rvin_dev *vin, u8 chsel)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun 	u32 ifmd, vnmc;
1446*4882a593Smuzhiyun 	int ret;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(vin->dev);
1449*4882a593Smuzhiyun 	if (ret < 0) {
1450*4882a593Smuzhiyun 		pm_runtime_put_noidle(vin->dev);
1451*4882a593Smuzhiyun 		return ret;
1452*4882a593Smuzhiyun 	}
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	/* Make register writes take effect immediately. */
1455*4882a593Smuzhiyun 	vnmc = rvin_read(vin, VNMC_REG);
1456*4882a593Smuzhiyun 	rvin_write(vin, vnmc & ~VNMC_VUP, VNMC_REG);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	ifmd = VNCSI_IFMD_DES1 | VNCSI_IFMD_DES0 | VNCSI_IFMD_CSI_CHSEL(chsel);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	rvin_write(vin, ifmd, VNCSI_IFMD_REG);
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	vin_dbg(vin, "Set IFMD 0x%x\n", ifmd);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	/* Restore VNMC. */
1465*4882a593Smuzhiyun 	rvin_write(vin, vnmc, VNMC_REG);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	pm_runtime_put(vin->dev);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	return 0;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun 
rvin_set_alpha(struct rvin_dev * vin,unsigned int alpha)1472*4882a593Smuzhiyun void rvin_set_alpha(struct rvin_dev *vin, unsigned int alpha)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun 	unsigned long flags;
1475*4882a593Smuzhiyun 	u32 dmr;
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	spin_lock_irqsave(&vin->qlock, flags);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	vin->alpha = alpha;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	if (vin->state == STOPPED)
1482*4882a593Smuzhiyun 		goto out;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	switch (vin->format.pixelformat) {
1485*4882a593Smuzhiyun 	case V4L2_PIX_FMT_ARGB555:
1486*4882a593Smuzhiyun 		dmr = rvin_read(vin, VNDMR_REG) & ~VNDMR_ABIT;
1487*4882a593Smuzhiyun 		if (vin->alpha)
1488*4882a593Smuzhiyun 			dmr |= VNDMR_ABIT;
1489*4882a593Smuzhiyun 		break;
1490*4882a593Smuzhiyun 	case V4L2_PIX_FMT_ABGR32:
1491*4882a593Smuzhiyun 		dmr = rvin_read(vin, VNDMR_REG) & ~VNDMR_A8BIT_MASK;
1492*4882a593Smuzhiyun 		dmr |= VNDMR_A8BIT(vin->alpha);
1493*4882a593Smuzhiyun 		break;
1494*4882a593Smuzhiyun 	default:
1495*4882a593Smuzhiyun 		goto out;
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	rvin_write(vin, dmr,  VNDMR_REG);
1499*4882a593Smuzhiyun out:
1500*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vin->qlock, flags);
1501*4882a593Smuzhiyun }
1502