1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Renesas R-Car MIPI CSI-2 Receiver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 Renesas Electronics Corp.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/of_graph.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun #include <linux/sys_soc.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
21*4882a593Smuzhiyun #include <media/v4l2-device.h>
22*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
23*4882a593Smuzhiyun #include <media/v4l2-mc.h>
24*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct rcar_csi2;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Register offsets and bits */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Control Timing Select */
31*4882a593Smuzhiyun #define TREF_REG 0x00
32*4882a593Smuzhiyun #define TREF_TREF BIT(0)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Software Reset */
35*4882a593Smuzhiyun #define SRST_REG 0x04
36*4882a593Smuzhiyun #define SRST_SRST BIT(0)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* PHY Operation Control */
39*4882a593Smuzhiyun #define PHYCNT_REG 0x08
40*4882a593Smuzhiyun #define PHYCNT_SHUTDOWNZ BIT(17)
41*4882a593Smuzhiyun #define PHYCNT_RSTZ BIT(16)
42*4882a593Smuzhiyun #define PHYCNT_ENABLECLK BIT(4)
43*4882a593Smuzhiyun #define PHYCNT_ENABLE_3 BIT(3)
44*4882a593Smuzhiyun #define PHYCNT_ENABLE_2 BIT(2)
45*4882a593Smuzhiyun #define PHYCNT_ENABLE_1 BIT(1)
46*4882a593Smuzhiyun #define PHYCNT_ENABLE_0 BIT(0)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Checksum Control */
49*4882a593Smuzhiyun #define CHKSUM_REG 0x0c
50*4882a593Smuzhiyun #define CHKSUM_ECC_EN BIT(1)
51*4882a593Smuzhiyun #define CHKSUM_CRC_EN BIT(0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun * Channel Data Type Select
55*4882a593Smuzhiyun * VCDT[0-15]: Channel 0 VCDT[16-31]: Channel 1
56*4882a593Smuzhiyun * VCDT2[0-15]: Channel 2 VCDT2[16-31]: Channel 3
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun #define VCDT_REG 0x10
59*4882a593Smuzhiyun #define VCDT2_REG 0x14
60*4882a593Smuzhiyun #define VCDT_VCDTN_EN BIT(15)
61*4882a593Smuzhiyun #define VCDT_SEL_VC(n) (((n) & 0x3) << 8)
62*4882a593Smuzhiyun #define VCDT_SEL_DTN_ON BIT(6)
63*4882a593Smuzhiyun #define VCDT_SEL_DT(n) (((n) & 0x3f) << 0)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Frame Data Type Select */
66*4882a593Smuzhiyun #define FRDT_REG 0x18
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Field Detection Control */
69*4882a593Smuzhiyun #define FLD_REG 0x1c
70*4882a593Smuzhiyun #define FLD_FLD_NUM(n) (((n) & 0xff) << 16)
71*4882a593Smuzhiyun #define FLD_DET_SEL(n) (((n) & 0x3) << 4)
72*4882a593Smuzhiyun #define FLD_FLD_EN4 BIT(3)
73*4882a593Smuzhiyun #define FLD_FLD_EN3 BIT(2)
74*4882a593Smuzhiyun #define FLD_FLD_EN2 BIT(1)
75*4882a593Smuzhiyun #define FLD_FLD_EN BIT(0)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Automatic Standby Control */
78*4882a593Smuzhiyun #define ASTBY_REG 0x20
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Long Data Type Setting 0 */
81*4882a593Smuzhiyun #define LNGDT0_REG 0x28
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Long Data Type Setting 1 */
84*4882a593Smuzhiyun #define LNGDT1_REG 0x2c
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Interrupt Enable */
87*4882a593Smuzhiyun #define INTEN_REG 0x30
88*4882a593Smuzhiyun #define INTEN_INT_AFIFO_OF BIT(27)
89*4882a593Smuzhiyun #define INTEN_INT_ERRSOTHS BIT(4)
90*4882a593Smuzhiyun #define INTEN_INT_ERRSOTSYNCHS BIT(3)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Interrupt Source Mask */
93*4882a593Smuzhiyun #define INTCLOSE_REG 0x34
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Interrupt Status Monitor */
96*4882a593Smuzhiyun #define INTSTATE_REG 0x38
97*4882a593Smuzhiyun #define INTSTATE_INT_ULPS_START BIT(7)
98*4882a593Smuzhiyun #define INTSTATE_INT_ULPS_END BIT(6)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Interrupt Error Status Monitor */
101*4882a593Smuzhiyun #define INTERRSTATE_REG 0x3c
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Short Packet Data */
104*4882a593Smuzhiyun #define SHPDAT_REG 0x40
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Short Packet Count */
107*4882a593Smuzhiyun #define SHPCNT_REG 0x44
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* LINK Operation Control */
110*4882a593Smuzhiyun #define LINKCNT_REG 0x48
111*4882a593Smuzhiyun #define LINKCNT_MONITOR_EN BIT(31)
112*4882a593Smuzhiyun #define LINKCNT_REG_MONI_PACT_EN BIT(25)
113*4882a593Smuzhiyun #define LINKCNT_ICLK_NONSTOP BIT(24)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Lane Swap */
116*4882a593Smuzhiyun #define LSWAP_REG 0x4c
117*4882a593Smuzhiyun #define LSWAP_L3SEL(n) (((n) & 0x3) << 6)
118*4882a593Smuzhiyun #define LSWAP_L2SEL(n) (((n) & 0x3) << 4)
119*4882a593Smuzhiyun #define LSWAP_L1SEL(n) (((n) & 0x3) << 2)
120*4882a593Smuzhiyun #define LSWAP_L0SEL(n) (((n) & 0x3) << 0)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* PHY Test Interface Write Register */
123*4882a593Smuzhiyun #define PHTW_REG 0x50
124*4882a593Smuzhiyun #define PHTW_DWEN BIT(24)
125*4882a593Smuzhiyun #define PHTW_TESTDIN_DATA(n) (((n & 0xff)) << 16)
126*4882a593Smuzhiyun #define PHTW_CWEN BIT(8)
127*4882a593Smuzhiyun #define PHTW_TESTDIN_CODE(n) ((n & 0xff))
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct phtw_value {
130*4882a593Smuzhiyun u16 data;
131*4882a593Smuzhiyun u16 code;
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun struct rcsi2_mbps_reg {
135*4882a593Smuzhiyun u16 mbps;
136*4882a593Smuzhiyun u16 reg;
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static const struct rcsi2_mbps_reg phtw_mbps_h3_v3h_m3n[] = {
140*4882a593Smuzhiyun { .mbps = 80, .reg = 0x86 },
141*4882a593Smuzhiyun { .mbps = 90, .reg = 0x86 },
142*4882a593Smuzhiyun { .mbps = 100, .reg = 0x87 },
143*4882a593Smuzhiyun { .mbps = 110, .reg = 0x87 },
144*4882a593Smuzhiyun { .mbps = 120, .reg = 0x88 },
145*4882a593Smuzhiyun { .mbps = 130, .reg = 0x88 },
146*4882a593Smuzhiyun { .mbps = 140, .reg = 0x89 },
147*4882a593Smuzhiyun { .mbps = 150, .reg = 0x89 },
148*4882a593Smuzhiyun { .mbps = 160, .reg = 0x8a },
149*4882a593Smuzhiyun { .mbps = 170, .reg = 0x8a },
150*4882a593Smuzhiyun { .mbps = 180, .reg = 0x8b },
151*4882a593Smuzhiyun { .mbps = 190, .reg = 0x8b },
152*4882a593Smuzhiyun { .mbps = 205, .reg = 0x8c },
153*4882a593Smuzhiyun { .mbps = 220, .reg = 0x8d },
154*4882a593Smuzhiyun { .mbps = 235, .reg = 0x8e },
155*4882a593Smuzhiyun { .mbps = 250, .reg = 0x8e },
156*4882a593Smuzhiyun { /* sentinel */ },
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static const struct rcsi2_mbps_reg phtw_mbps_v3m_e3[] = {
160*4882a593Smuzhiyun { .mbps = 80, .reg = 0x00 },
161*4882a593Smuzhiyun { .mbps = 90, .reg = 0x20 },
162*4882a593Smuzhiyun { .mbps = 100, .reg = 0x40 },
163*4882a593Smuzhiyun { .mbps = 110, .reg = 0x02 },
164*4882a593Smuzhiyun { .mbps = 130, .reg = 0x22 },
165*4882a593Smuzhiyun { .mbps = 140, .reg = 0x42 },
166*4882a593Smuzhiyun { .mbps = 150, .reg = 0x04 },
167*4882a593Smuzhiyun { .mbps = 170, .reg = 0x24 },
168*4882a593Smuzhiyun { .mbps = 180, .reg = 0x44 },
169*4882a593Smuzhiyun { .mbps = 200, .reg = 0x06 },
170*4882a593Smuzhiyun { .mbps = 220, .reg = 0x26 },
171*4882a593Smuzhiyun { .mbps = 240, .reg = 0x46 },
172*4882a593Smuzhiyun { .mbps = 250, .reg = 0x08 },
173*4882a593Smuzhiyun { .mbps = 270, .reg = 0x28 },
174*4882a593Smuzhiyun { .mbps = 300, .reg = 0x0a },
175*4882a593Smuzhiyun { .mbps = 330, .reg = 0x2a },
176*4882a593Smuzhiyun { .mbps = 360, .reg = 0x4a },
177*4882a593Smuzhiyun { .mbps = 400, .reg = 0x0c },
178*4882a593Smuzhiyun { .mbps = 450, .reg = 0x2c },
179*4882a593Smuzhiyun { .mbps = 500, .reg = 0x0e },
180*4882a593Smuzhiyun { .mbps = 550, .reg = 0x2e },
181*4882a593Smuzhiyun { .mbps = 600, .reg = 0x10 },
182*4882a593Smuzhiyun { .mbps = 650, .reg = 0x30 },
183*4882a593Smuzhiyun { .mbps = 700, .reg = 0x12 },
184*4882a593Smuzhiyun { .mbps = 750, .reg = 0x32 },
185*4882a593Smuzhiyun { .mbps = 800, .reg = 0x52 },
186*4882a593Smuzhiyun { .mbps = 850, .reg = 0x72 },
187*4882a593Smuzhiyun { .mbps = 900, .reg = 0x14 },
188*4882a593Smuzhiyun { .mbps = 950, .reg = 0x34 },
189*4882a593Smuzhiyun { .mbps = 1000, .reg = 0x54 },
190*4882a593Smuzhiyun { .mbps = 1050, .reg = 0x74 },
191*4882a593Smuzhiyun { .mbps = 1125, .reg = 0x16 },
192*4882a593Smuzhiyun { /* sentinel */ },
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* PHY Test Interface Clear */
196*4882a593Smuzhiyun #define PHTC_REG 0x58
197*4882a593Smuzhiyun #define PHTC_TESTCLR BIT(0)
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* PHY Frequency Control */
200*4882a593Smuzhiyun #define PHYPLL_REG 0x68
201*4882a593Smuzhiyun #define PHYPLL_HSFREQRANGE(n) ((n) << 16)
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct rcsi2_mbps_reg hsfreqrange_h3_v3h_m3n[] = {
204*4882a593Smuzhiyun { .mbps = 80, .reg = 0x00 },
205*4882a593Smuzhiyun { .mbps = 90, .reg = 0x10 },
206*4882a593Smuzhiyun { .mbps = 100, .reg = 0x20 },
207*4882a593Smuzhiyun { .mbps = 110, .reg = 0x30 },
208*4882a593Smuzhiyun { .mbps = 120, .reg = 0x01 },
209*4882a593Smuzhiyun { .mbps = 130, .reg = 0x11 },
210*4882a593Smuzhiyun { .mbps = 140, .reg = 0x21 },
211*4882a593Smuzhiyun { .mbps = 150, .reg = 0x31 },
212*4882a593Smuzhiyun { .mbps = 160, .reg = 0x02 },
213*4882a593Smuzhiyun { .mbps = 170, .reg = 0x12 },
214*4882a593Smuzhiyun { .mbps = 180, .reg = 0x22 },
215*4882a593Smuzhiyun { .mbps = 190, .reg = 0x32 },
216*4882a593Smuzhiyun { .mbps = 205, .reg = 0x03 },
217*4882a593Smuzhiyun { .mbps = 220, .reg = 0x13 },
218*4882a593Smuzhiyun { .mbps = 235, .reg = 0x23 },
219*4882a593Smuzhiyun { .mbps = 250, .reg = 0x33 },
220*4882a593Smuzhiyun { .mbps = 275, .reg = 0x04 },
221*4882a593Smuzhiyun { .mbps = 300, .reg = 0x14 },
222*4882a593Smuzhiyun { .mbps = 325, .reg = 0x25 },
223*4882a593Smuzhiyun { .mbps = 350, .reg = 0x35 },
224*4882a593Smuzhiyun { .mbps = 400, .reg = 0x05 },
225*4882a593Smuzhiyun { .mbps = 450, .reg = 0x16 },
226*4882a593Smuzhiyun { .mbps = 500, .reg = 0x26 },
227*4882a593Smuzhiyun { .mbps = 550, .reg = 0x37 },
228*4882a593Smuzhiyun { .mbps = 600, .reg = 0x07 },
229*4882a593Smuzhiyun { .mbps = 650, .reg = 0x18 },
230*4882a593Smuzhiyun { .mbps = 700, .reg = 0x28 },
231*4882a593Smuzhiyun { .mbps = 750, .reg = 0x39 },
232*4882a593Smuzhiyun { .mbps = 800, .reg = 0x09 },
233*4882a593Smuzhiyun { .mbps = 850, .reg = 0x19 },
234*4882a593Smuzhiyun { .mbps = 900, .reg = 0x29 },
235*4882a593Smuzhiyun { .mbps = 950, .reg = 0x3a },
236*4882a593Smuzhiyun { .mbps = 1000, .reg = 0x0a },
237*4882a593Smuzhiyun { .mbps = 1050, .reg = 0x1a },
238*4882a593Smuzhiyun { .mbps = 1100, .reg = 0x2a },
239*4882a593Smuzhiyun { .mbps = 1150, .reg = 0x3b },
240*4882a593Smuzhiyun { .mbps = 1200, .reg = 0x0b },
241*4882a593Smuzhiyun { .mbps = 1250, .reg = 0x1b },
242*4882a593Smuzhiyun { .mbps = 1300, .reg = 0x2b },
243*4882a593Smuzhiyun { .mbps = 1350, .reg = 0x3c },
244*4882a593Smuzhiyun { .mbps = 1400, .reg = 0x0c },
245*4882a593Smuzhiyun { .mbps = 1450, .reg = 0x1c },
246*4882a593Smuzhiyun { .mbps = 1500, .reg = 0x2c },
247*4882a593Smuzhiyun { /* sentinel */ },
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static const struct rcsi2_mbps_reg hsfreqrange_m3w_h3es1[] = {
251*4882a593Smuzhiyun { .mbps = 80, .reg = 0x00 },
252*4882a593Smuzhiyun { .mbps = 90, .reg = 0x10 },
253*4882a593Smuzhiyun { .mbps = 100, .reg = 0x20 },
254*4882a593Smuzhiyun { .mbps = 110, .reg = 0x30 },
255*4882a593Smuzhiyun { .mbps = 120, .reg = 0x01 },
256*4882a593Smuzhiyun { .mbps = 130, .reg = 0x11 },
257*4882a593Smuzhiyun { .mbps = 140, .reg = 0x21 },
258*4882a593Smuzhiyun { .mbps = 150, .reg = 0x31 },
259*4882a593Smuzhiyun { .mbps = 160, .reg = 0x02 },
260*4882a593Smuzhiyun { .mbps = 170, .reg = 0x12 },
261*4882a593Smuzhiyun { .mbps = 180, .reg = 0x22 },
262*4882a593Smuzhiyun { .mbps = 190, .reg = 0x32 },
263*4882a593Smuzhiyun { .mbps = 205, .reg = 0x03 },
264*4882a593Smuzhiyun { .mbps = 220, .reg = 0x13 },
265*4882a593Smuzhiyun { .mbps = 235, .reg = 0x23 },
266*4882a593Smuzhiyun { .mbps = 250, .reg = 0x33 },
267*4882a593Smuzhiyun { .mbps = 275, .reg = 0x04 },
268*4882a593Smuzhiyun { .mbps = 300, .reg = 0x14 },
269*4882a593Smuzhiyun { .mbps = 325, .reg = 0x05 },
270*4882a593Smuzhiyun { .mbps = 350, .reg = 0x15 },
271*4882a593Smuzhiyun { .mbps = 400, .reg = 0x25 },
272*4882a593Smuzhiyun { .mbps = 450, .reg = 0x06 },
273*4882a593Smuzhiyun { .mbps = 500, .reg = 0x16 },
274*4882a593Smuzhiyun { .mbps = 550, .reg = 0x07 },
275*4882a593Smuzhiyun { .mbps = 600, .reg = 0x17 },
276*4882a593Smuzhiyun { .mbps = 650, .reg = 0x08 },
277*4882a593Smuzhiyun { .mbps = 700, .reg = 0x18 },
278*4882a593Smuzhiyun { .mbps = 750, .reg = 0x09 },
279*4882a593Smuzhiyun { .mbps = 800, .reg = 0x19 },
280*4882a593Smuzhiyun { .mbps = 850, .reg = 0x29 },
281*4882a593Smuzhiyun { .mbps = 900, .reg = 0x39 },
282*4882a593Smuzhiyun { .mbps = 950, .reg = 0x0a },
283*4882a593Smuzhiyun { .mbps = 1000, .reg = 0x1a },
284*4882a593Smuzhiyun { .mbps = 1050, .reg = 0x2a },
285*4882a593Smuzhiyun { .mbps = 1100, .reg = 0x3a },
286*4882a593Smuzhiyun { .mbps = 1150, .reg = 0x0b },
287*4882a593Smuzhiyun { .mbps = 1200, .reg = 0x1b },
288*4882a593Smuzhiyun { .mbps = 1250, .reg = 0x2b },
289*4882a593Smuzhiyun { .mbps = 1300, .reg = 0x3b },
290*4882a593Smuzhiyun { .mbps = 1350, .reg = 0x0c },
291*4882a593Smuzhiyun { .mbps = 1400, .reg = 0x1c },
292*4882a593Smuzhiyun { .mbps = 1450, .reg = 0x2c },
293*4882a593Smuzhiyun { .mbps = 1500, .reg = 0x3c },
294*4882a593Smuzhiyun { /* sentinel */ },
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* PHY ESC Error Monitor */
298*4882a593Smuzhiyun #define PHEERM_REG 0x74
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* PHY Clock Lane Monitor */
301*4882a593Smuzhiyun #define PHCLM_REG 0x78
302*4882a593Smuzhiyun #define PHCLM_STOPSTATECKL BIT(0)
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* PHY Data Lane Monitor */
305*4882a593Smuzhiyun #define PHDLM_REG 0x7c
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* CSI0CLK Frequency Configuration Preset Register */
308*4882a593Smuzhiyun #define CSI0CLKFCPR_REG 0x260
309*4882a593Smuzhiyun #define CSI0CLKFREQRANGE(n) ((n & 0x3f) << 16)
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun struct rcar_csi2_format {
312*4882a593Smuzhiyun u32 code;
313*4882a593Smuzhiyun unsigned int datatype;
314*4882a593Smuzhiyun unsigned int bpp;
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const struct rcar_csi2_format rcar_csi2_formats[] = {
318*4882a593Smuzhiyun { .code = MEDIA_BUS_FMT_RGB888_1X24, .datatype = 0x24, .bpp = 24 },
319*4882a593Smuzhiyun { .code = MEDIA_BUS_FMT_UYVY8_1X16, .datatype = 0x1e, .bpp = 16 },
320*4882a593Smuzhiyun { .code = MEDIA_BUS_FMT_YUYV8_1X16, .datatype = 0x1e, .bpp = 16 },
321*4882a593Smuzhiyun { .code = MEDIA_BUS_FMT_UYVY8_2X8, .datatype = 0x1e, .bpp = 16 },
322*4882a593Smuzhiyun { .code = MEDIA_BUS_FMT_YUYV10_2X10, .datatype = 0x1e, .bpp = 20 },
323*4882a593Smuzhiyun { .code = MEDIA_BUS_FMT_SBGGR8_1X8, .datatype = 0x2a, .bpp = 8 },
324*4882a593Smuzhiyun { .code = MEDIA_BUS_FMT_SGBRG8_1X8, .datatype = 0x2a, .bpp = 8 },
325*4882a593Smuzhiyun { .code = MEDIA_BUS_FMT_SGRBG8_1X8, .datatype = 0x2a, .bpp = 8 },
326*4882a593Smuzhiyun { .code = MEDIA_BUS_FMT_SRGGB8_1X8, .datatype = 0x2a, .bpp = 8 },
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
rcsi2_code_to_fmt(unsigned int code)329*4882a593Smuzhiyun static const struct rcar_csi2_format *rcsi2_code_to_fmt(unsigned int code)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun unsigned int i;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rcar_csi2_formats); i++)
334*4882a593Smuzhiyun if (rcar_csi2_formats[i].code == code)
335*4882a593Smuzhiyun return &rcar_csi2_formats[i];
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun return NULL;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun enum rcar_csi2_pads {
341*4882a593Smuzhiyun RCAR_CSI2_SINK,
342*4882a593Smuzhiyun RCAR_CSI2_SOURCE_VC0,
343*4882a593Smuzhiyun RCAR_CSI2_SOURCE_VC1,
344*4882a593Smuzhiyun RCAR_CSI2_SOURCE_VC2,
345*4882a593Smuzhiyun RCAR_CSI2_SOURCE_VC3,
346*4882a593Smuzhiyun NR_OF_RCAR_CSI2_PAD,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun struct rcar_csi2_info {
350*4882a593Smuzhiyun int (*init_phtw)(struct rcar_csi2 *priv, unsigned int mbps);
351*4882a593Smuzhiyun int (*phy_post_init)(struct rcar_csi2 *priv);
352*4882a593Smuzhiyun const struct rcsi2_mbps_reg *hsfreqrange;
353*4882a593Smuzhiyun unsigned int csi0clkfreqrange;
354*4882a593Smuzhiyun unsigned int num_channels;
355*4882a593Smuzhiyun bool clear_ulps;
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun struct rcar_csi2 {
359*4882a593Smuzhiyun struct device *dev;
360*4882a593Smuzhiyun void __iomem *base;
361*4882a593Smuzhiyun const struct rcar_csi2_info *info;
362*4882a593Smuzhiyun struct reset_control *rstc;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun struct v4l2_subdev subdev;
365*4882a593Smuzhiyun struct media_pad pads[NR_OF_RCAR_CSI2_PAD];
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun struct v4l2_async_notifier notifier;
368*4882a593Smuzhiyun struct v4l2_subdev *remote;
369*4882a593Smuzhiyun unsigned int remote_pad;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun struct v4l2_mbus_framefmt mf;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun struct mutex lock;
374*4882a593Smuzhiyun int stream_count;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun unsigned short lanes;
377*4882a593Smuzhiyun unsigned char lane_swap[4];
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
sd_to_csi2(struct v4l2_subdev * sd)380*4882a593Smuzhiyun static inline struct rcar_csi2 *sd_to_csi2(struct v4l2_subdev *sd)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun return container_of(sd, struct rcar_csi2, subdev);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
notifier_to_csi2(struct v4l2_async_notifier * n)385*4882a593Smuzhiyun static inline struct rcar_csi2 *notifier_to_csi2(struct v4l2_async_notifier *n)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun return container_of(n, struct rcar_csi2, notifier);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
rcsi2_read(struct rcar_csi2 * priv,unsigned int reg)390*4882a593Smuzhiyun static u32 rcsi2_read(struct rcar_csi2 *priv, unsigned int reg)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun return ioread32(priv->base + reg);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
rcsi2_write(struct rcar_csi2 * priv,unsigned int reg,u32 data)395*4882a593Smuzhiyun static void rcsi2_write(struct rcar_csi2 *priv, unsigned int reg, u32 data)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun iowrite32(data, priv->base + reg);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
rcsi2_enter_standby(struct rcar_csi2 * priv)400*4882a593Smuzhiyun static void rcsi2_enter_standby(struct rcar_csi2 *priv)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun rcsi2_write(priv, PHYCNT_REG, 0);
403*4882a593Smuzhiyun rcsi2_write(priv, PHTC_REG, PHTC_TESTCLR);
404*4882a593Smuzhiyun reset_control_assert(priv->rstc);
405*4882a593Smuzhiyun usleep_range(100, 150);
406*4882a593Smuzhiyun pm_runtime_put(priv->dev);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
rcsi2_exit_standby(struct rcar_csi2 * priv)409*4882a593Smuzhiyun static void rcsi2_exit_standby(struct rcar_csi2 *priv)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun pm_runtime_get_sync(priv->dev);
412*4882a593Smuzhiyun reset_control_deassert(priv->rstc);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
rcsi2_wait_phy_start(struct rcar_csi2 * priv,unsigned int lanes)415*4882a593Smuzhiyun static int rcsi2_wait_phy_start(struct rcar_csi2 *priv,
416*4882a593Smuzhiyun unsigned int lanes)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun unsigned int timeout;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Wait for the clock and data lanes to enter LP-11 state. */
421*4882a593Smuzhiyun for (timeout = 0; timeout <= 20; timeout++) {
422*4882a593Smuzhiyun const u32 lane_mask = (1 << lanes) - 1;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if ((rcsi2_read(priv, PHCLM_REG) & PHCLM_STOPSTATECKL) &&
425*4882a593Smuzhiyun (rcsi2_read(priv, PHDLM_REG) & lane_mask) == lane_mask)
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun usleep_range(1000, 2000);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun dev_err(priv->dev, "Timeout waiting for LP-11 state\n");
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun return -ETIMEDOUT;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
rcsi2_set_phypll(struct rcar_csi2 * priv,unsigned int mbps)436*4882a593Smuzhiyun static int rcsi2_set_phypll(struct rcar_csi2 *priv, unsigned int mbps)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun const struct rcsi2_mbps_reg *hsfreq;
439*4882a593Smuzhiyun const struct rcsi2_mbps_reg *hsfreq_prev = NULL;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun for (hsfreq = priv->info->hsfreqrange; hsfreq->mbps != 0; hsfreq++) {
442*4882a593Smuzhiyun if (hsfreq->mbps >= mbps)
443*4882a593Smuzhiyun break;
444*4882a593Smuzhiyun hsfreq_prev = hsfreq;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (!hsfreq->mbps) {
448*4882a593Smuzhiyun dev_err(priv->dev, "Unsupported PHY speed (%u Mbps)", mbps);
449*4882a593Smuzhiyun return -ERANGE;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (hsfreq_prev &&
453*4882a593Smuzhiyun ((mbps - hsfreq_prev->mbps) <= (hsfreq->mbps - mbps)))
454*4882a593Smuzhiyun hsfreq = hsfreq_prev;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun rcsi2_write(priv, PHYPLL_REG, PHYPLL_HSFREQRANGE(hsfreq->reg));
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return 0;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
rcsi2_calc_mbps(struct rcar_csi2 * priv,unsigned int bpp,unsigned int lanes)461*4882a593Smuzhiyun static int rcsi2_calc_mbps(struct rcar_csi2 *priv, unsigned int bpp,
462*4882a593Smuzhiyun unsigned int lanes)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct v4l2_subdev *source;
465*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
466*4882a593Smuzhiyun u64 mbps;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (!priv->remote)
469*4882a593Smuzhiyun return -ENODEV;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun source = priv->remote;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* Read the pixel rate control from remote. */
474*4882a593Smuzhiyun ctrl = v4l2_ctrl_find(source->ctrl_handler, V4L2_CID_PIXEL_RATE);
475*4882a593Smuzhiyun if (!ctrl) {
476*4882a593Smuzhiyun dev_err(priv->dev, "no pixel rate control in subdev %s\n",
477*4882a593Smuzhiyun source->name);
478*4882a593Smuzhiyun return -EINVAL;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * Calculate the phypll in mbps.
483*4882a593Smuzhiyun * link_freq = (pixel_rate * bits_per_sample) / (2 * nr_of_lanes)
484*4882a593Smuzhiyun * bps = link_freq * 2
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun mbps = v4l2_ctrl_g_ctrl_int64(ctrl) * bpp;
487*4882a593Smuzhiyun do_div(mbps, lanes * 1000000);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return mbps;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
rcsi2_get_active_lanes(struct rcar_csi2 * priv,unsigned int * lanes)492*4882a593Smuzhiyun static int rcsi2_get_active_lanes(struct rcar_csi2 *priv,
493*4882a593Smuzhiyun unsigned int *lanes)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun struct v4l2_mbus_config mbus_config = { 0 };
496*4882a593Smuzhiyun unsigned int num_lanes = UINT_MAX;
497*4882a593Smuzhiyun int ret;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun *lanes = priv->lanes;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun ret = v4l2_subdev_call(priv->remote, pad, get_mbus_config,
502*4882a593Smuzhiyun priv->remote_pad, &mbus_config);
503*4882a593Smuzhiyun if (ret == -ENOIOCTLCMD) {
504*4882a593Smuzhiyun dev_dbg(priv->dev, "No remote mbus configuration available\n");
505*4882a593Smuzhiyun return 0;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (ret) {
509*4882a593Smuzhiyun dev_err(priv->dev, "Failed to get remote mbus configuration\n");
510*4882a593Smuzhiyun return ret;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (mbus_config.type != V4L2_MBUS_CSI2_DPHY) {
514*4882a593Smuzhiyun dev_err(priv->dev, "Unsupported media bus type %u\n",
515*4882a593Smuzhiyun mbus_config.type);
516*4882a593Smuzhiyun return -EINVAL;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (mbus_config.flags & V4L2_MBUS_CSI2_1_LANE)
520*4882a593Smuzhiyun num_lanes = 1;
521*4882a593Smuzhiyun else if (mbus_config.flags & V4L2_MBUS_CSI2_2_LANE)
522*4882a593Smuzhiyun num_lanes = 2;
523*4882a593Smuzhiyun else if (mbus_config.flags & V4L2_MBUS_CSI2_3_LANE)
524*4882a593Smuzhiyun num_lanes = 3;
525*4882a593Smuzhiyun else if (mbus_config.flags & V4L2_MBUS_CSI2_4_LANE)
526*4882a593Smuzhiyun num_lanes = 4;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (num_lanes > priv->lanes) {
529*4882a593Smuzhiyun dev_err(priv->dev,
530*4882a593Smuzhiyun "Unsupported mbus config: too many data lanes %u\n",
531*4882a593Smuzhiyun num_lanes);
532*4882a593Smuzhiyun return -EINVAL;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun *lanes = num_lanes;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
rcsi2_start_receiver(struct rcar_csi2 * priv)540*4882a593Smuzhiyun static int rcsi2_start_receiver(struct rcar_csi2 *priv)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun const struct rcar_csi2_format *format;
543*4882a593Smuzhiyun u32 phycnt, vcdt = 0, vcdt2 = 0, fld = 0;
544*4882a593Smuzhiyun unsigned int lanes;
545*4882a593Smuzhiyun unsigned int i;
546*4882a593Smuzhiyun int mbps, ret;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun dev_dbg(priv->dev, "Input size (%ux%u%c)\n",
549*4882a593Smuzhiyun priv->mf.width, priv->mf.height,
550*4882a593Smuzhiyun priv->mf.field == V4L2_FIELD_NONE ? 'p' : 'i');
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* Code is validated in set_fmt. */
553*4882a593Smuzhiyun format = rcsi2_code_to_fmt(priv->mf.code);
554*4882a593Smuzhiyun if (!format)
555*4882a593Smuzhiyun return -EINVAL;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /*
558*4882a593Smuzhiyun * Enable all supported CSI-2 channels with virtual channel and
559*4882a593Smuzhiyun * data type matching.
560*4882a593Smuzhiyun *
561*4882a593Smuzhiyun * NOTE: It's not possible to get individual datatype for each
562*4882a593Smuzhiyun * source virtual channel. Once this is possible in V4L2
563*4882a593Smuzhiyun * it should be used here.
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun for (i = 0; i < priv->info->num_channels; i++) {
566*4882a593Smuzhiyun u32 vcdt_part;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun vcdt_part = VCDT_SEL_VC(i) | VCDT_VCDTN_EN | VCDT_SEL_DTN_ON |
569*4882a593Smuzhiyun VCDT_SEL_DT(format->datatype);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Store in correct reg and offset. */
572*4882a593Smuzhiyun if (i < 2)
573*4882a593Smuzhiyun vcdt |= vcdt_part << ((i % 2) * 16);
574*4882a593Smuzhiyun else
575*4882a593Smuzhiyun vcdt2 |= vcdt_part << ((i % 2) * 16);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (priv->mf.field == V4L2_FIELD_ALTERNATE) {
579*4882a593Smuzhiyun fld = FLD_DET_SEL(1) | FLD_FLD_EN4 | FLD_FLD_EN3 | FLD_FLD_EN2
580*4882a593Smuzhiyun | FLD_FLD_EN;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if (priv->mf.height == 240)
583*4882a593Smuzhiyun fld |= FLD_FLD_NUM(0);
584*4882a593Smuzhiyun else
585*4882a593Smuzhiyun fld |= FLD_FLD_NUM(1);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /*
589*4882a593Smuzhiyun * Get the number of active data lanes inspecting the remote mbus
590*4882a593Smuzhiyun * configuration.
591*4882a593Smuzhiyun */
592*4882a593Smuzhiyun ret = rcsi2_get_active_lanes(priv, &lanes);
593*4882a593Smuzhiyun if (ret)
594*4882a593Smuzhiyun return ret;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun phycnt = PHYCNT_ENABLECLK;
597*4882a593Smuzhiyun phycnt |= (1 << lanes) - 1;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun mbps = rcsi2_calc_mbps(priv, format->bpp, lanes);
600*4882a593Smuzhiyun if (mbps < 0)
601*4882a593Smuzhiyun return mbps;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* Enable interrupts. */
604*4882a593Smuzhiyun rcsi2_write(priv, INTEN_REG, INTEN_INT_AFIFO_OF | INTEN_INT_ERRSOTHS
605*4882a593Smuzhiyun | INTEN_INT_ERRSOTSYNCHS);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Init */
608*4882a593Smuzhiyun rcsi2_write(priv, TREF_REG, TREF_TREF);
609*4882a593Smuzhiyun rcsi2_write(priv, PHTC_REG, 0);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* Configure */
612*4882a593Smuzhiyun rcsi2_write(priv, VCDT_REG, vcdt);
613*4882a593Smuzhiyun if (vcdt2)
614*4882a593Smuzhiyun rcsi2_write(priv, VCDT2_REG, vcdt2);
615*4882a593Smuzhiyun /* Lanes are zero indexed. */
616*4882a593Smuzhiyun rcsi2_write(priv, LSWAP_REG,
617*4882a593Smuzhiyun LSWAP_L0SEL(priv->lane_swap[0] - 1) |
618*4882a593Smuzhiyun LSWAP_L1SEL(priv->lane_swap[1] - 1) |
619*4882a593Smuzhiyun LSWAP_L2SEL(priv->lane_swap[2] - 1) |
620*4882a593Smuzhiyun LSWAP_L3SEL(priv->lane_swap[3] - 1));
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* Start */
623*4882a593Smuzhiyun if (priv->info->init_phtw) {
624*4882a593Smuzhiyun ret = priv->info->init_phtw(priv, mbps);
625*4882a593Smuzhiyun if (ret)
626*4882a593Smuzhiyun return ret;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (priv->info->hsfreqrange) {
630*4882a593Smuzhiyun ret = rcsi2_set_phypll(priv, mbps);
631*4882a593Smuzhiyun if (ret)
632*4882a593Smuzhiyun return ret;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (priv->info->csi0clkfreqrange)
636*4882a593Smuzhiyun rcsi2_write(priv, CSI0CLKFCPR_REG,
637*4882a593Smuzhiyun CSI0CLKFREQRANGE(priv->info->csi0clkfreqrange));
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun rcsi2_write(priv, PHYCNT_REG, phycnt);
640*4882a593Smuzhiyun rcsi2_write(priv, LINKCNT_REG, LINKCNT_MONITOR_EN |
641*4882a593Smuzhiyun LINKCNT_REG_MONI_PACT_EN | LINKCNT_ICLK_NONSTOP);
642*4882a593Smuzhiyun rcsi2_write(priv, FLD_REG, fld);
643*4882a593Smuzhiyun rcsi2_write(priv, PHYCNT_REG, phycnt | PHYCNT_SHUTDOWNZ);
644*4882a593Smuzhiyun rcsi2_write(priv, PHYCNT_REG, phycnt | PHYCNT_SHUTDOWNZ | PHYCNT_RSTZ);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun ret = rcsi2_wait_phy_start(priv, lanes);
647*4882a593Smuzhiyun if (ret)
648*4882a593Smuzhiyun return ret;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* Run post PHY start initialization, if needed. */
651*4882a593Smuzhiyun if (priv->info->phy_post_init) {
652*4882a593Smuzhiyun ret = priv->info->phy_post_init(priv);
653*4882a593Smuzhiyun if (ret)
654*4882a593Smuzhiyun return ret;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* Clear Ultra Low Power interrupt. */
658*4882a593Smuzhiyun if (priv->info->clear_ulps)
659*4882a593Smuzhiyun rcsi2_write(priv, INTSTATE_REG,
660*4882a593Smuzhiyun INTSTATE_INT_ULPS_START |
661*4882a593Smuzhiyun INTSTATE_INT_ULPS_END);
662*4882a593Smuzhiyun return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
rcsi2_start(struct rcar_csi2 * priv)665*4882a593Smuzhiyun static int rcsi2_start(struct rcar_csi2 *priv)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun int ret;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun rcsi2_exit_standby(priv);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun ret = rcsi2_start_receiver(priv);
672*4882a593Smuzhiyun if (ret) {
673*4882a593Smuzhiyun rcsi2_enter_standby(priv);
674*4882a593Smuzhiyun return ret;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun ret = v4l2_subdev_call(priv->remote, video, s_stream, 1);
678*4882a593Smuzhiyun if (ret) {
679*4882a593Smuzhiyun rcsi2_enter_standby(priv);
680*4882a593Smuzhiyun return ret;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun return 0;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
rcsi2_stop(struct rcar_csi2 * priv)686*4882a593Smuzhiyun static void rcsi2_stop(struct rcar_csi2 *priv)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun rcsi2_enter_standby(priv);
689*4882a593Smuzhiyun v4l2_subdev_call(priv->remote, video, s_stream, 0);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
rcsi2_s_stream(struct v4l2_subdev * sd,int enable)692*4882a593Smuzhiyun static int rcsi2_s_stream(struct v4l2_subdev *sd, int enable)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun struct rcar_csi2 *priv = sd_to_csi2(sd);
695*4882a593Smuzhiyun int ret = 0;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun mutex_lock(&priv->lock);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (!priv->remote) {
700*4882a593Smuzhiyun ret = -ENODEV;
701*4882a593Smuzhiyun goto out;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (enable && priv->stream_count == 0) {
705*4882a593Smuzhiyun ret = rcsi2_start(priv);
706*4882a593Smuzhiyun if (ret)
707*4882a593Smuzhiyun goto out;
708*4882a593Smuzhiyun } else if (!enable && priv->stream_count == 1) {
709*4882a593Smuzhiyun rcsi2_stop(priv);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun priv->stream_count += enable ? 1 : -1;
713*4882a593Smuzhiyun out:
714*4882a593Smuzhiyun mutex_unlock(&priv->lock);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return ret;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
rcsi2_set_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)719*4882a593Smuzhiyun static int rcsi2_set_pad_format(struct v4l2_subdev *sd,
720*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
721*4882a593Smuzhiyun struct v4l2_subdev_format *format)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct rcar_csi2 *priv = sd_to_csi2(sd);
724*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (!rcsi2_code_to_fmt(format->format.code))
727*4882a593Smuzhiyun format->format.code = rcar_csi2_formats[0].code;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
730*4882a593Smuzhiyun priv->mf = format->format;
731*4882a593Smuzhiyun } else {
732*4882a593Smuzhiyun framefmt = v4l2_subdev_get_try_format(sd, cfg, 0);
733*4882a593Smuzhiyun *framefmt = format->format;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
rcsi2_get_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)739*4882a593Smuzhiyun static int rcsi2_get_pad_format(struct v4l2_subdev *sd,
740*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
741*4882a593Smuzhiyun struct v4l2_subdev_format *format)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct rcar_csi2 *priv = sd_to_csi2(sd);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE)
746*4882a593Smuzhiyun format->format = priv->mf;
747*4882a593Smuzhiyun else
748*4882a593Smuzhiyun format->format = *v4l2_subdev_get_try_format(sd, cfg, 0);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops rcar_csi2_video_ops = {
754*4882a593Smuzhiyun .s_stream = rcsi2_s_stream,
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops rcar_csi2_pad_ops = {
758*4882a593Smuzhiyun .set_fmt = rcsi2_set_pad_format,
759*4882a593Smuzhiyun .get_fmt = rcsi2_get_pad_format,
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun static const struct v4l2_subdev_ops rcar_csi2_subdev_ops = {
763*4882a593Smuzhiyun .video = &rcar_csi2_video_ops,
764*4882a593Smuzhiyun .pad = &rcar_csi2_pad_ops,
765*4882a593Smuzhiyun };
766*4882a593Smuzhiyun
rcsi2_irq(int irq,void * data)767*4882a593Smuzhiyun static irqreturn_t rcsi2_irq(int irq, void *data)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct rcar_csi2 *priv = data;
770*4882a593Smuzhiyun u32 status, err_status;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun status = rcsi2_read(priv, INTSTATE_REG);
773*4882a593Smuzhiyun err_status = rcsi2_read(priv, INTERRSTATE_REG);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (!status)
776*4882a593Smuzhiyun return IRQ_HANDLED;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun rcsi2_write(priv, INTSTATE_REG, status);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (!err_status)
781*4882a593Smuzhiyun return IRQ_HANDLED;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun rcsi2_write(priv, INTERRSTATE_REG, err_status);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun dev_info(priv->dev, "Transfer error, restarting CSI-2 receiver\n");
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
rcsi2_irq_thread(int irq,void * data)790*4882a593Smuzhiyun static irqreturn_t rcsi2_irq_thread(int irq, void *data)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun struct rcar_csi2 *priv = data;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun mutex_lock(&priv->lock);
795*4882a593Smuzhiyun rcsi2_stop(priv);
796*4882a593Smuzhiyun usleep_range(1000, 2000);
797*4882a593Smuzhiyun if (rcsi2_start(priv))
798*4882a593Smuzhiyun dev_warn(priv->dev, "Failed to restart CSI-2 receiver\n");
799*4882a593Smuzhiyun mutex_unlock(&priv->lock);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun return IRQ_HANDLED;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
805*4882a593Smuzhiyun * Async handling and registration of subdevices and links.
806*4882a593Smuzhiyun */
807*4882a593Smuzhiyun
rcsi2_notify_bound(struct v4l2_async_notifier * notifier,struct v4l2_subdev * subdev,struct v4l2_async_subdev * asd)808*4882a593Smuzhiyun static int rcsi2_notify_bound(struct v4l2_async_notifier *notifier,
809*4882a593Smuzhiyun struct v4l2_subdev *subdev,
810*4882a593Smuzhiyun struct v4l2_async_subdev *asd)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct rcar_csi2 *priv = notifier_to_csi2(notifier);
813*4882a593Smuzhiyun int pad;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun pad = media_entity_get_fwnode_pad(&subdev->entity, asd->match.fwnode,
816*4882a593Smuzhiyun MEDIA_PAD_FL_SOURCE);
817*4882a593Smuzhiyun if (pad < 0) {
818*4882a593Smuzhiyun dev_err(priv->dev, "Failed to find pad for %s\n", subdev->name);
819*4882a593Smuzhiyun return pad;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun priv->remote = subdev;
823*4882a593Smuzhiyun priv->remote_pad = pad;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun dev_dbg(priv->dev, "Bound %s pad: %d\n", subdev->name, pad);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun return media_create_pad_link(&subdev->entity, pad,
828*4882a593Smuzhiyun &priv->subdev.entity, 0,
829*4882a593Smuzhiyun MEDIA_LNK_FL_ENABLED |
830*4882a593Smuzhiyun MEDIA_LNK_FL_IMMUTABLE);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
rcsi2_notify_unbind(struct v4l2_async_notifier * notifier,struct v4l2_subdev * subdev,struct v4l2_async_subdev * asd)833*4882a593Smuzhiyun static void rcsi2_notify_unbind(struct v4l2_async_notifier *notifier,
834*4882a593Smuzhiyun struct v4l2_subdev *subdev,
835*4882a593Smuzhiyun struct v4l2_async_subdev *asd)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun struct rcar_csi2 *priv = notifier_to_csi2(notifier);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun priv->remote = NULL;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun dev_dbg(priv->dev, "Unbind %s\n", subdev->name);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun static const struct v4l2_async_notifier_operations rcar_csi2_notify_ops = {
845*4882a593Smuzhiyun .bound = rcsi2_notify_bound,
846*4882a593Smuzhiyun .unbind = rcsi2_notify_unbind,
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun
rcsi2_parse_v4l2(struct rcar_csi2 * priv,struct v4l2_fwnode_endpoint * vep)849*4882a593Smuzhiyun static int rcsi2_parse_v4l2(struct rcar_csi2 *priv,
850*4882a593Smuzhiyun struct v4l2_fwnode_endpoint *vep)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun unsigned int i;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* Only port 0 endpoint 0 is valid. */
855*4882a593Smuzhiyun if (vep->base.port || vep->base.id)
856*4882a593Smuzhiyun return -ENOTCONN;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (vep->bus_type != V4L2_MBUS_CSI2_DPHY) {
859*4882a593Smuzhiyun dev_err(priv->dev, "Unsupported bus: %u\n", vep->bus_type);
860*4882a593Smuzhiyun return -EINVAL;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun priv->lanes = vep->bus.mipi_csi2.num_data_lanes;
864*4882a593Smuzhiyun if (priv->lanes != 1 && priv->lanes != 2 && priv->lanes != 4) {
865*4882a593Smuzhiyun dev_err(priv->dev, "Unsupported number of data-lanes: %u\n",
866*4882a593Smuzhiyun priv->lanes);
867*4882a593Smuzhiyun return -EINVAL;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(priv->lane_swap); i++) {
871*4882a593Smuzhiyun priv->lane_swap[i] = i < priv->lanes ?
872*4882a593Smuzhiyun vep->bus.mipi_csi2.data_lanes[i] : i;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* Check for valid lane number. */
875*4882a593Smuzhiyun if (priv->lane_swap[i] < 1 || priv->lane_swap[i] > 4) {
876*4882a593Smuzhiyun dev_err(priv->dev, "data-lanes must be in 1-4 range\n");
877*4882a593Smuzhiyun return -EINVAL;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
rcsi2_parse_dt(struct rcar_csi2 * priv)884*4882a593Smuzhiyun static int rcsi2_parse_dt(struct rcar_csi2 *priv)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct v4l2_async_subdev *asd;
887*4882a593Smuzhiyun struct fwnode_handle *fwnode;
888*4882a593Smuzhiyun struct device_node *ep;
889*4882a593Smuzhiyun struct v4l2_fwnode_endpoint v4l2_ep = { .bus_type = 0 };
890*4882a593Smuzhiyun int ret;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun ep = of_graph_get_endpoint_by_regs(priv->dev->of_node, 0, 0);
893*4882a593Smuzhiyun if (!ep) {
894*4882a593Smuzhiyun dev_err(priv->dev, "Not connected to subdevice\n");
895*4882a593Smuzhiyun return -EINVAL;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(ep), &v4l2_ep);
899*4882a593Smuzhiyun if (ret) {
900*4882a593Smuzhiyun dev_err(priv->dev, "Could not parse v4l2 endpoint\n");
901*4882a593Smuzhiyun of_node_put(ep);
902*4882a593Smuzhiyun return -EINVAL;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun ret = rcsi2_parse_v4l2(priv, &v4l2_ep);
906*4882a593Smuzhiyun if (ret) {
907*4882a593Smuzhiyun of_node_put(ep);
908*4882a593Smuzhiyun return ret;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun fwnode = fwnode_graph_get_remote_endpoint(of_fwnode_handle(ep));
912*4882a593Smuzhiyun of_node_put(ep);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun dev_dbg(priv->dev, "Found '%pOF'\n", to_of_node(fwnode));
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun v4l2_async_notifier_init(&priv->notifier);
917*4882a593Smuzhiyun priv->notifier.ops = &rcar_csi2_notify_ops;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun asd = v4l2_async_notifier_add_fwnode_subdev(&priv->notifier, fwnode,
920*4882a593Smuzhiyun sizeof(*asd));
921*4882a593Smuzhiyun fwnode_handle_put(fwnode);
922*4882a593Smuzhiyun if (IS_ERR(asd))
923*4882a593Smuzhiyun return PTR_ERR(asd);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun ret = v4l2_async_subdev_notifier_register(&priv->subdev,
926*4882a593Smuzhiyun &priv->notifier);
927*4882a593Smuzhiyun if (ret)
928*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&priv->notifier);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return ret;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
934*4882a593Smuzhiyun * PHTW initialization sequences.
935*4882a593Smuzhiyun *
936*4882a593Smuzhiyun * NOTE: Magic values are from the datasheet and lack documentation.
937*4882a593Smuzhiyun */
938*4882a593Smuzhiyun
rcsi2_phtw_write(struct rcar_csi2 * priv,u16 data,u16 code)939*4882a593Smuzhiyun static int rcsi2_phtw_write(struct rcar_csi2 *priv, u16 data, u16 code)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun unsigned int timeout;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun rcsi2_write(priv, PHTW_REG,
944*4882a593Smuzhiyun PHTW_DWEN | PHTW_TESTDIN_DATA(data) |
945*4882a593Smuzhiyun PHTW_CWEN | PHTW_TESTDIN_CODE(code));
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* Wait for DWEN and CWEN to be cleared by hardware. */
948*4882a593Smuzhiyun for (timeout = 0; timeout <= 20; timeout++) {
949*4882a593Smuzhiyun if (!(rcsi2_read(priv, PHTW_REG) & (PHTW_DWEN | PHTW_CWEN)))
950*4882a593Smuzhiyun return 0;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun usleep_range(1000, 2000);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun dev_err(priv->dev, "Timeout waiting for PHTW_DWEN and/or PHTW_CWEN\n");
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun return -ETIMEDOUT;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
rcsi2_phtw_write_array(struct rcar_csi2 * priv,const struct phtw_value * values)960*4882a593Smuzhiyun static int rcsi2_phtw_write_array(struct rcar_csi2 *priv,
961*4882a593Smuzhiyun const struct phtw_value *values)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun const struct phtw_value *value;
964*4882a593Smuzhiyun int ret;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun for (value = values; value->data || value->code; value++) {
967*4882a593Smuzhiyun ret = rcsi2_phtw_write(priv, value->data, value->code);
968*4882a593Smuzhiyun if (ret)
969*4882a593Smuzhiyun return ret;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
rcsi2_phtw_write_mbps(struct rcar_csi2 * priv,unsigned int mbps,const struct rcsi2_mbps_reg * values,u16 code)975*4882a593Smuzhiyun static int rcsi2_phtw_write_mbps(struct rcar_csi2 *priv, unsigned int mbps,
976*4882a593Smuzhiyun const struct rcsi2_mbps_reg *values, u16 code)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun const struct rcsi2_mbps_reg *value;
979*4882a593Smuzhiyun const struct rcsi2_mbps_reg *prev_value = NULL;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun for (value = values; value->mbps; value++) {
982*4882a593Smuzhiyun if (value->mbps >= mbps)
983*4882a593Smuzhiyun break;
984*4882a593Smuzhiyun prev_value = value;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun if (prev_value &&
988*4882a593Smuzhiyun ((mbps - prev_value->mbps) <= (value->mbps - mbps)))
989*4882a593Smuzhiyun value = prev_value;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (!value->mbps) {
992*4882a593Smuzhiyun dev_err(priv->dev, "Unsupported PHY speed (%u Mbps)", mbps);
993*4882a593Smuzhiyun return -ERANGE;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun return rcsi2_phtw_write(priv, value->reg, code);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
__rcsi2_init_phtw_h3_v3h_m3n(struct rcar_csi2 * priv,unsigned int mbps)999*4882a593Smuzhiyun static int __rcsi2_init_phtw_h3_v3h_m3n(struct rcar_csi2 *priv,
1000*4882a593Smuzhiyun unsigned int mbps)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun static const struct phtw_value step1[] = {
1003*4882a593Smuzhiyun { .data = 0xcc, .code = 0xe2 },
1004*4882a593Smuzhiyun { .data = 0x01, .code = 0xe3 },
1005*4882a593Smuzhiyun { .data = 0x11, .code = 0xe4 },
1006*4882a593Smuzhiyun { .data = 0x01, .code = 0xe5 },
1007*4882a593Smuzhiyun { .data = 0x10, .code = 0x04 },
1008*4882a593Smuzhiyun { /* sentinel */ },
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun static const struct phtw_value step2[] = {
1012*4882a593Smuzhiyun { .data = 0x38, .code = 0x08 },
1013*4882a593Smuzhiyun { .data = 0x01, .code = 0x00 },
1014*4882a593Smuzhiyun { .data = 0x4b, .code = 0xac },
1015*4882a593Smuzhiyun { .data = 0x03, .code = 0x00 },
1016*4882a593Smuzhiyun { .data = 0x80, .code = 0x07 },
1017*4882a593Smuzhiyun { /* sentinel */ },
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun int ret;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun ret = rcsi2_phtw_write_array(priv, step1);
1023*4882a593Smuzhiyun if (ret)
1024*4882a593Smuzhiyun return ret;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (mbps != 0 && mbps <= 250) {
1027*4882a593Smuzhiyun ret = rcsi2_phtw_write(priv, 0x39, 0x05);
1028*4882a593Smuzhiyun if (ret)
1029*4882a593Smuzhiyun return ret;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun ret = rcsi2_phtw_write_mbps(priv, mbps, phtw_mbps_h3_v3h_m3n,
1032*4882a593Smuzhiyun 0xf1);
1033*4882a593Smuzhiyun if (ret)
1034*4882a593Smuzhiyun return ret;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun return rcsi2_phtw_write_array(priv, step2);
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
rcsi2_init_phtw_h3_v3h_m3n(struct rcar_csi2 * priv,unsigned int mbps)1040*4882a593Smuzhiyun static int rcsi2_init_phtw_h3_v3h_m3n(struct rcar_csi2 *priv, unsigned int mbps)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun return __rcsi2_init_phtw_h3_v3h_m3n(priv, mbps);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
rcsi2_init_phtw_h3es2(struct rcar_csi2 * priv,unsigned int mbps)1045*4882a593Smuzhiyun static int rcsi2_init_phtw_h3es2(struct rcar_csi2 *priv, unsigned int mbps)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun return __rcsi2_init_phtw_h3_v3h_m3n(priv, 0);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
rcsi2_init_phtw_v3m_e3(struct rcar_csi2 * priv,unsigned int mbps)1050*4882a593Smuzhiyun static int rcsi2_init_phtw_v3m_e3(struct rcar_csi2 *priv, unsigned int mbps)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun return rcsi2_phtw_write_mbps(priv, mbps, phtw_mbps_v3m_e3, 0x44);
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
rcsi2_phy_post_init_v3m_e3(struct rcar_csi2 * priv)1055*4882a593Smuzhiyun static int rcsi2_phy_post_init_v3m_e3(struct rcar_csi2 *priv)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun static const struct phtw_value step1[] = {
1058*4882a593Smuzhiyun { .data = 0xee, .code = 0x34 },
1059*4882a593Smuzhiyun { .data = 0xee, .code = 0x44 },
1060*4882a593Smuzhiyun { .data = 0xee, .code = 0x54 },
1061*4882a593Smuzhiyun { .data = 0xee, .code = 0x84 },
1062*4882a593Smuzhiyun { .data = 0xee, .code = 0x94 },
1063*4882a593Smuzhiyun { /* sentinel */ },
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun return rcsi2_phtw_write_array(priv, step1);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1070*4882a593Smuzhiyun * Platform Device Driver.
1071*4882a593Smuzhiyun */
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun static const struct media_entity_operations rcar_csi2_entity_ops = {
1074*4882a593Smuzhiyun .link_validate = v4l2_subdev_link_validate,
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun
rcsi2_probe_resources(struct rcar_csi2 * priv,struct platform_device * pdev)1077*4882a593Smuzhiyun static int rcsi2_probe_resources(struct rcar_csi2 *priv,
1078*4882a593Smuzhiyun struct platform_device *pdev)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun struct resource *res;
1081*4882a593Smuzhiyun int irq, ret;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1084*4882a593Smuzhiyun priv->base = devm_ioremap_resource(&pdev->dev, res);
1085*4882a593Smuzhiyun if (IS_ERR(priv->base))
1086*4882a593Smuzhiyun return PTR_ERR(priv->base);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1089*4882a593Smuzhiyun if (irq < 0)
1090*4882a593Smuzhiyun return irq;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, irq, rcsi2_irq,
1093*4882a593Smuzhiyun rcsi2_irq_thread, IRQF_SHARED,
1094*4882a593Smuzhiyun KBUILD_MODNAME, priv);
1095*4882a593Smuzhiyun if (ret)
1096*4882a593Smuzhiyun return ret;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun priv->rstc = devm_reset_control_get(&pdev->dev, NULL);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(priv->rstc);
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun static const struct rcar_csi2_info rcar_csi2_info_r8a7795 = {
1104*4882a593Smuzhiyun .init_phtw = rcsi2_init_phtw_h3_v3h_m3n,
1105*4882a593Smuzhiyun .hsfreqrange = hsfreqrange_h3_v3h_m3n,
1106*4882a593Smuzhiyun .csi0clkfreqrange = 0x20,
1107*4882a593Smuzhiyun .num_channels = 4,
1108*4882a593Smuzhiyun .clear_ulps = true,
1109*4882a593Smuzhiyun };
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun static const struct rcar_csi2_info rcar_csi2_info_r8a7795es1 = {
1112*4882a593Smuzhiyun .hsfreqrange = hsfreqrange_m3w_h3es1,
1113*4882a593Smuzhiyun .num_channels = 4,
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static const struct rcar_csi2_info rcar_csi2_info_r8a7795es2 = {
1117*4882a593Smuzhiyun .init_phtw = rcsi2_init_phtw_h3es2,
1118*4882a593Smuzhiyun .hsfreqrange = hsfreqrange_h3_v3h_m3n,
1119*4882a593Smuzhiyun .csi0clkfreqrange = 0x20,
1120*4882a593Smuzhiyun .num_channels = 4,
1121*4882a593Smuzhiyun .clear_ulps = true,
1122*4882a593Smuzhiyun };
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun static const struct rcar_csi2_info rcar_csi2_info_r8a7796 = {
1125*4882a593Smuzhiyun .hsfreqrange = hsfreqrange_m3w_h3es1,
1126*4882a593Smuzhiyun .num_channels = 4,
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun static const struct rcar_csi2_info rcar_csi2_info_r8a77965 = {
1130*4882a593Smuzhiyun .init_phtw = rcsi2_init_phtw_h3_v3h_m3n,
1131*4882a593Smuzhiyun .hsfreqrange = hsfreqrange_h3_v3h_m3n,
1132*4882a593Smuzhiyun .csi0clkfreqrange = 0x20,
1133*4882a593Smuzhiyun .num_channels = 4,
1134*4882a593Smuzhiyun .clear_ulps = true,
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun static const struct rcar_csi2_info rcar_csi2_info_r8a77970 = {
1138*4882a593Smuzhiyun .init_phtw = rcsi2_init_phtw_v3m_e3,
1139*4882a593Smuzhiyun .phy_post_init = rcsi2_phy_post_init_v3m_e3,
1140*4882a593Smuzhiyun .num_channels = 4,
1141*4882a593Smuzhiyun };
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun static const struct rcar_csi2_info rcar_csi2_info_r8a77980 = {
1144*4882a593Smuzhiyun .init_phtw = rcsi2_init_phtw_h3_v3h_m3n,
1145*4882a593Smuzhiyun .hsfreqrange = hsfreqrange_h3_v3h_m3n,
1146*4882a593Smuzhiyun .csi0clkfreqrange = 0x20,
1147*4882a593Smuzhiyun .clear_ulps = true,
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static const struct rcar_csi2_info rcar_csi2_info_r8a77990 = {
1151*4882a593Smuzhiyun .init_phtw = rcsi2_init_phtw_v3m_e3,
1152*4882a593Smuzhiyun .phy_post_init = rcsi2_phy_post_init_v3m_e3,
1153*4882a593Smuzhiyun .num_channels = 2,
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun static const struct of_device_id rcar_csi2_of_table[] = {
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun .compatible = "renesas,r8a774a1-csi2",
1159*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a7796,
1160*4882a593Smuzhiyun },
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun .compatible = "renesas,r8a774b1-csi2",
1163*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a77965,
1164*4882a593Smuzhiyun },
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun .compatible = "renesas,r8a774c0-csi2",
1167*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a77990,
1168*4882a593Smuzhiyun },
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun .compatible = "renesas,r8a774e1-csi2",
1171*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a7795,
1172*4882a593Smuzhiyun },
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun .compatible = "renesas,r8a7795-csi2",
1175*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a7795,
1176*4882a593Smuzhiyun },
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun .compatible = "renesas,r8a7796-csi2",
1179*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a7796,
1180*4882a593Smuzhiyun },
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun .compatible = "renesas,r8a77965-csi2",
1183*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a77965,
1184*4882a593Smuzhiyun },
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun .compatible = "renesas,r8a77970-csi2",
1187*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a77970,
1188*4882a593Smuzhiyun },
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun .compatible = "renesas,r8a77980-csi2",
1191*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a77980,
1192*4882a593Smuzhiyun },
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun .compatible = "renesas,r8a77990-csi2",
1195*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a77990,
1196*4882a593Smuzhiyun },
1197*4882a593Smuzhiyun { /* sentinel */ },
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rcar_csi2_of_table);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun static const struct soc_device_attribute r8a7795[] = {
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun .soc_id = "r8a7795", .revision = "ES1.*",
1204*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a7795es1,
1205*4882a593Smuzhiyun },
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun .soc_id = "r8a7795", .revision = "ES2.*",
1208*4882a593Smuzhiyun .data = &rcar_csi2_info_r8a7795es2,
1209*4882a593Smuzhiyun },
1210*4882a593Smuzhiyun { /* sentinel */ },
1211*4882a593Smuzhiyun };
1212*4882a593Smuzhiyun
rcsi2_probe(struct platform_device * pdev)1213*4882a593Smuzhiyun static int rcsi2_probe(struct platform_device *pdev)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun const struct soc_device_attribute *attr;
1216*4882a593Smuzhiyun struct rcar_csi2 *priv;
1217*4882a593Smuzhiyun unsigned int i;
1218*4882a593Smuzhiyun int ret;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
1221*4882a593Smuzhiyun if (!priv)
1222*4882a593Smuzhiyun return -ENOMEM;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun priv->info = of_device_get_match_data(&pdev->dev);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /*
1227*4882a593Smuzhiyun * The different ES versions of r8a7795 (H3) behave differently but
1228*4882a593Smuzhiyun * share the same compatible string.
1229*4882a593Smuzhiyun */
1230*4882a593Smuzhiyun attr = soc_device_match(r8a7795);
1231*4882a593Smuzhiyun if (attr)
1232*4882a593Smuzhiyun priv->info = attr->data;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun priv->dev = &pdev->dev;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun mutex_init(&priv->lock);
1237*4882a593Smuzhiyun priv->stream_count = 0;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun ret = rcsi2_probe_resources(priv, pdev);
1240*4882a593Smuzhiyun if (ret) {
1241*4882a593Smuzhiyun dev_err(priv->dev, "Failed to get resources\n");
1242*4882a593Smuzhiyun return ret;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun ret = rcsi2_parse_dt(priv);
1248*4882a593Smuzhiyun if (ret)
1249*4882a593Smuzhiyun return ret;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun priv->subdev.owner = THIS_MODULE;
1252*4882a593Smuzhiyun priv->subdev.dev = &pdev->dev;
1253*4882a593Smuzhiyun v4l2_subdev_init(&priv->subdev, &rcar_csi2_subdev_ops);
1254*4882a593Smuzhiyun v4l2_set_subdevdata(&priv->subdev, &pdev->dev);
1255*4882a593Smuzhiyun snprintf(priv->subdev.name, V4L2_SUBDEV_NAME_SIZE, "%s %s",
1256*4882a593Smuzhiyun KBUILD_MODNAME, dev_name(&pdev->dev));
1257*4882a593Smuzhiyun priv->subdev.flags = V4L2_SUBDEV_FL_HAS_DEVNODE;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun priv->subdev.entity.function = MEDIA_ENT_F_PROC_VIDEO_PIXEL_FORMATTER;
1260*4882a593Smuzhiyun priv->subdev.entity.ops = &rcar_csi2_entity_ops;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun priv->pads[RCAR_CSI2_SINK].flags = MEDIA_PAD_FL_SINK;
1263*4882a593Smuzhiyun for (i = RCAR_CSI2_SOURCE_VC0; i < NR_OF_RCAR_CSI2_PAD; i++)
1264*4882a593Smuzhiyun priv->pads[i].flags = MEDIA_PAD_FL_SOURCE;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun ret = media_entity_pads_init(&priv->subdev.entity, NR_OF_RCAR_CSI2_PAD,
1267*4882a593Smuzhiyun priv->pads);
1268*4882a593Smuzhiyun if (ret)
1269*4882a593Smuzhiyun goto error;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun ret = v4l2_async_register_subdev(&priv->subdev);
1274*4882a593Smuzhiyun if (ret < 0)
1275*4882a593Smuzhiyun goto error;
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun dev_info(priv->dev, "%d lanes found\n", priv->lanes);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun return 0;
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun error:
1282*4882a593Smuzhiyun v4l2_async_notifier_unregister(&priv->notifier);
1283*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&priv->notifier);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun return ret;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
rcsi2_remove(struct platform_device * pdev)1288*4882a593Smuzhiyun static int rcsi2_remove(struct platform_device *pdev)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun struct rcar_csi2 *priv = platform_get_drvdata(pdev);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun v4l2_async_notifier_unregister(&priv->notifier);
1293*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&priv->notifier);
1294*4882a593Smuzhiyun v4l2_async_unregister_subdev(&priv->subdev);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return 0;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun static struct platform_driver rcar_csi2_pdrv = {
1302*4882a593Smuzhiyun .remove = rcsi2_remove,
1303*4882a593Smuzhiyun .probe = rcsi2_probe,
1304*4882a593Smuzhiyun .driver = {
1305*4882a593Smuzhiyun .name = "rcar-csi2",
1306*4882a593Smuzhiyun .of_match_table = rcar_csi2_of_table,
1307*4882a593Smuzhiyun },
1308*4882a593Smuzhiyun };
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun module_platform_driver(rcar_csi2_pdrv);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun MODULE_AUTHOR("Niklas Söderlund <niklas.soderlund@ragnatech.se>");
1313*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas R-Car MIPI CSI-2 receiver driver");
1314*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1315