1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * camss-csiphy-3ph-1-0.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Qualcomm MSM Camera Subsystem - CSIPHY Module 3phase v1.0
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2011-2015, The Linux Foundation. All rights reserved.
8*4882a593Smuzhiyun * Copyright (C) 2016-2018 Linaro Ltd.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "camss-csiphy.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG1(n) (0x000 + 0x100 * (n))
18*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG1_SWI_REC_DLY_PRG (BIT(7) | BIT(6))
19*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG2(n) (0x004 + 0x100 * (n))
20*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG2_LP_REC_EN_INT BIT(3)
21*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG3(n) (0x008 + 0x100 * (n))
22*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG4(n) (0x00c + 0x100 * (n))
23*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG4_T_HS_CLK_MISS 0xa4
24*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG5(n) (0x010 + 0x100 * (n))
25*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG5_T_HS_DTERM 0x02
26*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG5_HS_REC_EQ_FQ_INT 0x50
27*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_TEST_IMP(n) (0x01c + 0x100 * (n))
28*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_TEST_IMP_HS_TERM_IMP 0xa
29*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_MISC1(n) (0x028 + 0x100 * (n))
30*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_MISC1_IS_CLKLANE BIT(2)
31*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG6(n) (0x02c + 0x100 * (n))
32*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG6_SWI_FORCE_INIT_EXIT BIT(0)
33*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG7(n) (0x030 + 0x100 * (n))
34*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG7_SWI_T_INIT 0x2
35*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG8(n) (0x034 + 0x100 * (n))
36*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG8_SWI_SKIP_WAKEUP BIT(0)
37*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG8_SKEW_FILTER_ENABLE BIT(1)
38*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG9(n) (0x038 + 0x100 * (n))
39*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CFG9_SWI_T_WAKEUP 0x1
40*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CSI_LANE_CTRL15(n) (0x03c + 0x100 * (n))
41*4882a593Smuzhiyun #define CSIPHY_3PH_LNn_CSI_LANE_CTRL15_SWI_SOT_SYMBOL 0xb8
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(n) (0x800 + 0x4 * (n))
44*4882a593Smuzhiyun #define CSIPHY_3PH_CMN_CSI_COMMON_CTRL6_COMMON_PWRDN_B BIT(0)
45*4882a593Smuzhiyun #define CSIPHY_3PH_CMN_CSI_COMMON_CTRL6_SHOW_REV_ID BIT(1)
46*4882a593Smuzhiyun #define CSIPHY_3PH_CMN_CSI_COMMON_STATUSn(n) (0x8b0 + 0x4 * (n))
47*4882a593Smuzhiyun
csiphy_hw_version_read(struct csiphy_device * csiphy,struct device * dev)48*4882a593Smuzhiyun static void csiphy_hw_version_read(struct csiphy_device *csiphy,
49*4882a593Smuzhiyun struct device *dev)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun u32 hw_version;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun writel(CSIPHY_3PH_CMN_CSI_COMMON_CTRL6_SHOW_REV_ID,
54*4882a593Smuzhiyun csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(6));
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun hw_version = readl_relaxed(csiphy->base +
57*4882a593Smuzhiyun CSIPHY_3PH_CMN_CSI_COMMON_STATUSn(12));
58*4882a593Smuzhiyun hw_version |= readl_relaxed(csiphy->base +
59*4882a593Smuzhiyun CSIPHY_3PH_CMN_CSI_COMMON_STATUSn(13)) << 8;
60*4882a593Smuzhiyun hw_version |= readl_relaxed(csiphy->base +
61*4882a593Smuzhiyun CSIPHY_3PH_CMN_CSI_COMMON_STATUSn(14)) << 16;
62*4882a593Smuzhiyun hw_version |= readl_relaxed(csiphy->base +
63*4882a593Smuzhiyun CSIPHY_3PH_CMN_CSI_COMMON_STATUSn(15)) << 24;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun dev_err(dev, "CSIPHY 3PH HW Version = 0x%08x\n", hw_version);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * csiphy_reset - Perform software reset on CSIPHY module
70*4882a593Smuzhiyun * @csiphy: CSIPHY device
71*4882a593Smuzhiyun */
csiphy_reset(struct csiphy_device * csiphy)72*4882a593Smuzhiyun static void csiphy_reset(struct csiphy_device *csiphy)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun writel_relaxed(0x1, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(0));
75*4882a593Smuzhiyun usleep_range(5000, 8000);
76*4882a593Smuzhiyun writel_relaxed(0x0, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(0));
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
csiphy_isr(int irq,void * dev)79*4882a593Smuzhiyun static irqreturn_t csiphy_isr(int irq, void *dev)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct csiphy_device *csiphy = dev;
82*4882a593Smuzhiyun int i;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun for (i = 0; i < 11; i++) {
85*4882a593Smuzhiyun int c = i + 22;
86*4882a593Smuzhiyun u8 val = readl_relaxed(csiphy->base +
87*4882a593Smuzhiyun CSIPHY_3PH_CMN_CSI_COMMON_STATUSn(i));
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun writel_relaxed(val, csiphy->base +
90*4882a593Smuzhiyun CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(c));
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun writel_relaxed(0x1, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(10));
94*4882a593Smuzhiyun writel_relaxed(0x0, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(10));
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun for (i = 22; i < 33; i++)
97*4882a593Smuzhiyun writel_relaxed(0x0, csiphy->base +
98*4882a593Smuzhiyun CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(i));
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return IRQ_HANDLED;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * csiphy_settle_cnt_calc - Calculate settle count value
105*4882a593Smuzhiyun *
106*4882a593Smuzhiyun * Helper function to calculate settle count value. This is
107*4882a593Smuzhiyun * based on the CSI2 T_hs_settle parameter which in turn
108*4882a593Smuzhiyun * is calculated based on the CSI2 transmitter pixel clock
109*4882a593Smuzhiyun * frequency.
110*4882a593Smuzhiyun *
111*4882a593Smuzhiyun * Return settle count value or 0 if the CSI2 pixel clock
112*4882a593Smuzhiyun * frequency is not available
113*4882a593Smuzhiyun */
csiphy_settle_cnt_calc(u32 pixel_clock,u8 bpp,u8 num_lanes,u32 timer_clk_rate)114*4882a593Smuzhiyun static u8 csiphy_settle_cnt_calc(u32 pixel_clock, u8 bpp, u8 num_lanes,
115*4882a593Smuzhiyun u32 timer_clk_rate)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun u32 mipi_clock; /* Hz */
118*4882a593Smuzhiyun u32 ui; /* ps */
119*4882a593Smuzhiyun u32 timer_period; /* ps */
120*4882a593Smuzhiyun u32 t_hs_prepare_max; /* ps */
121*4882a593Smuzhiyun u32 t_hs_settle; /* ps */
122*4882a593Smuzhiyun u8 settle_cnt;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun mipi_clock = pixel_clock * bpp / (2 * num_lanes);
125*4882a593Smuzhiyun ui = div_u64(1000000000000LL, mipi_clock);
126*4882a593Smuzhiyun ui /= 2;
127*4882a593Smuzhiyun t_hs_prepare_max = 85000 + 6 * ui;
128*4882a593Smuzhiyun t_hs_settle = t_hs_prepare_max;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun timer_period = div_u64(1000000000000LL, timer_clk_rate);
131*4882a593Smuzhiyun settle_cnt = t_hs_settle / timer_period - 6;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return settle_cnt;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
csiphy_lanes_enable(struct csiphy_device * csiphy,struct csiphy_config * cfg,u32 pixel_clock,u8 bpp,u8 lane_mask)136*4882a593Smuzhiyun static void csiphy_lanes_enable(struct csiphy_device *csiphy,
137*4882a593Smuzhiyun struct csiphy_config *cfg,
138*4882a593Smuzhiyun u32 pixel_clock, u8 bpp, u8 lane_mask)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun struct csiphy_lanes_cfg *c = &cfg->csi2->lane_cfg;
141*4882a593Smuzhiyun u8 settle_cnt;
142*4882a593Smuzhiyun u8 val, l = 0;
143*4882a593Smuzhiyun int i;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun settle_cnt = csiphy_settle_cnt_calc(pixel_clock, bpp, c->num_data,
146*4882a593Smuzhiyun csiphy->timer_clk_rate);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun val = BIT(c->clk.pos);
149*4882a593Smuzhiyun for (i = 0; i < c->num_data; i++)
150*4882a593Smuzhiyun val |= BIT(c->data[i].pos * 2);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(5));
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun val = CSIPHY_3PH_CMN_CSI_COMMON_CTRL6_COMMON_PWRDN_B;
155*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(6));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun for (i = 0; i <= c->num_data; i++) {
158*4882a593Smuzhiyun if (i == c->num_data)
159*4882a593Smuzhiyun l = 7;
160*4882a593Smuzhiyun else
161*4882a593Smuzhiyun l = c->data[i].pos * 2;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CFG1_SWI_REC_DLY_PRG;
164*4882a593Smuzhiyun val |= 0x17;
165*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG1(l));
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CFG2_LP_REC_EN_INT;
168*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG2(l));
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun val = settle_cnt;
171*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG3(l));
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CFG5_T_HS_DTERM |
174*4882a593Smuzhiyun CSIPHY_3PH_LNn_CFG5_HS_REC_EQ_FQ_INT;
175*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG5(l));
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CFG6_SWI_FORCE_INIT_EXIT;
178*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG6(l));
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CFG7_SWI_T_INIT;
181*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG7(l));
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CFG8_SWI_SKIP_WAKEUP |
184*4882a593Smuzhiyun CSIPHY_3PH_LNn_CFG8_SKEW_FILTER_ENABLE;
185*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG8(l));
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CFG9_SWI_T_WAKEUP;
188*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG9(l));
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_TEST_IMP_HS_TERM_IMP;
191*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_TEST_IMP(l));
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CSI_LANE_CTRL15_SWI_SOT_SYMBOL;
194*4882a593Smuzhiyun writel_relaxed(val, csiphy->base +
195*4882a593Smuzhiyun CSIPHY_3PH_LNn_CSI_LANE_CTRL15(l));
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CFG1_SWI_REC_DLY_PRG;
199*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG1(l));
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_CFG4_T_HS_CLK_MISS;
202*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_CFG4(l));
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun val = CSIPHY_3PH_LNn_MISC1_IS_CLKLANE;
205*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_LNn_MISC1(l));
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun val = 0xff;
208*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(11));
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun val = 0xff;
211*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(12));
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun val = 0xfb;
214*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(13));
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun val = 0xff;
217*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(14));
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun val = 0x7f;
220*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(15));
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun val = 0xff;
223*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(16));
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun val = 0xff;
226*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(17));
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun val = 0xef;
229*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(18));
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun val = 0xff;
232*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(19));
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun val = 0xff;
235*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(20));
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun val = 0xff;
238*4882a593Smuzhiyun writel_relaxed(val, csiphy->base + CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(21));
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
csiphy_lanes_disable(struct csiphy_device * csiphy,struct csiphy_config * cfg)241*4882a593Smuzhiyun static void csiphy_lanes_disable(struct csiphy_device *csiphy,
242*4882a593Smuzhiyun struct csiphy_config *cfg)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun writel_relaxed(0, csiphy->base +
245*4882a593Smuzhiyun CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(5));
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun writel_relaxed(0, csiphy->base +
248*4882a593Smuzhiyun CSIPHY_3PH_CMN_CSI_COMMON_CTRLn(6));
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun const struct csiphy_hw_ops csiphy_ops_3ph_1_0 = {
252*4882a593Smuzhiyun .hw_version_read = csiphy_hw_version_read,
253*4882a593Smuzhiyun .reset = csiphy_reset,
254*4882a593Smuzhiyun .lanes_enable = csiphy_lanes_enable,
255*4882a593Smuzhiyun .lanes_disable = csiphy_lanes_disable,
256*4882a593Smuzhiyun .isr = csiphy_isr,
257*4882a593Smuzhiyun };
258