xref: /OK3568_Linux_fs/kernel/drivers/media/platform/qcom/camss/camss-csiphy-2ph-1-0.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * camss-csiphy-2ph-1-0.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Qualcomm MSM Camera Subsystem - CSIPHY Module 2phase v1.0
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2011-2015, The Linux Foundation. All rights reserved.
8*4882a593Smuzhiyun  * Copyright (C) 2016-2018 Linaro Ltd.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "camss-csiphy.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define CAMSS_CSI_PHY_LNn_CFG2(n)		(0x004 + 0x40 * (n))
18*4882a593Smuzhiyun #define CAMSS_CSI_PHY_LNn_CFG3(n)		(0x008 + 0x40 * (n))
19*4882a593Smuzhiyun #define CAMSS_CSI_PHY_GLBL_RESET		0x140
20*4882a593Smuzhiyun #define CAMSS_CSI_PHY_GLBL_PWR_CFG		0x144
21*4882a593Smuzhiyun #define CAMSS_CSI_PHY_GLBL_IRQ_CMD		0x164
22*4882a593Smuzhiyun #define CAMSS_CSI_PHY_HW_VERSION		0x188
23*4882a593Smuzhiyun #define CAMSS_CSI_PHY_INTERRUPT_STATUSn(n)	(0x18c + 0x4 * (n))
24*4882a593Smuzhiyun #define CAMSS_CSI_PHY_INTERRUPT_MASKn(n)	(0x1ac + 0x4 * (n))
25*4882a593Smuzhiyun #define CAMSS_CSI_PHY_INTERRUPT_CLEARn(n)	(0x1cc + 0x4 * (n))
26*4882a593Smuzhiyun #define CAMSS_CSI_PHY_GLBL_T_INIT_CFG0		0x1ec
27*4882a593Smuzhiyun #define CAMSS_CSI_PHY_T_WAKEUP_CFG0		0x1f4
28*4882a593Smuzhiyun 
csiphy_hw_version_read(struct csiphy_device * csiphy,struct device * dev)29*4882a593Smuzhiyun static void csiphy_hw_version_read(struct csiphy_device *csiphy,
30*4882a593Smuzhiyun 				   struct device *dev)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	u8 hw_version = readl_relaxed(csiphy->base +
33*4882a593Smuzhiyun 				      CAMSS_CSI_PHY_HW_VERSION);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	dev_dbg(dev, "CSIPHY HW Version = 0x%02x\n", hw_version);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * csiphy_reset - Perform software reset on CSIPHY module
40*4882a593Smuzhiyun  * @csiphy: CSIPHY device
41*4882a593Smuzhiyun  */
csiphy_reset(struct csiphy_device * csiphy)42*4882a593Smuzhiyun static void csiphy_reset(struct csiphy_device *csiphy)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	writel_relaxed(0x1, csiphy->base + CAMSS_CSI_PHY_GLBL_RESET);
45*4882a593Smuzhiyun 	usleep_range(5000, 8000);
46*4882a593Smuzhiyun 	writel_relaxed(0x0, csiphy->base + CAMSS_CSI_PHY_GLBL_RESET);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * csiphy_settle_cnt_calc - Calculate settle count value
51*4882a593Smuzhiyun  *
52*4882a593Smuzhiyun  * Helper function to calculate settle count value. This is
53*4882a593Smuzhiyun  * based on the CSI2 T_hs_settle parameter which in turn
54*4882a593Smuzhiyun  * is calculated based on the CSI2 transmitter pixel clock
55*4882a593Smuzhiyun  * frequency.
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  * Return settle count value or 0 if the CSI2 pixel clock
58*4882a593Smuzhiyun  * frequency is not available
59*4882a593Smuzhiyun  */
csiphy_settle_cnt_calc(u32 pixel_clock,u8 bpp,u8 num_lanes,u32 timer_clk_rate)60*4882a593Smuzhiyun static u8 csiphy_settle_cnt_calc(u32 pixel_clock, u8 bpp, u8 num_lanes,
61*4882a593Smuzhiyun 				 u32 timer_clk_rate)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	u32 mipi_clock; /* Hz */
64*4882a593Smuzhiyun 	u32 ui; /* ps */
65*4882a593Smuzhiyun 	u32 timer_period; /* ps */
66*4882a593Smuzhiyun 	u32 t_hs_prepare_max; /* ps */
67*4882a593Smuzhiyun 	u32 t_hs_prepare_zero_min; /* ps */
68*4882a593Smuzhiyun 	u32 t_hs_settle; /* ps */
69*4882a593Smuzhiyun 	u8 settle_cnt;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	mipi_clock = pixel_clock * bpp / (2 * num_lanes);
72*4882a593Smuzhiyun 	ui = div_u64(1000000000000LL, mipi_clock);
73*4882a593Smuzhiyun 	ui /= 2;
74*4882a593Smuzhiyun 	t_hs_prepare_max = 85000 + 6 * ui;
75*4882a593Smuzhiyun 	t_hs_prepare_zero_min = 145000 + 10 * ui;
76*4882a593Smuzhiyun 	t_hs_settle = (t_hs_prepare_max + t_hs_prepare_zero_min) / 2;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	timer_period = div_u64(1000000000000LL, timer_clk_rate);
79*4882a593Smuzhiyun 	settle_cnt = t_hs_settle / timer_period - 1;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return settle_cnt;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
csiphy_lanes_enable(struct csiphy_device * csiphy,struct csiphy_config * cfg,u32 pixel_clock,u8 bpp,u8 lane_mask)84*4882a593Smuzhiyun static void csiphy_lanes_enable(struct csiphy_device *csiphy,
85*4882a593Smuzhiyun 				struct csiphy_config *cfg,
86*4882a593Smuzhiyun 				u32 pixel_clock, u8 bpp, u8 lane_mask)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct csiphy_lanes_cfg *c = &cfg->csi2->lane_cfg;
89*4882a593Smuzhiyun 	u8 settle_cnt;
90*4882a593Smuzhiyun 	u8 val, l = 0;
91*4882a593Smuzhiyun 	int i = 0;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	settle_cnt = csiphy_settle_cnt_calc(pixel_clock, bpp, c->num_data,
94*4882a593Smuzhiyun 					    csiphy->timer_clk_rate);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	writel_relaxed(0x1, csiphy->base +
97*4882a593Smuzhiyun 		       CAMSS_CSI_PHY_GLBL_T_INIT_CFG0);
98*4882a593Smuzhiyun 	writel_relaxed(0x1, csiphy->base +
99*4882a593Smuzhiyun 		       CAMSS_CSI_PHY_T_WAKEUP_CFG0);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	val = 0x1;
102*4882a593Smuzhiyun 	val |= lane_mask << 1;
103*4882a593Smuzhiyun 	writel_relaxed(val, csiphy->base + CAMSS_CSI_PHY_GLBL_PWR_CFG);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	val = cfg->combo_mode << 4;
106*4882a593Smuzhiyun 	writel_relaxed(val, csiphy->base + CAMSS_CSI_PHY_GLBL_RESET);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	for (i = 0; i <= c->num_data; i++) {
109*4882a593Smuzhiyun 		if (i == c->num_data)
110*4882a593Smuzhiyun 			l = c->clk.pos;
111*4882a593Smuzhiyun 		else
112*4882a593Smuzhiyun 			l = c->data[i].pos;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 		writel_relaxed(0x10, csiphy->base +
115*4882a593Smuzhiyun 			       CAMSS_CSI_PHY_LNn_CFG2(l));
116*4882a593Smuzhiyun 		writel_relaxed(settle_cnt, csiphy->base +
117*4882a593Smuzhiyun 			       CAMSS_CSI_PHY_LNn_CFG3(l));
118*4882a593Smuzhiyun 		writel_relaxed(0x3f, csiphy->base +
119*4882a593Smuzhiyun 			       CAMSS_CSI_PHY_INTERRUPT_MASKn(l));
120*4882a593Smuzhiyun 		writel_relaxed(0x3f, csiphy->base +
121*4882a593Smuzhiyun 			       CAMSS_CSI_PHY_INTERRUPT_CLEARn(l));
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
csiphy_lanes_disable(struct csiphy_device * csiphy,struct csiphy_config * cfg)125*4882a593Smuzhiyun static void csiphy_lanes_disable(struct csiphy_device *csiphy,
126*4882a593Smuzhiyun 				 struct csiphy_config *cfg)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct csiphy_lanes_cfg *c = &cfg->csi2->lane_cfg;
129*4882a593Smuzhiyun 	u8 l = 0;
130*4882a593Smuzhiyun 	int i = 0;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	for (i = 0; i <= c->num_data; i++) {
133*4882a593Smuzhiyun 		if (i == c->num_data)
134*4882a593Smuzhiyun 			l = c->clk.pos;
135*4882a593Smuzhiyun 		else
136*4882a593Smuzhiyun 			l = c->data[i].pos;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		writel_relaxed(0x0, csiphy->base +
139*4882a593Smuzhiyun 			       CAMSS_CSI_PHY_LNn_CFG2(l));
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	writel_relaxed(0x0, csiphy->base + CAMSS_CSI_PHY_GLBL_PWR_CFG);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun  * csiphy_isr - CSIPHY module interrupt handler
147*4882a593Smuzhiyun  * @irq: Interrupt line
148*4882a593Smuzhiyun  * @dev: CSIPHY device
149*4882a593Smuzhiyun  *
150*4882a593Smuzhiyun  * Return IRQ_HANDLED on success
151*4882a593Smuzhiyun  */
csiphy_isr(int irq,void * dev)152*4882a593Smuzhiyun static irqreturn_t csiphy_isr(int irq, void *dev)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct csiphy_device *csiphy = dev;
155*4882a593Smuzhiyun 	u8 i;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
158*4882a593Smuzhiyun 		u8 val = readl_relaxed(csiphy->base +
159*4882a593Smuzhiyun 				       CAMSS_CSI_PHY_INTERRUPT_STATUSn(i));
160*4882a593Smuzhiyun 		writel_relaxed(val, csiphy->base +
161*4882a593Smuzhiyun 			       CAMSS_CSI_PHY_INTERRUPT_CLEARn(i));
162*4882a593Smuzhiyun 		writel_relaxed(0x1, csiphy->base + CAMSS_CSI_PHY_GLBL_IRQ_CMD);
163*4882a593Smuzhiyun 		writel_relaxed(0x0, csiphy->base + CAMSS_CSI_PHY_GLBL_IRQ_CMD);
164*4882a593Smuzhiyun 		writel_relaxed(0x0, csiphy->base +
165*4882a593Smuzhiyun 			       CAMSS_CSI_PHY_INTERRUPT_CLEARn(i));
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return IRQ_HANDLED;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun const struct csiphy_hw_ops csiphy_ops_2ph_1_0 = {
172*4882a593Smuzhiyun 	.hw_version_read = csiphy_hw_version_read,
173*4882a593Smuzhiyun 	.reset = csiphy_reset,
174*4882a593Smuzhiyun 	.lanes_enable = csiphy_lanes_enable,
175*4882a593Smuzhiyun 	.lanes_disable = csiphy_lanes_disable,
176*4882a593Smuzhiyun 	.isr = csiphy_isr,
177*4882a593Smuzhiyun };
178