1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * ispreg.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * TI OMAP3 ISP - Registers definitions 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 2010 Nokia Corporation 8*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments, Inc 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com> 11*4882a593Smuzhiyun * Sakari Ailus <sakari.ailus@iki.fi> 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef OMAP3_ISP_REG_H 15*4882a593Smuzhiyun #define OMAP3_ISP_REG_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define CM_CAM_MCLK_HZ 172800000 /* Hz */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* ISP module register offset */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define ISP_REVISION (0x000) 22*4882a593Smuzhiyun #define ISP_SYSCONFIG (0x004) 23*4882a593Smuzhiyun #define ISP_SYSSTATUS (0x008) 24*4882a593Smuzhiyun #define ISP_IRQ0ENABLE (0x00C) 25*4882a593Smuzhiyun #define ISP_IRQ0STATUS (0x010) 26*4882a593Smuzhiyun #define ISP_IRQ1ENABLE (0x014) 27*4882a593Smuzhiyun #define ISP_IRQ1STATUS (0x018) 28*4882a593Smuzhiyun #define ISP_TCTRL_GRESET_LENGTH (0x030) 29*4882a593Smuzhiyun #define ISP_TCTRL_PSTRB_REPLAY (0x034) 30*4882a593Smuzhiyun #define ISP_CTRL (0x040) 31*4882a593Smuzhiyun #define ISP_SECURE (0x044) 32*4882a593Smuzhiyun #define ISP_TCTRL_CTRL (0x050) 33*4882a593Smuzhiyun #define ISP_TCTRL_FRAME (0x054) 34*4882a593Smuzhiyun #define ISP_TCTRL_PSTRB_DELAY (0x058) 35*4882a593Smuzhiyun #define ISP_TCTRL_STRB_DELAY (0x05C) 36*4882a593Smuzhiyun #define ISP_TCTRL_SHUT_DELAY (0x060) 37*4882a593Smuzhiyun #define ISP_TCTRL_PSTRB_LENGTH (0x064) 38*4882a593Smuzhiyun #define ISP_TCTRL_STRB_LENGTH (0x068) 39*4882a593Smuzhiyun #define ISP_TCTRL_SHUT_LENGTH (0x06C) 40*4882a593Smuzhiyun #define ISP_PING_PONG_ADDR (0x070) 41*4882a593Smuzhiyun #define ISP_PING_PONG_MEM_RANGE (0x074) 42*4882a593Smuzhiyun #define ISP_PING_PONG_BUF_SIZE (0x078) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* CCP2 receiver registers */ 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define ISPCCP2_REVISION (0x000) 47*4882a593Smuzhiyun #define ISPCCP2_SYSCONFIG (0x004) 48*4882a593Smuzhiyun #define ISPCCP2_SYSCONFIG_SOFT_RESET BIT(1) 49*4882a593Smuzhiyun #define ISPCCP2_SYSCONFIG_AUTO_IDLE 0x1 50*4882a593Smuzhiyun #define ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SHIFT 12 51*4882a593Smuzhiyun #define ISPCCP2_SYSCONFIG_MSTANDBY_MODE_FORCE \ 52*4882a593Smuzhiyun (0x0 << ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SHIFT) 53*4882a593Smuzhiyun #define ISPCCP2_SYSCONFIG_MSTANDBY_MODE_NO \ 54*4882a593Smuzhiyun (0x1 << ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SHIFT) 55*4882a593Smuzhiyun #define ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SMART \ 56*4882a593Smuzhiyun (0x2 << ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SHIFT) 57*4882a593Smuzhiyun #define ISPCCP2_SYSSTATUS (0x008) 58*4882a593Smuzhiyun #define ISPCCP2_SYSSTATUS_RESET_DONE BIT(0) 59*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQENABLE (0x00C) 60*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS (0x010) 61*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_FS_IRQ BIT(11) 62*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_LE_IRQ BIT(10) 63*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_LS_IRQ BIT(9) 64*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_FE_IRQ BIT(8) 65*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_COUNT_IRQ BIT(7) 66*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_FIFO_OVF_IRQ BIT(5) 67*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_CRC_IRQ BIT(4) 68*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_FSP_IRQ BIT(3) 69*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_FW_IRQ BIT(2) 70*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_FSC_IRQ BIT(1) 71*4882a593Smuzhiyun #define ISPCCP2_LC01_IRQSTATUS_LC0_SSC_IRQ BIT(0) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define ISPCCP2_LC23_IRQENABLE (0x014) 74*4882a593Smuzhiyun #define ISPCCP2_LC23_IRQSTATUS (0x018) 75*4882a593Smuzhiyun #define ISPCCP2_LCM_IRQENABLE (0x02C) 76*4882a593Smuzhiyun #define ISPCCP2_LCM_IRQSTATUS_EOF_IRQ BIT(0) 77*4882a593Smuzhiyun #define ISPCCP2_LCM_IRQSTATUS_OCPERROR_IRQ BIT(1) 78*4882a593Smuzhiyun #define ISPCCP2_LCM_IRQSTATUS (0x030) 79*4882a593Smuzhiyun #define ISPCCP2_CTRL (0x040) 80*4882a593Smuzhiyun #define ISPCCP2_CTRL_IF_EN BIT(0) 81*4882a593Smuzhiyun #define ISPCCP2_CTRL_PHY_SEL BIT(1) 82*4882a593Smuzhiyun #define ISPCCP2_CTRL_PHY_SEL_CLOCK (0 << 1) 83*4882a593Smuzhiyun #define ISPCCP2_CTRL_PHY_SEL_STROBE (1 << 1) 84*4882a593Smuzhiyun #define ISPCCP2_CTRL_PHY_SEL_MASK 0x1 85*4882a593Smuzhiyun #define ISPCCP2_CTRL_PHY_SEL_SHIFT 1 86*4882a593Smuzhiyun #define ISPCCP2_CTRL_IO_OUT_SEL BIT(2) 87*4882a593Smuzhiyun #define ISPCCP2_CTRL_IO_OUT_SEL_MASK 0x1 88*4882a593Smuzhiyun #define ISPCCP2_CTRL_IO_OUT_SEL_SHIFT 2 89*4882a593Smuzhiyun #define ISPCCP2_CTRL_MODE BIT(4) 90*4882a593Smuzhiyun #define ISPCCP2_CTRL_VP_CLK_FORCE_ON BIT(9) 91*4882a593Smuzhiyun #define ISPCCP2_CTRL_INV BIT(10) 92*4882a593Smuzhiyun #define ISPCCP2_CTRL_INV_MASK 0x1 93*4882a593Smuzhiyun #define ISPCCP2_CTRL_INV_SHIFT 10 94*4882a593Smuzhiyun #define ISPCCP2_CTRL_VP_ONLY_EN BIT(11) 95*4882a593Smuzhiyun #define ISPCCP2_CTRL_VP_CLK_POL BIT(12) 96*4882a593Smuzhiyun #define ISPCCP2_CTRL_VP_CLK_POL_MASK 0x1 97*4882a593Smuzhiyun #define ISPCCP2_CTRL_VP_CLK_POL_SHIFT 12 98*4882a593Smuzhiyun #define ISPCCP2_CTRL_VPCLK_DIV_SHIFT 15 99*4882a593Smuzhiyun #define ISPCCP2_CTRL_VPCLK_DIV_MASK 0x1ffff /* [31:15] */ 100*4882a593Smuzhiyun #define ISPCCP2_CTRL_VP_OUT_CTRL_SHIFT 8 /* 3430 bits */ 101*4882a593Smuzhiyun #define ISPCCP2_CTRL_VP_OUT_CTRL_MASK 0x3 /* 3430 bits */ 102*4882a593Smuzhiyun #define ISPCCP2_DBG (0x044) 103*4882a593Smuzhiyun #define ISPCCP2_GNQ (0x048) 104*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL(x) ((0x050)+0x30*(x)) 105*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_CHAN_EN BIT(0) 106*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_CRC_EN BIT(19) 107*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_CRC_MASK 0x1 108*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_CRC_SHIFT 2 109*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_CRC_SHIFT_15_0 19 110*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_REGION_EN BIT(1) 111*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_REGION_MASK 0x1 112*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_REGION_SHIFT 1 113*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_FORMAT_MASK_15_0 0x3f 114*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_FORMAT_SHIFT_15_0 0x2 115*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_FORMAT_MASK 0x1f 116*4882a593Smuzhiyun #define ISPCCP2_LCx_CTRL_FORMAT_SHIFT 0x3 117*4882a593Smuzhiyun #define ISPCCP2_LCx_CODE(x) ((0x054)+0x30*(x)) 118*4882a593Smuzhiyun #define ISPCCP2_LCx_STAT_START(x) ((0x058)+0x30*(x)) 119*4882a593Smuzhiyun #define ISPCCP2_LCx_STAT_SIZE(x) ((0x05C)+0x30*(x)) 120*4882a593Smuzhiyun #define ISPCCP2_LCx_SOF_ADDR(x) ((0x060)+0x30*(x)) 121*4882a593Smuzhiyun #define ISPCCP2_LCx_EOF_ADDR(x) ((0x064)+0x30*(x)) 122*4882a593Smuzhiyun #define ISPCCP2_LCx_DAT_START(x) ((0x068)+0x30*(x)) 123*4882a593Smuzhiyun #define ISPCCP2_LCx_DAT_SIZE(x) ((0x06C)+0x30*(x)) 124*4882a593Smuzhiyun #define ISPCCP2_LCx_DAT_MASK 0xFFF 125*4882a593Smuzhiyun #define ISPCCP2_LCx_DAT_SHIFT 16 126*4882a593Smuzhiyun #define ISPCCP2_LCx_DAT_PING_ADDR(x) ((0x070)+0x30*(x)) 127*4882a593Smuzhiyun #define ISPCCP2_LCx_DAT_PONG_ADDR(x) ((0x074)+0x30*(x)) 128*4882a593Smuzhiyun #define ISPCCP2_LCx_DAT_OFST(x) ((0x078)+0x30*(x)) 129*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL (0x1D0) 130*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_CHAN_EN BIT(0) 131*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_DST_PORT BIT(2) 132*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_DST_PORT_SHIFT 2 133*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_READ_THROTTLE_SHIFT 3 134*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_READ_THROTTLE_MASK 0x11 135*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_BURST_SIZE_SHIFT 5 136*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_BURST_SIZE_MASK 0x7 137*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_SRC_FORMAT_SHIFT 16 138*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_SRC_FORMAT_MASK 0x7 139*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_SRC_DECOMPR_SHIFT 20 140*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_SRC_DECOMPR_MASK 0x3 141*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_SRC_DPCM_PRED BIT(22) 142*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_SRC_PACK BIT(23) 143*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_DST_FORMAT_SHIFT 24 144*4882a593Smuzhiyun #define ISPCCP2_LCM_CTRL_DST_FORMAT_MASK 0x7 145*4882a593Smuzhiyun #define ISPCCP2_LCM_VSIZE (0x1D4) 146*4882a593Smuzhiyun #define ISPCCP2_LCM_VSIZE_SHIFT 16 147*4882a593Smuzhiyun #define ISPCCP2_LCM_HSIZE (0x1D8) 148*4882a593Smuzhiyun #define ISPCCP2_LCM_HSIZE_SHIFT 16 149*4882a593Smuzhiyun #define ISPCCP2_LCM_PREFETCH (0x1DC) 150*4882a593Smuzhiyun #define ISPCCP2_LCM_PREFETCH_SHIFT 3 151*4882a593Smuzhiyun #define ISPCCP2_LCM_SRC_ADDR (0x1E0) 152*4882a593Smuzhiyun #define ISPCCP2_LCM_SRC_OFST (0x1E4) 153*4882a593Smuzhiyun #define ISPCCP2_LCM_DST_ADDR (0x1E8) 154*4882a593Smuzhiyun #define ISPCCP2_LCM_DST_OFST (0x1EC) 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* CCDC module register offset */ 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define ISPCCDC_PID (0x000) 159*4882a593Smuzhiyun #define ISPCCDC_PCR (0x004) 160*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE (0x008) 161*4882a593Smuzhiyun #define ISPCCDC_HD_VD_WID (0x00C) 162*4882a593Smuzhiyun #define ISPCCDC_PIX_LINES (0x010) 163*4882a593Smuzhiyun #define ISPCCDC_HORZ_INFO (0x014) 164*4882a593Smuzhiyun #define ISPCCDC_VERT_START (0x018) 165*4882a593Smuzhiyun #define ISPCCDC_VERT_LINES (0x01C) 166*4882a593Smuzhiyun #define ISPCCDC_CULLING (0x020) 167*4882a593Smuzhiyun #define ISPCCDC_HSIZE_OFF (0x024) 168*4882a593Smuzhiyun #define ISPCCDC_SDOFST (0x028) 169*4882a593Smuzhiyun #define ISPCCDC_SDR_ADDR (0x02C) 170*4882a593Smuzhiyun #define ISPCCDC_CLAMP (0x030) 171*4882a593Smuzhiyun #define ISPCCDC_DCSUB (0x034) 172*4882a593Smuzhiyun #define ISPCCDC_COLPTN (0x038) 173*4882a593Smuzhiyun #define ISPCCDC_BLKCMP (0x03C) 174*4882a593Smuzhiyun #define ISPCCDC_FPC (0x040) 175*4882a593Smuzhiyun #define ISPCCDC_FPC_ADDR (0x044) 176*4882a593Smuzhiyun #define ISPCCDC_VDINT (0x048) 177*4882a593Smuzhiyun #define ISPCCDC_ALAW (0x04C) 178*4882a593Smuzhiyun #define ISPCCDC_REC656IF (0x050) 179*4882a593Smuzhiyun #define ISPCCDC_CFG (0x054) 180*4882a593Smuzhiyun #define ISPCCDC_FMTCFG (0x058) 181*4882a593Smuzhiyun #define ISPCCDC_FMT_HORZ (0x05C) 182*4882a593Smuzhiyun #define ISPCCDC_FMT_VERT (0x060) 183*4882a593Smuzhiyun #define ISPCCDC_FMT_ADDR0 (0x064) 184*4882a593Smuzhiyun #define ISPCCDC_FMT_ADDR1 (0x068) 185*4882a593Smuzhiyun #define ISPCCDC_FMT_ADDR2 (0x06C) 186*4882a593Smuzhiyun #define ISPCCDC_FMT_ADDR3 (0x070) 187*4882a593Smuzhiyun #define ISPCCDC_FMT_ADDR4 (0x074) 188*4882a593Smuzhiyun #define ISPCCDC_FMT_ADDR5 (0x078) 189*4882a593Smuzhiyun #define ISPCCDC_FMT_ADDR6 (0x07C) 190*4882a593Smuzhiyun #define ISPCCDC_FMT_ADDR7 (0x080) 191*4882a593Smuzhiyun #define ISPCCDC_PRGEVEN0 (0x084) 192*4882a593Smuzhiyun #define ISPCCDC_PRGEVEN1 (0x088) 193*4882a593Smuzhiyun #define ISPCCDC_PRGODD0 (0x08C) 194*4882a593Smuzhiyun #define ISPCCDC_PRGODD1 (0x090) 195*4882a593Smuzhiyun #define ISPCCDC_VP_OUT (0x094) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define ISPCCDC_LSC_CONFIG (0x098) 198*4882a593Smuzhiyun #define ISPCCDC_LSC_INITIAL (0x09C) 199*4882a593Smuzhiyun #define ISPCCDC_LSC_TABLE_BASE (0x0A0) 200*4882a593Smuzhiyun #define ISPCCDC_LSC_TABLE_OFFSET (0x0A4) 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* SBL */ 203*4882a593Smuzhiyun #define ISPSBL_PCR 0x4 204*4882a593Smuzhiyun #define ISPSBL_PCR_H3A_AEAWB_WBL_OVF BIT(16) 205*4882a593Smuzhiyun #define ISPSBL_PCR_H3A_AF_WBL_OVF BIT(17) 206*4882a593Smuzhiyun #define ISPSBL_PCR_RSZ4_WBL_OVF BIT(18) 207*4882a593Smuzhiyun #define ISPSBL_PCR_RSZ3_WBL_OVF BIT(19) 208*4882a593Smuzhiyun #define ISPSBL_PCR_RSZ2_WBL_OVF BIT(20) 209*4882a593Smuzhiyun #define ISPSBL_PCR_RSZ1_WBL_OVF BIT(21) 210*4882a593Smuzhiyun #define ISPSBL_PCR_PRV_WBL_OVF BIT(22) 211*4882a593Smuzhiyun #define ISPSBL_PCR_CCDC_WBL_OVF BIT(23) 212*4882a593Smuzhiyun #define ISPSBL_PCR_CCDCPRV_2_RSZ_OVF BIT(24) 213*4882a593Smuzhiyun #define ISPSBL_PCR_CSIA_WBL_OVF BIT(25) 214*4882a593Smuzhiyun #define ISPSBL_PCR_CSIB_WBL_OVF BIT(26) 215*4882a593Smuzhiyun #define ISPSBL_CCDC_WR_0 (0x028) 216*4882a593Smuzhiyun #define ISPSBL_CCDC_WR_0_DATA_READY BIT(21) 217*4882a593Smuzhiyun #define ISPSBL_CCDC_WR_1 (0x02C) 218*4882a593Smuzhiyun #define ISPSBL_CCDC_WR_2 (0x030) 219*4882a593Smuzhiyun #define ISPSBL_CCDC_WR_3 (0x034) 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define ISPSBL_SDR_REQ_EXP 0xF8 222*4882a593Smuzhiyun #define ISPSBL_SDR_REQ_HIST_EXP_SHIFT 0 223*4882a593Smuzhiyun #define ISPSBL_SDR_REQ_HIST_EXP_MASK (0x3FF) 224*4882a593Smuzhiyun #define ISPSBL_SDR_REQ_RSZ_EXP_SHIFT 10 225*4882a593Smuzhiyun #define ISPSBL_SDR_REQ_RSZ_EXP_MASK (0x3FF << ISPSBL_SDR_REQ_RSZ_EXP_SHIFT) 226*4882a593Smuzhiyun #define ISPSBL_SDR_REQ_PRV_EXP_SHIFT 20 227*4882a593Smuzhiyun #define ISPSBL_SDR_REQ_PRV_EXP_MASK (0x3FF << ISPSBL_SDR_REQ_PRV_EXP_SHIFT) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* Histogram registers */ 230*4882a593Smuzhiyun #define ISPHIST_PID (0x000) 231*4882a593Smuzhiyun #define ISPHIST_PCR (0x004) 232*4882a593Smuzhiyun #define ISPHIST_CNT (0x008) 233*4882a593Smuzhiyun #define ISPHIST_WB_GAIN (0x00C) 234*4882a593Smuzhiyun #define ISPHIST_R0_HORZ (0x010) 235*4882a593Smuzhiyun #define ISPHIST_R0_VERT (0x014) 236*4882a593Smuzhiyun #define ISPHIST_R1_HORZ (0x018) 237*4882a593Smuzhiyun #define ISPHIST_R1_VERT (0x01C) 238*4882a593Smuzhiyun #define ISPHIST_R2_HORZ (0x020) 239*4882a593Smuzhiyun #define ISPHIST_R2_VERT (0x024) 240*4882a593Smuzhiyun #define ISPHIST_R3_HORZ (0x028) 241*4882a593Smuzhiyun #define ISPHIST_R3_VERT (0x02C) 242*4882a593Smuzhiyun #define ISPHIST_ADDR (0x030) 243*4882a593Smuzhiyun #define ISPHIST_DATA (0x034) 244*4882a593Smuzhiyun #define ISPHIST_RADD (0x038) 245*4882a593Smuzhiyun #define ISPHIST_RADD_OFF (0x03C) 246*4882a593Smuzhiyun #define ISPHIST_H_V_INFO (0x040) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* H3A module registers */ 249*4882a593Smuzhiyun #define ISPH3A_PID (0x000) 250*4882a593Smuzhiyun #define ISPH3A_PCR (0x004) 251*4882a593Smuzhiyun #define ISPH3A_AEWWIN1 (0x04C) 252*4882a593Smuzhiyun #define ISPH3A_AEWINSTART (0x050) 253*4882a593Smuzhiyun #define ISPH3A_AEWINBLK (0x054) 254*4882a593Smuzhiyun #define ISPH3A_AEWSUBWIN (0x058) 255*4882a593Smuzhiyun #define ISPH3A_AEWBUFST (0x05C) 256*4882a593Smuzhiyun #define ISPH3A_AFPAX1 (0x008) 257*4882a593Smuzhiyun #define ISPH3A_AFPAX2 (0x00C) 258*4882a593Smuzhiyun #define ISPH3A_AFPAXSTART (0x010) 259*4882a593Smuzhiyun #define ISPH3A_AFIIRSH (0x014) 260*4882a593Smuzhiyun #define ISPH3A_AFBUFST (0x018) 261*4882a593Smuzhiyun #define ISPH3A_AFCOEF010 (0x01C) 262*4882a593Smuzhiyun #define ISPH3A_AFCOEF032 (0x020) 263*4882a593Smuzhiyun #define ISPH3A_AFCOEF054 (0x024) 264*4882a593Smuzhiyun #define ISPH3A_AFCOEF076 (0x028) 265*4882a593Smuzhiyun #define ISPH3A_AFCOEF098 (0x02C) 266*4882a593Smuzhiyun #define ISPH3A_AFCOEF0010 (0x030) 267*4882a593Smuzhiyun #define ISPH3A_AFCOEF110 (0x034) 268*4882a593Smuzhiyun #define ISPH3A_AFCOEF132 (0x038) 269*4882a593Smuzhiyun #define ISPH3A_AFCOEF154 (0x03C) 270*4882a593Smuzhiyun #define ISPH3A_AFCOEF176 (0x040) 271*4882a593Smuzhiyun #define ISPH3A_AFCOEF198 (0x044) 272*4882a593Smuzhiyun #define ISPH3A_AFCOEF1010 (0x048) 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define ISPPRV_PCR (0x004) 275*4882a593Smuzhiyun #define ISPPRV_HORZ_INFO (0x008) 276*4882a593Smuzhiyun #define ISPPRV_VERT_INFO (0x00C) 277*4882a593Smuzhiyun #define ISPPRV_RSDR_ADDR (0x010) 278*4882a593Smuzhiyun #define ISPPRV_RADR_OFFSET (0x014) 279*4882a593Smuzhiyun #define ISPPRV_DSDR_ADDR (0x018) 280*4882a593Smuzhiyun #define ISPPRV_DRKF_OFFSET (0x01C) 281*4882a593Smuzhiyun #define ISPPRV_WSDR_ADDR (0x020) 282*4882a593Smuzhiyun #define ISPPRV_WADD_OFFSET (0x024) 283*4882a593Smuzhiyun #define ISPPRV_AVE (0x028) 284*4882a593Smuzhiyun #define ISPPRV_HMED (0x02C) 285*4882a593Smuzhiyun #define ISPPRV_NF (0x030) 286*4882a593Smuzhiyun #define ISPPRV_WB_DGAIN (0x034) 287*4882a593Smuzhiyun #define ISPPRV_WBGAIN (0x038) 288*4882a593Smuzhiyun #define ISPPRV_WBSEL (0x03C) 289*4882a593Smuzhiyun #define ISPPRV_CFA (0x040) 290*4882a593Smuzhiyun #define ISPPRV_BLKADJOFF (0x044) 291*4882a593Smuzhiyun #define ISPPRV_RGB_MAT1 (0x048) 292*4882a593Smuzhiyun #define ISPPRV_RGB_MAT2 (0x04C) 293*4882a593Smuzhiyun #define ISPPRV_RGB_MAT3 (0x050) 294*4882a593Smuzhiyun #define ISPPRV_RGB_MAT4 (0x054) 295*4882a593Smuzhiyun #define ISPPRV_RGB_MAT5 (0x058) 296*4882a593Smuzhiyun #define ISPPRV_RGB_OFF1 (0x05C) 297*4882a593Smuzhiyun #define ISPPRV_RGB_OFF2 (0x060) 298*4882a593Smuzhiyun #define ISPPRV_CSC0 (0x064) 299*4882a593Smuzhiyun #define ISPPRV_CSC1 (0x068) 300*4882a593Smuzhiyun #define ISPPRV_CSC2 (0x06C) 301*4882a593Smuzhiyun #define ISPPRV_CSC_OFFSET (0x070) 302*4882a593Smuzhiyun #define ISPPRV_CNT_BRT (0x074) 303*4882a593Smuzhiyun #define ISPPRV_CSUP (0x078) 304*4882a593Smuzhiyun #define ISPPRV_SETUP_YC (0x07C) 305*4882a593Smuzhiyun #define ISPPRV_SET_TBL_ADDR (0x080) 306*4882a593Smuzhiyun #define ISPPRV_SET_TBL_DATA (0x084) 307*4882a593Smuzhiyun #define ISPPRV_CDC_THR0 (0x090) 308*4882a593Smuzhiyun #define ISPPRV_CDC_THR1 (ISPPRV_CDC_THR0 + (0x4)) 309*4882a593Smuzhiyun #define ISPPRV_CDC_THR2 (ISPPRV_CDC_THR0 + (0x4) * 2) 310*4882a593Smuzhiyun #define ISPPRV_CDC_THR3 (ISPPRV_CDC_THR0 + (0x4) * 3) 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #define ISPPRV_REDGAMMA_TABLE_ADDR 0x0000 313*4882a593Smuzhiyun #define ISPPRV_GREENGAMMA_TABLE_ADDR 0x0400 314*4882a593Smuzhiyun #define ISPPRV_BLUEGAMMA_TABLE_ADDR 0x0800 315*4882a593Smuzhiyun #define ISPPRV_NF_TABLE_ADDR 0x0C00 316*4882a593Smuzhiyun #define ISPPRV_YENH_TABLE_ADDR 0x1000 317*4882a593Smuzhiyun #define ISPPRV_CFA_TABLE_ADDR 0x1400 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define ISPRSZ_MIN_OUTPUT 64 320*4882a593Smuzhiyun #define ISPRSZ_MAX_OUTPUT 3312 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* Resizer module register offset */ 323*4882a593Smuzhiyun #define ISPRSZ_PID (0x000) 324*4882a593Smuzhiyun #define ISPRSZ_PCR (0x004) 325*4882a593Smuzhiyun #define ISPRSZ_CNT (0x008) 326*4882a593Smuzhiyun #define ISPRSZ_OUT_SIZE (0x00C) 327*4882a593Smuzhiyun #define ISPRSZ_IN_START (0x010) 328*4882a593Smuzhiyun #define ISPRSZ_IN_SIZE (0x014) 329*4882a593Smuzhiyun #define ISPRSZ_SDR_INADD (0x018) 330*4882a593Smuzhiyun #define ISPRSZ_SDR_INOFF (0x01C) 331*4882a593Smuzhiyun #define ISPRSZ_SDR_OUTADD (0x020) 332*4882a593Smuzhiyun #define ISPRSZ_SDR_OUTOFF (0x024) 333*4882a593Smuzhiyun #define ISPRSZ_HFILT10 (0x028) 334*4882a593Smuzhiyun #define ISPRSZ_HFILT32 (0x02C) 335*4882a593Smuzhiyun #define ISPRSZ_HFILT54 (0x030) 336*4882a593Smuzhiyun #define ISPRSZ_HFILT76 (0x034) 337*4882a593Smuzhiyun #define ISPRSZ_HFILT98 (0x038) 338*4882a593Smuzhiyun #define ISPRSZ_HFILT1110 (0x03C) 339*4882a593Smuzhiyun #define ISPRSZ_HFILT1312 (0x040) 340*4882a593Smuzhiyun #define ISPRSZ_HFILT1514 (0x044) 341*4882a593Smuzhiyun #define ISPRSZ_HFILT1716 (0x048) 342*4882a593Smuzhiyun #define ISPRSZ_HFILT1918 (0x04C) 343*4882a593Smuzhiyun #define ISPRSZ_HFILT2120 (0x050) 344*4882a593Smuzhiyun #define ISPRSZ_HFILT2322 (0x054) 345*4882a593Smuzhiyun #define ISPRSZ_HFILT2524 (0x058) 346*4882a593Smuzhiyun #define ISPRSZ_HFILT2726 (0x05C) 347*4882a593Smuzhiyun #define ISPRSZ_HFILT2928 (0x060) 348*4882a593Smuzhiyun #define ISPRSZ_HFILT3130 (0x064) 349*4882a593Smuzhiyun #define ISPRSZ_VFILT10 (0x068) 350*4882a593Smuzhiyun #define ISPRSZ_VFILT32 (0x06C) 351*4882a593Smuzhiyun #define ISPRSZ_VFILT54 (0x070) 352*4882a593Smuzhiyun #define ISPRSZ_VFILT76 (0x074) 353*4882a593Smuzhiyun #define ISPRSZ_VFILT98 (0x078) 354*4882a593Smuzhiyun #define ISPRSZ_VFILT1110 (0x07C) 355*4882a593Smuzhiyun #define ISPRSZ_VFILT1312 (0x080) 356*4882a593Smuzhiyun #define ISPRSZ_VFILT1514 (0x084) 357*4882a593Smuzhiyun #define ISPRSZ_VFILT1716 (0x088) 358*4882a593Smuzhiyun #define ISPRSZ_VFILT1918 (0x08C) 359*4882a593Smuzhiyun #define ISPRSZ_VFILT2120 (0x090) 360*4882a593Smuzhiyun #define ISPRSZ_VFILT2322 (0x094) 361*4882a593Smuzhiyun #define ISPRSZ_VFILT2524 (0x098) 362*4882a593Smuzhiyun #define ISPRSZ_VFILT2726 (0x09C) 363*4882a593Smuzhiyun #define ISPRSZ_VFILT2928 (0x0A0) 364*4882a593Smuzhiyun #define ISPRSZ_VFILT3130 (0x0A4) 365*4882a593Smuzhiyun #define ISPRSZ_YENH (0x0A8) 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define ISP_INT_CLR 0xFF113F11 368*4882a593Smuzhiyun #define ISPPRV_PCR_EN 1 369*4882a593Smuzhiyun #define ISPPRV_PCR_BUSY BIT(1) 370*4882a593Smuzhiyun #define ISPPRV_PCR_SOURCE BIT(2) 371*4882a593Smuzhiyun #define ISPPRV_PCR_ONESHOT BIT(3) 372*4882a593Smuzhiyun #define ISPPRV_PCR_WIDTH BIT(4) 373*4882a593Smuzhiyun #define ISPPRV_PCR_INVALAW BIT(5) 374*4882a593Smuzhiyun #define ISPPRV_PCR_DRKFEN BIT(6) 375*4882a593Smuzhiyun #define ISPPRV_PCR_DRKFCAP BIT(7) 376*4882a593Smuzhiyun #define ISPPRV_PCR_HMEDEN BIT(8) 377*4882a593Smuzhiyun #define ISPPRV_PCR_NFEN BIT(9) 378*4882a593Smuzhiyun #define ISPPRV_PCR_CFAEN BIT(10) 379*4882a593Smuzhiyun #define ISPPRV_PCR_CFAFMT_SHIFT 11 380*4882a593Smuzhiyun #define ISPPRV_PCR_CFAFMT_MASK 0x7800 381*4882a593Smuzhiyun #define ISPPRV_PCR_CFAFMT_BAYER (0 << 11) 382*4882a593Smuzhiyun #define ISPPRV_PCR_CFAFMT_SONYVGA (1 << 11) 383*4882a593Smuzhiyun #define ISPPRV_PCR_CFAFMT_RGBFOVEON (2 << 11) 384*4882a593Smuzhiyun #define ISPPRV_PCR_CFAFMT_DNSPL (3 << 11) 385*4882a593Smuzhiyun #define ISPPRV_PCR_CFAFMT_HONEYCOMB (4 << 11) 386*4882a593Smuzhiyun #define ISPPRV_PCR_CFAFMT_RRGGBBFOVEON (5 << 11) 387*4882a593Smuzhiyun #define ISPPRV_PCR_YNENHEN BIT(15) 388*4882a593Smuzhiyun #define ISPPRV_PCR_SUPEN BIT(16) 389*4882a593Smuzhiyun #define ISPPRV_PCR_YCPOS_SHIFT 17 390*4882a593Smuzhiyun #define ISPPRV_PCR_YCPOS_YCrYCb (0 << 17) 391*4882a593Smuzhiyun #define ISPPRV_PCR_YCPOS_YCbYCr (1 << 17) 392*4882a593Smuzhiyun #define ISPPRV_PCR_YCPOS_CbYCrY (2 << 17) 393*4882a593Smuzhiyun #define ISPPRV_PCR_YCPOS_CrYCbY (3 << 17) 394*4882a593Smuzhiyun #define ISPPRV_PCR_RSZPORT BIT(19) 395*4882a593Smuzhiyun #define ISPPRV_PCR_SDRPORT BIT(20) 396*4882a593Smuzhiyun #define ISPPRV_PCR_SCOMP_EN BIT(21) 397*4882a593Smuzhiyun #define ISPPRV_PCR_SCOMP_SFT_SHIFT (22) 398*4882a593Smuzhiyun #define ISPPRV_PCR_SCOMP_SFT_MASK (7 << 22) 399*4882a593Smuzhiyun #define ISPPRV_PCR_GAMMA_BYPASS BIT(26) 400*4882a593Smuzhiyun #define ISPPRV_PCR_DCOREN BIT(27) 401*4882a593Smuzhiyun #define ISPPRV_PCR_DCCOUP BIT(28) 402*4882a593Smuzhiyun #define ISPPRV_PCR_DRK_FAIL BIT(31) 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define ISPPRV_HORZ_INFO_EPH_SHIFT 0 405*4882a593Smuzhiyun #define ISPPRV_HORZ_INFO_EPH_MASK 0x3fff 406*4882a593Smuzhiyun #define ISPPRV_HORZ_INFO_SPH_SHIFT 16 407*4882a593Smuzhiyun #define ISPPRV_HORZ_INFO_SPH_MASK 0x3fff0 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun #define ISPPRV_VERT_INFO_ELV_SHIFT 0 410*4882a593Smuzhiyun #define ISPPRV_VERT_INFO_ELV_MASK 0x3fff 411*4882a593Smuzhiyun #define ISPPRV_VERT_INFO_SLV_SHIFT 16 412*4882a593Smuzhiyun #define ISPPRV_VERT_INFO_SLV_MASK 0x3fff0 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun #define ISPPRV_AVE_EVENDIST_SHIFT 2 415*4882a593Smuzhiyun #define ISPPRV_AVE_EVENDIST_1 0x0 416*4882a593Smuzhiyun #define ISPPRV_AVE_EVENDIST_2 0x1 417*4882a593Smuzhiyun #define ISPPRV_AVE_EVENDIST_3 0x2 418*4882a593Smuzhiyun #define ISPPRV_AVE_EVENDIST_4 0x3 419*4882a593Smuzhiyun #define ISPPRV_AVE_ODDDIST_SHIFT 4 420*4882a593Smuzhiyun #define ISPPRV_AVE_ODDDIST_1 0x0 421*4882a593Smuzhiyun #define ISPPRV_AVE_ODDDIST_2 0x1 422*4882a593Smuzhiyun #define ISPPRV_AVE_ODDDIST_3 0x2 423*4882a593Smuzhiyun #define ISPPRV_AVE_ODDDIST_4 0x3 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun #define ISPPRV_HMED_THRESHOLD_SHIFT 0 426*4882a593Smuzhiyun #define ISPPRV_HMED_EVENDIST BIT(8) 427*4882a593Smuzhiyun #define ISPPRV_HMED_ODDDIST BIT(9) 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun #define ISPPRV_WBGAIN_COEF0_SHIFT 0 430*4882a593Smuzhiyun #define ISPPRV_WBGAIN_COEF1_SHIFT 8 431*4882a593Smuzhiyun #define ISPPRV_WBGAIN_COEF2_SHIFT 16 432*4882a593Smuzhiyun #define ISPPRV_WBGAIN_COEF3_SHIFT 24 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun #define ISPPRV_WBSEL_COEF0 0x0 435*4882a593Smuzhiyun #define ISPPRV_WBSEL_COEF1 0x1 436*4882a593Smuzhiyun #define ISPPRV_WBSEL_COEF2 0x2 437*4882a593Smuzhiyun #define ISPPRV_WBSEL_COEF3 0x3 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun #define ISPPRV_WBSEL_N0_0_SHIFT 0 440*4882a593Smuzhiyun #define ISPPRV_WBSEL_N0_1_SHIFT 2 441*4882a593Smuzhiyun #define ISPPRV_WBSEL_N0_2_SHIFT 4 442*4882a593Smuzhiyun #define ISPPRV_WBSEL_N0_3_SHIFT 6 443*4882a593Smuzhiyun #define ISPPRV_WBSEL_N1_0_SHIFT 8 444*4882a593Smuzhiyun #define ISPPRV_WBSEL_N1_1_SHIFT 10 445*4882a593Smuzhiyun #define ISPPRV_WBSEL_N1_2_SHIFT 12 446*4882a593Smuzhiyun #define ISPPRV_WBSEL_N1_3_SHIFT 14 447*4882a593Smuzhiyun #define ISPPRV_WBSEL_N2_0_SHIFT 16 448*4882a593Smuzhiyun #define ISPPRV_WBSEL_N2_1_SHIFT 18 449*4882a593Smuzhiyun #define ISPPRV_WBSEL_N2_2_SHIFT 20 450*4882a593Smuzhiyun #define ISPPRV_WBSEL_N2_3_SHIFT 22 451*4882a593Smuzhiyun #define ISPPRV_WBSEL_N3_0_SHIFT 24 452*4882a593Smuzhiyun #define ISPPRV_WBSEL_N3_1_SHIFT 26 453*4882a593Smuzhiyun #define ISPPRV_WBSEL_N3_2_SHIFT 28 454*4882a593Smuzhiyun #define ISPPRV_WBSEL_N3_3_SHIFT 30 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun #define ISPPRV_CFA_GRADTH_HOR_SHIFT 0 457*4882a593Smuzhiyun #define ISPPRV_CFA_GRADTH_VER_SHIFT 8 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun #define ISPPRV_BLKADJOFF_B_SHIFT 0 460*4882a593Smuzhiyun #define ISPPRV_BLKADJOFF_G_SHIFT 8 461*4882a593Smuzhiyun #define ISPPRV_BLKADJOFF_R_SHIFT 16 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define ISPPRV_RGB_MAT1_MTX_RR_SHIFT 0 464*4882a593Smuzhiyun #define ISPPRV_RGB_MAT1_MTX_GR_SHIFT 16 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #define ISPPRV_RGB_MAT2_MTX_BR_SHIFT 0 467*4882a593Smuzhiyun #define ISPPRV_RGB_MAT2_MTX_RG_SHIFT 16 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun #define ISPPRV_RGB_MAT3_MTX_GG_SHIFT 0 470*4882a593Smuzhiyun #define ISPPRV_RGB_MAT3_MTX_BG_SHIFT 16 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun #define ISPPRV_RGB_MAT4_MTX_RB_SHIFT 0 473*4882a593Smuzhiyun #define ISPPRV_RGB_MAT4_MTX_GB_SHIFT 16 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun #define ISPPRV_RGB_MAT5_MTX_BB_SHIFT 0 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun #define ISPPRV_RGB_OFF1_MTX_OFFG_SHIFT 0 478*4882a593Smuzhiyun #define ISPPRV_RGB_OFF1_MTX_OFFR_SHIFT 16 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun #define ISPPRV_RGB_OFF2_MTX_OFFB_SHIFT 0 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun #define ISPPRV_CSC0_RY_SHIFT 0 483*4882a593Smuzhiyun #define ISPPRV_CSC0_GY_SHIFT 10 484*4882a593Smuzhiyun #define ISPPRV_CSC0_BY_SHIFT 20 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun #define ISPPRV_CSC1_RCB_SHIFT 0 487*4882a593Smuzhiyun #define ISPPRV_CSC1_GCB_SHIFT 10 488*4882a593Smuzhiyun #define ISPPRV_CSC1_BCB_SHIFT 20 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define ISPPRV_CSC2_RCR_SHIFT 0 491*4882a593Smuzhiyun #define ISPPRV_CSC2_GCR_SHIFT 10 492*4882a593Smuzhiyun #define ISPPRV_CSC2_BCR_SHIFT 20 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun #define ISPPRV_CSC_OFFSET_CR_SHIFT 0 495*4882a593Smuzhiyun #define ISPPRV_CSC_OFFSET_CB_SHIFT 8 496*4882a593Smuzhiyun #define ISPPRV_CSC_OFFSET_Y_SHIFT 16 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun #define ISPPRV_CNT_BRT_BRT_SHIFT 0 499*4882a593Smuzhiyun #define ISPPRV_CNT_BRT_CNT_SHIFT 8 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #define ISPPRV_CONTRAST_MAX 0x10 502*4882a593Smuzhiyun #define ISPPRV_CONTRAST_MIN 0xFF 503*4882a593Smuzhiyun #define ISPPRV_BRIGHT_MIN 0x00 504*4882a593Smuzhiyun #define ISPPRV_BRIGHT_MAX 0xFF 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun #define ISPPRV_CSUP_CSUPG_SHIFT 0 507*4882a593Smuzhiyun #define ISPPRV_CSUP_THRES_SHIFT 8 508*4882a593Smuzhiyun #define ISPPRV_CSUP_HPYF_SHIFT 16 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun #define ISPPRV_SETUP_YC_MINC_SHIFT 0 511*4882a593Smuzhiyun #define ISPPRV_SETUP_YC_MAXC_SHIFT 8 512*4882a593Smuzhiyun #define ISPPRV_SETUP_YC_MINY_SHIFT 16 513*4882a593Smuzhiyun #define ISPPRV_SETUP_YC_MAXY_SHIFT 24 514*4882a593Smuzhiyun #define ISPPRV_YC_MAX 0xFF 515*4882a593Smuzhiyun #define ISPPRV_YC_MIN 0x0 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun /* Define bit fields within selected registers */ 518*4882a593Smuzhiyun #define ISP_REVISION_SHIFT 0 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun #define ISP_SYSCONFIG_AUTOIDLE BIT(0) 521*4882a593Smuzhiyun #define ISP_SYSCONFIG_SOFTRESET BIT(1) 522*4882a593Smuzhiyun #define ISP_SYSCONFIG_MIDLEMODE_SHIFT 12 523*4882a593Smuzhiyun #define ISP_SYSCONFIG_MIDLEMODE_FORCESTANDBY 0x0 524*4882a593Smuzhiyun #define ISP_SYSCONFIG_MIDLEMODE_NOSTANBY 0x1 525*4882a593Smuzhiyun #define ISP_SYSCONFIG_MIDLEMODE_SMARTSTANDBY 0x2 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun #define ISP_SYSSTATUS_RESETDONE 0 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun #define IRQ0ENABLE_CSIA_IRQ BIT(0) 530*4882a593Smuzhiyun #define IRQ0ENABLE_CSIC_IRQ BIT(1) 531*4882a593Smuzhiyun #define IRQ0ENABLE_CCP2_LCM_IRQ BIT(3) 532*4882a593Smuzhiyun #define IRQ0ENABLE_CCP2_LC0_IRQ BIT(4) 533*4882a593Smuzhiyun #define IRQ0ENABLE_CCP2_LC1_IRQ BIT(5) 534*4882a593Smuzhiyun #define IRQ0ENABLE_CCP2_LC2_IRQ BIT(6) 535*4882a593Smuzhiyun #define IRQ0ENABLE_CCP2_LC3_IRQ BIT(7) 536*4882a593Smuzhiyun #define IRQ0ENABLE_CSIB_IRQ (IRQ0ENABLE_CCP2_LCM_IRQ | \ 537*4882a593Smuzhiyun IRQ0ENABLE_CCP2_LC0_IRQ | \ 538*4882a593Smuzhiyun IRQ0ENABLE_CCP2_LC1_IRQ | \ 539*4882a593Smuzhiyun IRQ0ENABLE_CCP2_LC2_IRQ | \ 540*4882a593Smuzhiyun IRQ0ENABLE_CCP2_LC3_IRQ) 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun #define IRQ0ENABLE_CCDC_VD0_IRQ BIT(8) 543*4882a593Smuzhiyun #define IRQ0ENABLE_CCDC_VD1_IRQ BIT(9) 544*4882a593Smuzhiyun #define IRQ0ENABLE_CCDC_VD2_IRQ BIT(10) 545*4882a593Smuzhiyun #define IRQ0ENABLE_CCDC_ERR_IRQ BIT(11) 546*4882a593Smuzhiyun #define IRQ0ENABLE_H3A_AF_DONE_IRQ BIT(12) 547*4882a593Smuzhiyun #define IRQ0ENABLE_H3A_AWB_DONE_IRQ BIT(13) 548*4882a593Smuzhiyun #define IRQ0ENABLE_HIST_DONE_IRQ BIT(16) 549*4882a593Smuzhiyun #define IRQ0ENABLE_CCDC_LSC_DONE_IRQ BIT(17) 550*4882a593Smuzhiyun #define IRQ0ENABLE_CCDC_LSC_PREF_COMP_IRQ BIT(18) 551*4882a593Smuzhiyun #define IRQ0ENABLE_CCDC_LSC_PREF_ERR_IRQ BIT(19) 552*4882a593Smuzhiyun #define IRQ0ENABLE_PRV_DONE_IRQ BIT(20) 553*4882a593Smuzhiyun #define IRQ0ENABLE_RSZ_DONE_IRQ BIT(24) 554*4882a593Smuzhiyun #define IRQ0ENABLE_OVF_IRQ BIT(25) 555*4882a593Smuzhiyun #define IRQ0ENABLE_PING_IRQ BIT(26) 556*4882a593Smuzhiyun #define IRQ0ENABLE_PONG_IRQ BIT(27) 557*4882a593Smuzhiyun #define IRQ0ENABLE_MMU_ERR_IRQ BIT(28) 558*4882a593Smuzhiyun #define IRQ0ENABLE_OCP_ERR_IRQ BIT(29) 559*4882a593Smuzhiyun #define IRQ0ENABLE_SEC_ERR_IRQ BIT(30) 560*4882a593Smuzhiyun #define IRQ0ENABLE_HS_VS_IRQ BIT(31) 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun #define IRQ0STATUS_CSIA_IRQ BIT(0) 563*4882a593Smuzhiyun #define IRQ0STATUS_CSI2C_IRQ BIT(1) 564*4882a593Smuzhiyun #define IRQ0STATUS_CCP2_LCM_IRQ BIT(3) 565*4882a593Smuzhiyun #define IRQ0STATUS_CCP2_LC0_IRQ BIT(4) 566*4882a593Smuzhiyun #define IRQ0STATUS_CSIB_IRQ (IRQ0STATUS_CCP2_LCM_IRQ | \ 567*4882a593Smuzhiyun IRQ0STATUS_CCP2_LC0_IRQ) 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun #define IRQ0STATUS_CSIB_LC1_IRQ BIT(5) 570*4882a593Smuzhiyun #define IRQ0STATUS_CSIB_LC2_IRQ BIT(6) 571*4882a593Smuzhiyun #define IRQ0STATUS_CSIB_LC3_IRQ BIT(7) 572*4882a593Smuzhiyun #define IRQ0STATUS_CCDC_VD0_IRQ BIT(8) 573*4882a593Smuzhiyun #define IRQ0STATUS_CCDC_VD1_IRQ BIT(9) 574*4882a593Smuzhiyun #define IRQ0STATUS_CCDC_VD2_IRQ BIT(10) 575*4882a593Smuzhiyun #define IRQ0STATUS_CCDC_ERR_IRQ BIT(11) 576*4882a593Smuzhiyun #define IRQ0STATUS_H3A_AF_DONE_IRQ BIT(12) 577*4882a593Smuzhiyun #define IRQ0STATUS_H3A_AWB_DONE_IRQ BIT(13) 578*4882a593Smuzhiyun #define IRQ0STATUS_HIST_DONE_IRQ BIT(16) 579*4882a593Smuzhiyun #define IRQ0STATUS_CCDC_LSC_DONE_IRQ BIT(17) 580*4882a593Smuzhiyun #define IRQ0STATUS_CCDC_LSC_PREF_COMP_IRQ BIT(18) 581*4882a593Smuzhiyun #define IRQ0STATUS_CCDC_LSC_PREF_ERR_IRQ BIT(19) 582*4882a593Smuzhiyun #define IRQ0STATUS_PRV_DONE_IRQ BIT(20) 583*4882a593Smuzhiyun #define IRQ0STATUS_RSZ_DONE_IRQ BIT(24) 584*4882a593Smuzhiyun #define IRQ0STATUS_OVF_IRQ BIT(25) 585*4882a593Smuzhiyun #define IRQ0STATUS_PING_IRQ BIT(26) 586*4882a593Smuzhiyun #define IRQ0STATUS_PONG_IRQ BIT(27) 587*4882a593Smuzhiyun #define IRQ0STATUS_MMU_ERR_IRQ BIT(28) 588*4882a593Smuzhiyun #define IRQ0STATUS_OCP_ERR_IRQ BIT(29) 589*4882a593Smuzhiyun #define IRQ0STATUS_SEC_ERR_IRQ BIT(30) 590*4882a593Smuzhiyun #define IRQ0STATUS_HS_VS_IRQ BIT(31) 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun #define TCTRL_GRESET_LEN 0 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun #define TCTRL_PSTRB_REPLAY_DELAY 0 595*4882a593Smuzhiyun #define TCTRL_PSTRB_REPLAY_COUNTER_SHIFT 25 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun #define ISPCTRL_PAR_SER_CLK_SEL_PARALLEL 0x0 598*4882a593Smuzhiyun #define ISPCTRL_PAR_SER_CLK_SEL_CSIA 0x1 599*4882a593Smuzhiyun #define ISPCTRL_PAR_SER_CLK_SEL_CSIB 0x2 600*4882a593Smuzhiyun #define ISPCTRL_PAR_SER_CLK_SEL_CSIC 0x3 601*4882a593Smuzhiyun #define ISPCTRL_PAR_SER_CLK_SEL_MASK 0x3 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun #define ISPCTRL_PAR_BRIDGE_SHIFT 2 604*4882a593Smuzhiyun #define ISPCTRL_PAR_BRIDGE_DISABLE (0x0 << 2) 605*4882a593Smuzhiyun #define ISPCTRL_PAR_BRIDGE_LENDIAN (0x2 << 2) 606*4882a593Smuzhiyun #define ISPCTRL_PAR_BRIDGE_BENDIAN (0x3 << 2) 607*4882a593Smuzhiyun #define ISPCTRL_PAR_BRIDGE_MASK (0x3 << 2) 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun #define ISPCTRL_PAR_CLK_POL_SHIFT 4 610*4882a593Smuzhiyun #define ISPCTRL_PAR_CLK_POL_INV BIT(4) 611*4882a593Smuzhiyun #define ISPCTRL_PING_PONG_EN BIT(5) 612*4882a593Smuzhiyun #define ISPCTRL_SHIFT_SHIFT 6 613*4882a593Smuzhiyun #define ISPCTRL_SHIFT_0 (0x0 << 6) 614*4882a593Smuzhiyun #define ISPCTRL_SHIFT_2 (0x1 << 6) 615*4882a593Smuzhiyun #define ISPCTRL_SHIFT_4 (0x2 << 6) 616*4882a593Smuzhiyun #define ISPCTRL_SHIFT_MASK (0x3 << 6) 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun #define ISPCTRL_CCDC_CLK_EN BIT(8) 619*4882a593Smuzhiyun #define ISPCTRL_SCMP_CLK_EN BIT(9) 620*4882a593Smuzhiyun #define ISPCTRL_H3A_CLK_EN BIT(10) 621*4882a593Smuzhiyun #define ISPCTRL_HIST_CLK_EN BIT(11) 622*4882a593Smuzhiyun #define ISPCTRL_PREV_CLK_EN BIT(12) 623*4882a593Smuzhiyun #define ISPCTRL_RSZ_CLK_EN BIT(13) 624*4882a593Smuzhiyun #define ISPCTRL_SYNC_DETECT_SHIFT 14 625*4882a593Smuzhiyun #define ISPCTRL_SYNC_DETECT_HSFALL (0x0 << ISPCTRL_SYNC_DETECT_SHIFT) 626*4882a593Smuzhiyun #define ISPCTRL_SYNC_DETECT_HSRISE (0x1 << ISPCTRL_SYNC_DETECT_SHIFT) 627*4882a593Smuzhiyun #define ISPCTRL_SYNC_DETECT_VSFALL (0x2 << ISPCTRL_SYNC_DETECT_SHIFT) 628*4882a593Smuzhiyun #define ISPCTRL_SYNC_DETECT_VSRISE (0x3 << ISPCTRL_SYNC_DETECT_SHIFT) 629*4882a593Smuzhiyun #define ISPCTRL_SYNC_DETECT_MASK (0x3 << ISPCTRL_SYNC_DETECT_SHIFT) 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun #define ISPCTRL_CCDC_RAM_EN BIT(16) 632*4882a593Smuzhiyun #define ISPCTRL_PREV_RAM_EN BIT(17) 633*4882a593Smuzhiyun #define ISPCTRL_SBL_RD_RAM_EN BIT(18) 634*4882a593Smuzhiyun #define ISPCTRL_SBL_WR1_RAM_EN BIT(19) 635*4882a593Smuzhiyun #define ISPCTRL_SBL_WR0_RAM_EN BIT(20) 636*4882a593Smuzhiyun #define ISPCTRL_SBL_AUTOIDLE BIT(21) 637*4882a593Smuzhiyun #define ISPCTRL_SBL_SHARED_WPORTC BIT(26) 638*4882a593Smuzhiyun #define ISPCTRL_SBL_SHARED_RPORTA BIT(27) 639*4882a593Smuzhiyun #define ISPCTRL_SBL_SHARED_RPORTB BIT(28) 640*4882a593Smuzhiyun #define ISPCTRL_JPEG_FLUSH BIT(30) 641*4882a593Smuzhiyun #define ISPCTRL_CCDC_FLUSH BIT(31) 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun #define ISPSECURE_SECUREMODE 0 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun #define ISPTCTRL_CTRL_DIV_LOW 0x0 646*4882a593Smuzhiyun #define ISPTCTRL_CTRL_DIV_HIGH 0x1 647*4882a593Smuzhiyun #define ISPTCTRL_CTRL_DIV_BYPASS 0x1F 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun #define ISPTCTRL_CTRL_DIVA_SHIFT 0 650*4882a593Smuzhiyun #define ISPTCTRL_CTRL_DIVA_MASK (0x1F << ISPTCTRL_CTRL_DIVA_SHIFT) 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun #define ISPTCTRL_CTRL_DIVB_SHIFT 5 653*4882a593Smuzhiyun #define ISPTCTRL_CTRL_DIVB_MASK (0x1F << ISPTCTRL_CTRL_DIVB_SHIFT) 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun #define ISPTCTRL_CTRL_DIVC_SHIFT 10 656*4882a593Smuzhiyun #define ISPTCTRL_CTRL_DIVC_NOCLOCK (0x0 << 10) 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun #define ISPTCTRL_CTRL_SHUTEN BIT(21) 659*4882a593Smuzhiyun #define ISPTCTRL_CTRL_PSTRBEN BIT(22) 660*4882a593Smuzhiyun #define ISPTCTRL_CTRL_STRBEN BIT(23) 661*4882a593Smuzhiyun #define ISPTCTRL_CTRL_SHUTPOL BIT(24) 662*4882a593Smuzhiyun #define ISPTCTRL_CTRL_STRBPSTRBPOL BIT(26) 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun #define ISPTCTRL_CTRL_INSEL_SHIFT 27 665*4882a593Smuzhiyun #define ISPTCTRL_CTRL_INSEL_PARALLEL (0x0 << 27) 666*4882a593Smuzhiyun #define ISPTCTRL_CTRL_INSEL_CSIA (0x1 << 27) 667*4882a593Smuzhiyun #define ISPTCTRL_CTRL_INSEL_CSIB (0x2 << 27) 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun #define ISPTCTRL_CTRL_GRESETEn BIT(29) 670*4882a593Smuzhiyun #define ISPTCTRL_CTRL_GRESETPOL BIT(30) 671*4882a593Smuzhiyun #define ISPTCTRL_CTRL_GRESETDIR BIT(31) 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun #define ISPTCTRL_FRAME_SHUT_SHIFT 0 674*4882a593Smuzhiyun #define ISPTCTRL_FRAME_PSTRB_SHIFT 6 675*4882a593Smuzhiyun #define ISPTCTRL_FRAME_STRB_SHIFT 12 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun #define ISPCCDC_PID_PREV_SHIFT 0 678*4882a593Smuzhiyun #define ISPCCDC_PID_CID_SHIFT 8 679*4882a593Smuzhiyun #define ISPCCDC_PID_TID_SHIFT 16 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun #define ISPCCDC_PCR_EN 1 682*4882a593Smuzhiyun #define ISPCCDC_PCR_BUSY BIT(1) 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_VDHDOUT 0x1 685*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_FLDOUT BIT(1) 686*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_VDPOL BIT(2) 687*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_HDPOL BIT(3) 688*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_FLDPOL BIT(4) 689*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_EXWEN BIT(5) 690*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_DATAPOL BIT(6) 691*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_FLDMODE BIT(7) 692*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_DATSIZ_MASK (0x7 << 8) 693*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_DATSIZ_8_16 (0x0 << 8) 694*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_DATSIZ_12 (0x4 << 8) 695*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_DATSIZ_11 (0x5 << 8) 696*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_DATSIZ_10 (0x6 << 8) 697*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_DATSIZ_8 (0x7 << 8) 698*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_PACK8 BIT(11) 699*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_INPMOD_MASK (3 << 12) 700*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_INPMOD_RAW (0 << 12) 701*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_INPMOD_YCBCR16 (1 << 12) 702*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_INPMOD_YCBCR8 (2 << 12) 703*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_LPF BIT(14) 704*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_FLDSTAT BIT(15) 705*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_VDHDEN BIT(16) 706*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_WEN BIT(17) 707*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_VP2SDR BIT(18) 708*4882a593Smuzhiyun #define ISPCCDC_SYN_MODE_SDR2RSZ BIT(19) 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun #define ISPCCDC_HD_VD_WID_VDW_SHIFT 0 711*4882a593Smuzhiyun #define ISPCCDC_HD_VD_WID_HDW_SHIFT 16 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun #define ISPCCDC_PIX_LINES_HLPRF_SHIFT 0 714*4882a593Smuzhiyun #define ISPCCDC_PIX_LINES_PPLN_SHIFT 16 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun #define ISPCCDC_HORZ_INFO_NPH_SHIFT 0 717*4882a593Smuzhiyun #define ISPCCDC_HORZ_INFO_NPH_MASK 0x00007fff 718*4882a593Smuzhiyun #define ISPCCDC_HORZ_INFO_SPH_SHIFT 16 719*4882a593Smuzhiyun #define ISPCCDC_HORZ_INFO_SPH_MASK 0x7fff0000 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun #define ISPCCDC_VERT_START_SLV1_SHIFT 0 722*4882a593Smuzhiyun #define ISPCCDC_VERT_START_SLV0_SHIFT 16 723*4882a593Smuzhiyun #define ISPCCDC_VERT_START_SLV0_MASK 0x7fff0000 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun #define ISPCCDC_VERT_LINES_NLV_SHIFT 0 726*4882a593Smuzhiyun #define ISPCCDC_VERT_LINES_NLV_MASK 0x00007fff 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun #define ISPCCDC_CULLING_CULV_SHIFT 0 729*4882a593Smuzhiyun #define ISPCCDC_CULLING_CULHODD_SHIFT 16 730*4882a593Smuzhiyun #define ISPCCDC_CULLING_CULHEVN_SHIFT 24 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun #define ISPCCDC_HSIZE_OFF_SHIFT 0 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun #define ISPCCDC_SDOFST_FIINV BIT(14) 735*4882a593Smuzhiyun #define ISPCCDC_SDOFST_FOFST_SHIFT 12 736*4882a593Smuzhiyun #define ISPCCDC_SDOFST_FOFST_MASK (3 << 12) 737*4882a593Smuzhiyun #define ISPCCDC_SDOFST_LOFST3_SHIFT 0 738*4882a593Smuzhiyun #define ISPCCDC_SDOFST_LOFST2_SHIFT 3 739*4882a593Smuzhiyun #define ISPCCDC_SDOFST_LOFST1_SHIFT 6 740*4882a593Smuzhiyun #define ISPCCDC_SDOFST_LOFST0_SHIFT 9 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun #define ISPCCDC_CLAMP_OBGAIN_SHIFT 0 743*4882a593Smuzhiyun #define ISPCCDC_CLAMP_OBST_SHIFT 10 744*4882a593Smuzhiyun #define ISPCCDC_CLAMP_OBSLN_SHIFT 25 745*4882a593Smuzhiyun #define ISPCCDC_CLAMP_OBSLEN_SHIFT 28 746*4882a593Smuzhiyun #define ISPCCDC_CLAMP_CLAMPEN BIT(31) 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun #define ISPCCDC_COLPTN_R_Ye 0x0 749*4882a593Smuzhiyun #define ISPCCDC_COLPTN_Gr_Cy 0x1 750*4882a593Smuzhiyun #define ISPCCDC_COLPTN_Gb_G 0x2 751*4882a593Smuzhiyun #define ISPCCDC_COLPTN_B_Mg 0x3 752*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP0PLC0_SHIFT 0 753*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP0PLC1_SHIFT 2 754*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP0PLC2_SHIFT 4 755*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP0PLC3_SHIFT 6 756*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP1PLC0_SHIFT 8 757*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP1PLC1_SHIFT 10 758*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP1PLC2_SHIFT 12 759*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP1PLC3_SHIFT 14 760*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP2PLC0_SHIFT 16 761*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP2PLC1_SHIFT 18 762*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP2PLC2_SHIFT 20 763*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP2PLC3_SHIFT 22 764*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP3PLC0_SHIFT 24 765*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP3PLC1_SHIFT 26 766*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP3PLC2_SHIFT 28 767*4882a593Smuzhiyun #define ISPCCDC_COLPTN_CP3PLC3_SHIFT 30 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun #define ISPCCDC_BLKCMP_B_MG_SHIFT 0 770*4882a593Smuzhiyun #define ISPCCDC_BLKCMP_GB_G_SHIFT 8 771*4882a593Smuzhiyun #define ISPCCDC_BLKCMP_GR_CY_SHIFT 16 772*4882a593Smuzhiyun #define ISPCCDC_BLKCMP_R_YE_SHIFT 24 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun #define ISPCCDC_FPC_FPNUM_SHIFT 0 775*4882a593Smuzhiyun #define ISPCCDC_FPC_FPCEN BIT(15) 776*4882a593Smuzhiyun #define ISPCCDC_FPC_FPERR BIT(16) 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun #define ISPCCDC_VDINT_1_SHIFT 0 779*4882a593Smuzhiyun #define ISPCCDC_VDINT_1_MASK 0x00007fff 780*4882a593Smuzhiyun #define ISPCCDC_VDINT_0_SHIFT 16 781*4882a593Smuzhiyun #define ISPCCDC_VDINT_0_MASK 0x7fff0000 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun #define ISPCCDC_ALAW_GWDI_12_3 (0x3 << 0) 784*4882a593Smuzhiyun #define ISPCCDC_ALAW_GWDI_11_2 (0x4 << 0) 785*4882a593Smuzhiyun #define ISPCCDC_ALAW_GWDI_10_1 (0x5 << 0) 786*4882a593Smuzhiyun #define ISPCCDC_ALAW_GWDI_9_0 (0x6 << 0) 787*4882a593Smuzhiyun #define ISPCCDC_ALAW_CCDTBL BIT(3) 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun #define ISPCCDC_REC656IF_R656ON 1 790*4882a593Smuzhiyun #define ISPCCDC_REC656IF_ECCFVH BIT(1) 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun #define ISPCCDC_CFG_BW656 BIT(5) 793*4882a593Smuzhiyun #define ISPCCDC_CFG_FIDMD_SHIFT 6 794*4882a593Smuzhiyun #define ISPCCDC_CFG_WENLOG BIT(8) 795*4882a593Smuzhiyun #define ISPCCDC_CFG_WENLOG_AND (0 << 8) 796*4882a593Smuzhiyun #define ISPCCDC_CFG_WENLOG_OR (1 << 8) 797*4882a593Smuzhiyun #define ISPCCDC_CFG_Y8POS BIT(11) 798*4882a593Smuzhiyun #define ISPCCDC_CFG_BSWD BIT(12) 799*4882a593Smuzhiyun #define ISPCCDC_CFG_MSBINVI BIT(13) 800*4882a593Smuzhiyun #define ISPCCDC_CFG_VDLC BIT(15) 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_FMTEN 0x1 803*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_LNALT BIT(1) 804*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_LNUM_SHIFT 2 805*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_PLEN_ODD_SHIFT 4 806*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_PLEN_EVEN_SHIFT 8 807*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIN_MASK 0x00007000 808*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIN_12_3 (0x3 << 12) 809*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIN_11_2 (0x4 << 12) 810*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIN_10_1 (0x5 << 12) 811*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIN_9_0 (0x6 << 12) 812*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPEN BIT(15) 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIF_FRQ_MASK 0x003f0000 815*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIF_FRQ_SHIFT 16 816*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIF_FRQ_BY2 (0x0 << 16) 817*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIF_FRQ_BY3 (0x1 << 16) 818*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIF_FRQ_BY4 (0x2 << 16) 819*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIF_FRQ_BY5 (0x3 << 16) 820*4882a593Smuzhiyun #define ISPCCDC_FMTCFG_VPIF_FRQ_BY6 (0x4 << 16) 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun #define ISPCCDC_FMT_HORZ_FMTLNH_SHIFT 0 823*4882a593Smuzhiyun #define ISPCCDC_FMT_HORZ_FMTSPH_SHIFT 16 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun #define ISPCCDC_FMT_VERT_FMTLNV_SHIFT 0 826*4882a593Smuzhiyun #define ISPCCDC_FMT_VERT_FMTSLV_SHIFT 16 827*4882a593Smuzhiyun 828*4882a593Smuzhiyun #define ISPCCDC_FMT_HORZ_FMTSPH_MASK 0x1fff0000 829*4882a593Smuzhiyun #define ISPCCDC_FMT_HORZ_FMTLNH_MASK 0x00001fff 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun #define ISPCCDC_FMT_VERT_FMTSLV_MASK 0x1fff0000 832*4882a593Smuzhiyun #define ISPCCDC_FMT_VERT_FMTLNV_MASK 0x00001fff 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun #define ISPCCDC_VP_OUT_HORZ_ST_SHIFT 0 835*4882a593Smuzhiyun #define ISPCCDC_VP_OUT_HORZ_NUM_SHIFT 4 836*4882a593Smuzhiyun #define ISPCCDC_VP_OUT_VERT_NUM_SHIFT 17 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun #define ISPRSZ_PID_PREV_SHIFT 0 839*4882a593Smuzhiyun #define ISPRSZ_PID_CID_SHIFT 8 840*4882a593Smuzhiyun #define ISPRSZ_PID_TID_SHIFT 16 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun #define ISPRSZ_PCR_ENABLE BIT(0) 843*4882a593Smuzhiyun #define ISPRSZ_PCR_BUSY BIT(1) 844*4882a593Smuzhiyun #define ISPRSZ_PCR_ONESHOT BIT(2) 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun #define ISPRSZ_CNT_HRSZ_SHIFT 0 847*4882a593Smuzhiyun #define ISPRSZ_CNT_HRSZ_MASK \ 848*4882a593Smuzhiyun (0x3FF << ISPRSZ_CNT_HRSZ_SHIFT) 849*4882a593Smuzhiyun #define ISPRSZ_CNT_VRSZ_SHIFT 10 850*4882a593Smuzhiyun #define ISPRSZ_CNT_VRSZ_MASK \ 851*4882a593Smuzhiyun (0x3FF << ISPRSZ_CNT_VRSZ_SHIFT) 852*4882a593Smuzhiyun #define ISPRSZ_CNT_HSTPH_SHIFT 20 853*4882a593Smuzhiyun #define ISPRSZ_CNT_HSTPH_MASK (0x7 << ISPRSZ_CNT_HSTPH_SHIFT) 854*4882a593Smuzhiyun #define ISPRSZ_CNT_VSTPH_SHIFT 23 855*4882a593Smuzhiyun #define ISPRSZ_CNT_VSTPH_MASK (0x7 << ISPRSZ_CNT_VSTPH_SHIFT) 856*4882a593Smuzhiyun #define ISPRSZ_CNT_YCPOS BIT(26) 857*4882a593Smuzhiyun #define ISPRSZ_CNT_INPTYP BIT(27) 858*4882a593Smuzhiyun #define ISPRSZ_CNT_INPSRC BIT(28) 859*4882a593Smuzhiyun #define ISPRSZ_CNT_CBILIN BIT(29) 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun #define ISPRSZ_OUT_SIZE_HORZ_SHIFT 0 862*4882a593Smuzhiyun #define ISPRSZ_OUT_SIZE_HORZ_MASK \ 863*4882a593Smuzhiyun (0xFFF << ISPRSZ_OUT_SIZE_HORZ_SHIFT) 864*4882a593Smuzhiyun #define ISPRSZ_OUT_SIZE_VERT_SHIFT 16 865*4882a593Smuzhiyun #define ISPRSZ_OUT_SIZE_VERT_MASK \ 866*4882a593Smuzhiyun (0xFFF << ISPRSZ_OUT_SIZE_VERT_SHIFT) 867*4882a593Smuzhiyun 868*4882a593Smuzhiyun #define ISPRSZ_IN_START_HORZ_ST_SHIFT 0 869*4882a593Smuzhiyun #define ISPRSZ_IN_START_HORZ_ST_MASK \ 870*4882a593Smuzhiyun (0x1FFF << ISPRSZ_IN_START_HORZ_ST_SHIFT) 871*4882a593Smuzhiyun #define ISPRSZ_IN_START_VERT_ST_SHIFT 16 872*4882a593Smuzhiyun #define ISPRSZ_IN_START_VERT_ST_MASK \ 873*4882a593Smuzhiyun (0x1FFF << ISPRSZ_IN_START_VERT_ST_SHIFT) 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun #define ISPRSZ_IN_SIZE_HORZ_SHIFT 0 876*4882a593Smuzhiyun #define ISPRSZ_IN_SIZE_HORZ_MASK \ 877*4882a593Smuzhiyun (0x1FFF << ISPRSZ_IN_SIZE_HORZ_SHIFT) 878*4882a593Smuzhiyun #define ISPRSZ_IN_SIZE_VERT_SHIFT 16 879*4882a593Smuzhiyun #define ISPRSZ_IN_SIZE_VERT_MASK \ 880*4882a593Smuzhiyun (0x1FFF << ISPRSZ_IN_SIZE_VERT_SHIFT) 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun #define ISPRSZ_SDR_INADD_ADDR_SHIFT 0 883*4882a593Smuzhiyun #define ISPRSZ_SDR_INADD_ADDR_MASK 0xFFFFFFFF 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun #define ISPRSZ_SDR_INOFF_OFFSET_SHIFT 0 886*4882a593Smuzhiyun #define ISPRSZ_SDR_INOFF_OFFSET_MASK \ 887*4882a593Smuzhiyun (0xFFFF << ISPRSZ_SDR_INOFF_OFFSET_SHIFT) 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun #define ISPRSZ_SDR_OUTADD_ADDR_SHIFT 0 890*4882a593Smuzhiyun #define ISPRSZ_SDR_OUTADD_ADDR_MASK 0xFFFFFFFF 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun 893*4882a593Smuzhiyun #define ISPRSZ_SDR_OUTOFF_OFFSET_SHIFT 0 894*4882a593Smuzhiyun #define ISPRSZ_SDR_OUTOFF_OFFSET_MASK \ 895*4882a593Smuzhiyun (0xFFFF << ISPRSZ_SDR_OUTOFF_OFFSET_SHIFT) 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun #define ISPRSZ_HFILT_COEF0_SHIFT 0 898*4882a593Smuzhiyun #define ISPRSZ_HFILT_COEF0_MASK \ 899*4882a593Smuzhiyun (0x3FF << ISPRSZ_HFILT_COEF0_SHIFT) 900*4882a593Smuzhiyun #define ISPRSZ_HFILT_COEF1_SHIFT 16 901*4882a593Smuzhiyun #define ISPRSZ_HFILT_COEF1_MASK \ 902*4882a593Smuzhiyun (0x3FF << ISPRSZ_HFILT_COEF1_SHIFT) 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun #define ISPRSZ_HFILT32_COEF2_SHIFT 0 905*4882a593Smuzhiyun #define ISPRSZ_HFILT32_COEF2_MASK 0x3FF 906*4882a593Smuzhiyun #define ISPRSZ_HFILT32_COEF3_SHIFT 16 907*4882a593Smuzhiyun #define ISPRSZ_HFILT32_COEF3_MASK 0x3FF0000 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun #define ISPRSZ_HFILT54_COEF4_SHIFT 0 910*4882a593Smuzhiyun #define ISPRSZ_HFILT54_COEF4_MASK 0x3FF 911*4882a593Smuzhiyun #define ISPRSZ_HFILT54_COEF5_SHIFT 16 912*4882a593Smuzhiyun #define ISPRSZ_HFILT54_COEF5_MASK 0x3FF0000 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun #define ISPRSZ_HFILT76_COEFF6_SHIFT 0 915*4882a593Smuzhiyun #define ISPRSZ_HFILT76_COEFF6_MASK 0x3FF 916*4882a593Smuzhiyun #define ISPRSZ_HFILT76_COEFF7_SHIFT 16 917*4882a593Smuzhiyun #define ISPRSZ_HFILT76_COEFF7_MASK 0x3FF0000 918*4882a593Smuzhiyun 919*4882a593Smuzhiyun #define ISPRSZ_HFILT98_COEFF8_SHIFT 0 920*4882a593Smuzhiyun #define ISPRSZ_HFILT98_COEFF8_MASK 0x3FF 921*4882a593Smuzhiyun #define ISPRSZ_HFILT98_COEFF9_SHIFT 16 922*4882a593Smuzhiyun #define ISPRSZ_HFILT98_COEFF9_MASK 0x3FF0000 923*4882a593Smuzhiyun 924*4882a593Smuzhiyun #define ISPRSZ_HFILT1110_COEF10_SHIFT 0 925*4882a593Smuzhiyun #define ISPRSZ_HFILT1110_COEF10_MASK 0x3FF 926*4882a593Smuzhiyun #define ISPRSZ_HFILT1110_COEF11_SHIFT 16 927*4882a593Smuzhiyun #define ISPRSZ_HFILT1110_COEF11_MASK 0x3FF0000 928*4882a593Smuzhiyun 929*4882a593Smuzhiyun #define ISPRSZ_HFILT1312_COEFF12_SHIFT 0 930*4882a593Smuzhiyun #define ISPRSZ_HFILT1312_COEFF12_MASK 0x3FF 931*4882a593Smuzhiyun #define ISPRSZ_HFILT1312_COEFF13_SHIFT 16 932*4882a593Smuzhiyun #define ISPRSZ_HFILT1312_COEFF13_MASK 0x3FF0000 933*4882a593Smuzhiyun 934*4882a593Smuzhiyun #define ISPRSZ_HFILT1514_COEFF14_SHIFT 0 935*4882a593Smuzhiyun #define ISPRSZ_HFILT1514_COEFF14_MASK 0x3FF 936*4882a593Smuzhiyun #define ISPRSZ_HFILT1514_COEFF15_SHIFT 16 937*4882a593Smuzhiyun #define ISPRSZ_HFILT1514_COEFF15_MASK 0x3FF0000 938*4882a593Smuzhiyun 939*4882a593Smuzhiyun #define ISPRSZ_HFILT1716_COEF16_SHIFT 0 940*4882a593Smuzhiyun #define ISPRSZ_HFILT1716_COEF16_MASK 0x3FF 941*4882a593Smuzhiyun #define ISPRSZ_HFILT1716_COEF17_SHIFT 16 942*4882a593Smuzhiyun #define ISPRSZ_HFILT1716_COEF17_MASK 0x3FF0000 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun #define ISPRSZ_HFILT1918_COEF18_SHIFT 0 945*4882a593Smuzhiyun #define ISPRSZ_HFILT1918_COEF18_MASK 0x3FF 946*4882a593Smuzhiyun #define ISPRSZ_HFILT1918_COEF19_SHIFT 16 947*4882a593Smuzhiyun #define ISPRSZ_HFILT1918_COEF19_MASK 0x3FF0000 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun #define ISPRSZ_HFILT2120_COEF20_SHIFT 0 950*4882a593Smuzhiyun #define ISPRSZ_HFILT2120_COEF20_MASK 0x3FF 951*4882a593Smuzhiyun #define ISPRSZ_HFILT2120_COEF21_SHIFT 16 952*4882a593Smuzhiyun #define ISPRSZ_HFILT2120_COEF21_MASK 0x3FF0000 953*4882a593Smuzhiyun 954*4882a593Smuzhiyun #define ISPRSZ_HFILT2322_COEF22_SHIFT 0 955*4882a593Smuzhiyun #define ISPRSZ_HFILT2322_COEF22_MASK 0x3FF 956*4882a593Smuzhiyun #define ISPRSZ_HFILT2322_COEF23_SHIFT 16 957*4882a593Smuzhiyun #define ISPRSZ_HFILT2322_COEF23_MASK 0x3FF0000 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun #define ISPRSZ_HFILT2524_COEF24_SHIFT 0 960*4882a593Smuzhiyun #define ISPRSZ_HFILT2524_COEF24_MASK 0x3FF 961*4882a593Smuzhiyun #define ISPRSZ_HFILT2524_COEF25_SHIFT 16 962*4882a593Smuzhiyun #define ISPRSZ_HFILT2524_COEF25_MASK 0x3FF0000 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun #define ISPRSZ_HFILT2726_COEF26_SHIFT 0 965*4882a593Smuzhiyun #define ISPRSZ_HFILT2726_COEF26_MASK 0x3FF 966*4882a593Smuzhiyun #define ISPRSZ_HFILT2726_COEF27_SHIFT 16 967*4882a593Smuzhiyun #define ISPRSZ_HFILT2726_COEF27_MASK 0x3FF0000 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun #define ISPRSZ_HFILT2928_COEF28_SHIFT 0 970*4882a593Smuzhiyun #define ISPRSZ_HFILT2928_COEF28_MASK 0x3FF 971*4882a593Smuzhiyun #define ISPRSZ_HFILT2928_COEF29_SHIFT 16 972*4882a593Smuzhiyun #define ISPRSZ_HFILT2928_COEF29_MASK 0x3FF0000 973*4882a593Smuzhiyun 974*4882a593Smuzhiyun #define ISPRSZ_HFILT3130_COEF30_SHIFT 0 975*4882a593Smuzhiyun #define ISPRSZ_HFILT3130_COEF30_MASK 0x3FF 976*4882a593Smuzhiyun #define ISPRSZ_HFILT3130_COEF31_SHIFT 16 977*4882a593Smuzhiyun #define ISPRSZ_HFILT3130_COEF31_MASK 0x3FF0000 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun #define ISPRSZ_VFILT_COEF0_SHIFT 0 980*4882a593Smuzhiyun #define ISPRSZ_VFILT_COEF0_MASK \ 981*4882a593Smuzhiyun (0x3FF << ISPRSZ_VFILT_COEF0_SHIFT) 982*4882a593Smuzhiyun #define ISPRSZ_VFILT_COEF1_SHIFT 16 983*4882a593Smuzhiyun #define ISPRSZ_VFILT_COEF1_MASK \ 984*4882a593Smuzhiyun (0x3FF << ISPRSZ_VFILT_COEF1_SHIFT) 985*4882a593Smuzhiyun 986*4882a593Smuzhiyun #define ISPRSZ_VFILT10_COEF0_SHIFT 0 987*4882a593Smuzhiyun #define ISPRSZ_VFILT10_COEF0_MASK 0x3FF 988*4882a593Smuzhiyun #define ISPRSZ_VFILT10_COEF1_SHIFT 16 989*4882a593Smuzhiyun #define ISPRSZ_VFILT10_COEF1_MASK 0x3FF0000 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun #define ISPRSZ_VFILT32_COEF2_SHIFT 0 992*4882a593Smuzhiyun #define ISPRSZ_VFILT32_COEF2_MASK 0x3FF 993*4882a593Smuzhiyun #define ISPRSZ_VFILT32_COEF3_SHIFT 16 994*4882a593Smuzhiyun #define ISPRSZ_VFILT32_COEF3_MASK 0x3FF0000 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun #define ISPRSZ_VFILT54_COEF4_SHIFT 0 997*4882a593Smuzhiyun #define ISPRSZ_VFILT54_COEF4_MASK 0x3FF 998*4882a593Smuzhiyun #define ISPRSZ_VFILT54_COEF5_SHIFT 16 999*4882a593Smuzhiyun #define ISPRSZ_VFILT54_COEF5_MASK 0x3FF0000 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun #define ISPRSZ_VFILT76_COEFF6_SHIFT 0 1002*4882a593Smuzhiyun #define ISPRSZ_VFILT76_COEFF6_MASK 0x3FF 1003*4882a593Smuzhiyun #define ISPRSZ_VFILT76_COEFF7_SHIFT 16 1004*4882a593Smuzhiyun #define ISPRSZ_VFILT76_COEFF7_MASK 0x3FF0000 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun #define ISPRSZ_VFILT98_COEFF8_SHIFT 0 1007*4882a593Smuzhiyun #define ISPRSZ_VFILT98_COEFF8_MASK 0x3FF 1008*4882a593Smuzhiyun #define ISPRSZ_VFILT98_COEFF9_SHIFT 16 1009*4882a593Smuzhiyun #define ISPRSZ_VFILT98_COEFF9_MASK 0x3FF0000 1010*4882a593Smuzhiyun 1011*4882a593Smuzhiyun #define ISPRSZ_VFILT1110_COEF10_SHIFT 0 1012*4882a593Smuzhiyun #define ISPRSZ_VFILT1110_COEF10_MASK 0x3FF 1013*4882a593Smuzhiyun #define ISPRSZ_VFILT1110_COEF11_SHIFT 16 1014*4882a593Smuzhiyun #define ISPRSZ_VFILT1110_COEF11_MASK 0x3FF0000 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun #define ISPRSZ_VFILT1312_COEFF12_SHIFT 0 1017*4882a593Smuzhiyun #define ISPRSZ_VFILT1312_COEFF12_MASK 0x3FF 1018*4882a593Smuzhiyun #define ISPRSZ_VFILT1312_COEFF13_SHIFT 16 1019*4882a593Smuzhiyun #define ISPRSZ_VFILT1312_COEFF13_MASK 0x3FF0000 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun #define ISPRSZ_VFILT1514_COEFF14_SHIFT 0 1022*4882a593Smuzhiyun #define ISPRSZ_VFILT1514_COEFF14_MASK 0x3FF 1023*4882a593Smuzhiyun #define ISPRSZ_VFILT1514_COEFF15_SHIFT 16 1024*4882a593Smuzhiyun #define ISPRSZ_VFILT1514_COEFF15_MASK 0x3FF0000 1025*4882a593Smuzhiyun 1026*4882a593Smuzhiyun #define ISPRSZ_VFILT1716_COEF16_SHIFT 0 1027*4882a593Smuzhiyun #define ISPRSZ_VFILT1716_COEF16_MASK 0x3FF 1028*4882a593Smuzhiyun #define ISPRSZ_VFILT1716_COEF17_SHIFT 16 1029*4882a593Smuzhiyun #define ISPRSZ_VFILT1716_COEF17_MASK 0x3FF0000 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun #define ISPRSZ_VFILT1918_COEF18_SHIFT 0 1032*4882a593Smuzhiyun #define ISPRSZ_VFILT1918_COEF18_MASK 0x3FF 1033*4882a593Smuzhiyun #define ISPRSZ_VFILT1918_COEF19_SHIFT 16 1034*4882a593Smuzhiyun #define ISPRSZ_VFILT1918_COEF19_MASK 0x3FF0000 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun #define ISPRSZ_VFILT2120_COEF20_SHIFT 0 1037*4882a593Smuzhiyun #define ISPRSZ_VFILT2120_COEF20_MASK 0x3FF 1038*4882a593Smuzhiyun #define ISPRSZ_VFILT2120_COEF21_SHIFT 16 1039*4882a593Smuzhiyun #define ISPRSZ_VFILT2120_COEF21_MASK 0x3FF0000 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun #define ISPRSZ_VFILT2322_COEF22_SHIFT 0 1042*4882a593Smuzhiyun #define ISPRSZ_VFILT2322_COEF22_MASK 0x3FF 1043*4882a593Smuzhiyun #define ISPRSZ_VFILT2322_COEF23_SHIFT 16 1044*4882a593Smuzhiyun #define ISPRSZ_VFILT2322_COEF23_MASK 0x3FF0000 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun #define ISPRSZ_VFILT2524_COEF24_SHIFT 0 1047*4882a593Smuzhiyun #define ISPRSZ_VFILT2524_COEF24_MASK 0x3FF 1048*4882a593Smuzhiyun #define ISPRSZ_VFILT2524_COEF25_SHIFT 16 1049*4882a593Smuzhiyun #define ISPRSZ_VFILT2524_COEF25_MASK 0x3FF0000 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun #define ISPRSZ_VFILT2726_COEF26_SHIFT 0 1052*4882a593Smuzhiyun #define ISPRSZ_VFILT2726_COEF26_MASK 0x3FF 1053*4882a593Smuzhiyun #define ISPRSZ_VFILT2726_COEF27_SHIFT 16 1054*4882a593Smuzhiyun #define ISPRSZ_VFILT2726_COEF27_MASK 0x3FF0000 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun #define ISPRSZ_VFILT2928_COEF28_SHIFT 0 1057*4882a593Smuzhiyun #define ISPRSZ_VFILT2928_COEF28_MASK 0x3FF 1058*4882a593Smuzhiyun #define ISPRSZ_VFILT2928_COEF29_SHIFT 16 1059*4882a593Smuzhiyun #define ISPRSZ_VFILT2928_COEF29_MASK 0x3FF0000 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun #define ISPRSZ_VFILT3130_COEF30_SHIFT 0 1062*4882a593Smuzhiyun #define ISPRSZ_VFILT3130_COEF30_MASK 0x3FF 1063*4882a593Smuzhiyun #define ISPRSZ_VFILT3130_COEF31_SHIFT 16 1064*4882a593Smuzhiyun #define ISPRSZ_VFILT3130_COEF31_MASK 0x3FF0000 1065*4882a593Smuzhiyun 1066*4882a593Smuzhiyun #define ISPRSZ_YENH_CORE_SHIFT 0 1067*4882a593Smuzhiyun #define ISPRSZ_YENH_CORE_MASK \ 1068*4882a593Smuzhiyun (0xFF << ISPRSZ_YENH_CORE_SHIFT) 1069*4882a593Smuzhiyun #define ISPRSZ_YENH_SLOP_SHIFT 8 1070*4882a593Smuzhiyun #define ISPRSZ_YENH_SLOP_MASK \ 1071*4882a593Smuzhiyun (0xF << ISPRSZ_YENH_SLOP_SHIFT) 1072*4882a593Smuzhiyun #define ISPRSZ_YENH_GAIN_SHIFT 12 1073*4882a593Smuzhiyun #define ISPRSZ_YENH_GAIN_MASK \ 1074*4882a593Smuzhiyun (0xF << ISPRSZ_YENH_GAIN_SHIFT) 1075*4882a593Smuzhiyun #define ISPRSZ_YENH_ALGO_SHIFT 16 1076*4882a593Smuzhiyun #define ISPRSZ_YENH_ALGO_MASK \ 1077*4882a593Smuzhiyun (0x3 << ISPRSZ_YENH_ALGO_SHIFT) 1078*4882a593Smuzhiyun 1079*4882a593Smuzhiyun #define ISPH3A_PCR_AEW_ALAW_EN_SHIFT 1 1080*4882a593Smuzhiyun #define ISPH3A_PCR_AF_MED_TH_SHIFT 3 1081*4882a593Smuzhiyun #define ISPH3A_PCR_AF_RGBPOS_SHIFT 11 1082*4882a593Smuzhiyun #define ISPH3A_PCR_AEW_AVE2LMT_SHIFT 22 1083*4882a593Smuzhiyun #define ISPH3A_PCR_AEW_AVE2LMT_MASK 0xFFC00000 1084*4882a593Smuzhiyun #define ISPH3A_PCR_BUSYAF BIT(15) 1085*4882a593Smuzhiyun #define ISPH3A_PCR_BUSYAEAWB BIT(18) 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun #define ISPH3A_AEWWIN1_WINHC_SHIFT 0 1088*4882a593Smuzhiyun #define ISPH3A_AEWWIN1_WINHC_MASK 0x3F 1089*4882a593Smuzhiyun #define ISPH3A_AEWWIN1_WINVC_SHIFT 6 1090*4882a593Smuzhiyun #define ISPH3A_AEWWIN1_WINVC_MASK 0x1FC0 1091*4882a593Smuzhiyun #define ISPH3A_AEWWIN1_WINW_SHIFT 13 1092*4882a593Smuzhiyun #define ISPH3A_AEWWIN1_WINW_MASK 0xFE000 1093*4882a593Smuzhiyun #define ISPH3A_AEWWIN1_WINH_SHIFT 24 1094*4882a593Smuzhiyun #define ISPH3A_AEWWIN1_WINH_MASK 0x7F000000 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun #define ISPH3A_AEWINSTART_WINSH_SHIFT 0 1097*4882a593Smuzhiyun #define ISPH3A_AEWINSTART_WINSH_MASK 0x0FFF 1098*4882a593Smuzhiyun #define ISPH3A_AEWINSTART_WINSV_SHIFT 16 1099*4882a593Smuzhiyun #define ISPH3A_AEWINSTART_WINSV_MASK 0x0FFF0000 1100*4882a593Smuzhiyun 1101*4882a593Smuzhiyun #define ISPH3A_AEWINBLK_WINH_SHIFT 0 1102*4882a593Smuzhiyun #define ISPH3A_AEWINBLK_WINH_MASK 0x7F 1103*4882a593Smuzhiyun #define ISPH3A_AEWINBLK_WINSV_SHIFT 16 1104*4882a593Smuzhiyun #define ISPH3A_AEWINBLK_WINSV_MASK 0x0FFF0000 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun #define ISPH3A_AEWSUBWIN_AEWINCH_SHIFT 0 1107*4882a593Smuzhiyun #define ISPH3A_AEWSUBWIN_AEWINCH_MASK 0x0F 1108*4882a593Smuzhiyun #define ISPH3A_AEWSUBWIN_AEWINCV_SHIFT 8 1109*4882a593Smuzhiyun #define ISPH3A_AEWSUBWIN_AEWINCV_MASK 0x0F00 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun #define ISPHIST_PCR_ENABLE_SHIFT 0 1112*4882a593Smuzhiyun #define ISPHIST_PCR_ENABLE_MASK 0x01 1113*4882a593Smuzhiyun #define ISPHIST_PCR_ENABLE (1 << ISPHIST_PCR_ENABLE_SHIFT) 1114*4882a593Smuzhiyun #define ISPHIST_PCR_BUSY 0x02 1115*4882a593Smuzhiyun 1116*4882a593Smuzhiyun #define ISPHIST_CNT_DATASIZE_SHIFT 8 1117*4882a593Smuzhiyun #define ISPHIST_CNT_DATASIZE_MASK 0x0100 1118*4882a593Smuzhiyun #define ISPHIST_CNT_CLEAR_SHIFT 7 1119*4882a593Smuzhiyun #define ISPHIST_CNT_CLEAR_MASK 0x080 1120*4882a593Smuzhiyun #define ISPHIST_CNT_CLEAR (1 << ISPHIST_CNT_CLEAR_SHIFT) 1121*4882a593Smuzhiyun #define ISPHIST_CNT_CFA_SHIFT 6 1122*4882a593Smuzhiyun #define ISPHIST_CNT_CFA_MASK 0x040 1123*4882a593Smuzhiyun #define ISPHIST_CNT_BINS_SHIFT 4 1124*4882a593Smuzhiyun #define ISPHIST_CNT_BINS_MASK 0x030 1125*4882a593Smuzhiyun #define ISPHIST_CNT_SOURCE_SHIFT 3 1126*4882a593Smuzhiyun #define ISPHIST_CNT_SOURCE_MASK 0x08 1127*4882a593Smuzhiyun #define ISPHIST_CNT_SHIFT_SHIFT 0 1128*4882a593Smuzhiyun #define ISPHIST_CNT_SHIFT_MASK 0x07 1129*4882a593Smuzhiyun 1130*4882a593Smuzhiyun #define ISPHIST_WB_GAIN_WG00_SHIFT 24 1131*4882a593Smuzhiyun #define ISPHIST_WB_GAIN_WG00_MASK 0xFF000000 1132*4882a593Smuzhiyun #define ISPHIST_WB_GAIN_WG01_SHIFT 16 1133*4882a593Smuzhiyun #define ISPHIST_WB_GAIN_WG01_MASK 0xFF0000 1134*4882a593Smuzhiyun #define ISPHIST_WB_GAIN_WG02_SHIFT 8 1135*4882a593Smuzhiyun #define ISPHIST_WB_GAIN_WG02_MASK 0xFF00 1136*4882a593Smuzhiyun #define ISPHIST_WB_GAIN_WG03_SHIFT 0 1137*4882a593Smuzhiyun #define ISPHIST_WB_GAIN_WG03_MASK 0xFF 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun #define ISPHIST_REG_START_END_MASK 0x3FFF 1140*4882a593Smuzhiyun #define ISPHIST_REG_START_SHIFT 16 1141*4882a593Smuzhiyun #define ISPHIST_REG_END_SHIFT 0 1142*4882a593Smuzhiyun #define ISPHIST_REG_START_MASK (ISPHIST_REG_START_END_MASK << \ 1143*4882a593Smuzhiyun ISPHIST_REG_START_SHIFT) 1144*4882a593Smuzhiyun #define ISPHIST_REG_END_MASK (ISPHIST_REG_START_END_MASK << \ 1145*4882a593Smuzhiyun ISPHIST_REG_END_SHIFT) 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun #define ISPHIST_REG_MASK (ISPHIST_REG_START_MASK | \ 1148*4882a593Smuzhiyun ISPHIST_REG_END_MASK) 1149*4882a593Smuzhiyun 1150*4882a593Smuzhiyun #define ISPHIST_ADDR_SHIFT 0 1151*4882a593Smuzhiyun #define ISPHIST_ADDR_MASK 0x3FF 1152*4882a593Smuzhiyun 1153*4882a593Smuzhiyun #define ISPHIST_DATA_SHIFT 0 1154*4882a593Smuzhiyun #define ISPHIST_DATA_MASK 0xFFFFF 1155*4882a593Smuzhiyun 1156*4882a593Smuzhiyun #define ISPHIST_RADD_SHIFT 0 1157*4882a593Smuzhiyun #define ISPHIST_RADD_MASK 0xFFFFFFFF 1158*4882a593Smuzhiyun 1159*4882a593Smuzhiyun #define ISPHIST_RADD_OFF_SHIFT 0 1160*4882a593Smuzhiyun #define ISPHIST_RADD_OFF_MASK 0xFFFF 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun #define ISPHIST_HV_INFO_HSIZE_SHIFT 16 1163*4882a593Smuzhiyun #define ISPHIST_HV_INFO_HSIZE_MASK 0x3FFF0000 1164*4882a593Smuzhiyun #define ISPHIST_HV_INFO_VSIZE_SHIFT 0 1165*4882a593Smuzhiyun #define ISPHIST_HV_INFO_VSIZE_MASK 0x3FFF 1166*4882a593Smuzhiyun 1167*4882a593Smuzhiyun #define ISPHIST_HV_INFO_MASK 0x3FFF3FFF 1168*4882a593Smuzhiyun 1169*4882a593Smuzhiyun #define ISPCCDC_LSC_ENABLE BIT(0) 1170*4882a593Smuzhiyun #define ISPCCDC_LSC_BUSY BIT(7) 1171*4882a593Smuzhiyun #define ISPCCDC_LSC_GAIN_MODE_N_MASK 0x700 1172*4882a593Smuzhiyun #define ISPCCDC_LSC_GAIN_MODE_N_SHIFT 8 1173*4882a593Smuzhiyun #define ISPCCDC_LSC_GAIN_MODE_M_MASK 0x3800 1174*4882a593Smuzhiyun #define ISPCCDC_LSC_GAIN_MODE_M_SHIFT 12 1175*4882a593Smuzhiyun #define ISPCCDC_LSC_GAIN_FORMAT_MASK 0xE 1176*4882a593Smuzhiyun #define ISPCCDC_LSC_GAIN_FORMAT_SHIFT 1 1177*4882a593Smuzhiyun #define ISPCCDC_LSC_AFTER_REFORMATTER_MASK BIT(6) 1178*4882a593Smuzhiyun 1179*4882a593Smuzhiyun #define ISPCCDC_LSC_INITIAL_X_MASK 0x3F 1180*4882a593Smuzhiyun #define ISPCCDC_LSC_INITIAL_X_SHIFT 0 1181*4882a593Smuzhiyun #define ISPCCDC_LSC_INITIAL_Y_MASK 0x3F0000 1182*4882a593Smuzhiyun #define ISPCCDC_LSC_INITIAL_Y_SHIFT 16 1183*4882a593Smuzhiyun 1184*4882a593Smuzhiyun /* ----------------------------------------------------------------------------- 1185*4882a593Smuzhiyun * CSI2 receiver registers (ES2.0) 1186*4882a593Smuzhiyun */ 1187*4882a593Smuzhiyun 1188*4882a593Smuzhiyun #define ISPCSI2_REVISION (0x000) 1189*4882a593Smuzhiyun #define ISPCSI2_SYSCONFIG (0x010) 1190*4882a593Smuzhiyun #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT 12 1191*4882a593Smuzhiyun #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_MASK \ 1192*4882a593Smuzhiyun (0x3 << ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT) 1193*4882a593Smuzhiyun #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_FORCE \ 1194*4882a593Smuzhiyun (0x0 << ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT) 1195*4882a593Smuzhiyun #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_NO \ 1196*4882a593Smuzhiyun (0x1 << ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT) 1197*4882a593Smuzhiyun #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SMART \ 1198*4882a593Smuzhiyun (0x2 << ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT) 1199*4882a593Smuzhiyun #define ISPCSI2_SYSCONFIG_SOFT_RESET BIT(1) 1200*4882a593Smuzhiyun #define ISPCSI2_SYSCONFIG_AUTO_IDLE BIT(0) 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun #define ISPCSI2_SYSSTATUS (0x014) 1203*4882a593Smuzhiyun #define ISPCSI2_SYSSTATUS_RESET_DONE BIT(0) 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun #define ISPCSI2_IRQSTATUS (0x018) 1206*4882a593Smuzhiyun #define ISPCSI2_IRQSTATUS_OCP_ERR_IRQ BIT(14) 1207*4882a593Smuzhiyun #define ISPCSI2_IRQSTATUS_SHORT_PACKET_IRQ BIT(13) 1208*4882a593Smuzhiyun #define ISPCSI2_IRQSTATUS_ECC_CORRECTION_IRQ BIT(12) 1209*4882a593Smuzhiyun #define ISPCSI2_IRQSTATUS_ECC_NO_CORRECTION_IRQ BIT(11) 1210*4882a593Smuzhiyun #define ISPCSI2_IRQSTATUS_COMPLEXIO2_ERR_IRQ BIT(10) 1211*4882a593Smuzhiyun #define ISPCSI2_IRQSTATUS_COMPLEXIO1_ERR_IRQ BIT(9) 1212*4882a593Smuzhiyun #define ISPCSI2_IRQSTATUS_FIFO_OVF_IRQ BIT(8) 1213*4882a593Smuzhiyun #define ISPCSI2_IRQSTATUS_CONTEXT(n) BIT(n) 1214*4882a593Smuzhiyun 1215*4882a593Smuzhiyun #define ISPCSI2_IRQENABLE (0x01c) 1216*4882a593Smuzhiyun #define ISPCSI2_CTRL (0x040) 1217*4882a593Smuzhiyun #define ISPCSI2_CTRL_VP_CLK_EN BIT(15) 1218*4882a593Smuzhiyun #define ISPCSI2_CTRL_VP_ONLY_EN BIT(11) 1219*4882a593Smuzhiyun #define ISPCSI2_CTRL_VP_OUT_CTRL_SHIFT 8 1220*4882a593Smuzhiyun #define ISPCSI2_CTRL_VP_OUT_CTRL_MASK \ 1221*4882a593Smuzhiyun (3 << ISPCSI2_CTRL_VP_OUT_CTRL_SHIFT) 1222*4882a593Smuzhiyun #define ISPCSI2_CTRL_DBG_EN BIT(7) 1223*4882a593Smuzhiyun #define ISPCSI2_CTRL_BURST_SIZE_SHIFT 5 1224*4882a593Smuzhiyun #define ISPCSI2_CTRL_BURST_SIZE_MASK \ 1225*4882a593Smuzhiyun (3 << ISPCSI2_CTRL_BURST_SIZE_SHIFT) 1226*4882a593Smuzhiyun #define ISPCSI2_CTRL_FRAME BIT(3) 1227*4882a593Smuzhiyun #define ISPCSI2_CTRL_ECC_EN BIT(2) 1228*4882a593Smuzhiyun #define ISPCSI2_CTRL_SECURE BIT(1) 1229*4882a593Smuzhiyun #define ISPCSI2_CTRL_IF_EN BIT(0) 1230*4882a593Smuzhiyun 1231*4882a593Smuzhiyun #define ISPCSI2_DBG_H (0x044) 1232*4882a593Smuzhiyun #define ISPCSI2_GNQ (0x048) 1233*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG (0x050) 1234*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_RESET_CTRL BIT(30) 1235*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_RESET_DONE BIT(29) 1236*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_CMD_SHIFT 27 1237*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_CMD_MASK \ 1238*4882a593Smuzhiyun (0x3 << ISPCSI2_PHY_CFG_PWR_CMD_SHIFT) 1239*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_CMD_OFF \ 1240*4882a593Smuzhiyun (0x0 << ISPCSI2_PHY_CFG_PWR_CMD_SHIFT) 1241*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_CMD_ON \ 1242*4882a593Smuzhiyun (0x1 << ISPCSI2_PHY_CFG_PWR_CMD_SHIFT) 1243*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_CMD_ULPW \ 1244*4882a593Smuzhiyun (0x2 << ISPCSI2_PHY_CFG_PWR_CMD_SHIFT) 1245*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT 25 1246*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_STATUS_MASK \ 1247*4882a593Smuzhiyun (0x3 << ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT) 1248*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_STATUS_OFF \ 1249*4882a593Smuzhiyun (0x0 << ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT) 1250*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_STATUS_ON \ 1251*4882a593Smuzhiyun (0x1 << ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT) 1252*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_STATUS_ULPW \ 1253*4882a593Smuzhiyun (0x2 << ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT) 1254*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_PWR_AUTO BIT(24) 1255*4882a593Smuzhiyun 1256*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POL_SHIFT(n) (3 + ((n) * 4)) 1257*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POL_MASK(n) \ 1258*4882a593Smuzhiyun (0x1 << ISPCSI2_PHY_CFG_DATA_POL_SHIFT(n)) 1259*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POL_PN(n) \ 1260*4882a593Smuzhiyun (0x0 << ISPCSI2_PHY_CFG_DATA_POL_SHIFT(n)) 1261*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POL_NP(n) \ 1262*4882a593Smuzhiyun (0x1 << ISPCSI2_PHY_CFG_DATA_POL_SHIFT(n)) 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n) ((n) * 4) 1265*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POSITION_MASK(n) \ 1266*4882a593Smuzhiyun (0x7 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n)) 1267*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POSITION_NC(n) \ 1268*4882a593Smuzhiyun (0x0 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n)) 1269*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POSITION_1(n) \ 1270*4882a593Smuzhiyun (0x1 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n)) 1271*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POSITION_2(n) \ 1272*4882a593Smuzhiyun (0x2 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n)) 1273*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POSITION_3(n) \ 1274*4882a593Smuzhiyun (0x3 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n)) 1275*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POSITION_4(n) \ 1276*4882a593Smuzhiyun (0x4 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n)) 1277*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_DATA_POSITION_5(n) \ 1278*4882a593Smuzhiyun (0x5 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n)) 1279*4882a593Smuzhiyun 1280*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POL_SHIFT 3 1281*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POL_MASK \ 1282*4882a593Smuzhiyun (0x1 << ISPCSI2_PHY_CFG_CLOCK_POL_SHIFT) 1283*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POL_PN \ 1284*4882a593Smuzhiyun (0x0 << ISPCSI2_PHY_CFG_CLOCK_POL_SHIFT) 1285*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POL_NP \ 1286*4882a593Smuzhiyun (0x1 << ISPCSI2_PHY_CFG_CLOCK_POL_SHIFT) 1287*4882a593Smuzhiyun 1288*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT 0 1289*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POSITION_MASK \ 1290*4882a593Smuzhiyun (0x7 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT) 1291*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POSITION_1 \ 1292*4882a593Smuzhiyun (0x1 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT) 1293*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POSITION_2 \ 1294*4882a593Smuzhiyun (0x2 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT) 1295*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POSITION_3 \ 1296*4882a593Smuzhiyun (0x3 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT) 1297*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POSITION_4 \ 1298*4882a593Smuzhiyun (0x4 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT) 1299*4882a593Smuzhiyun #define ISPCSI2_PHY_CFG_CLOCK_POSITION_5 \ 1300*4882a593Smuzhiyun (0x5 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT) 1301*4882a593Smuzhiyun 1302*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS (0x054) 1303*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_STATEALLULPMEXIT BIT(26) 1304*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_STATEALLULPMENTER BIT(25) 1305*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_STATEULPM5 BIT(24) 1306*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_STATEULPM4 BIT(23) 1307*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_STATEULPM3 BIT(22) 1308*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_STATEULPM2 BIT(21) 1309*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_STATEULPM1 BIT(20) 1310*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL5 BIT(19) 1311*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL4 BIT(18) 1312*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL3 BIT(17) 1313*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL2 BIT(16) 1314*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL1 BIT(15) 1315*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRESC5 BIT(14) 1316*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRESC4 BIT(13) 1317*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRESC3 BIT(12) 1318*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRESC2 BIT(11) 1319*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRESC1 BIT(10) 1320*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS5 BIT(9) 1321*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS4 BIT(8) 1322*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS3 BIT(7) 1323*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS2 BIT(6) 1324*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS1 BIT(5) 1325*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS5 BIT(4) 1326*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS4 BIT(3) 1327*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS3 BIT(2) 1328*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS2 BIT(1) 1329*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS1 BIT(0) 1330*4882a593Smuzhiyun 1331*4882a593Smuzhiyun #define ISPCSI2_SHORT_PACKET (0x05c) 1332*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE (0x060) 1333*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_STATEALLULPMEXIT BIT(26) 1334*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_STATEALLULPMENTER BIT(25) 1335*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_STATEULPM5 BIT(24) 1336*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_STATEULPM4 BIT(23) 1337*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_STATEULPM3 BIT(22) 1338*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_STATEULPM2 BIT(21) 1339*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_STATEULPM1 BIT(20) 1340*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL5 BIT(19) 1341*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL4 BIT(18) 1342*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL3 BIT(17) 1343*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL2 BIT(16) 1344*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL1 BIT(15) 1345*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRESC5 BIT(14) 1346*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRESC4 BIT(13) 1347*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRESC3 BIT(12) 1348*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRESC2 BIT(11) 1349*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRESC1 BIT(10) 1350*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS5 BIT(9) 1351*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS4 BIT(8) 1352*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS3 BIT(7) 1353*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS2 BIT(6) 1354*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS1 BIT(5) 1355*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS5 BIT(4) 1356*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS4 BIT(3) 1357*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS3 BIT(2) 1358*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS2 BIT(1) 1359*4882a593Smuzhiyun #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS1 BIT(0) 1360*4882a593Smuzhiyun 1361*4882a593Smuzhiyun #define ISPCSI2_DBG_P (0x068) 1362*4882a593Smuzhiyun #define ISPCSI2_TIMING (0x06c) 1363*4882a593Smuzhiyun #define ISPCSI2_TIMING_FORCE_RX_MODE_IO(n) (1 << ((16 * ((n) - 1)) + 15)) 1364*4882a593Smuzhiyun #define ISPCSI2_TIMING_STOP_STATE_X16_IO(n) (1 << ((16 * ((n) - 1)) + 14)) 1365*4882a593Smuzhiyun #define ISPCSI2_TIMING_STOP_STATE_X4_IO(n) (1 << ((16 * ((n) - 1)) + 13)) 1366*4882a593Smuzhiyun #define ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_SHIFT(n) (16 * ((n) - 1)) 1367*4882a593Smuzhiyun #define ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_MASK(n) \ 1368*4882a593Smuzhiyun (0x1fff << ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_SHIFT(n)) 1369*4882a593Smuzhiyun 1370*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL1(n) ((0x070) + 0x20 * (n)) 1371*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL1_COUNT_SHIFT 8 1372*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL1_COUNT_MASK \ 1373*4882a593Smuzhiyun (0xff << ISPCSI2_CTX_CTRL1_COUNT_SHIFT) 1374*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL1_EOF_EN BIT(7) 1375*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL1_EOL_EN BIT(6) 1376*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL1_CS_EN BIT(5) 1377*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL1_COUNT_UNLOCK BIT(4) 1378*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL1_PING_PONG BIT(3) 1379*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL1_CTX_EN BIT(0) 1380*4882a593Smuzhiyun 1381*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2(n) ((0x074) + 0x20 * (n)) 1382*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2_USER_DEF_MAP_SHIFT 13 1383*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2_USER_DEF_MAP_MASK \ 1384*4882a593Smuzhiyun (0x3 << ISPCSI2_CTX_CTRL2_USER_DEF_MAP_SHIFT) 1385*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2_VIRTUAL_ID_SHIFT 11 1386*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2_VIRTUAL_ID_MASK \ 1387*4882a593Smuzhiyun (0x3 << ISPCSI2_CTX_CTRL2_VIRTUAL_ID_SHIFT) 1388*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2_DPCM_PRED BIT(10) 1389*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2_FORMAT_SHIFT 0 1390*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2_FORMAT_MASK \ 1391*4882a593Smuzhiyun (0x3ff << ISPCSI2_CTX_CTRL2_FORMAT_SHIFT) 1392*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2_FRAME_SHIFT 16 1393*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL2_FRAME_MASK \ 1394*4882a593Smuzhiyun (0xffff << ISPCSI2_CTX_CTRL2_FRAME_SHIFT) 1395*4882a593Smuzhiyun 1396*4882a593Smuzhiyun #define ISPCSI2_CTX_DAT_OFST(n) ((0x078) + 0x20 * (n)) 1397*4882a593Smuzhiyun #define ISPCSI2_CTX_DAT_OFST_OFST_SHIFT 0 1398*4882a593Smuzhiyun #define ISPCSI2_CTX_DAT_OFST_OFST_MASK \ 1399*4882a593Smuzhiyun (0x1ffe0 << ISPCSI2_CTX_DAT_OFST_OFST_SHIFT) 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun #define ISPCSI2_CTX_DAT_PING_ADDR(n) ((0x07c) + 0x20 * (n)) 1402*4882a593Smuzhiyun #define ISPCSI2_CTX_DAT_PONG_ADDR(n) ((0x080) + 0x20 * (n)) 1403*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQENABLE(n) ((0x084) + 0x20 * (n)) 1404*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQENABLE_ECC_CORRECTION_IRQ BIT(8) 1405*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQENABLE_LINE_NUMBER_IRQ BIT(7) 1406*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQENABLE_FRAME_NUMBER_IRQ BIT(6) 1407*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQENABLE_CS_IRQ BIT(5) 1408*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQENABLE_LE_IRQ BIT(3) 1409*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQENABLE_LS_IRQ BIT(2) 1410*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQENABLE_FE_IRQ BIT(1) 1411*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQENABLE_FS_IRQ BIT(0) 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQSTATUS(n) ((0x088) + 0x20 * (n)) 1414*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQSTATUS_ECC_CORRECTION_IRQ BIT(8) 1415*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQSTATUS_LINE_NUMBER_IRQ BIT(7) 1416*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQSTATUS_FRAME_NUMBER_IRQ BIT(6) 1417*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQSTATUS_CS_IRQ BIT(5) 1418*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQSTATUS_LE_IRQ BIT(3) 1419*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQSTATUS_LS_IRQ BIT(2) 1420*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQSTATUS_FE_IRQ BIT(1) 1421*4882a593Smuzhiyun #define ISPCSI2_CTX_IRQSTATUS_FS_IRQ BIT(0) 1422*4882a593Smuzhiyun 1423*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL3(n) ((0x08c) + 0x20 * (n)) 1424*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL3_ALPHA_SHIFT 5 1425*4882a593Smuzhiyun #define ISPCSI2_CTX_CTRL3_ALPHA_MASK \ 1426*4882a593Smuzhiyun (0x3fff << ISPCSI2_CTX_CTRL3_ALPHA_SHIFT) 1427*4882a593Smuzhiyun 1428*4882a593Smuzhiyun /* This instance is for OMAP3630 only */ 1429*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEH(n) (0x000 + 0x8 * (n)) 1430*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEH_HCOUNT_SHIFT 16 1431*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEH_HCOUNT_MASK \ 1432*4882a593Smuzhiyun (0x1fff << ISPCSI2_CTX_TRANSCODEH_HCOUNT_SHIFT) 1433*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEH_HSKIP_SHIFT 0 1434*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEH_HSKIP_MASK \ 1435*4882a593Smuzhiyun (0x1fff << ISPCSI2_CTX_TRANSCODEH_HCOUNT_SHIFT) 1436*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEV(n) (0x004 + 0x8 * (n)) 1437*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEV_VCOUNT_SHIFT 16 1438*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEV_VCOUNT_MASK \ 1439*4882a593Smuzhiyun (0x1fff << ISPCSI2_CTX_TRANSCODEV_VCOUNT_SHIFT) 1440*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEV_VSKIP_SHIFT 0 1441*4882a593Smuzhiyun #define ISPCSI2_CTX_TRANSCODEV_VSKIP_MASK \ 1442*4882a593Smuzhiyun (0x1fff << ISPCSI2_CTX_TRANSCODEV_VCOUNT_SHIFT) 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun /* ----------------------------------------------------------------------------- 1445*4882a593Smuzhiyun * CSI PHY registers 1446*4882a593Smuzhiyun */ 1447*4882a593Smuzhiyun 1448*4882a593Smuzhiyun #define ISPCSIPHY_REG0 (0x000) 1449*4882a593Smuzhiyun #define ISPCSIPHY_REG0_THS_TERM_SHIFT 8 1450*4882a593Smuzhiyun #define ISPCSIPHY_REG0_THS_TERM_MASK \ 1451*4882a593Smuzhiyun (0xff << ISPCSIPHY_REG0_THS_TERM_SHIFT) 1452*4882a593Smuzhiyun #define ISPCSIPHY_REG0_THS_SETTLE_SHIFT 0 1453*4882a593Smuzhiyun #define ISPCSIPHY_REG0_THS_SETTLE_MASK \ 1454*4882a593Smuzhiyun (0xff << ISPCSIPHY_REG0_THS_SETTLE_SHIFT) 1455*4882a593Smuzhiyun 1456*4882a593Smuzhiyun #define ISPCSIPHY_REG1 (0x004) 1457*4882a593Smuzhiyun #define ISPCSIPHY_REG1_RESET_DONE_CTRLCLK BIT(29) 1458*4882a593Smuzhiyun /* This field is for OMAP3630 only */ 1459*4882a593Smuzhiyun #define ISPCSIPHY_REG1_CLOCK_MISS_DETECTOR_STATUS BIT(25) 1460*4882a593Smuzhiyun #define ISPCSIPHY_REG1_TCLK_TERM_SHIFT 18 1461*4882a593Smuzhiyun #define ISPCSIPHY_REG1_TCLK_TERM_MASK \ 1462*4882a593Smuzhiyun (0x7f << ISPCSIPHY_REG1_TCLK_TERM_SHIFT) 1463*4882a593Smuzhiyun #define ISPCSIPHY_REG1_DPHY_HS_SYNC_PATTERN_SHIFT 10 1464*4882a593Smuzhiyun #define ISPCSIPHY_REG1_DPHY_HS_SYNC_PATTERN_MASK \ 1465*4882a593Smuzhiyun (0xff << ISPCSIPHY_REG1_DPHY_HS_SYNC_PATTERN) 1466*4882a593Smuzhiyun /* This field is for OMAP3430 only */ 1467*4882a593Smuzhiyun #define ISPCSIPHY_REG1_TCLK_MISS_SHIFT 8 1468*4882a593Smuzhiyun #define ISPCSIPHY_REG1_TCLK_MISS_MASK \ 1469*4882a593Smuzhiyun (0x3 << ISPCSIPHY_REG1_TCLK_MISS_SHIFT) 1470*4882a593Smuzhiyun /* This field is for OMAP3630 only */ 1471*4882a593Smuzhiyun #define ISPCSIPHY_REG1_CTRLCLK_DIV_FACTOR_SHIFT 8 1472*4882a593Smuzhiyun #define ISPCSIPHY_REG1_CTRLCLK_DIV_FACTOR_MASK \ 1473*4882a593Smuzhiyun (0x3 << ISPCSIPHY_REG1_CTRLCLK_DIV_FACTOR_SHIFT) 1474*4882a593Smuzhiyun #define ISPCSIPHY_REG1_TCLK_SETTLE_SHIFT 0 1475*4882a593Smuzhiyun #define ISPCSIPHY_REG1_TCLK_SETTLE_MASK \ 1476*4882a593Smuzhiyun (0xff << ISPCSIPHY_REG1_TCLK_SETTLE_SHIFT) 1477*4882a593Smuzhiyun 1478*4882a593Smuzhiyun /* This register is for OMAP3630 only */ 1479*4882a593Smuzhiyun #define ISPCSIPHY_REG2 (0x008) 1480*4882a593Smuzhiyun #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC0_SHIFT 30 1481*4882a593Smuzhiyun #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC0_MASK \ 1482*4882a593Smuzhiyun (0x3 << ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC0_SHIFT) 1483*4882a593Smuzhiyun #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC1_SHIFT 28 1484*4882a593Smuzhiyun #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC1_MASK \ 1485*4882a593Smuzhiyun (0x3 << ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC1_SHIFT) 1486*4882a593Smuzhiyun #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC2_SHIFT 26 1487*4882a593Smuzhiyun #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC2_MASK \ 1488*4882a593Smuzhiyun (0x3 << ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC2_SHIFT) 1489*4882a593Smuzhiyun #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC3_SHIFT 24 1490*4882a593Smuzhiyun #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC3_MASK \ 1491*4882a593Smuzhiyun (0x3 << ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC3_SHIFT) 1492*4882a593Smuzhiyun #define ISPCSIPHY_REG2_CCP2_SYNC_PATTERN_SHIFT 0 1493*4882a593Smuzhiyun #define ISPCSIPHY_REG2_CCP2_SYNC_PATTERN_MASK \ 1494*4882a593Smuzhiyun (0x7fffff << ISPCSIPHY_REG2_CCP2_SYNC_PATTERN_SHIFT) 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun /* ----------------------------------------------------------------------------- 1497*4882a593Smuzhiyun * CONTROL registers for CSI-2 phy routing 1498*4882a593Smuzhiyun */ 1499*4882a593Smuzhiyun 1500*4882a593Smuzhiyun /* OMAP343X_CONTROL_CSIRXFE */ 1501*4882a593Smuzhiyun #define OMAP343X_CONTROL_CSIRXFE_CSIB_INV BIT(7) 1502*4882a593Smuzhiyun #define OMAP343X_CONTROL_CSIRXFE_RESENABLE BIT(8) 1503*4882a593Smuzhiyun #define OMAP343X_CONTROL_CSIRXFE_SELFORM BIT(10) 1504*4882a593Smuzhiyun #define OMAP343X_CONTROL_CSIRXFE_PWRDNZ BIT(12) 1505*4882a593Smuzhiyun #define OMAP343X_CONTROL_CSIRXFE_RESET BIT(13) 1506*4882a593Smuzhiyun 1507*4882a593Smuzhiyun /* OMAP3630_CONTROL_CAMERA_PHY_CTRL */ 1508*4882a593Smuzhiyun #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_PHY1_SHIFT 2 1509*4882a593Smuzhiyun #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_PHY2_SHIFT 0 1510*4882a593Smuzhiyun #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_DPHY 0x0 1511*4882a593Smuzhiyun #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_CCP2_DATA_STROBE 0x1 1512*4882a593Smuzhiyun #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_CCP2_DATA_CLOCK 0x2 1513*4882a593Smuzhiyun #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_GPI 0x3 1514*4882a593Smuzhiyun #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_MASK 0x3 1515*4882a593Smuzhiyun /* CCP2B: set to receive data from PHY2 instead of PHY1 */ 1516*4882a593Smuzhiyun #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CSI1_RX_SEL_PHY2 BIT(4) 1517*4882a593Smuzhiyun 1518*4882a593Smuzhiyun #endif /* OMAP3_ISP_REG_H */ 1519