1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * isppreview.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * TI OMAP3 ISP driver - Preview module
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2010 Nokia Corporation
8*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments, Inc.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
11*4882a593Smuzhiyun * Sakari Ailus <sakari.ailus@iki.fi>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/mutex.h>
18*4882a593Smuzhiyun #include <linux/uaccess.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "isp.h"
21*4882a593Smuzhiyun #include "ispreg.h"
22*4882a593Smuzhiyun #include "isppreview.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Default values in Office Fluorescent Light for RGBtoRGB Blending */
25*4882a593Smuzhiyun static const struct omap3isp_prev_rgbtorgb flr_rgb2rgb = {
26*4882a593Smuzhiyun { /* RGB-RGB Matrix */
27*4882a593Smuzhiyun {0x01E2, 0x0F30, 0x0FEE},
28*4882a593Smuzhiyun {0x0F9B, 0x01AC, 0x0FB9},
29*4882a593Smuzhiyun {0x0FE0, 0x0EC0, 0x0260}
30*4882a593Smuzhiyun }, /* RGB Offset */
31*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000}
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Default values in Office Fluorescent Light for RGB to YUV Conversion*/
35*4882a593Smuzhiyun static const struct omap3isp_prev_csc flr_prev_csc = {
36*4882a593Smuzhiyun { /* CSC Coef Matrix */
37*4882a593Smuzhiyun {66, 129, 25},
38*4882a593Smuzhiyun {-38, -75, 112},
39*4882a593Smuzhiyun {112, -94 , -18}
40*4882a593Smuzhiyun }, /* CSC Offset */
41*4882a593Smuzhiyun {0x0, 0x0, 0x0}
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Default values in Office Fluorescent Light for CFA Gradient*/
45*4882a593Smuzhiyun #define FLR_CFA_GRADTHRS_HORZ 0x28
46*4882a593Smuzhiyun #define FLR_CFA_GRADTHRS_VERT 0x28
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Default values in Office Fluorescent Light for Chroma Suppression*/
49*4882a593Smuzhiyun #define FLR_CSUP_GAIN 0x0D
50*4882a593Smuzhiyun #define FLR_CSUP_THRES 0xEB
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* Default values in Office Fluorescent Light for Noise Filter*/
53*4882a593Smuzhiyun #define FLR_NF_STRGTH 0x03
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* Default values for White Balance */
56*4882a593Smuzhiyun #define FLR_WBAL_DGAIN 0x100
57*4882a593Smuzhiyun #define FLR_WBAL_COEF 0x20
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Default values in Office Fluorescent Light for Black Adjustment*/
60*4882a593Smuzhiyun #define FLR_BLKADJ_BLUE 0x0
61*4882a593Smuzhiyun #define FLR_BLKADJ_GREEN 0x0
62*4882a593Smuzhiyun #define FLR_BLKADJ_RED 0x0
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define DEF_DETECT_CORRECT_VAL 0xe
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * Margins and image size limits.
68*4882a593Smuzhiyun *
69*4882a593Smuzhiyun * The preview engine crops several rows and columns internally depending on
70*4882a593Smuzhiyun * which filters are enabled. To avoid format changes when the filters are
71*4882a593Smuzhiyun * enabled or disabled (which would prevent them from being turned on or off
72*4882a593Smuzhiyun * during streaming), the driver assumes all filters that can be configured
73*4882a593Smuzhiyun * during streaming are enabled when computing sink crop and source format
74*4882a593Smuzhiyun * limits.
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * If a filter is disabled, additional cropping is automatically added at the
77*4882a593Smuzhiyun * preview engine input by the driver to avoid overflow at line and frame end.
78*4882a593Smuzhiyun * This is completely transparent for applications.
79*4882a593Smuzhiyun *
80*4882a593Smuzhiyun * Median filter 4 pixels
81*4882a593Smuzhiyun * Noise filter,
82*4882a593Smuzhiyun * Faulty pixels correction 4 pixels, 4 lines
83*4882a593Smuzhiyun * Color suppression 2 pixels
84*4882a593Smuzhiyun * or luma enhancement
85*4882a593Smuzhiyun * -------------------------------------------------------------
86*4882a593Smuzhiyun * Maximum total 10 pixels, 4 lines
87*4882a593Smuzhiyun *
88*4882a593Smuzhiyun * The color suppression and luma enhancement filters are applied after bayer to
89*4882a593Smuzhiyun * YUV conversion. They thus can crop one pixel on the left and one pixel on the
90*4882a593Smuzhiyun * right side of the image without changing the color pattern. When both those
91*4882a593Smuzhiyun * filters are disabled, the driver must crop the two pixels on the same side of
92*4882a593Smuzhiyun * the image to avoid changing the bayer pattern. The left margin is thus set to
93*4882a593Smuzhiyun * 6 pixels and the right margin to 4 pixels.
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define PREV_MARGIN_LEFT 6
97*4882a593Smuzhiyun #define PREV_MARGIN_RIGHT 4
98*4882a593Smuzhiyun #define PREV_MARGIN_TOP 2
99*4882a593Smuzhiyun #define PREV_MARGIN_BOTTOM 2
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define PREV_MIN_IN_WIDTH 64
102*4882a593Smuzhiyun #define PREV_MIN_IN_HEIGHT 8
103*4882a593Smuzhiyun #define PREV_MAX_IN_HEIGHT 16384
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define PREV_MIN_OUT_WIDTH 0
106*4882a593Smuzhiyun #define PREV_MIN_OUT_HEIGHT 0
107*4882a593Smuzhiyun #define PREV_MAX_OUT_WIDTH_REV_1 1280
108*4882a593Smuzhiyun #define PREV_MAX_OUT_WIDTH_REV_2 3300
109*4882a593Smuzhiyun #define PREV_MAX_OUT_WIDTH_REV_15 4096
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * Coefficient Tables for the submodules in Preview.
113*4882a593Smuzhiyun * Array is initialised with the values from.the tables text file.
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun * CFA Filter Coefficient Table
118*4882a593Smuzhiyun *
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun static u32 cfa_coef_table[4][OMAP3ISP_PREV_CFA_BLK_SIZE] = {
121*4882a593Smuzhiyun #include "cfa_coef_table.h"
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Default Gamma Correction Table - All components
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun static u32 gamma_table[] = {
128*4882a593Smuzhiyun #include "gamma_table.h"
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * Noise Filter Threshold table
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun static u32 noise_filter_table[] = {
135*4882a593Smuzhiyun #include "noise_filter_table.h"
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * Luminance Enhancement Table
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun static u32 luma_enhance_table[] = {
142*4882a593Smuzhiyun #include "luma_enhance_table.h"
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * preview_config_luma_enhancement - Configure the Luminance Enhancement table
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun static void
preview_config_luma_enhancement(struct isp_prev_device * prev,const struct prev_params * params)149*4882a593Smuzhiyun preview_config_luma_enhancement(struct isp_prev_device *prev,
150*4882a593Smuzhiyun const struct prev_params *params)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
153*4882a593Smuzhiyun const struct omap3isp_prev_luma *yt = ¶ms->luma;
154*4882a593Smuzhiyun unsigned int i;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun isp_reg_writel(isp, ISPPRV_YENH_TABLE_ADDR,
157*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR);
158*4882a593Smuzhiyun for (i = 0; i < OMAP3ISP_PREV_YENH_TBL_SIZE; i++) {
159*4882a593Smuzhiyun isp_reg_writel(isp, yt->table[i],
160*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_DATA);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * preview_enable_luma_enhancement - Enable/disable Luminance Enhancement
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun static void
preview_enable_luma_enhancement(struct isp_prev_device * prev,bool enable)168*4882a593Smuzhiyun preview_enable_luma_enhancement(struct isp_prev_device *prev, bool enable)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (enable)
173*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
174*4882a593Smuzhiyun ISPPRV_PCR_YNENHEN);
175*4882a593Smuzhiyun else
176*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
177*4882a593Smuzhiyun ISPPRV_PCR_YNENHEN);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * preview_enable_invalaw - Enable/disable Inverse A-Law decompression
182*4882a593Smuzhiyun */
preview_enable_invalaw(struct isp_prev_device * prev,bool enable)183*4882a593Smuzhiyun static void preview_enable_invalaw(struct isp_prev_device *prev, bool enable)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (enable)
188*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
189*4882a593Smuzhiyun ISPPRV_PCR_INVALAW);
190*4882a593Smuzhiyun else
191*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
192*4882a593Smuzhiyun ISPPRV_PCR_INVALAW);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * preview_config_hmed - Configure the Horizontal Median Filter
197*4882a593Smuzhiyun */
preview_config_hmed(struct isp_prev_device * prev,const struct prev_params * params)198*4882a593Smuzhiyun static void preview_config_hmed(struct isp_prev_device *prev,
199*4882a593Smuzhiyun const struct prev_params *params)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
202*4882a593Smuzhiyun const struct omap3isp_prev_hmed *hmed = ¶ms->hmed;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun isp_reg_writel(isp, (hmed->odddist == 1 ? 0 : ISPPRV_HMED_ODDDIST) |
205*4882a593Smuzhiyun (hmed->evendist == 1 ? 0 : ISPPRV_HMED_EVENDIST) |
206*4882a593Smuzhiyun (hmed->thres << ISPPRV_HMED_THRESHOLD_SHIFT),
207*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_HMED);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun * preview_enable_hmed - Enable/disable the Horizontal Median Filter
212*4882a593Smuzhiyun */
preview_enable_hmed(struct isp_prev_device * prev,bool enable)213*4882a593Smuzhiyun static void preview_enable_hmed(struct isp_prev_device *prev, bool enable)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (enable)
218*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
219*4882a593Smuzhiyun ISPPRV_PCR_HMEDEN);
220*4882a593Smuzhiyun else
221*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
222*4882a593Smuzhiyun ISPPRV_PCR_HMEDEN);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun * preview_config_cfa - Configure CFA Interpolation for Bayer formats
227*4882a593Smuzhiyun *
228*4882a593Smuzhiyun * The CFA table is organised in four blocks, one per Bayer component. The
229*4882a593Smuzhiyun * hardware expects blocks to follow the Bayer order of the input data, while
230*4882a593Smuzhiyun * the driver stores the table in GRBG order in memory. The blocks need to be
231*4882a593Smuzhiyun * reordered to support non-GRBG Bayer patterns.
232*4882a593Smuzhiyun */
preview_config_cfa(struct isp_prev_device * prev,const struct prev_params * params)233*4882a593Smuzhiyun static void preview_config_cfa(struct isp_prev_device *prev,
234*4882a593Smuzhiyun const struct prev_params *params)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun static const unsigned int cfa_coef_order[4][4] = {
237*4882a593Smuzhiyun { 0, 1, 2, 3 }, /* GRBG */
238*4882a593Smuzhiyun { 1, 0, 3, 2 }, /* RGGB */
239*4882a593Smuzhiyun { 2, 3, 0, 1 }, /* BGGR */
240*4882a593Smuzhiyun { 3, 2, 1, 0 }, /* GBRG */
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun const unsigned int *order = cfa_coef_order[prev->params.cfa_order];
243*4882a593Smuzhiyun const struct omap3isp_prev_cfa *cfa = ¶ms->cfa;
244*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
245*4882a593Smuzhiyun unsigned int i;
246*4882a593Smuzhiyun unsigned int j;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun isp_reg_writel(isp,
249*4882a593Smuzhiyun (cfa->gradthrs_vert << ISPPRV_CFA_GRADTH_VER_SHIFT) |
250*4882a593Smuzhiyun (cfa->gradthrs_horz << ISPPRV_CFA_GRADTH_HOR_SHIFT),
251*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_CFA);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun isp_reg_writel(isp, ISPPRV_CFA_TABLE_ADDR,
254*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun for (i = 0; i < 4; ++i) {
257*4882a593Smuzhiyun const __u32 *block = cfa->table[order[i]];
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (j = 0; j < OMAP3ISP_PREV_CFA_BLK_SIZE; ++j)
260*4882a593Smuzhiyun isp_reg_writel(isp, block[j], OMAP3_ISP_IOMEM_PREV,
261*4882a593Smuzhiyun ISPPRV_SET_TBL_DATA);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun * preview_config_chroma_suppression - Configure Chroma Suppression
267*4882a593Smuzhiyun */
268*4882a593Smuzhiyun static void
preview_config_chroma_suppression(struct isp_prev_device * prev,const struct prev_params * params)269*4882a593Smuzhiyun preview_config_chroma_suppression(struct isp_prev_device *prev,
270*4882a593Smuzhiyun const struct prev_params *params)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
273*4882a593Smuzhiyun const struct omap3isp_prev_csup *cs = ¶ms->csup;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun isp_reg_writel(isp,
276*4882a593Smuzhiyun cs->gain | (cs->thres << ISPPRV_CSUP_THRES_SHIFT) |
277*4882a593Smuzhiyun (cs->hypf_en << ISPPRV_CSUP_HPYF_SHIFT),
278*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_CSUP);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun * preview_enable_chroma_suppression - Enable/disable Chrominance Suppression
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun static void
preview_enable_chroma_suppression(struct isp_prev_device * prev,bool enable)285*4882a593Smuzhiyun preview_enable_chroma_suppression(struct isp_prev_device *prev, bool enable)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (enable)
290*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
291*4882a593Smuzhiyun ISPPRV_PCR_SUPEN);
292*4882a593Smuzhiyun else
293*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
294*4882a593Smuzhiyun ISPPRV_PCR_SUPEN);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * preview_config_whitebalance - Configure White Balance parameters
299*4882a593Smuzhiyun *
300*4882a593Smuzhiyun * Coefficient matrix always with default values.
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun static void
preview_config_whitebalance(struct isp_prev_device * prev,const struct prev_params * params)303*4882a593Smuzhiyun preview_config_whitebalance(struct isp_prev_device *prev,
304*4882a593Smuzhiyun const struct prev_params *params)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
307*4882a593Smuzhiyun const struct omap3isp_prev_wbal *wbal = ¶ms->wbal;
308*4882a593Smuzhiyun u32 val;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun isp_reg_writel(isp, wbal->dgain, OMAP3_ISP_IOMEM_PREV, ISPPRV_WB_DGAIN);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun val = wbal->coef0 << ISPPRV_WBGAIN_COEF0_SHIFT;
313*4882a593Smuzhiyun val |= wbal->coef1 << ISPPRV_WBGAIN_COEF1_SHIFT;
314*4882a593Smuzhiyun val |= wbal->coef2 << ISPPRV_WBGAIN_COEF2_SHIFT;
315*4882a593Smuzhiyun val |= wbal->coef3 << ISPPRV_WBGAIN_COEF3_SHIFT;
316*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_WBGAIN);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun isp_reg_writel(isp,
319*4882a593Smuzhiyun ISPPRV_WBSEL_COEF0 << ISPPRV_WBSEL_N0_0_SHIFT |
320*4882a593Smuzhiyun ISPPRV_WBSEL_COEF1 << ISPPRV_WBSEL_N0_1_SHIFT |
321*4882a593Smuzhiyun ISPPRV_WBSEL_COEF0 << ISPPRV_WBSEL_N0_2_SHIFT |
322*4882a593Smuzhiyun ISPPRV_WBSEL_COEF1 << ISPPRV_WBSEL_N0_3_SHIFT |
323*4882a593Smuzhiyun ISPPRV_WBSEL_COEF2 << ISPPRV_WBSEL_N1_0_SHIFT |
324*4882a593Smuzhiyun ISPPRV_WBSEL_COEF3 << ISPPRV_WBSEL_N1_1_SHIFT |
325*4882a593Smuzhiyun ISPPRV_WBSEL_COEF2 << ISPPRV_WBSEL_N1_2_SHIFT |
326*4882a593Smuzhiyun ISPPRV_WBSEL_COEF3 << ISPPRV_WBSEL_N1_3_SHIFT |
327*4882a593Smuzhiyun ISPPRV_WBSEL_COEF0 << ISPPRV_WBSEL_N2_0_SHIFT |
328*4882a593Smuzhiyun ISPPRV_WBSEL_COEF1 << ISPPRV_WBSEL_N2_1_SHIFT |
329*4882a593Smuzhiyun ISPPRV_WBSEL_COEF0 << ISPPRV_WBSEL_N2_2_SHIFT |
330*4882a593Smuzhiyun ISPPRV_WBSEL_COEF1 << ISPPRV_WBSEL_N2_3_SHIFT |
331*4882a593Smuzhiyun ISPPRV_WBSEL_COEF2 << ISPPRV_WBSEL_N3_0_SHIFT |
332*4882a593Smuzhiyun ISPPRV_WBSEL_COEF3 << ISPPRV_WBSEL_N3_1_SHIFT |
333*4882a593Smuzhiyun ISPPRV_WBSEL_COEF2 << ISPPRV_WBSEL_N3_2_SHIFT |
334*4882a593Smuzhiyun ISPPRV_WBSEL_COEF3 << ISPPRV_WBSEL_N3_3_SHIFT,
335*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_WBSEL);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /*
339*4882a593Smuzhiyun * preview_config_blkadj - Configure Black Adjustment
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun static void
preview_config_blkadj(struct isp_prev_device * prev,const struct prev_params * params)342*4882a593Smuzhiyun preview_config_blkadj(struct isp_prev_device *prev,
343*4882a593Smuzhiyun const struct prev_params *params)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
346*4882a593Smuzhiyun const struct omap3isp_prev_blkadj *blkadj = ¶ms->blkadj;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun isp_reg_writel(isp, (blkadj->blue << ISPPRV_BLKADJOFF_B_SHIFT) |
349*4882a593Smuzhiyun (blkadj->green << ISPPRV_BLKADJOFF_G_SHIFT) |
350*4882a593Smuzhiyun (blkadj->red << ISPPRV_BLKADJOFF_R_SHIFT),
351*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_BLKADJOFF);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun * preview_config_rgb_blending - Configure RGB-RGB Blending
356*4882a593Smuzhiyun */
357*4882a593Smuzhiyun static void
preview_config_rgb_blending(struct isp_prev_device * prev,const struct prev_params * params)358*4882a593Smuzhiyun preview_config_rgb_blending(struct isp_prev_device *prev,
359*4882a593Smuzhiyun const struct prev_params *params)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
362*4882a593Smuzhiyun const struct omap3isp_prev_rgbtorgb *rgbrgb = ¶ms->rgb2rgb;
363*4882a593Smuzhiyun u32 val;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun val = (rgbrgb->matrix[0][0] & 0xfff) << ISPPRV_RGB_MAT1_MTX_RR_SHIFT;
366*4882a593Smuzhiyun val |= (rgbrgb->matrix[0][1] & 0xfff) << ISPPRV_RGB_MAT1_MTX_GR_SHIFT;
367*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT1);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun val = (rgbrgb->matrix[0][2] & 0xfff) << ISPPRV_RGB_MAT2_MTX_BR_SHIFT;
370*4882a593Smuzhiyun val |= (rgbrgb->matrix[1][0] & 0xfff) << ISPPRV_RGB_MAT2_MTX_RG_SHIFT;
371*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT2);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun val = (rgbrgb->matrix[1][1] & 0xfff) << ISPPRV_RGB_MAT3_MTX_GG_SHIFT;
374*4882a593Smuzhiyun val |= (rgbrgb->matrix[1][2] & 0xfff) << ISPPRV_RGB_MAT3_MTX_BG_SHIFT;
375*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT3);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun val = (rgbrgb->matrix[2][0] & 0xfff) << ISPPRV_RGB_MAT4_MTX_RB_SHIFT;
378*4882a593Smuzhiyun val |= (rgbrgb->matrix[2][1] & 0xfff) << ISPPRV_RGB_MAT4_MTX_GB_SHIFT;
379*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT4);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun val = (rgbrgb->matrix[2][2] & 0xfff) << ISPPRV_RGB_MAT5_MTX_BB_SHIFT;
382*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT5);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun val = (rgbrgb->offset[0] & 0x3ff) << ISPPRV_RGB_OFF1_MTX_OFFR_SHIFT;
385*4882a593Smuzhiyun val |= (rgbrgb->offset[1] & 0x3ff) << ISPPRV_RGB_OFF1_MTX_OFFG_SHIFT;
386*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_OFF1);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun val = (rgbrgb->offset[2] & 0x3ff) << ISPPRV_RGB_OFF2_MTX_OFFB_SHIFT;
389*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_OFF2);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /*
393*4882a593Smuzhiyun * preview_config_csc - Configure Color Space Conversion (RGB to YCbYCr)
394*4882a593Smuzhiyun */
395*4882a593Smuzhiyun static void
preview_config_csc(struct isp_prev_device * prev,const struct prev_params * params)396*4882a593Smuzhiyun preview_config_csc(struct isp_prev_device *prev,
397*4882a593Smuzhiyun const struct prev_params *params)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
400*4882a593Smuzhiyun const struct omap3isp_prev_csc *csc = ¶ms->csc;
401*4882a593Smuzhiyun u32 val;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun val = (csc->matrix[0][0] & 0x3ff) << ISPPRV_CSC0_RY_SHIFT;
404*4882a593Smuzhiyun val |= (csc->matrix[0][1] & 0x3ff) << ISPPRV_CSC0_GY_SHIFT;
405*4882a593Smuzhiyun val |= (csc->matrix[0][2] & 0x3ff) << ISPPRV_CSC0_BY_SHIFT;
406*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_CSC0);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun val = (csc->matrix[1][0] & 0x3ff) << ISPPRV_CSC1_RCB_SHIFT;
409*4882a593Smuzhiyun val |= (csc->matrix[1][1] & 0x3ff) << ISPPRV_CSC1_GCB_SHIFT;
410*4882a593Smuzhiyun val |= (csc->matrix[1][2] & 0x3ff) << ISPPRV_CSC1_BCB_SHIFT;
411*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_CSC1);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun val = (csc->matrix[2][0] & 0x3ff) << ISPPRV_CSC2_RCR_SHIFT;
414*4882a593Smuzhiyun val |= (csc->matrix[2][1] & 0x3ff) << ISPPRV_CSC2_GCR_SHIFT;
415*4882a593Smuzhiyun val |= (csc->matrix[2][2] & 0x3ff) << ISPPRV_CSC2_BCR_SHIFT;
416*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_CSC2);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun val = (csc->offset[0] & 0xff) << ISPPRV_CSC_OFFSET_Y_SHIFT;
419*4882a593Smuzhiyun val |= (csc->offset[1] & 0xff) << ISPPRV_CSC_OFFSET_CB_SHIFT;
420*4882a593Smuzhiyun val |= (csc->offset[2] & 0xff) << ISPPRV_CSC_OFFSET_CR_SHIFT;
421*4882a593Smuzhiyun isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_CSC_OFFSET);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun * preview_config_yc_range - Configure the max and min Y and C values
426*4882a593Smuzhiyun */
427*4882a593Smuzhiyun static void
preview_config_yc_range(struct isp_prev_device * prev,const struct prev_params * params)428*4882a593Smuzhiyun preview_config_yc_range(struct isp_prev_device *prev,
429*4882a593Smuzhiyun const struct prev_params *params)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
432*4882a593Smuzhiyun const struct omap3isp_prev_yclimit *yc = ¶ms->yclimit;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun isp_reg_writel(isp,
435*4882a593Smuzhiyun yc->maxC << ISPPRV_SETUP_YC_MAXC_SHIFT |
436*4882a593Smuzhiyun yc->maxY << ISPPRV_SETUP_YC_MAXY_SHIFT |
437*4882a593Smuzhiyun yc->minC << ISPPRV_SETUP_YC_MINC_SHIFT |
438*4882a593Smuzhiyun yc->minY << ISPPRV_SETUP_YC_MINY_SHIFT,
439*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_SETUP_YC);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /*
443*4882a593Smuzhiyun * preview_config_dcor - Configure Couplet Defect Correction
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun static void
preview_config_dcor(struct isp_prev_device * prev,const struct prev_params * params)446*4882a593Smuzhiyun preview_config_dcor(struct isp_prev_device *prev,
447*4882a593Smuzhiyun const struct prev_params *params)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
450*4882a593Smuzhiyun const struct omap3isp_prev_dcor *dcor = ¶ms->dcor;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun isp_reg_writel(isp, dcor->detect_correct[0],
453*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_CDC_THR0);
454*4882a593Smuzhiyun isp_reg_writel(isp, dcor->detect_correct[1],
455*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_CDC_THR1);
456*4882a593Smuzhiyun isp_reg_writel(isp, dcor->detect_correct[2],
457*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_CDC_THR2);
458*4882a593Smuzhiyun isp_reg_writel(isp, dcor->detect_correct[3],
459*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_CDC_THR3);
460*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
461*4882a593Smuzhiyun ISPPRV_PCR_DCCOUP,
462*4882a593Smuzhiyun dcor->couplet_mode_en ? ISPPRV_PCR_DCCOUP : 0);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /*
466*4882a593Smuzhiyun * preview_enable_dcor - Enable/disable Couplet Defect Correction
467*4882a593Smuzhiyun */
preview_enable_dcor(struct isp_prev_device * prev,bool enable)468*4882a593Smuzhiyun static void preview_enable_dcor(struct isp_prev_device *prev, bool enable)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (enable)
473*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
474*4882a593Smuzhiyun ISPPRV_PCR_DCOREN);
475*4882a593Smuzhiyun else
476*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
477*4882a593Smuzhiyun ISPPRV_PCR_DCOREN);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun * preview_enable_drkframe_capture - Enable/disable Dark Frame Capture
482*4882a593Smuzhiyun */
483*4882a593Smuzhiyun static void
preview_enable_drkframe_capture(struct isp_prev_device * prev,bool enable)484*4882a593Smuzhiyun preview_enable_drkframe_capture(struct isp_prev_device *prev, bool enable)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (enable)
489*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
490*4882a593Smuzhiyun ISPPRV_PCR_DRKFCAP);
491*4882a593Smuzhiyun else
492*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
493*4882a593Smuzhiyun ISPPRV_PCR_DRKFCAP);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * preview_enable_drkframe - Enable/disable Dark Frame Subtraction
498*4882a593Smuzhiyun */
preview_enable_drkframe(struct isp_prev_device * prev,bool enable)499*4882a593Smuzhiyun static void preview_enable_drkframe(struct isp_prev_device *prev, bool enable)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (enable)
504*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
505*4882a593Smuzhiyun ISPPRV_PCR_DRKFEN);
506*4882a593Smuzhiyun else
507*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
508*4882a593Smuzhiyun ISPPRV_PCR_DRKFEN);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /*
512*4882a593Smuzhiyun * preview_config_noisefilter - Configure the Noise Filter
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun static void
preview_config_noisefilter(struct isp_prev_device * prev,const struct prev_params * params)515*4882a593Smuzhiyun preview_config_noisefilter(struct isp_prev_device *prev,
516*4882a593Smuzhiyun const struct prev_params *params)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
519*4882a593Smuzhiyun const struct omap3isp_prev_nf *nf = ¶ms->nf;
520*4882a593Smuzhiyun unsigned int i;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun isp_reg_writel(isp, nf->spread, OMAP3_ISP_IOMEM_PREV, ISPPRV_NF);
523*4882a593Smuzhiyun isp_reg_writel(isp, ISPPRV_NF_TABLE_ADDR,
524*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR);
525*4882a593Smuzhiyun for (i = 0; i < OMAP3ISP_PREV_NF_TBL_SIZE; i++) {
526*4882a593Smuzhiyun isp_reg_writel(isp, nf->table[i],
527*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_DATA);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun * preview_enable_noisefilter - Enable/disable the Noise Filter
533*4882a593Smuzhiyun */
534*4882a593Smuzhiyun static void
preview_enable_noisefilter(struct isp_prev_device * prev,bool enable)535*4882a593Smuzhiyun preview_enable_noisefilter(struct isp_prev_device *prev, bool enable)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun if (enable)
540*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
541*4882a593Smuzhiyun ISPPRV_PCR_NFEN);
542*4882a593Smuzhiyun else
543*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
544*4882a593Smuzhiyun ISPPRV_PCR_NFEN);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /*
548*4882a593Smuzhiyun * preview_config_gammacorrn - Configure the Gamma Correction tables
549*4882a593Smuzhiyun */
550*4882a593Smuzhiyun static void
preview_config_gammacorrn(struct isp_prev_device * prev,const struct prev_params * params)551*4882a593Smuzhiyun preview_config_gammacorrn(struct isp_prev_device *prev,
552*4882a593Smuzhiyun const struct prev_params *params)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
555*4882a593Smuzhiyun const struct omap3isp_prev_gtables *gt = ¶ms->gamma;
556*4882a593Smuzhiyun unsigned int i;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun isp_reg_writel(isp, ISPPRV_REDGAMMA_TABLE_ADDR,
559*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR);
560*4882a593Smuzhiyun for (i = 0; i < OMAP3ISP_PREV_GAMMA_TBL_SIZE; i++)
561*4882a593Smuzhiyun isp_reg_writel(isp, gt->red[i], OMAP3_ISP_IOMEM_PREV,
562*4882a593Smuzhiyun ISPPRV_SET_TBL_DATA);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun isp_reg_writel(isp, ISPPRV_GREENGAMMA_TABLE_ADDR,
565*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR);
566*4882a593Smuzhiyun for (i = 0; i < OMAP3ISP_PREV_GAMMA_TBL_SIZE; i++)
567*4882a593Smuzhiyun isp_reg_writel(isp, gt->green[i], OMAP3_ISP_IOMEM_PREV,
568*4882a593Smuzhiyun ISPPRV_SET_TBL_DATA);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun isp_reg_writel(isp, ISPPRV_BLUEGAMMA_TABLE_ADDR,
571*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR);
572*4882a593Smuzhiyun for (i = 0; i < OMAP3ISP_PREV_GAMMA_TBL_SIZE; i++)
573*4882a593Smuzhiyun isp_reg_writel(isp, gt->blue[i], OMAP3_ISP_IOMEM_PREV,
574*4882a593Smuzhiyun ISPPRV_SET_TBL_DATA);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /*
578*4882a593Smuzhiyun * preview_enable_gammacorrn - Enable/disable Gamma Correction
579*4882a593Smuzhiyun *
580*4882a593Smuzhiyun * When gamma correction is disabled, the module is bypassed and its output is
581*4882a593Smuzhiyun * the 8 MSB of the 10-bit input .
582*4882a593Smuzhiyun */
583*4882a593Smuzhiyun static void
preview_enable_gammacorrn(struct isp_prev_device * prev,bool enable)584*4882a593Smuzhiyun preview_enable_gammacorrn(struct isp_prev_device *prev, bool enable)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (enable)
589*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
590*4882a593Smuzhiyun ISPPRV_PCR_GAMMA_BYPASS);
591*4882a593Smuzhiyun else
592*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
593*4882a593Smuzhiyun ISPPRV_PCR_GAMMA_BYPASS);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /*
597*4882a593Smuzhiyun * preview_config_contrast - Configure the Contrast
598*4882a593Smuzhiyun *
599*4882a593Smuzhiyun * Value should be programmed before enabling the module.
600*4882a593Smuzhiyun */
601*4882a593Smuzhiyun static void
preview_config_contrast(struct isp_prev_device * prev,const struct prev_params * params)602*4882a593Smuzhiyun preview_config_contrast(struct isp_prev_device *prev,
603*4882a593Smuzhiyun const struct prev_params *params)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_CNT_BRT,
608*4882a593Smuzhiyun 0xff << ISPPRV_CNT_BRT_CNT_SHIFT,
609*4882a593Smuzhiyun params->contrast << ISPPRV_CNT_BRT_CNT_SHIFT);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /*
613*4882a593Smuzhiyun * preview_config_brightness - Configure the Brightness
614*4882a593Smuzhiyun */
615*4882a593Smuzhiyun static void
preview_config_brightness(struct isp_prev_device * prev,const struct prev_params * params)616*4882a593Smuzhiyun preview_config_brightness(struct isp_prev_device *prev,
617*4882a593Smuzhiyun const struct prev_params *params)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_CNT_BRT,
622*4882a593Smuzhiyun 0xff << ISPPRV_CNT_BRT_BRT_SHIFT,
623*4882a593Smuzhiyun params->brightness << ISPPRV_CNT_BRT_BRT_SHIFT);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun * preview_update_contrast - Updates the contrast.
628*4882a593Smuzhiyun * @contrast: Pointer to hold the current programmed contrast value.
629*4882a593Smuzhiyun *
630*4882a593Smuzhiyun * Value should be programmed before enabling the module.
631*4882a593Smuzhiyun */
632*4882a593Smuzhiyun static void
preview_update_contrast(struct isp_prev_device * prev,u8 contrast)633*4882a593Smuzhiyun preview_update_contrast(struct isp_prev_device *prev, u8 contrast)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct prev_params *params;
636*4882a593Smuzhiyun unsigned long flags;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun spin_lock_irqsave(&prev->params.lock, flags);
639*4882a593Smuzhiyun params = (prev->params.active & OMAP3ISP_PREV_CONTRAST)
640*4882a593Smuzhiyun ? &prev->params.params[0] : &prev->params.params[1];
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (params->contrast != (contrast * ISPPRV_CONTRAST_UNITS)) {
643*4882a593Smuzhiyun params->contrast = contrast * ISPPRV_CONTRAST_UNITS;
644*4882a593Smuzhiyun params->update |= OMAP3ISP_PREV_CONTRAST;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun spin_unlock_irqrestore(&prev->params.lock, flags);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /*
650*4882a593Smuzhiyun * preview_update_brightness - Updates the brightness in preview module.
651*4882a593Smuzhiyun * @brightness: Pointer to hold the current programmed brightness value.
652*4882a593Smuzhiyun *
653*4882a593Smuzhiyun */
654*4882a593Smuzhiyun static void
preview_update_brightness(struct isp_prev_device * prev,u8 brightness)655*4882a593Smuzhiyun preview_update_brightness(struct isp_prev_device *prev, u8 brightness)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct prev_params *params;
658*4882a593Smuzhiyun unsigned long flags;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun spin_lock_irqsave(&prev->params.lock, flags);
661*4882a593Smuzhiyun params = (prev->params.active & OMAP3ISP_PREV_BRIGHTNESS)
662*4882a593Smuzhiyun ? &prev->params.params[0] : &prev->params.params[1];
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun if (params->brightness != (brightness * ISPPRV_BRIGHT_UNITS)) {
665*4882a593Smuzhiyun params->brightness = brightness * ISPPRV_BRIGHT_UNITS;
666*4882a593Smuzhiyun params->update |= OMAP3ISP_PREV_BRIGHTNESS;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun spin_unlock_irqrestore(&prev->params.lock, flags);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun static u32
preview_params_lock(struct isp_prev_device * prev,u32 update,bool shadow)672*4882a593Smuzhiyun preview_params_lock(struct isp_prev_device *prev, u32 update, bool shadow)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun u32 active = prev->params.active;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if (shadow) {
677*4882a593Smuzhiyun /* Mark all shadow parameters we are going to touch as busy. */
678*4882a593Smuzhiyun prev->params.params[0].busy |= ~active & update;
679*4882a593Smuzhiyun prev->params.params[1].busy |= active & update;
680*4882a593Smuzhiyun } else {
681*4882a593Smuzhiyun /* Mark all active parameters we are going to touch as busy. */
682*4882a593Smuzhiyun update = (prev->params.params[0].update & active)
683*4882a593Smuzhiyun | (prev->params.params[1].update & ~active);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun prev->params.params[0].busy |= active & update;
686*4882a593Smuzhiyun prev->params.params[1].busy |= ~active & update;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return update;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static void
preview_params_unlock(struct isp_prev_device * prev,u32 update,bool shadow)693*4882a593Smuzhiyun preview_params_unlock(struct isp_prev_device *prev, u32 update, bool shadow)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun u32 active = prev->params.active;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun if (shadow) {
698*4882a593Smuzhiyun /* Set the update flag for shadow parameters that have been
699*4882a593Smuzhiyun * updated and clear the busy flag for all shadow parameters.
700*4882a593Smuzhiyun */
701*4882a593Smuzhiyun prev->params.params[0].update |= (~active & update);
702*4882a593Smuzhiyun prev->params.params[1].update |= (active & update);
703*4882a593Smuzhiyun prev->params.params[0].busy &= active;
704*4882a593Smuzhiyun prev->params.params[1].busy &= ~active;
705*4882a593Smuzhiyun } else {
706*4882a593Smuzhiyun /* Clear the update flag for active parameters that have been
707*4882a593Smuzhiyun * applied and the busy flag for all active parameters.
708*4882a593Smuzhiyun */
709*4882a593Smuzhiyun prev->params.params[0].update &= ~(active & update);
710*4882a593Smuzhiyun prev->params.params[1].update &= ~(~active & update);
711*4882a593Smuzhiyun prev->params.params[0].busy &= ~active;
712*4882a593Smuzhiyun prev->params.params[1].busy &= active;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
preview_params_switch(struct isp_prev_device * prev)716*4882a593Smuzhiyun static void preview_params_switch(struct isp_prev_device *prev)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun u32 to_switch;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* Switch active parameters with updated shadow parameters when the
721*4882a593Smuzhiyun * shadow parameter has been updated and neither the active not the
722*4882a593Smuzhiyun * shadow parameter is busy.
723*4882a593Smuzhiyun */
724*4882a593Smuzhiyun to_switch = (prev->params.params[0].update & ~prev->params.active)
725*4882a593Smuzhiyun | (prev->params.params[1].update & prev->params.active);
726*4882a593Smuzhiyun to_switch &= ~(prev->params.params[0].busy |
727*4882a593Smuzhiyun prev->params.params[1].busy);
728*4882a593Smuzhiyun if (to_switch == 0)
729*4882a593Smuzhiyun return;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun prev->params.active ^= to_switch;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* Remove the update flag for the shadow copy of parameters we have
734*4882a593Smuzhiyun * switched.
735*4882a593Smuzhiyun */
736*4882a593Smuzhiyun prev->params.params[0].update &= ~(~prev->params.active & to_switch);
737*4882a593Smuzhiyun prev->params.params[1].update &= ~(prev->params.active & to_switch);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* preview parameters update structure */
741*4882a593Smuzhiyun struct preview_update {
742*4882a593Smuzhiyun void (*config)(struct isp_prev_device *, const struct prev_params *);
743*4882a593Smuzhiyun void (*enable)(struct isp_prev_device *, bool);
744*4882a593Smuzhiyun unsigned int param_offset;
745*4882a593Smuzhiyun unsigned int param_size;
746*4882a593Smuzhiyun unsigned int config_offset;
747*4882a593Smuzhiyun bool skip;
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* Keep the array indexed by the OMAP3ISP_PREV_* bit number. */
751*4882a593Smuzhiyun static const struct preview_update update_attrs[] = {
752*4882a593Smuzhiyun /* OMAP3ISP_PREV_LUMAENH */ {
753*4882a593Smuzhiyun preview_config_luma_enhancement,
754*4882a593Smuzhiyun preview_enable_luma_enhancement,
755*4882a593Smuzhiyun offsetof(struct prev_params, luma),
756*4882a593Smuzhiyun sizeof_field(struct prev_params, luma),
757*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, luma),
758*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_INVALAW */ {
759*4882a593Smuzhiyun NULL,
760*4882a593Smuzhiyun preview_enable_invalaw,
761*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_HRZ_MED */ {
762*4882a593Smuzhiyun preview_config_hmed,
763*4882a593Smuzhiyun preview_enable_hmed,
764*4882a593Smuzhiyun offsetof(struct prev_params, hmed),
765*4882a593Smuzhiyun sizeof_field(struct prev_params, hmed),
766*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, hmed),
767*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_CFA */ {
768*4882a593Smuzhiyun preview_config_cfa,
769*4882a593Smuzhiyun NULL,
770*4882a593Smuzhiyun offsetof(struct prev_params, cfa),
771*4882a593Smuzhiyun sizeof_field(struct prev_params, cfa),
772*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, cfa),
773*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_CHROMA_SUPP */ {
774*4882a593Smuzhiyun preview_config_chroma_suppression,
775*4882a593Smuzhiyun preview_enable_chroma_suppression,
776*4882a593Smuzhiyun offsetof(struct prev_params, csup),
777*4882a593Smuzhiyun sizeof_field(struct prev_params, csup),
778*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, csup),
779*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_WB */ {
780*4882a593Smuzhiyun preview_config_whitebalance,
781*4882a593Smuzhiyun NULL,
782*4882a593Smuzhiyun offsetof(struct prev_params, wbal),
783*4882a593Smuzhiyun sizeof_field(struct prev_params, wbal),
784*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, wbal),
785*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_BLKADJ */ {
786*4882a593Smuzhiyun preview_config_blkadj,
787*4882a593Smuzhiyun NULL,
788*4882a593Smuzhiyun offsetof(struct prev_params, blkadj),
789*4882a593Smuzhiyun sizeof_field(struct prev_params, blkadj),
790*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, blkadj),
791*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_RGB2RGB */ {
792*4882a593Smuzhiyun preview_config_rgb_blending,
793*4882a593Smuzhiyun NULL,
794*4882a593Smuzhiyun offsetof(struct prev_params, rgb2rgb),
795*4882a593Smuzhiyun sizeof_field(struct prev_params, rgb2rgb),
796*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, rgb2rgb),
797*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_COLOR_CONV */ {
798*4882a593Smuzhiyun preview_config_csc,
799*4882a593Smuzhiyun NULL,
800*4882a593Smuzhiyun offsetof(struct prev_params, csc),
801*4882a593Smuzhiyun sizeof_field(struct prev_params, csc),
802*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, csc),
803*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_YC_LIMIT */ {
804*4882a593Smuzhiyun preview_config_yc_range,
805*4882a593Smuzhiyun NULL,
806*4882a593Smuzhiyun offsetof(struct prev_params, yclimit),
807*4882a593Smuzhiyun sizeof_field(struct prev_params, yclimit),
808*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, yclimit),
809*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_DEFECT_COR */ {
810*4882a593Smuzhiyun preview_config_dcor,
811*4882a593Smuzhiyun preview_enable_dcor,
812*4882a593Smuzhiyun offsetof(struct prev_params, dcor),
813*4882a593Smuzhiyun sizeof_field(struct prev_params, dcor),
814*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, dcor),
815*4882a593Smuzhiyun }, /* Previously OMAP3ISP_PREV_GAMMABYPASS, not used anymore */ {
816*4882a593Smuzhiyun NULL,
817*4882a593Smuzhiyun NULL,
818*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_DRK_FRM_CAPTURE */ {
819*4882a593Smuzhiyun NULL,
820*4882a593Smuzhiyun preview_enable_drkframe_capture,
821*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_DRK_FRM_SUBTRACT */ {
822*4882a593Smuzhiyun NULL,
823*4882a593Smuzhiyun preview_enable_drkframe,
824*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_LENS_SHADING */ {
825*4882a593Smuzhiyun NULL,
826*4882a593Smuzhiyun preview_enable_drkframe,
827*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_NF */ {
828*4882a593Smuzhiyun preview_config_noisefilter,
829*4882a593Smuzhiyun preview_enable_noisefilter,
830*4882a593Smuzhiyun offsetof(struct prev_params, nf),
831*4882a593Smuzhiyun sizeof_field(struct prev_params, nf),
832*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, nf),
833*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_GAMMA */ {
834*4882a593Smuzhiyun preview_config_gammacorrn,
835*4882a593Smuzhiyun preview_enable_gammacorrn,
836*4882a593Smuzhiyun offsetof(struct prev_params, gamma),
837*4882a593Smuzhiyun sizeof_field(struct prev_params, gamma),
838*4882a593Smuzhiyun offsetof(struct omap3isp_prev_update_config, gamma),
839*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_CONTRAST */ {
840*4882a593Smuzhiyun preview_config_contrast,
841*4882a593Smuzhiyun NULL,
842*4882a593Smuzhiyun 0, 0, 0, true,
843*4882a593Smuzhiyun }, /* OMAP3ISP_PREV_BRIGHTNESS */ {
844*4882a593Smuzhiyun preview_config_brightness,
845*4882a593Smuzhiyun NULL,
846*4882a593Smuzhiyun 0, 0, 0, true,
847*4882a593Smuzhiyun },
848*4882a593Smuzhiyun };
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /*
851*4882a593Smuzhiyun * preview_config - Copy and update local structure with userspace preview
852*4882a593Smuzhiyun * configuration.
853*4882a593Smuzhiyun * @prev: ISP preview engine
854*4882a593Smuzhiyun * @cfg: Configuration
855*4882a593Smuzhiyun *
856*4882a593Smuzhiyun * Return zero if success or -EFAULT if the configuration can't be copied from
857*4882a593Smuzhiyun * userspace.
858*4882a593Smuzhiyun */
preview_config(struct isp_prev_device * prev,struct omap3isp_prev_update_config * cfg)859*4882a593Smuzhiyun static int preview_config(struct isp_prev_device *prev,
860*4882a593Smuzhiyun struct omap3isp_prev_update_config *cfg)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun unsigned long flags;
863*4882a593Smuzhiyun unsigned int i;
864*4882a593Smuzhiyun int rval = 0;
865*4882a593Smuzhiyun u32 update;
866*4882a593Smuzhiyun u32 active;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun if (cfg->update == 0)
869*4882a593Smuzhiyun return 0;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /* Mark the shadow parameters we're going to update as busy. */
872*4882a593Smuzhiyun spin_lock_irqsave(&prev->params.lock, flags);
873*4882a593Smuzhiyun preview_params_lock(prev, cfg->update, true);
874*4882a593Smuzhiyun active = prev->params.active;
875*4882a593Smuzhiyun spin_unlock_irqrestore(&prev->params.lock, flags);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun update = 0;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(update_attrs); i++) {
880*4882a593Smuzhiyun const struct preview_update *attr = &update_attrs[i];
881*4882a593Smuzhiyun struct prev_params *params;
882*4882a593Smuzhiyun unsigned int bit = 1 << i;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (attr->skip || !(cfg->update & bit))
885*4882a593Smuzhiyun continue;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun params = &prev->params.params[!!(active & bit)];
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (cfg->flag & bit) {
890*4882a593Smuzhiyun void __user *from = *(void __user **)
891*4882a593Smuzhiyun ((void *)cfg + attr->config_offset);
892*4882a593Smuzhiyun void *to = (void *)params + attr->param_offset;
893*4882a593Smuzhiyun size_t size = attr->param_size;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun if (to && from && size) {
896*4882a593Smuzhiyun if (copy_from_user(to, from, size)) {
897*4882a593Smuzhiyun rval = -EFAULT;
898*4882a593Smuzhiyun break;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun params->features |= bit;
902*4882a593Smuzhiyun } else {
903*4882a593Smuzhiyun params->features &= ~bit;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun update |= bit;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun spin_lock_irqsave(&prev->params.lock, flags);
910*4882a593Smuzhiyun preview_params_unlock(prev, update, true);
911*4882a593Smuzhiyun preview_params_switch(prev);
912*4882a593Smuzhiyun spin_unlock_irqrestore(&prev->params.lock, flags);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return rval;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /*
918*4882a593Smuzhiyun * preview_setup_hw - Setup preview registers and/or internal memory
919*4882a593Smuzhiyun * @prev: pointer to preview private structure
920*4882a593Smuzhiyun * @update: Bitmask of parameters to setup
921*4882a593Smuzhiyun * @active: Bitmask of parameters active in set 0
922*4882a593Smuzhiyun * Note: can be called from interrupt context
923*4882a593Smuzhiyun * Return none
924*4882a593Smuzhiyun */
preview_setup_hw(struct isp_prev_device * prev,u32 update,u32 active)925*4882a593Smuzhiyun static void preview_setup_hw(struct isp_prev_device *prev, u32 update,
926*4882a593Smuzhiyun u32 active)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun unsigned int i;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun if (update == 0)
931*4882a593Smuzhiyun return;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(update_attrs); i++) {
934*4882a593Smuzhiyun const struct preview_update *attr = &update_attrs[i];
935*4882a593Smuzhiyun struct prev_params *params;
936*4882a593Smuzhiyun unsigned int bit = 1 << i;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if (!(update & bit))
939*4882a593Smuzhiyun continue;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun params = &prev->params.params[!(active & bit)];
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun if (params->features & bit) {
944*4882a593Smuzhiyun if (attr->config)
945*4882a593Smuzhiyun attr->config(prev, params);
946*4882a593Smuzhiyun if (attr->enable)
947*4882a593Smuzhiyun attr->enable(prev, true);
948*4882a593Smuzhiyun } else {
949*4882a593Smuzhiyun if (attr->enable)
950*4882a593Smuzhiyun attr->enable(prev, false);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun /*
956*4882a593Smuzhiyun * preview_config_ycpos - Configure byte layout of YUV image.
957*4882a593Smuzhiyun * @prev: pointer to previewer private structure
958*4882a593Smuzhiyun * @pixelcode: pixel code
959*4882a593Smuzhiyun */
preview_config_ycpos(struct isp_prev_device * prev,u32 pixelcode)960*4882a593Smuzhiyun static void preview_config_ycpos(struct isp_prev_device *prev, u32 pixelcode)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
963*4882a593Smuzhiyun enum preview_ycpos_mode mode;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun switch (pixelcode) {
966*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_1X16:
967*4882a593Smuzhiyun mode = YCPOS_CrYCbY;
968*4882a593Smuzhiyun break;
969*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
970*4882a593Smuzhiyun mode = YCPOS_YCrYCb;
971*4882a593Smuzhiyun break;
972*4882a593Smuzhiyun default:
973*4882a593Smuzhiyun return;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
977*4882a593Smuzhiyun ISPPRV_PCR_YCPOS_CrYCbY,
978*4882a593Smuzhiyun mode << ISPPRV_PCR_YCPOS_SHIFT);
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /*
982*4882a593Smuzhiyun * preview_config_averager - Enable / disable / configure averager
983*4882a593Smuzhiyun * @average: Average value to be configured.
984*4882a593Smuzhiyun */
preview_config_averager(struct isp_prev_device * prev,u8 average)985*4882a593Smuzhiyun static void preview_config_averager(struct isp_prev_device *prev, u8 average)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun isp_reg_writel(isp, ISPPRV_AVE_EVENDIST_2 << ISPPRV_AVE_EVENDIST_SHIFT |
990*4882a593Smuzhiyun ISPPRV_AVE_ODDDIST_2 << ISPPRV_AVE_ODDDIST_SHIFT |
991*4882a593Smuzhiyun average, OMAP3_ISP_IOMEM_PREV, ISPPRV_AVE);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /*
996*4882a593Smuzhiyun * preview_config_input_format - Configure the input format
997*4882a593Smuzhiyun * @prev: The preview engine
998*4882a593Smuzhiyun * @info: Sink pad format information
999*4882a593Smuzhiyun *
1000*4882a593Smuzhiyun * Enable and configure CFA interpolation for Bayer formats and disable it for
1001*4882a593Smuzhiyun * greyscale formats.
1002*4882a593Smuzhiyun *
1003*4882a593Smuzhiyun * The CFA table is organised in four blocks, one per Bayer component. The
1004*4882a593Smuzhiyun * hardware expects blocks to follow the Bayer order of the input data, while
1005*4882a593Smuzhiyun * the driver stores the table in GRBG order in memory. The blocks need to be
1006*4882a593Smuzhiyun * reordered to support non-GRBG Bayer patterns.
1007*4882a593Smuzhiyun */
preview_config_input_format(struct isp_prev_device * prev,const struct isp_format_info * info)1008*4882a593Smuzhiyun static void preview_config_input_format(struct isp_prev_device *prev,
1009*4882a593Smuzhiyun const struct isp_format_info *info)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1012*4882a593Smuzhiyun struct prev_params *params;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun if (info->width == 8)
1015*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1016*4882a593Smuzhiyun ISPPRV_PCR_WIDTH);
1017*4882a593Smuzhiyun else
1018*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1019*4882a593Smuzhiyun ISPPRV_PCR_WIDTH);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun switch (info->flavor) {
1022*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG8_1X8:
1023*4882a593Smuzhiyun prev->params.cfa_order = 0;
1024*4882a593Smuzhiyun break;
1025*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB8_1X8:
1026*4882a593Smuzhiyun prev->params.cfa_order = 1;
1027*4882a593Smuzhiyun break;
1028*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR8_1X8:
1029*4882a593Smuzhiyun prev->params.cfa_order = 2;
1030*4882a593Smuzhiyun break;
1031*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG8_1X8:
1032*4882a593Smuzhiyun prev->params.cfa_order = 3;
1033*4882a593Smuzhiyun break;
1034*4882a593Smuzhiyun default:
1035*4882a593Smuzhiyun /* Disable CFA for non-Bayer formats. */
1036*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1037*4882a593Smuzhiyun ISPPRV_PCR_CFAEN);
1038*4882a593Smuzhiyun return;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, ISPPRV_PCR_CFAEN);
1042*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1043*4882a593Smuzhiyun ISPPRV_PCR_CFAFMT_MASK, ISPPRV_PCR_CFAFMT_BAYER);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun params = (prev->params.active & OMAP3ISP_PREV_CFA)
1046*4882a593Smuzhiyun ? &prev->params.params[0] : &prev->params.params[1];
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun preview_config_cfa(prev, params);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /*
1052*4882a593Smuzhiyun * preview_config_input_size - Configure the input frame size
1053*4882a593Smuzhiyun *
1054*4882a593Smuzhiyun * The preview engine crops several rows and columns internally depending on
1055*4882a593Smuzhiyun * which processing blocks are enabled. The driver assumes all those blocks are
1056*4882a593Smuzhiyun * enabled when reporting source pad formats to userspace. If this assumption is
1057*4882a593Smuzhiyun * not true, rows and columns must be manually cropped at the preview engine
1058*4882a593Smuzhiyun * input to avoid overflows at the end of lines and frames.
1059*4882a593Smuzhiyun *
1060*4882a593Smuzhiyun * See the explanation at the PREV_MARGIN_* definitions for more details.
1061*4882a593Smuzhiyun */
preview_config_input_size(struct isp_prev_device * prev,u32 active)1062*4882a593Smuzhiyun static void preview_config_input_size(struct isp_prev_device *prev, u32 active)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun const struct v4l2_mbus_framefmt *format = &prev->formats[PREV_PAD_SINK];
1065*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1066*4882a593Smuzhiyun unsigned int sph = prev->crop.left;
1067*4882a593Smuzhiyun unsigned int eph = prev->crop.left + prev->crop.width - 1;
1068*4882a593Smuzhiyun unsigned int slv = prev->crop.top;
1069*4882a593Smuzhiyun unsigned int elv = prev->crop.top + prev->crop.height - 1;
1070*4882a593Smuzhiyun u32 features;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (format->code != MEDIA_BUS_FMT_Y8_1X8 &&
1073*4882a593Smuzhiyun format->code != MEDIA_BUS_FMT_Y10_1X10) {
1074*4882a593Smuzhiyun sph -= 2;
1075*4882a593Smuzhiyun eph += 2;
1076*4882a593Smuzhiyun slv -= 2;
1077*4882a593Smuzhiyun elv += 2;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun features = (prev->params.params[0].features & active)
1081*4882a593Smuzhiyun | (prev->params.params[1].features & ~active);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if (features & (OMAP3ISP_PREV_DEFECT_COR | OMAP3ISP_PREV_NF)) {
1084*4882a593Smuzhiyun sph -= 2;
1085*4882a593Smuzhiyun eph += 2;
1086*4882a593Smuzhiyun slv -= 2;
1087*4882a593Smuzhiyun elv += 2;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun if (features & OMAP3ISP_PREV_HRZ_MED) {
1090*4882a593Smuzhiyun sph -= 2;
1091*4882a593Smuzhiyun eph += 2;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun if (features & (OMAP3ISP_PREV_CHROMA_SUPP | OMAP3ISP_PREV_LUMAENH))
1094*4882a593Smuzhiyun sph -= 2;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun isp_reg_writel(isp, (sph << ISPPRV_HORZ_INFO_SPH_SHIFT) | eph,
1097*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_HORZ_INFO);
1098*4882a593Smuzhiyun isp_reg_writel(isp, (slv << ISPPRV_VERT_INFO_SLV_SHIFT) | elv,
1099*4882a593Smuzhiyun OMAP3_ISP_IOMEM_PREV, ISPPRV_VERT_INFO);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /*
1103*4882a593Smuzhiyun * preview_config_inlineoffset - Configures the Read address line offset.
1104*4882a593Smuzhiyun * @prev: Preview module
1105*4882a593Smuzhiyun * @offset: Line offset
1106*4882a593Smuzhiyun *
1107*4882a593Smuzhiyun * According to the TRM, the line offset must be aligned on a 32 bytes boundary.
1108*4882a593Smuzhiyun * However, a hardware bug requires the memory start address to be aligned on a
1109*4882a593Smuzhiyun * 64 bytes boundary, so the offset probably should be aligned on 64 bytes as
1110*4882a593Smuzhiyun * well.
1111*4882a593Smuzhiyun */
1112*4882a593Smuzhiyun static void
preview_config_inlineoffset(struct isp_prev_device * prev,u32 offset)1113*4882a593Smuzhiyun preview_config_inlineoffset(struct isp_prev_device *prev, u32 offset)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun isp_reg_writel(isp, offset & 0xffff, OMAP3_ISP_IOMEM_PREV,
1118*4882a593Smuzhiyun ISPPRV_RADR_OFFSET);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /*
1122*4882a593Smuzhiyun * preview_set_inaddr - Sets memory address of input frame.
1123*4882a593Smuzhiyun * @addr: 32bit memory address aligned on 32byte boundary.
1124*4882a593Smuzhiyun *
1125*4882a593Smuzhiyun * Configures the memory address from which the input frame is to be read.
1126*4882a593Smuzhiyun */
preview_set_inaddr(struct isp_prev_device * prev,u32 addr)1127*4882a593Smuzhiyun static void preview_set_inaddr(struct isp_prev_device *prev, u32 addr)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun isp_reg_writel(isp, addr, OMAP3_ISP_IOMEM_PREV, ISPPRV_RSDR_ADDR);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /*
1135*4882a593Smuzhiyun * preview_config_outlineoffset - Configures the Write address line offset.
1136*4882a593Smuzhiyun * @offset: Line Offset for the preview output.
1137*4882a593Smuzhiyun *
1138*4882a593Smuzhiyun * The offset must be a multiple of 32 bytes.
1139*4882a593Smuzhiyun */
preview_config_outlineoffset(struct isp_prev_device * prev,u32 offset)1140*4882a593Smuzhiyun static void preview_config_outlineoffset(struct isp_prev_device *prev,
1141*4882a593Smuzhiyun u32 offset)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun isp_reg_writel(isp, offset & 0xffff, OMAP3_ISP_IOMEM_PREV,
1146*4882a593Smuzhiyun ISPPRV_WADD_OFFSET);
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /*
1150*4882a593Smuzhiyun * preview_set_outaddr - Sets the memory address to store output frame
1151*4882a593Smuzhiyun * @addr: 32bit memory address aligned on 32byte boundary.
1152*4882a593Smuzhiyun *
1153*4882a593Smuzhiyun * Configures the memory address to which the output frame is written.
1154*4882a593Smuzhiyun */
preview_set_outaddr(struct isp_prev_device * prev,u32 addr)1155*4882a593Smuzhiyun static void preview_set_outaddr(struct isp_prev_device *prev, u32 addr)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun isp_reg_writel(isp, addr, OMAP3_ISP_IOMEM_PREV, ISPPRV_WSDR_ADDR);
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
preview_adjust_bandwidth(struct isp_prev_device * prev)1162*4882a593Smuzhiyun static void preview_adjust_bandwidth(struct isp_prev_device *prev)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(&prev->subdev.entity);
1165*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1166*4882a593Smuzhiyun const struct v4l2_mbus_framefmt *ifmt = &prev->formats[PREV_PAD_SINK];
1167*4882a593Smuzhiyun unsigned long l3_ick = pipe->l3_ick;
1168*4882a593Smuzhiyun struct v4l2_fract *timeperframe;
1169*4882a593Smuzhiyun unsigned int cycles_per_frame;
1170*4882a593Smuzhiyun unsigned int requests_per_frame;
1171*4882a593Smuzhiyun unsigned int cycles_per_request;
1172*4882a593Smuzhiyun unsigned int minimum;
1173*4882a593Smuzhiyun unsigned int maximum;
1174*4882a593Smuzhiyun unsigned int value;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun if (prev->input != PREVIEW_INPUT_MEMORY) {
1177*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_SDR_REQ_EXP,
1178*4882a593Smuzhiyun ISPSBL_SDR_REQ_PRV_EXP_MASK);
1179*4882a593Smuzhiyun return;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* Compute the minimum number of cycles per request, based on the
1183*4882a593Smuzhiyun * pipeline maximum data rate. This is an absolute lower bound if we
1184*4882a593Smuzhiyun * don't want SBL overflows, so round the value up.
1185*4882a593Smuzhiyun */
1186*4882a593Smuzhiyun cycles_per_request = div_u64((u64)l3_ick / 2 * 256 + pipe->max_rate - 1,
1187*4882a593Smuzhiyun pipe->max_rate);
1188*4882a593Smuzhiyun minimum = DIV_ROUND_UP(cycles_per_request, 32);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* Compute the maximum number of cycles per request, based on the
1191*4882a593Smuzhiyun * requested frame rate. This is a soft upper bound to achieve a frame
1192*4882a593Smuzhiyun * rate equal or higher than the requested value, so round the value
1193*4882a593Smuzhiyun * down.
1194*4882a593Smuzhiyun */
1195*4882a593Smuzhiyun timeperframe = &pipe->max_timeperframe;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun requests_per_frame = DIV_ROUND_UP(ifmt->width * 2, 256) * ifmt->height;
1198*4882a593Smuzhiyun cycles_per_frame = div_u64((u64)l3_ick * timeperframe->numerator,
1199*4882a593Smuzhiyun timeperframe->denominator);
1200*4882a593Smuzhiyun cycles_per_request = cycles_per_frame / requests_per_frame;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun maximum = cycles_per_request / 32;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun value = max(minimum, maximum);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun dev_dbg(isp->dev, "%s: cycles per request = %u\n", __func__, value);
1207*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_SDR_REQ_EXP,
1208*4882a593Smuzhiyun ISPSBL_SDR_REQ_PRV_EXP_MASK,
1209*4882a593Smuzhiyun value << ISPSBL_SDR_REQ_PRV_EXP_SHIFT);
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /*
1213*4882a593Smuzhiyun * omap3isp_preview_busy - Gets busy state of preview module.
1214*4882a593Smuzhiyun */
omap3isp_preview_busy(struct isp_prev_device * prev)1215*4882a593Smuzhiyun int omap3isp_preview_busy(struct isp_prev_device *prev)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun return isp_reg_readl(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR)
1220*4882a593Smuzhiyun & ISPPRV_PCR_BUSY;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun /*
1224*4882a593Smuzhiyun * omap3isp_preview_restore_context - Restores the values of preview registers
1225*4882a593Smuzhiyun */
omap3isp_preview_restore_context(struct isp_device * isp)1226*4882a593Smuzhiyun void omap3isp_preview_restore_context(struct isp_device *isp)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct isp_prev_device *prev = &isp->isp_prev;
1229*4882a593Smuzhiyun const u32 update = OMAP3ISP_PREV_FEATURES_END - 1;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun prev->params.params[0].update = prev->params.active & update;
1232*4882a593Smuzhiyun prev->params.params[1].update = ~prev->params.active & update;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun preview_setup_hw(prev, update, prev->params.active);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun prev->params.params[0].update = 0;
1237*4882a593Smuzhiyun prev->params.params[1].update = 0;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /*
1241*4882a593Smuzhiyun * preview_print_status - Dump preview module registers to the kernel log
1242*4882a593Smuzhiyun */
1243*4882a593Smuzhiyun #define PREV_PRINT_REGISTER(isp, name)\
1244*4882a593Smuzhiyun dev_dbg(isp->dev, "###PRV " #name "=0x%08x\n", \
1245*4882a593Smuzhiyun isp_reg_readl(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_##name))
1246*4882a593Smuzhiyun
preview_print_status(struct isp_prev_device * prev)1247*4882a593Smuzhiyun static void preview_print_status(struct isp_prev_device *prev)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun dev_dbg(isp->dev, "-------------Preview Register dump----------\n");
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, PCR);
1254*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, HORZ_INFO);
1255*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, VERT_INFO);
1256*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, RSDR_ADDR);
1257*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, RADR_OFFSET);
1258*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, DSDR_ADDR);
1259*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, DRKF_OFFSET);
1260*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, WSDR_ADDR);
1261*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, WADD_OFFSET);
1262*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, AVE);
1263*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, HMED);
1264*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, NF);
1265*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, WB_DGAIN);
1266*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, WBGAIN);
1267*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, WBSEL);
1268*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CFA);
1269*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, BLKADJOFF);
1270*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, RGB_MAT1);
1271*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, RGB_MAT2);
1272*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, RGB_MAT3);
1273*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, RGB_MAT4);
1274*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, RGB_MAT5);
1275*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, RGB_OFF1);
1276*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, RGB_OFF2);
1277*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CSC0);
1278*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CSC1);
1279*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CSC2);
1280*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CSC_OFFSET);
1281*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CNT_BRT);
1282*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CSUP);
1283*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, SETUP_YC);
1284*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, SET_TBL_ADDR);
1285*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CDC_THR0);
1286*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CDC_THR1);
1287*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CDC_THR2);
1288*4882a593Smuzhiyun PREV_PRINT_REGISTER(isp, CDC_THR3);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun dev_dbg(isp->dev, "--------------------------------------------\n");
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /*
1294*4882a593Smuzhiyun * preview_init_params - init image processing parameters.
1295*4882a593Smuzhiyun * @prev: pointer to previewer private structure
1296*4882a593Smuzhiyun */
preview_init_params(struct isp_prev_device * prev)1297*4882a593Smuzhiyun static void preview_init_params(struct isp_prev_device *prev)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun struct prev_params *params;
1300*4882a593Smuzhiyun unsigned int i;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun spin_lock_init(&prev->params.lock);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun prev->params.active = ~0;
1305*4882a593Smuzhiyun prev->params.params[0].busy = 0;
1306*4882a593Smuzhiyun prev->params.params[0].update = OMAP3ISP_PREV_FEATURES_END - 1;
1307*4882a593Smuzhiyun prev->params.params[1].busy = 0;
1308*4882a593Smuzhiyun prev->params.params[1].update = 0;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun params = &prev->params.params[0];
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun /* Init values */
1313*4882a593Smuzhiyun params->contrast = ISPPRV_CONTRAST_DEF * ISPPRV_CONTRAST_UNITS;
1314*4882a593Smuzhiyun params->brightness = ISPPRV_BRIGHT_DEF * ISPPRV_BRIGHT_UNITS;
1315*4882a593Smuzhiyun params->cfa.format = OMAP3ISP_CFAFMT_BAYER;
1316*4882a593Smuzhiyun memcpy(params->cfa.table, cfa_coef_table,
1317*4882a593Smuzhiyun sizeof(params->cfa.table));
1318*4882a593Smuzhiyun params->cfa.gradthrs_horz = FLR_CFA_GRADTHRS_HORZ;
1319*4882a593Smuzhiyun params->cfa.gradthrs_vert = FLR_CFA_GRADTHRS_VERT;
1320*4882a593Smuzhiyun params->csup.gain = FLR_CSUP_GAIN;
1321*4882a593Smuzhiyun params->csup.thres = FLR_CSUP_THRES;
1322*4882a593Smuzhiyun params->csup.hypf_en = 0;
1323*4882a593Smuzhiyun memcpy(params->luma.table, luma_enhance_table,
1324*4882a593Smuzhiyun sizeof(params->luma.table));
1325*4882a593Smuzhiyun params->nf.spread = FLR_NF_STRGTH;
1326*4882a593Smuzhiyun memcpy(params->nf.table, noise_filter_table, sizeof(params->nf.table));
1327*4882a593Smuzhiyun params->dcor.couplet_mode_en = 1;
1328*4882a593Smuzhiyun for (i = 0; i < OMAP3ISP_PREV_DETECT_CORRECT_CHANNELS; i++)
1329*4882a593Smuzhiyun params->dcor.detect_correct[i] = DEF_DETECT_CORRECT_VAL;
1330*4882a593Smuzhiyun memcpy(params->gamma.blue, gamma_table, sizeof(params->gamma.blue));
1331*4882a593Smuzhiyun memcpy(params->gamma.green, gamma_table, sizeof(params->gamma.green));
1332*4882a593Smuzhiyun memcpy(params->gamma.red, gamma_table, sizeof(params->gamma.red));
1333*4882a593Smuzhiyun params->wbal.dgain = FLR_WBAL_DGAIN;
1334*4882a593Smuzhiyun params->wbal.coef0 = FLR_WBAL_COEF;
1335*4882a593Smuzhiyun params->wbal.coef1 = FLR_WBAL_COEF;
1336*4882a593Smuzhiyun params->wbal.coef2 = FLR_WBAL_COEF;
1337*4882a593Smuzhiyun params->wbal.coef3 = FLR_WBAL_COEF;
1338*4882a593Smuzhiyun params->blkadj.red = FLR_BLKADJ_RED;
1339*4882a593Smuzhiyun params->blkadj.green = FLR_BLKADJ_GREEN;
1340*4882a593Smuzhiyun params->blkadj.blue = FLR_BLKADJ_BLUE;
1341*4882a593Smuzhiyun params->rgb2rgb = flr_rgb2rgb;
1342*4882a593Smuzhiyun params->csc = flr_prev_csc;
1343*4882a593Smuzhiyun params->yclimit.minC = ISPPRV_YC_MIN;
1344*4882a593Smuzhiyun params->yclimit.maxC = ISPPRV_YC_MAX;
1345*4882a593Smuzhiyun params->yclimit.minY = ISPPRV_YC_MIN;
1346*4882a593Smuzhiyun params->yclimit.maxY = ISPPRV_YC_MAX;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun params->features = OMAP3ISP_PREV_CFA | OMAP3ISP_PREV_DEFECT_COR
1349*4882a593Smuzhiyun | OMAP3ISP_PREV_NF | OMAP3ISP_PREV_GAMMA
1350*4882a593Smuzhiyun | OMAP3ISP_PREV_BLKADJ | OMAP3ISP_PREV_YC_LIMIT
1351*4882a593Smuzhiyun | OMAP3ISP_PREV_RGB2RGB | OMAP3ISP_PREV_COLOR_CONV
1352*4882a593Smuzhiyun | OMAP3ISP_PREV_WB | OMAP3ISP_PREV_BRIGHTNESS
1353*4882a593Smuzhiyun | OMAP3ISP_PREV_CONTRAST;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun /*
1357*4882a593Smuzhiyun * preview_max_out_width - Handle previewer hardware output limitations
1358*4882a593Smuzhiyun * @prev: pointer to previewer private structure
1359*4882a593Smuzhiyun * returns maximum width output for current isp revision
1360*4882a593Smuzhiyun */
preview_max_out_width(struct isp_prev_device * prev)1361*4882a593Smuzhiyun static unsigned int preview_max_out_width(struct isp_prev_device *prev)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun switch (isp->revision) {
1366*4882a593Smuzhiyun case ISP_REVISION_1_0:
1367*4882a593Smuzhiyun return PREV_MAX_OUT_WIDTH_REV_1;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun case ISP_REVISION_2_0:
1370*4882a593Smuzhiyun default:
1371*4882a593Smuzhiyun return PREV_MAX_OUT_WIDTH_REV_2;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun case ISP_REVISION_15_0:
1374*4882a593Smuzhiyun return PREV_MAX_OUT_WIDTH_REV_15;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
preview_configure(struct isp_prev_device * prev)1378*4882a593Smuzhiyun static void preview_configure(struct isp_prev_device *prev)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1381*4882a593Smuzhiyun const struct isp_format_info *info;
1382*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
1383*4882a593Smuzhiyun unsigned long flags;
1384*4882a593Smuzhiyun u32 update;
1385*4882a593Smuzhiyun u32 active;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun spin_lock_irqsave(&prev->params.lock, flags);
1388*4882a593Smuzhiyun /* Mark all active parameters we are going to touch as busy. */
1389*4882a593Smuzhiyun update = preview_params_lock(prev, 0, false);
1390*4882a593Smuzhiyun active = prev->params.active;
1391*4882a593Smuzhiyun spin_unlock_irqrestore(&prev->params.lock, flags);
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /* PREV_PAD_SINK */
1394*4882a593Smuzhiyun format = &prev->formats[PREV_PAD_SINK];
1395*4882a593Smuzhiyun info = omap3isp_video_format_info(format->code);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun preview_adjust_bandwidth(prev);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun preview_config_input_format(prev, info);
1400*4882a593Smuzhiyun preview_config_input_size(prev, active);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_CCDC)
1403*4882a593Smuzhiyun preview_config_inlineoffset(prev, 0);
1404*4882a593Smuzhiyun else
1405*4882a593Smuzhiyun preview_config_inlineoffset(prev, ALIGN(format->width, 0x20) *
1406*4882a593Smuzhiyun info->bpp);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun preview_setup_hw(prev, update, active);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /* PREV_PAD_SOURCE */
1411*4882a593Smuzhiyun format = &prev->formats[PREV_PAD_SOURCE];
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun if (prev->output & PREVIEW_OUTPUT_MEMORY)
1414*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1415*4882a593Smuzhiyun ISPPRV_PCR_SDRPORT);
1416*4882a593Smuzhiyun else
1417*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1418*4882a593Smuzhiyun ISPPRV_PCR_SDRPORT);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun if (prev->output & PREVIEW_OUTPUT_RESIZER)
1421*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1422*4882a593Smuzhiyun ISPPRV_PCR_RSZPORT);
1423*4882a593Smuzhiyun else
1424*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1425*4882a593Smuzhiyun ISPPRV_PCR_RSZPORT);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (prev->output & PREVIEW_OUTPUT_MEMORY)
1428*4882a593Smuzhiyun preview_config_outlineoffset(prev,
1429*4882a593Smuzhiyun ALIGN(format->width, 0x10) * 2);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun preview_config_averager(prev, 0);
1432*4882a593Smuzhiyun preview_config_ycpos(prev, format->code);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun spin_lock_irqsave(&prev->params.lock, flags);
1435*4882a593Smuzhiyun preview_params_unlock(prev, update, false);
1436*4882a593Smuzhiyun spin_unlock_irqrestore(&prev->params.lock, flags);
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1440*4882a593Smuzhiyun * Interrupt handling
1441*4882a593Smuzhiyun */
1442*4882a593Smuzhiyun
preview_enable_oneshot(struct isp_prev_device * prev)1443*4882a593Smuzhiyun static void preview_enable_oneshot(struct isp_prev_device *prev)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun /* The PCR.SOURCE bit is automatically reset to 0 when the PCR.ENABLE
1448*4882a593Smuzhiyun * bit is set. As the preview engine is used in single-shot mode, we
1449*4882a593Smuzhiyun * need to set PCR.SOURCE before enabling the preview engine.
1450*4882a593Smuzhiyun */
1451*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_MEMORY)
1452*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1453*4882a593Smuzhiyun ISPPRV_PCR_SOURCE);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR,
1456*4882a593Smuzhiyun ISPPRV_PCR_EN | ISPPRV_PCR_ONESHOT);
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
omap3isp_preview_isr_frame_sync(struct isp_prev_device * prev)1459*4882a593Smuzhiyun void omap3isp_preview_isr_frame_sync(struct isp_prev_device *prev)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun /*
1462*4882a593Smuzhiyun * If ISP_VIDEO_DMAQUEUE_QUEUED is set, DMA queue had an underrun
1463*4882a593Smuzhiyun * condition, the module was paused and now we have a buffer queued
1464*4882a593Smuzhiyun * on the output again. Restart the pipeline if running in continuous
1465*4882a593Smuzhiyun * mode.
1466*4882a593Smuzhiyun */
1467*4882a593Smuzhiyun if (prev->state == ISP_PIPELINE_STREAM_CONTINUOUS &&
1468*4882a593Smuzhiyun prev->video_out.dmaqueue_flags & ISP_VIDEO_DMAQUEUE_QUEUED) {
1469*4882a593Smuzhiyun preview_enable_oneshot(prev);
1470*4882a593Smuzhiyun isp_video_dmaqueue_flags_clr(&prev->video_out);
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
preview_isr_buffer(struct isp_prev_device * prev)1474*4882a593Smuzhiyun static void preview_isr_buffer(struct isp_prev_device *prev)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(&prev->subdev.entity);
1477*4882a593Smuzhiyun struct isp_buffer *buffer;
1478*4882a593Smuzhiyun int restart = 0;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun if (prev->output & PREVIEW_OUTPUT_MEMORY) {
1481*4882a593Smuzhiyun buffer = omap3isp_video_buffer_next(&prev->video_out);
1482*4882a593Smuzhiyun if (buffer != NULL) {
1483*4882a593Smuzhiyun preview_set_outaddr(prev, buffer->dma);
1484*4882a593Smuzhiyun restart = 1;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun pipe->state |= ISP_PIPELINE_IDLE_OUTPUT;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_MEMORY) {
1490*4882a593Smuzhiyun buffer = omap3isp_video_buffer_next(&prev->video_in);
1491*4882a593Smuzhiyun if (buffer != NULL)
1492*4882a593Smuzhiyun preview_set_inaddr(prev, buffer->dma);
1493*4882a593Smuzhiyun pipe->state |= ISP_PIPELINE_IDLE_INPUT;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun switch (prev->state) {
1497*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_SINGLESHOT:
1498*4882a593Smuzhiyun if (isp_pipeline_ready(pipe))
1499*4882a593Smuzhiyun omap3isp_pipeline_set_stream(pipe,
1500*4882a593Smuzhiyun ISP_PIPELINE_STREAM_SINGLESHOT);
1501*4882a593Smuzhiyun break;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_CONTINUOUS:
1504*4882a593Smuzhiyun /* If an underrun occurs, the video queue operation handler will
1505*4882a593Smuzhiyun * restart the preview engine. Otherwise restart it immediately.
1506*4882a593Smuzhiyun */
1507*4882a593Smuzhiyun if (restart)
1508*4882a593Smuzhiyun preview_enable_oneshot(prev);
1509*4882a593Smuzhiyun break;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_STOPPED:
1512*4882a593Smuzhiyun default:
1513*4882a593Smuzhiyun return;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun /*
1518*4882a593Smuzhiyun * omap3isp_preview_isr - ISP preview engine interrupt handler
1519*4882a593Smuzhiyun *
1520*4882a593Smuzhiyun * Manage the preview engine video buffers and configure shadowed registers.
1521*4882a593Smuzhiyun */
omap3isp_preview_isr(struct isp_prev_device * prev)1522*4882a593Smuzhiyun void omap3isp_preview_isr(struct isp_prev_device *prev)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun unsigned long flags;
1525*4882a593Smuzhiyun u32 update;
1526*4882a593Smuzhiyun u32 active;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun if (omap3isp_module_sync_is_stopping(&prev->wait, &prev->stopping))
1529*4882a593Smuzhiyun return;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun spin_lock_irqsave(&prev->params.lock, flags);
1532*4882a593Smuzhiyun preview_params_switch(prev);
1533*4882a593Smuzhiyun update = preview_params_lock(prev, 0, false);
1534*4882a593Smuzhiyun active = prev->params.active;
1535*4882a593Smuzhiyun spin_unlock_irqrestore(&prev->params.lock, flags);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun preview_setup_hw(prev, update, active);
1538*4882a593Smuzhiyun preview_config_input_size(prev, active);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_MEMORY ||
1541*4882a593Smuzhiyun prev->output & PREVIEW_OUTPUT_MEMORY)
1542*4882a593Smuzhiyun preview_isr_buffer(prev);
1543*4882a593Smuzhiyun else if (prev->state == ISP_PIPELINE_STREAM_CONTINUOUS)
1544*4882a593Smuzhiyun preview_enable_oneshot(prev);
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun spin_lock_irqsave(&prev->params.lock, flags);
1547*4882a593Smuzhiyun preview_params_unlock(prev, update, false);
1548*4882a593Smuzhiyun spin_unlock_irqrestore(&prev->params.lock, flags);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1552*4882a593Smuzhiyun * ISP video operations
1553*4882a593Smuzhiyun */
1554*4882a593Smuzhiyun
preview_video_queue(struct isp_video * video,struct isp_buffer * buffer)1555*4882a593Smuzhiyun static int preview_video_queue(struct isp_video *video,
1556*4882a593Smuzhiyun struct isp_buffer *buffer)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun struct isp_prev_device *prev = &video->isp->isp_prev;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun if (video->type == V4L2_BUF_TYPE_VIDEO_OUTPUT)
1561*4882a593Smuzhiyun preview_set_inaddr(prev, buffer->dma);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun if (video->type == V4L2_BUF_TYPE_VIDEO_CAPTURE)
1564*4882a593Smuzhiyun preview_set_outaddr(prev, buffer->dma);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun return 0;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun static const struct isp_video_operations preview_video_ops = {
1570*4882a593Smuzhiyun .queue = preview_video_queue,
1571*4882a593Smuzhiyun };
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1574*4882a593Smuzhiyun * V4L2 subdev operations
1575*4882a593Smuzhiyun */
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun /*
1578*4882a593Smuzhiyun * preview_s_ctrl - Handle set control subdev method
1579*4882a593Smuzhiyun * @ctrl: pointer to v4l2 control structure
1580*4882a593Smuzhiyun */
preview_s_ctrl(struct v4l2_ctrl * ctrl)1581*4882a593Smuzhiyun static int preview_s_ctrl(struct v4l2_ctrl *ctrl)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun struct isp_prev_device *prev =
1584*4882a593Smuzhiyun container_of(ctrl->handler, struct isp_prev_device, ctrls);
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun switch (ctrl->id) {
1587*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
1588*4882a593Smuzhiyun preview_update_brightness(prev, ctrl->val);
1589*4882a593Smuzhiyun break;
1590*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
1591*4882a593Smuzhiyun preview_update_contrast(prev, ctrl->val);
1592*4882a593Smuzhiyun break;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun return 0;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun static const struct v4l2_ctrl_ops preview_ctrl_ops = {
1599*4882a593Smuzhiyun .s_ctrl = preview_s_ctrl,
1600*4882a593Smuzhiyun };
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun /*
1603*4882a593Smuzhiyun * preview_ioctl - Handle preview module private ioctl's
1604*4882a593Smuzhiyun * @sd: pointer to v4l2 subdev structure
1605*4882a593Smuzhiyun * @cmd: configuration command
1606*4882a593Smuzhiyun * @arg: configuration argument
1607*4882a593Smuzhiyun * return -EINVAL or zero on success
1608*4882a593Smuzhiyun */
preview_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)1609*4882a593Smuzhiyun static long preview_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun struct isp_prev_device *prev = v4l2_get_subdevdata(sd);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun switch (cmd) {
1614*4882a593Smuzhiyun case VIDIOC_OMAP3ISP_PRV_CFG:
1615*4882a593Smuzhiyun return preview_config(prev, arg);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun default:
1618*4882a593Smuzhiyun return -ENOIOCTLCMD;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun /*
1623*4882a593Smuzhiyun * preview_set_stream - Enable/Disable streaming on preview subdev
1624*4882a593Smuzhiyun * @sd : pointer to v4l2 subdev structure
1625*4882a593Smuzhiyun * @enable: 1 == Enable, 0 == Disable
1626*4882a593Smuzhiyun * return -EINVAL or zero on success
1627*4882a593Smuzhiyun */
preview_set_stream(struct v4l2_subdev * sd,int enable)1628*4882a593Smuzhiyun static int preview_set_stream(struct v4l2_subdev *sd, int enable)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun struct isp_prev_device *prev = v4l2_get_subdevdata(sd);
1631*4882a593Smuzhiyun struct isp_video *video_out = &prev->video_out;
1632*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(prev);
1633*4882a593Smuzhiyun struct device *dev = to_device(prev);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun if (prev->state == ISP_PIPELINE_STREAM_STOPPED) {
1636*4882a593Smuzhiyun if (enable == ISP_PIPELINE_STREAM_STOPPED)
1637*4882a593Smuzhiyun return 0;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun omap3isp_subclk_enable(isp, OMAP3_ISP_SUBCLK_PREVIEW);
1640*4882a593Smuzhiyun preview_configure(prev);
1641*4882a593Smuzhiyun atomic_set(&prev->stopping, 0);
1642*4882a593Smuzhiyun preview_print_status(prev);
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun switch (enable) {
1646*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_CONTINUOUS:
1647*4882a593Smuzhiyun if (prev->output & PREVIEW_OUTPUT_MEMORY)
1648*4882a593Smuzhiyun omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_PREVIEW_WRITE);
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun if (video_out->dmaqueue_flags & ISP_VIDEO_DMAQUEUE_QUEUED ||
1651*4882a593Smuzhiyun !(prev->output & PREVIEW_OUTPUT_MEMORY))
1652*4882a593Smuzhiyun preview_enable_oneshot(prev);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun isp_video_dmaqueue_flags_clr(video_out);
1655*4882a593Smuzhiyun break;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_SINGLESHOT:
1658*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_MEMORY)
1659*4882a593Smuzhiyun omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_PREVIEW_READ);
1660*4882a593Smuzhiyun if (prev->output & PREVIEW_OUTPUT_MEMORY)
1661*4882a593Smuzhiyun omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_PREVIEW_WRITE);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun preview_enable_oneshot(prev);
1664*4882a593Smuzhiyun break;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_STOPPED:
1667*4882a593Smuzhiyun if (omap3isp_module_sync_idle(&sd->entity, &prev->wait,
1668*4882a593Smuzhiyun &prev->stopping))
1669*4882a593Smuzhiyun dev_dbg(dev, "%s: stop timeout.\n", sd->name);
1670*4882a593Smuzhiyun omap3isp_sbl_disable(isp, OMAP3_ISP_SBL_PREVIEW_READ);
1671*4882a593Smuzhiyun omap3isp_sbl_disable(isp, OMAP3_ISP_SBL_PREVIEW_WRITE);
1672*4882a593Smuzhiyun omap3isp_subclk_disable(isp, OMAP3_ISP_SUBCLK_PREVIEW);
1673*4882a593Smuzhiyun isp_video_dmaqueue_flags_clr(video_out);
1674*4882a593Smuzhiyun break;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun prev->state = enable;
1678*4882a593Smuzhiyun return 0;
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun static struct v4l2_mbus_framefmt *
__preview_get_format(struct isp_prev_device * prev,struct v4l2_subdev_pad_config * cfg,unsigned int pad,enum v4l2_subdev_format_whence which)1682*4882a593Smuzhiyun __preview_get_format(struct isp_prev_device *prev, struct v4l2_subdev_pad_config *cfg,
1683*4882a593Smuzhiyun unsigned int pad, enum v4l2_subdev_format_whence which)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun if (which == V4L2_SUBDEV_FORMAT_TRY)
1686*4882a593Smuzhiyun return v4l2_subdev_get_try_format(&prev->subdev, cfg, pad);
1687*4882a593Smuzhiyun else
1688*4882a593Smuzhiyun return &prev->formats[pad];
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun static struct v4l2_rect *
__preview_get_crop(struct isp_prev_device * prev,struct v4l2_subdev_pad_config * cfg,enum v4l2_subdev_format_whence which)1692*4882a593Smuzhiyun __preview_get_crop(struct isp_prev_device *prev, struct v4l2_subdev_pad_config *cfg,
1693*4882a593Smuzhiyun enum v4l2_subdev_format_whence which)
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun if (which == V4L2_SUBDEV_FORMAT_TRY)
1696*4882a593Smuzhiyun return v4l2_subdev_get_try_crop(&prev->subdev, cfg, PREV_PAD_SINK);
1697*4882a593Smuzhiyun else
1698*4882a593Smuzhiyun return &prev->crop;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun /* previewer format descriptions */
1702*4882a593Smuzhiyun static const unsigned int preview_input_fmts[] = {
1703*4882a593Smuzhiyun MEDIA_BUS_FMT_Y8_1X8,
1704*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG8_1X8,
1705*4882a593Smuzhiyun MEDIA_BUS_FMT_SRGGB8_1X8,
1706*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR8_1X8,
1707*4882a593Smuzhiyun MEDIA_BUS_FMT_SGBRG8_1X8,
1708*4882a593Smuzhiyun MEDIA_BUS_FMT_Y10_1X10,
1709*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG10_1X10,
1710*4882a593Smuzhiyun MEDIA_BUS_FMT_SRGGB10_1X10,
1711*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR10_1X10,
1712*4882a593Smuzhiyun MEDIA_BUS_FMT_SGBRG10_1X10,
1713*4882a593Smuzhiyun };
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun static const unsigned int preview_output_fmts[] = {
1716*4882a593Smuzhiyun MEDIA_BUS_FMT_UYVY8_1X16,
1717*4882a593Smuzhiyun MEDIA_BUS_FMT_YUYV8_1X16,
1718*4882a593Smuzhiyun };
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun /*
1721*4882a593Smuzhiyun * preview_try_format - Validate a format
1722*4882a593Smuzhiyun * @prev: ISP preview engine
1723*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
1724*4882a593Smuzhiyun * @pad: pad number
1725*4882a593Smuzhiyun * @fmt: format to be validated
1726*4882a593Smuzhiyun * @which: try/active format selector
1727*4882a593Smuzhiyun *
1728*4882a593Smuzhiyun * Validate and adjust the given format for the given pad based on the preview
1729*4882a593Smuzhiyun * engine limits and the format and crop rectangles on other pads.
1730*4882a593Smuzhiyun */
preview_try_format(struct isp_prev_device * prev,struct v4l2_subdev_pad_config * cfg,unsigned int pad,struct v4l2_mbus_framefmt * fmt,enum v4l2_subdev_format_whence which)1731*4882a593Smuzhiyun static void preview_try_format(struct isp_prev_device *prev,
1732*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg, unsigned int pad,
1733*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt,
1734*4882a593Smuzhiyun enum v4l2_subdev_format_whence which)
1735*4882a593Smuzhiyun {
1736*4882a593Smuzhiyun u32 pixelcode;
1737*4882a593Smuzhiyun struct v4l2_rect *crop;
1738*4882a593Smuzhiyun unsigned int i;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun switch (pad) {
1741*4882a593Smuzhiyun case PREV_PAD_SINK:
1742*4882a593Smuzhiyun /* When reading data from the CCDC, the input size has already
1743*4882a593Smuzhiyun * been mangled by the CCDC output pad so it can be accepted
1744*4882a593Smuzhiyun * as-is.
1745*4882a593Smuzhiyun *
1746*4882a593Smuzhiyun * When reading data from memory, clamp the requested width and
1747*4882a593Smuzhiyun * height. The TRM doesn't specify a minimum input height, make
1748*4882a593Smuzhiyun * sure we got enough lines to enable the noise filter and color
1749*4882a593Smuzhiyun * filter array interpolation.
1750*4882a593Smuzhiyun */
1751*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_MEMORY) {
1752*4882a593Smuzhiyun fmt->width = clamp_t(u32, fmt->width, PREV_MIN_IN_WIDTH,
1753*4882a593Smuzhiyun preview_max_out_width(prev));
1754*4882a593Smuzhiyun fmt->height = clamp_t(u32, fmt->height,
1755*4882a593Smuzhiyun PREV_MIN_IN_HEIGHT,
1756*4882a593Smuzhiyun PREV_MAX_IN_HEIGHT);
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun fmt->colorspace = V4L2_COLORSPACE_SRGB;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(preview_input_fmts); i++) {
1762*4882a593Smuzhiyun if (fmt->code == preview_input_fmts[i])
1763*4882a593Smuzhiyun break;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /* If not found, use SGRBG10 as default */
1767*4882a593Smuzhiyun if (i >= ARRAY_SIZE(preview_input_fmts))
1768*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_SGRBG10_1X10;
1769*4882a593Smuzhiyun break;
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun case PREV_PAD_SOURCE:
1772*4882a593Smuzhiyun pixelcode = fmt->code;
1773*4882a593Smuzhiyun *fmt = *__preview_get_format(prev, cfg, PREV_PAD_SINK, which);
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun switch (pixelcode) {
1776*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_1X16:
1777*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
1778*4882a593Smuzhiyun fmt->code = pixelcode;
1779*4882a593Smuzhiyun break;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun default:
1782*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_YUYV8_1X16;
1783*4882a593Smuzhiyun break;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun /* The preview module output size is configurable through the
1787*4882a593Smuzhiyun * averager (horizontal scaling by 1/1, 1/2, 1/4 or 1/8). This
1788*4882a593Smuzhiyun * is not supported yet, hardcode the output size to the crop
1789*4882a593Smuzhiyun * rectangle size.
1790*4882a593Smuzhiyun */
1791*4882a593Smuzhiyun crop = __preview_get_crop(prev, cfg, which);
1792*4882a593Smuzhiyun fmt->width = crop->width;
1793*4882a593Smuzhiyun fmt->height = crop->height;
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun fmt->colorspace = V4L2_COLORSPACE_JPEG;
1796*4882a593Smuzhiyun break;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun fmt->field = V4L2_FIELD_NONE;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /*
1803*4882a593Smuzhiyun * preview_try_crop - Validate a crop rectangle
1804*4882a593Smuzhiyun * @prev: ISP preview engine
1805*4882a593Smuzhiyun * @sink: format on the sink pad
1806*4882a593Smuzhiyun * @crop: crop rectangle to be validated
1807*4882a593Smuzhiyun *
1808*4882a593Smuzhiyun * The preview engine crops lines and columns for its internal operation,
1809*4882a593Smuzhiyun * depending on which filters are enabled. Enforce minimum crop margins to
1810*4882a593Smuzhiyun * handle that transparently for userspace.
1811*4882a593Smuzhiyun *
1812*4882a593Smuzhiyun * See the explanation at the PREV_MARGIN_* definitions for more details.
1813*4882a593Smuzhiyun */
preview_try_crop(struct isp_prev_device * prev,const struct v4l2_mbus_framefmt * sink,struct v4l2_rect * crop)1814*4882a593Smuzhiyun static void preview_try_crop(struct isp_prev_device *prev,
1815*4882a593Smuzhiyun const struct v4l2_mbus_framefmt *sink,
1816*4882a593Smuzhiyun struct v4l2_rect *crop)
1817*4882a593Smuzhiyun {
1818*4882a593Smuzhiyun unsigned int left = PREV_MARGIN_LEFT;
1819*4882a593Smuzhiyun unsigned int right = sink->width - PREV_MARGIN_RIGHT;
1820*4882a593Smuzhiyun unsigned int top = PREV_MARGIN_TOP;
1821*4882a593Smuzhiyun unsigned int bottom = sink->height - PREV_MARGIN_BOTTOM;
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun /* When processing data on-the-fly from the CCDC, at least 2 pixels must
1824*4882a593Smuzhiyun * be cropped from the left and right sides of the image. As we don't
1825*4882a593Smuzhiyun * know which filters will be enabled, increase the left and right
1826*4882a593Smuzhiyun * margins by two.
1827*4882a593Smuzhiyun */
1828*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_CCDC) {
1829*4882a593Smuzhiyun left += 2;
1830*4882a593Smuzhiyun right -= 2;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun /* The CFA filter crops 4 lines and 4 columns in Bayer mode, and 2 lines
1834*4882a593Smuzhiyun * and no columns in other modes. Increase the margins based on the sink
1835*4882a593Smuzhiyun * format.
1836*4882a593Smuzhiyun */
1837*4882a593Smuzhiyun if (sink->code != MEDIA_BUS_FMT_Y8_1X8 &&
1838*4882a593Smuzhiyun sink->code != MEDIA_BUS_FMT_Y10_1X10) {
1839*4882a593Smuzhiyun left += 2;
1840*4882a593Smuzhiyun right -= 2;
1841*4882a593Smuzhiyun top += 2;
1842*4882a593Smuzhiyun bottom -= 2;
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun /* Restrict left/top to even values to keep the Bayer pattern. */
1846*4882a593Smuzhiyun crop->left &= ~1;
1847*4882a593Smuzhiyun crop->top &= ~1;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun crop->left = clamp_t(u32, crop->left, left, right - PREV_MIN_OUT_WIDTH);
1850*4882a593Smuzhiyun crop->top = clamp_t(u32, crop->top, top, bottom - PREV_MIN_OUT_HEIGHT);
1851*4882a593Smuzhiyun crop->width = clamp_t(u32, crop->width, PREV_MIN_OUT_WIDTH,
1852*4882a593Smuzhiyun right - crop->left);
1853*4882a593Smuzhiyun crop->height = clamp_t(u32, crop->height, PREV_MIN_OUT_HEIGHT,
1854*4882a593Smuzhiyun bottom - crop->top);
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun /*
1858*4882a593Smuzhiyun * preview_enum_mbus_code - Handle pixel format enumeration
1859*4882a593Smuzhiyun * @sd : pointer to v4l2 subdev structure
1860*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
1861*4882a593Smuzhiyun * @code : pointer to v4l2_subdev_mbus_code_enum structure
1862*4882a593Smuzhiyun * return -EINVAL or zero on success
1863*4882a593Smuzhiyun */
preview_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1864*4882a593Smuzhiyun static int preview_enum_mbus_code(struct v4l2_subdev *sd,
1865*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1866*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
1867*4882a593Smuzhiyun {
1868*4882a593Smuzhiyun switch (code->pad) {
1869*4882a593Smuzhiyun case PREV_PAD_SINK:
1870*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(preview_input_fmts))
1871*4882a593Smuzhiyun return -EINVAL;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun code->code = preview_input_fmts[code->index];
1874*4882a593Smuzhiyun break;
1875*4882a593Smuzhiyun case PREV_PAD_SOURCE:
1876*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(preview_output_fmts))
1877*4882a593Smuzhiyun return -EINVAL;
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun code->code = preview_output_fmts[code->index];
1880*4882a593Smuzhiyun break;
1881*4882a593Smuzhiyun default:
1882*4882a593Smuzhiyun return -EINVAL;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun return 0;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
preview_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)1888*4882a593Smuzhiyun static int preview_enum_frame_size(struct v4l2_subdev *sd,
1889*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1890*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
1891*4882a593Smuzhiyun {
1892*4882a593Smuzhiyun struct isp_prev_device *prev = v4l2_get_subdevdata(sd);
1893*4882a593Smuzhiyun struct v4l2_mbus_framefmt format;
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun if (fse->index != 0)
1896*4882a593Smuzhiyun return -EINVAL;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun format.code = fse->code;
1899*4882a593Smuzhiyun format.width = 1;
1900*4882a593Smuzhiyun format.height = 1;
1901*4882a593Smuzhiyun preview_try_format(prev, cfg, fse->pad, &format, fse->which);
1902*4882a593Smuzhiyun fse->min_width = format.width;
1903*4882a593Smuzhiyun fse->min_height = format.height;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun if (format.code != fse->code)
1906*4882a593Smuzhiyun return -EINVAL;
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun format.code = fse->code;
1909*4882a593Smuzhiyun format.width = -1;
1910*4882a593Smuzhiyun format.height = -1;
1911*4882a593Smuzhiyun preview_try_format(prev, cfg, fse->pad, &format, fse->which);
1912*4882a593Smuzhiyun fse->max_width = format.width;
1913*4882a593Smuzhiyun fse->max_height = format.height;
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun return 0;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun /*
1919*4882a593Smuzhiyun * preview_get_selection - Retrieve a selection rectangle on a pad
1920*4882a593Smuzhiyun * @sd: ISP preview V4L2 subdevice
1921*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
1922*4882a593Smuzhiyun * @sel: Selection rectangle
1923*4882a593Smuzhiyun *
1924*4882a593Smuzhiyun * The only supported rectangles are the crop rectangles on the sink pad.
1925*4882a593Smuzhiyun *
1926*4882a593Smuzhiyun * Return 0 on success or a negative error code otherwise.
1927*4882a593Smuzhiyun */
preview_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)1928*4882a593Smuzhiyun static int preview_get_selection(struct v4l2_subdev *sd,
1929*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1930*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
1931*4882a593Smuzhiyun {
1932*4882a593Smuzhiyun struct isp_prev_device *prev = v4l2_get_subdevdata(sd);
1933*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun if (sel->pad != PREV_PAD_SINK)
1936*4882a593Smuzhiyun return -EINVAL;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun switch (sel->target) {
1939*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP_BOUNDS:
1940*4882a593Smuzhiyun sel->r.left = 0;
1941*4882a593Smuzhiyun sel->r.top = 0;
1942*4882a593Smuzhiyun sel->r.width = INT_MAX;
1943*4882a593Smuzhiyun sel->r.height = INT_MAX;
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun format = __preview_get_format(prev, cfg, PREV_PAD_SINK,
1946*4882a593Smuzhiyun sel->which);
1947*4882a593Smuzhiyun preview_try_crop(prev, format, &sel->r);
1948*4882a593Smuzhiyun break;
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP:
1951*4882a593Smuzhiyun sel->r = *__preview_get_crop(prev, cfg, sel->which);
1952*4882a593Smuzhiyun break;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun default:
1955*4882a593Smuzhiyun return -EINVAL;
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun return 0;
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun /*
1962*4882a593Smuzhiyun * preview_set_selection - Set a selection rectangle on a pad
1963*4882a593Smuzhiyun * @sd: ISP preview V4L2 subdevice
1964*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
1965*4882a593Smuzhiyun * @sel: Selection rectangle
1966*4882a593Smuzhiyun *
1967*4882a593Smuzhiyun * The only supported rectangle is the actual crop rectangle on the sink pad.
1968*4882a593Smuzhiyun *
1969*4882a593Smuzhiyun * Return 0 on success or a negative error code otherwise.
1970*4882a593Smuzhiyun */
preview_set_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)1971*4882a593Smuzhiyun static int preview_set_selection(struct v4l2_subdev *sd,
1972*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1973*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun struct isp_prev_device *prev = v4l2_get_subdevdata(sd);
1976*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun if (sel->target != V4L2_SEL_TGT_CROP ||
1979*4882a593Smuzhiyun sel->pad != PREV_PAD_SINK)
1980*4882a593Smuzhiyun return -EINVAL;
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun /* The crop rectangle can't be changed while streaming. */
1983*4882a593Smuzhiyun if (prev->state != ISP_PIPELINE_STREAM_STOPPED)
1984*4882a593Smuzhiyun return -EBUSY;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun /* Modifying the crop rectangle always changes the format on the source
1987*4882a593Smuzhiyun * pad. If the KEEP_CONFIG flag is set, just return the current crop
1988*4882a593Smuzhiyun * rectangle.
1989*4882a593Smuzhiyun */
1990*4882a593Smuzhiyun if (sel->flags & V4L2_SEL_FLAG_KEEP_CONFIG) {
1991*4882a593Smuzhiyun sel->r = *__preview_get_crop(prev, cfg, sel->which);
1992*4882a593Smuzhiyun return 0;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun format = __preview_get_format(prev, cfg, PREV_PAD_SINK, sel->which);
1996*4882a593Smuzhiyun preview_try_crop(prev, format, &sel->r);
1997*4882a593Smuzhiyun *__preview_get_crop(prev, cfg, sel->which) = sel->r;
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun /* Update the source format. */
2000*4882a593Smuzhiyun format = __preview_get_format(prev, cfg, PREV_PAD_SOURCE, sel->which);
2001*4882a593Smuzhiyun preview_try_format(prev, cfg, PREV_PAD_SOURCE, format, sel->which);
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun return 0;
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun /*
2007*4882a593Smuzhiyun * preview_get_format - Handle get format by pads subdev method
2008*4882a593Smuzhiyun * @sd : pointer to v4l2 subdev structure
2009*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
2010*4882a593Smuzhiyun * @fmt: pointer to v4l2 subdev format structure
2011*4882a593Smuzhiyun * return -EINVAL or zero on success
2012*4882a593Smuzhiyun */
preview_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)2013*4882a593Smuzhiyun static int preview_get_format(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
2014*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun struct isp_prev_device *prev = v4l2_get_subdevdata(sd);
2017*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun format = __preview_get_format(prev, cfg, fmt->pad, fmt->which);
2020*4882a593Smuzhiyun if (format == NULL)
2021*4882a593Smuzhiyun return -EINVAL;
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun fmt->format = *format;
2024*4882a593Smuzhiyun return 0;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun /*
2028*4882a593Smuzhiyun * preview_set_format - Handle set format by pads subdev method
2029*4882a593Smuzhiyun * @sd : pointer to v4l2 subdev structure
2030*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
2031*4882a593Smuzhiyun * @fmt: pointer to v4l2 subdev format structure
2032*4882a593Smuzhiyun * return -EINVAL or zero on success
2033*4882a593Smuzhiyun */
preview_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)2034*4882a593Smuzhiyun static int preview_set_format(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
2035*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
2036*4882a593Smuzhiyun {
2037*4882a593Smuzhiyun struct isp_prev_device *prev = v4l2_get_subdevdata(sd);
2038*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
2039*4882a593Smuzhiyun struct v4l2_rect *crop;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun format = __preview_get_format(prev, cfg, fmt->pad, fmt->which);
2042*4882a593Smuzhiyun if (format == NULL)
2043*4882a593Smuzhiyun return -EINVAL;
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun preview_try_format(prev, cfg, fmt->pad, &fmt->format, fmt->which);
2046*4882a593Smuzhiyun *format = fmt->format;
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun /* Propagate the format from sink to source */
2049*4882a593Smuzhiyun if (fmt->pad == PREV_PAD_SINK) {
2050*4882a593Smuzhiyun /* Reset the crop rectangle. */
2051*4882a593Smuzhiyun crop = __preview_get_crop(prev, cfg, fmt->which);
2052*4882a593Smuzhiyun crop->left = 0;
2053*4882a593Smuzhiyun crop->top = 0;
2054*4882a593Smuzhiyun crop->width = fmt->format.width;
2055*4882a593Smuzhiyun crop->height = fmt->format.height;
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun preview_try_crop(prev, &fmt->format, crop);
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun /* Update the source format. */
2060*4882a593Smuzhiyun format = __preview_get_format(prev, cfg, PREV_PAD_SOURCE,
2061*4882a593Smuzhiyun fmt->which);
2062*4882a593Smuzhiyun preview_try_format(prev, cfg, PREV_PAD_SOURCE, format,
2063*4882a593Smuzhiyun fmt->which);
2064*4882a593Smuzhiyun }
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun return 0;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun /*
2070*4882a593Smuzhiyun * preview_init_formats - Initialize formats on all pads
2071*4882a593Smuzhiyun * @sd: ISP preview V4L2 subdevice
2072*4882a593Smuzhiyun * @fh: V4L2 subdev file handle
2073*4882a593Smuzhiyun *
2074*4882a593Smuzhiyun * Initialize all pad formats with default values. If fh is not NULL, try
2075*4882a593Smuzhiyun * formats are initialized on the file handle. Otherwise active formats are
2076*4882a593Smuzhiyun * initialized on the device.
2077*4882a593Smuzhiyun */
preview_init_formats(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)2078*4882a593Smuzhiyun static int preview_init_formats(struct v4l2_subdev *sd,
2079*4882a593Smuzhiyun struct v4l2_subdev_fh *fh)
2080*4882a593Smuzhiyun {
2081*4882a593Smuzhiyun struct v4l2_subdev_format format;
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun memset(&format, 0, sizeof(format));
2084*4882a593Smuzhiyun format.pad = PREV_PAD_SINK;
2085*4882a593Smuzhiyun format.which = fh ? V4L2_SUBDEV_FORMAT_TRY : V4L2_SUBDEV_FORMAT_ACTIVE;
2086*4882a593Smuzhiyun format.format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
2087*4882a593Smuzhiyun format.format.width = 4096;
2088*4882a593Smuzhiyun format.format.height = 4096;
2089*4882a593Smuzhiyun preview_set_format(sd, fh ? fh->pad : NULL, &format);
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun return 0;
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun /* subdev core operations */
2095*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops preview_v4l2_core_ops = {
2096*4882a593Smuzhiyun .ioctl = preview_ioctl,
2097*4882a593Smuzhiyun };
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun /* subdev video operations */
2100*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops preview_v4l2_video_ops = {
2101*4882a593Smuzhiyun .s_stream = preview_set_stream,
2102*4882a593Smuzhiyun };
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun /* subdev pad operations */
2105*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops preview_v4l2_pad_ops = {
2106*4882a593Smuzhiyun .enum_mbus_code = preview_enum_mbus_code,
2107*4882a593Smuzhiyun .enum_frame_size = preview_enum_frame_size,
2108*4882a593Smuzhiyun .get_fmt = preview_get_format,
2109*4882a593Smuzhiyun .set_fmt = preview_set_format,
2110*4882a593Smuzhiyun .get_selection = preview_get_selection,
2111*4882a593Smuzhiyun .set_selection = preview_set_selection,
2112*4882a593Smuzhiyun };
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun /* subdev operations */
2115*4882a593Smuzhiyun static const struct v4l2_subdev_ops preview_v4l2_ops = {
2116*4882a593Smuzhiyun .core = &preview_v4l2_core_ops,
2117*4882a593Smuzhiyun .video = &preview_v4l2_video_ops,
2118*4882a593Smuzhiyun .pad = &preview_v4l2_pad_ops,
2119*4882a593Smuzhiyun };
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun /* subdev internal operations */
2122*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops preview_v4l2_internal_ops = {
2123*4882a593Smuzhiyun .open = preview_init_formats,
2124*4882a593Smuzhiyun };
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
2127*4882a593Smuzhiyun * Media entity operations
2128*4882a593Smuzhiyun */
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun /*
2131*4882a593Smuzhiyun * preview_link_setup - Setup previewer connections.
2132*4882a593Smuzhiyun * @entity : Pointer to media entity structure
2133*4882a593Smuzhiyun * @local : Pointer to local pad array
2134*4882a593Smuzhiyun * @remote : Pointer to remote pad array
2135*4882a593Smuzhiyun * @flags : Link flags
2136*4882a593Smuzhiyun * return -EINVAL or zero on success
2137*4882a593Smuzhiyun */
preview_link_setup(struct media_entity * entity,const struct media_pad * local,const struct media_pad * remote,u32 flags)2138*4882a593Smuzhiyun static int preview_link_setup(struct media_entity *entity,
2139*4882a593Smuzhiyun const struct media_pad *local,
2140*4882a593Smuzhiyun const struct media_pad *remote, u32 flags)
2141*4882a593Smuzhiyun {
2142*4882a593Smuzhiyun struct v4l2_subdev *sd = media_entity_to_v4l2_subdev(entity);
2143*4882a593Smuzhiyun struct isp_prev_device *prev = v4l2_get_subdevdata(sd);
2144*4882a593Smuzhiyun unsigned int index = local->index;
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun /* FIXME: this is actually a hack! */
2147*4882a593Smuzhiyun if (is_media_entity_v4l2_subdev(remote->entity))
2148*4882a593Smuzhiyun index |= 2 << 16;
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun switch (index) {
2151*4882a593Smuzhiyun case PREV_PAD_SINK:
2152*4882a593Smuzhiyun /* read from memory */
2153*4882a593Smuzhiyun if (flags & MEDIA_LNK_FL_ENABLED) {
2154*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_CCDC)
2155*4882a593Smuzhiyun return -EBUSY;
2156*4882a593Smuzhiyun prev->input = PREVIEW_INPUT_MEMORY;
2157*4882a593Smuzhiyun } else {
2158*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_MEMORY)
2159*4882a593Smuzhiyun prev->input = PREVIEW_INPUT_NONE;
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun break;
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun case PREV_PAD_SINK | 2 << 16:
2164*4882a593Smuzhiyun /* read from ccdc */
2165*4882a593Smuzhiyun if (flags & MEDIA_LNK_FL_ENABLED) {
2166*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_MEMORY)
2167*4882a593Smuzhiyun return -EBUSY;
2168*4882a593Smuzhiyun prev->input = PREVIEW_INPUT_CCDC;
2169*4882a593Smuzhiyun } else {
2170*4882a593Smuzhiyun if (prev->input == PREVIEW_INPUT_CCDC)
2171*4882a593Smuzhiyun prev->input = PREVIEW_INPUT_NONE;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun break;
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun /*
2176*4882a593Smuzhiyun * The ISP core doesn't support pipelines with multiple video outputs.
2177*4882a593Smuzhiyun * Revisit this when it will be implemented, and return -EBUSY for now.
2178*4882a593Smuzhiyun */
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun case PREV_PAD_SOURCE:
2181*4882a593Smuzhiyun /* write to memory */
2182*4882a593Smuzhiyun if (flags & MEDIA_LNK_FL_ENABLED) {
2183*4882a593Smuzhiyun if (prev->output & ~PREVIEW_OUTPUT_MEMORY)
2184*4882a593Smuzhiyun return -EBUSY;
2185*4882a593Smuzhiyun prev->output |= PREVIEW_OUTPUT_MEMORY;
2186*4882a593Smuzhiyun } else {
2187*4882a593Smuzhiyun prev->output &= ~PREVIEW_OUTPUT_MEMORY;
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun break;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun case PREV_PAD_SOURCE | 2 << 16:
2192*4882a593Smuzhiyun /* write to resizer */
2193*4882a593Smuzhiyun if (flags & MEDIA_LNK_FL_ENABLED) {
2194*4882a593Smuzhiyun if (prev->output & ~PREVIEW_OUTPUT_RESIZER)
2195*4882a593Smuzhiyun return -EBUSY;
2196*4882a593Smuzhiyun prev->output |= PREVIEW_OUTPUT_RESIZER;
2197*4882a593Smuzhiyun } else {
2198*4882a593Smuzhiyun prev->output &= ~PREVIEW_OUTPUT_RESIZER;
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun break;
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun default:
2203*4882a593Smuzhiyun return -EINVAL;
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun return 0;
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun /* media operations */
2210*4882a593Smuzhiyun static const struct media_entity_operations preview_media_ops = {
2211*4882a593Smuzhiyun .link_setup = preview_link_setup,
2212*4882a593Smuzhiyun .link_validate = v4l2_subdev_link_validate,
2213*4882a593Smuzhiyun };
2214*4882a593Smuzhiyun
omap3isp_preview_unregister_entities(struct isp_prev_device * prev)2215*4882a593Smuzhiyun void omap3isp_preview_unregister_entities(struct isp_prev_device *prev)
2216*4882a593Smuzhiyun {
2217*4882a593Smuzhiyun v4l2_device_unregister_subdev(&prev->subdev);
2218*4882a593Smuzhiyun omap3isp_video_unregister(&prev->video_in);
2219*4882a593Smuzhiyun omap3isp_video_unregister(&prev->video_out);
2220*4882a593Smuzhiyun }
2221*4882a593Smuzhiyun
omap3isp_preview_register_entities(struct isp_prev_device * prev,struct v4l2_device * vdev)2222*4882a593Smuzhiyun int omap3isp_preview_register_entities(struct isp_prev_device *prev,
2223*4882a593Smuzhiyun struct v4l2_device *vdev)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun int ret;
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun /* Register the subdev and video nodes. */
2228*4882a593Smuzhiyun prev->subdev.dev = vdev->mdev->dev;
2229*4882a593Smuzhiyun ret = v4l2_device_register_subdev(vdev, &prev->subdev);
2230*4882a593Smuzhiyun if (ret < 0)
2231*4882a593Smuzhiyun goto error;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun ret = omap3isp_video_register(&prev->video_in, vdev);
2234*4882a593Smuzhiyun if (ret < 0)
2235*4882a593Smuzhiyun goto error;
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun ret = omap3isp_video_register(&prev->video_out, vdev);
2238*4882a593Smuzhiyun if (ret < 0)
2239*4882a593Smuzhiyun goto error;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun return 0;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun error:
2244*4882a593Smuzhiyun omap3isp_preview_unregister_entities(prev);
2245*4882a593Smuzhiyun return ret;
2246*4882a593Smuzhiyun }
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
2249*4882a593Smuzhiyun * ISP previewer initialisation and cleanup
2250*4882a593Smuzhiyun */
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun /*
2253*4882a593Smuzhiyun * preview_init_entities - Initialize subdev and media entity.
2254*4882a593Smuzhiyun * @prev : Pointer to preview structure
2255*4882a593Smuzhiyun * return -ENOMEM or zero on success
2256*4882a593Smuzhiyun */
preview_init_entities(struct isp_prev_device * prev)2257*4882a593Smuzhiyun static int preview_init_entities(struct isp_prev_device *prev)
2258*4882a593Smuzhiyun {
2259*4882a593Smuzhiyun struct v4l2_subdev *sd = &prev->subdev;
2260*4882a593Smuzhiyun struct media_pad *pads = prev->pads;
2261*4882a593Smuzhiyun struct media_entity *me = &sd->entity;
2262*4882a593Smuzhiyun int ret;
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun prev->input = PREVIEW_INPUT_NONE;
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun v4l2_subdev_init(sd, &preview_v4l2_ops);
2267*4882a593Smuzhiyun sd->internal_ops = &preview_v4l2_internal_ops;
2268*4882a593Smuzhiyun strscpy(sd->name, "OMAP3 ISP preview", sizeof(sd->name));
2269*4882a593Smuzhiyun sd->grp_id = 1 << 16; /* group ID for isp subdevs */
2270*4882a593Smuzhiyun v4l2_set_subdevdata(sd, prev);
2271*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun v4l2_ctrl_handler_init(&prev->ctrls, 2);
2274*4882a593Smuzhiyun v4l2_ctrl_new_std(&prev->ctrls, &preview_ctrl_ops, V4L2_CID_BRIGHTNESS,
2275*4882a593Smuzhiyun ISPPRV_BRIGHT_LOW, ISPPRV_BRIGHT_HIGH,
2276*4882a593Smuzhiyun ISPPRV_BRIGHT_STEP, ISPPRV_BRIGHT_DEF);
2277*4882a593Smuzhiyun v4l2_ctrl_new_std(&prev->ctrls, &preview_ctrl_ops, V4L2_CID_CONTRAST,
2278*4882a593Smuzhiyun ISPPRV_CONTRAST_LOW, ISPPRV_CONTRAST_HIGH,
2279*4882a593Smuzhiyun ISPPRV_CONTRAST_STEP, ISPPRV_CONTRAST_DEF);
2280*4882a593Smuzhiyun v4l2_ctrl_handler_setup(&prev->ctrls);
2281*4882a593Smuzhiyun sd->ctrl_handler = &prev->ctrls;
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun pads[PREV_PAD_SINK].flags = MEDIA_PAD_FL_SINK
2284*4882a593Smuzhiyun | MEDIA_PAD_FL_MUST_CONNECT;
2285*4882a593Smuzhiyun pads[PREV_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun me->ops = &preview_media_ops;
2288*4882a593Smuzhiyun ret = media_entity_pads_init(me, PREV_PADS_NUM, pads);
2289*4882a593Smuzhiyun if (ret < 0)
2290*4882a593Smuzhiyun goto error_handler_free;
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun preview_init_formats(sd, NULL);
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun /* According to the OMAP34xx TRM, video buffers need to be aligned on a
2295*4882a593Smuzhiyun * 32 bytes boundary. However, an undocumented hardware bug requires a
2296*4882a593Smuzhiyun * 64 bytes boundary at the preview engine input.
2297*4882a593Smuzhiyun */
2298*4882a593Smuzhiyun prev->video_in.type = V4L2_BUF_TYPE_VIDEO_OUTPUT;
2299*4882a593Smuzhiyun prev->video_in.ops = &preview_video_ops;
2300*4882a593Smuzhiyun prev->video_in.isp = to_isp_device(prev);
2301*4882a593Smuzhiyun prev->video_in.capture_mem = PAGE_ALIGN(4096 * 4096) * 2 * 3;
2302*4882a593Smuzhiyun prev->video_in.bpl_alignment = 64;
2303*4882a593Smuzhiyun prev->video_out.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
2304*4882a593Smuzhiyun prev->video_out.ops = &preview_video_ops;
2305*4882a593Smuzhiyun prev->video_out.isp = to_isp_device(prev);
2306*4882a593Smuzhiyun prev->video_out.capture_mem = PAGE_ALIGN(4096 * 4096) * 2 * 3;
2307*4882a593Smuzhiyun prev->video_out.bpl_alignment = 32;
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun ret = omap3isp_video_init(&prev->video_in, "preview");
2310*4882a593Smuzhiyun if (ret < 0)
2311*4882a593Smuzhiyun goto error_video_in;
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun ret = omap3isp_video_init(&prev->video_out, "preview");
2314*4882a593Smuzhiyun if (ret < 0)
2315*4882a593Smuzhiyun goto error_video_out;
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun return 0;
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun error_video_out:
2320*4882a593Smuzhiyun omap3isp_video_cleanup(&prev->video_in);
2321*4882a593Smuzhiyun error_video_in:
2322*4882a593Smuzhiyun media_entity_cleanup(&prev->subdev.entity);
2323*4882a593Smuzhiyun error_handler_free:
2324*4882a593Smuzhiyun v4l2_ctrl_handler_free(&prev->ctrls);
2325*4882a593Smuzhiyun return ret;
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun /*
2329*4882a593Smuzhiyun * omap3isp_preview_init - Previewer initialization.
2330*4882a593Smuzhiyun * @isp : Pointer to ISP device
2331*4882a593Smuzhiyun * return -ENOMEM or zero on success
2332*4882a593Smuzhiyun */
omap3isp_preview_init(struct isp_device * isp)2333*4882a593Smuzhiyun int omap3isp_preview_init(struct isp_device *isp)
2334*4882a593Smuzhiyun {
2335*4882a593Smuzhiyun struct isp_prev_device *prev = &isp->isp_prev;
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun init_waitqueue_head(&prev->wait);
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun preview_init_params(prev);
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun return preview_init_entities(prev);
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun
omap3isp_preview_cleanup(struct isp_device * isp)2344*4882a593Smuzhiyun void omap3isp_preview_cleanup(struct isp_device *isp)
2345*4882a593Smuzhiyun {
2346*4882a593Smuzhiyun struct isp_prev_device *prev = &isp->isp_prev;
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun v4l2_ctrl_handler_free(&prev->ctrls);
2349*4882a593Smuzhiyun omap3isp_video_cleanup(&prev->video_in);
2350*4882a593Smuzhiyun omap3isp_video_cleanup(&prev->video_out);
2351*4882a593Smuzhiyun media_entity_cleanup(&prev->subdev.entity);
2352*4882a593Smuzhiyun }
2353