xref: /OK3568_Linux_fs/kernel/drivers/media/platform/omap3isp/isphist.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * isphist.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * TI OMAP3 ISP - Histogram module
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2010 Nokia Corporation
8*4882a593Smuzhiyun  * Copyright (C) 2009 Texas Instruments, Inc.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Contacts: David Cohen <dacohen@gmail.com>
11*4882a593Smuzhiyun  *	     Laurent Pinchart <laurent.pinchart@ideasonboard.com>
12*4882a593Smuzhiyun  *	     Sakari Ailus <sakari.ailus@iki.fi>
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/dmaengine.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/uaccess.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "isp.h"
22*4882a593Smuzhiyun #include "ispreg.h"
23*4882a593Smuzhiyun #include "isphist.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define HIST_CONFIG_DMA	1
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * hist_reset_mem - clear Histogram memory before start stats engine.
29*4882a593Smuzhiyun  */
hist_reset_mem(struct ispstat * hist)30*4882a593Smuzhiyun static void hist_reset_mem(struct ispstat *hist)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct isp_device *isp = hist->isp;
33*4882a593Smuzhiyun 	struct omap3isp_hist_config *conf = hist->priv;
34*4882a593Smuzhiyun 	unsigned int i;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	isp_reg_writel(isp, 0, OMAP3_ISP_IOMEM_HIST, ISPHIST_ADDR);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/*
39*4882a593Smuzhiyun 	 * By setting it, the histogram internal buffer is being cleared at the
40*4882a593Smuzhiyun 	 * same time it's being read. This bit must be cleared afterwards.
41*4882a593Smuzhiyun 	 */
42*4882a593Smuzhiyun 	isp_reg_set(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_CNT, ISPHIST_CNT_CLEAR);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/*
45*4882a593Smuzhiyun 	 * We'll clear 4 words at each iteration for optimization. It avoids
46*4882a593Smuzhiyun 	 * 3/4 of the jumps. We also know HIST_MEM_SIZE is divisible by 4.
47*4882a593Smuzhiyun 	 */
48*4882a593Smuzhiyun 	for (i = OMAP3ISP_HIST_MEM_SIZE / 4; i > 0; i--) {
49*4882a593Smuzhiyun 		isp_reg_readl(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_DATA);
50*4882a593Smuzhiyun 		isp_reg_readl(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_DATA);
51*4882a593Smuzhiyun 		isp_reg_readl(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_DATA);
52*4882a593Smuzhiyun 		isp_reg_readl(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_DATA);
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 	isp_reg_clr(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_CNT, ISPHIST_CNT_CLEAR);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	hist->wait_acc_frames = conf->num_acc_frames;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun  * hist_setup_regs - Helper function to update Histogram registers.
61*4882a593Smuzhiyun  */
hist_setup_regs(struct ispstat * hist,void * priv)62*4882a593Smuzhiyun static void hist_setup_regs(struct ispstat *hist, void *priv)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct isp_device *isp = hist->isp;
65*4882a593Smuzhiyun 	struct omap3isp_hist_config *conf = priv;
66*4882a593Smuzhiyun 	int c;
67*4882a593Smuzhiyun 	u32 cnt;
68*4882a593Smuzhiyun 	u32 wb_gain;
69*4882a593Smuzhiyun 	u32 reg_hor[OMAP3ISP_HIST_MAX_REGIONS];
70*4882a593Smuzhiyun 	u32 reg_ver[OMAP3ISP_HIST_MAX_REGIONS];
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (!hist->update || hist->state == ISPSTAT_DISABLED ||
73*4882a593Smuzhiyun 	    hist->state == ISPSTAT_DISABLING)
74*4882a593Smuzhiyun 		return;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	cnt = conf->cfa << ISPHIST_CNT_CFA_SHIFT;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	wb_gain = conf->wg[0] << ISPHIST_WB_GAIN_WG00_SHIFT;
79*4882a593Smuzhiyun 	wb_gain |= conf->wg[1] << ISPHIST_WB_GAIN_WG01_SHIFT;
80*4882a593Smuzhiyun 	wb_gain |= conf->wg[2] << ISPHIST_WB_GAIN_WG02_SHIFT;
81*4882a593Smuzhiyun 	if (conf->cfa == OMAP3ISP_HIST_CFA_BAYER)
82*4882a593Smuzhiyun 		wb_gain |= conf->wg[3] << ISPHIST_WB_GAIN_WG03_SHIFT;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Regions size and position */
85*4882a593Smuzhiyun 	for (c = 0; c < OMAP3ISP_HIST_MAX_REGIONS; c++) {
86*4882a593Smuzhiyun 		if (c < conf->num_regions) {
87*4882a593Smuzhiyun 			reg_hor[c] = (conf->region[c].h_start <<
88*4882a593Smuzhiyun 				     ISPHIST_REG_START_SHIFT)
89*4882a593Smuzhiyun 				   | (conf->region[c].h_end <<
90*4882a593Smuzhiyun 				     ISPHIST_REG_END_SHIFT);
91*4882a593Smuzhiyun 			reg_ver[c] = (conf->region[c].v_start <<
92*4882a593Smuzhiyun 				     ISPHIST_REG_START_SHIFT)
93*4882a593Smuzhiyun 				   | (conf->region[c].v_end <<
94*4882a593Smuzhiyun 				     ISPHIST_REG_END_SHIFT);
95*4882a593Smuzhiyun 		} else {
96*4882a593Smuzhiyun 			reg_hor[c] = 0;
97*4882a593Smuzhiyun 			reg_ver[c] = 0;
98*4882a593Smuzhiyun 		}
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	cnt |= conf->hist_bins << ISPHIST_CNT_BINS_SHIFT;
102*4882a593Smuzhiyun 	switch (conf->hist_bins) {
103*4882a593Smuzhiyun 	case OMAP3ISP_HIST_BINS_256:
104*4882a593Smuzhiyun 		cnt |= (ISPHIST_IN_BIT_WIDTH_CCDC - 8) <<
105*4882a593Smuzhiyun 			ISPHIST_CNT_SHIFT_SHIFT;
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun 	case OMAP3ISP_HIST_BINS_128:
108*4882a593Smuzhiyun 		cnt |= (ISPHIST_IN_BIT_WIDTH_CCDC - 7) <<
109*4882a593Smuzhiyun 			ISPHIST_CNT_SHIFT_SHIFT;
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun 	case OMAP3ISP_HIST_BINS_64:
112*4882a593Smuzhiyun 		cnt |= (ISPHIST_IN_BIT_WIDTH_CCDC - 6) <<
113*4882a593Smuzhiyun 			ISPHIST_CNT_SHIFT_SHIFT;
114*4882a593Smuzhiyun 		break;
115*4882a593Smuzhiyun 	default: /* OMAP3ISP_HIST_BINS_32 */
116*4882a593Smuzhiyun 		cnt |= (ISPHIST_IN_BIT_WIDTH_CCDC - 5) <<
117*4882a593Smuzhiyun 			ISPHIST_CNT_SHIFT_SHIFT;
118*4882a593Smuzhiyun 		break;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	hist_reset_mem(hist);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	isp_reg_writel(isp, cnt, OMAP3_ISP_IOMEM_HIST, ISPHIST_CNT);
124*4882a593Smuzhiyun 	isp_reg_writel(isp, wb_gain,  OMAP3_ISP_IOMEM_HIST, ISPHIST_WB_GAIN);
125*4882a593Smuzhiyun 	isp_reg_writel(isp, reg_hor[0], OMAP3_ISP_IOMEM_HIST, ISPHIST_R0_HORZ);
126*4882a593Smuzhiyun 	isp_reg_writel(isp, reg_ver[0], OMAP3_ISP_IOMEM_HIST, ISPHIST_R0_VERT);
127*4882a593Smuzhiyun 	isp_reg_writel(isp, reg_hor[1], OMAP3_ISP_IOMEM_HIST, ISPHIST_R1_HORZ);
128*4882a593Smuzhiyun 	isp_reg_writel(isp, reg_ver[1], OMAP3_ISP_IOMEM_HIST, ISPHIST_R1_VERT);
129*4882a593Smuzhiyun 	isp_reg_writel(isp, reg_hor[2], OMAP3_ISP_IOMEM_HIST, ISPHIST_R2_HORZ);
130*4882a593Smuzhiyun 	isp_reg_writel(isp, reg_ver[2], OMAP3_ISP_IOMEM_HIST, ISPHIST_R2_VERT);
131*4882a593Smuzhiyun 	isp_reg_writel(isp, reg_hor[3], OMAP3_ISP_IOMEM_HIST, ISPHIST_R3_HORZ);
132*4882a593Smuzhiyun 	isp_reg_writel(isp, reg_ver[3], OMAP3_ISP_IOMEM_HIST, ISPHIST_R3_VERT);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	hist->update = 0;
135*4882a593Smuzhiyun 	hist->config_counter += hist->inc_config;
136*4882a593Smuzhiyun 	hist->inc_config = 0;
137*4882a593Smuzhiyun 	hist->buf_size = conf->buf_size;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
hist_enable(struct ispstat * hist,int enable)140*4882a593Smuzhiyun static void hist_enable(struct ispstat *hist, int enable)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	if (enable) {
143*4882a593Smuzhiyun 		isp_reg_set(hist->isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_PCR,
144*4882a593Smuzhiyun 			    ISPHIST_PCR_ENABLE);
145*4882a593Smuzhiyun 		omap3isp_subclk_enable(hist->isp, OMAP3_ISP_SUBCLK_HIST);
146*4882a593Smuzhiyun 	} else {
147*4882a593Smuzhiyun 		isp_reg_clr(hist->isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_PCR,
148*4882a593Smuzhiyun 			    ISPHIST_PCR_ENABLE);
149*4882a593Smuzhiyun 		omap3isp_subclk_disable(hist->isp, OMAP3_ISP_SUBCLK_HIST);
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
hist_busy(struct ispstat * hist)153*4882a593Smuzhiyun static int hist_busy(struct ispstat *hist)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	return isp_reg_readl(hist->isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_PCR)
156*4882a593Smuzhiyun 						& ISPHIST_PCR_BUSY;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
hist_dma_cb(void * data)159*4882a593Smuzhiyun static void hist_dma_cb(void *data)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct ispstat *hist = data;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* FIXME: The DMA engine API can't report transfer errors :-/ */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	isp_reg_clr(hist->isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_CNT,
166*4882a593Smuzhiyun 		    ISPHIST_CNT_CLEAR);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	omap3isp_stat_dma_isr(hist);
169*4882a593Smuzhiyun 	if (hist->state != ISPSTAT_DISABLED)
170*4882a593Smuzhiyun 		omap3isp_hist_dma_done(hist->isp);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
hist_buf_dma(struct ispstat * hist)173*4882a593Smuzhiyun static int hist_buf_dma(struct ispstat *hist)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	dma_addr_t dma_addr = hist->active_buf->dma_addr;
176*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *tx;
177*4882a593Smuzhiyun 	struct dma_slave_config cfg;
178*4882a593Smuzhiyun 	dma_cookie_t cookie;
179*4882a593Smuzhiyun 	int ret;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (unlikely(!dma_addr)) {
182*4882a593Smuzhiyun 		dev_dbg(hist->isp->dev, "hist: invalid DMA buffer address\n");
183*4882a593Smuzhiyun 		goto error;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	isp_reg_writel(hist->isp, 0, OMAP3_ISP_IOMEM_HIST, ISPHIST_ADDR);
187*4882a593Smuzhiyun 	isp_reg_set(hist->isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_CNT,
188*4882a593Smuzhiyun 		    ISPHIST_CNT_CLEAR);
189*4882a593Smuzhiyun 	omap3isp_flush(hist->isp);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	memset(&cfg, 0, sizeof(cfg));
192*4882a593Smuzhiyun 	cfg.src_addr = hist->isp->mmio_hist_base_phys + ISPHIST_DATA;
193*4882a593Smuzhiyun 	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
194*4882a593Smuzhiyun 	cfg.src_maxburst = hist->buf_size / 4;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	ret = dmaengine_slave_config(hist->dma_ch, &cfg);
197*4882a593Smuzhiyun 	if (ret < 0) {
198*4882a593Smuzhiyun 		dev_dbg(hist->isp->dev,
199*4882a593Smuzhiyun 			"hist: DMA slave configuration failed\n");
200*4882a593Smuzhiyun 		goto error;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	tx = dmaengine_prep_slave_single(hist->dma_ch, dma_addr,
204*4882a593Smuzhiyun 					 hist->buf_size, DMA_DEV_TO_MEM,
205*4882a593Smuzhiyun 					 DMA_CTRL_ACK);
206*4882a593Smuzhiyun 	if (tx == NULL) {
207*4882a593Smuzhiyun 		dev_dbg(hist->isp->dev,
208*4882a593Smuzhiyun 			"hist: DMA slave preparation failed\n");
209*4882a593Smuzhiyun 		goto error;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	tx->callback = hist_dma_cb;
213*4882a593Smuzhiyun 	tx->callback_param = hist;
214*4882a593Smuzhiyun 	cookie = tx->tx_submit(tx);
215*4882a593Smuzhiyun 	if (dma_submit_error(cookie)) {
216*4882a593Smuzhiyun 		dev_dbg(hist->isp->dev, "hist: DMA submission failed\n");
217*4882a593Smuzhiyun 		goto error;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	dma_async_issue_pending(hist->dma_ch);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return STAT_BUF_WAITING_DMA;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun error:
225*4882a593Smuzhiyun 	hist_reset_mem(hist);
226*4882a593Smuzhiyun 	return STAT_NO_BUF;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
hist_buf_pio(struct ispstat * hist)229*4882a593Smuzhiyun static int hist_buf_pio(struct ispstat *hist)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct isp_device *isp = hist->isp;
232*4882a593Smuzhiyun 	u32 *buf = hist->active_buf->virt_addr;
233*4882a593Smuzhiyun 	unsigned int i;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (!buf) {
236*4882a593Smuzhiyun 		dev_dbg(isp->dev, "hist: invalid PIO buffer address\n");
237*4882a593Smuzhiyun 		hist_reset_mem(hist);
238*4882a593Smuzhiyun 		return STAT_NO_BUF;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	isp_reg_writel(isp, 0, OMAP3_ISP_IOMEM_HIST, ISPHIST_ADDR);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/*
244*4882a593Smuzhiyun 	 * By setting it, the histogram internal buffer is being cleared at the
245*4882a593Smuzhiyun 	 * same time it's being read. This bit must be cleared just after all
246*4882a593Smuzhiyun 	 * data is acquired.
247*4882a593Smuzhiyun 	 */
248*4882a593Smuzhiyun 	isp_reg_set(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_CNT, ISPHIST_CNT_CLEAR);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/*
251*4882a593Smuzhiyun 	 * We'll read 4 times a 4-bytes-word at each iteration for
252*4882a593Smuzhiyun 	 * optimization. It avoids 3/4 of the jumps. We also know buf_size is
253*4882a593Smuzhiyun 	 * divisible by 16.
254*4882a593Smuzhiyun 	 */
255*4882a593Smuzhiyun 	for (i = hist->buf_size / 16; i > 0; i--) {
256*4882a593Smuzhiyun 		*buf++ = isp_reg_readl(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_DATA);
257*4882a593Smuzhiyun 		*buf++ = isp_reg_readl(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_DATA);
258*4882a593Smuzhiyun 		*buf++ = isp_reg_readl(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_DATA);
259*4882a593Smuzhiyun 		*buf++ = isp_reg_readl(isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_DATA);
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 	isp_reg_clr(hist->isp, OMAP3_ISP_IOMEM_HIST, ISPHIST_CNT,
262*4882a593Smuzhiyun 		    ISPHIST_CNT_CLEAR);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return STAT_BUF_DONE;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun  * hist_buf_process - Callback from ISP driver for HIST interrupt.
269*4882a593Smuzhiyun  */
hist_buf_process(struct ispstat * hist)270*4882a593Smuzhiyun static int hist_buf_process(struct ispstat *hist)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct omap3isp_hist_config *user_cfg = hist->priv;
273*4882a593Smuzhiyun 	int ret;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (atomic_read(&hist->buf_err) || hist->state != ISPSTAT_ENABLED) {
276*4882a593Smuzhiyun 		hist_reset_mem(hist);
277*4882a593Smuzhiyun 		return STAT_NO_BUF;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (--(hist->wait_acc_frames))
281*4882a593Smuzhiyun 		return STAT_NO_BUF;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (hist->dma_ch)
284*4882a593Smuzhiyun 		ret = hist_buf_dma(hist);
285*4882a593Smuzhiyun 	else
286*4882a593Smuzhiyun 		ret = hist_buf_pio(hist);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	hist->wait_acc_frames = user_cfg->num_acc_frames;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return ret;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
hist_get_buf_size(struct omap3isp_hist_config * conf)293*4882a593Smuzhiyun static u32 hist_get_buf_size(struct omap3isp_hist_config *conf)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	return OMAP3ISP_HIST_MEM_SIZE_BINS(conf->hist_bins) * conf->num_regions;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun  * hist_validate_params - Helper function to check user given params.
300*4882a593Smuzhiyun  * @new_conf: Pointer to user configuration structure.
301*4882a593Smuzhiyun  *
302*4882a593Smuzhiyun  * Returns 0 on success configuration.
303*4882a593Smuzhiyun  */
hist_validate_params(struct ispstat * hist,void * new_conf)304*4882a593Smuzhiyun static int hist_validate_params(struct ispstat *hist, void *new_conf)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct omap3isp_hist_config *user_cfg = new_conf;
307*4882a593Smuzhiyun 	int c;
308*4882a593Smuzhiyun 	u32 buf_size;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (user_cfg->cfa > OMAP3ISP_HIST_CFA_FOVEONX3)
311*4882a593Smuzhiyun 		return -EINVAL;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* Regions size and position */
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if ((user_cfg->num_regions < OMAP3ISP_HIST_MIN_REGIONS) ||
316*4882a593Smuzhiyun 	    (user_cfg->num_regions > OMAP3ISP_HIST_MAX_REGIONS))
317*4882a593Smuzhiyun 		return -EINVAL;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* Regions */
320*4882a593Smuzhiyun 	for (c = 0; c < user_cfg->num_regions; c++) {
321*4882a593Smuzhiyun 		if (user_cfg->region[c].h_start & ~ISPHIST_REG_START_END_MASK)
322*4882a593Smuzhiyun 			return -EINVAL;
323*4882a593Smuzhiyun 		if (user_cfg->region[c].h_end & ~ISPHIST_REG_START_END_MASK)
324*4882a593Smuzhiyun 			return -EINVAL;
325*4882a593Smuzhiyun 		if (user_cfg->region[c].v_start & ~ISPHIST_REG_START_END_MASK)
326*4882a593Smuzhiyun 			return -EINVAL;
327*4882a593Smuzhiyun 		if (user_cfg->region[c].v_end & ~ISPHIST_REG_START_END_MASK)
328*4882a593Smuzhiyun 			return -EINVAL;
329*4882a593Smuzhiyun 		if (user_cfg->region[c].h_start > user_cfg->region[c].h_end)
330*4882a593Smuzhiyun 			return -EINVAL;
331*4882a593Smuzhiyun 		if (user_cfg->region[c].v_start > user_cfg->region[c].v_end)
332*4882a593Smuzhiyun 			return -EINVAL;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	switch (user_cfg->num_regions) {
336*4882a593Smuzhiyun 	case 1:
337*4882a593Smuzhiyun 		if (user_cfg->hist_bins > OMAP3ISP_HIST_BINS_256)
338*4882a593Smuzhiyun 			return -EINVAL;
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 	case 2:
341*4882a593Smuzhiyun 		if (user_cfg->hist_bins > OMAP3ISP_HIST_BINS_128)
342*4882a593Smuzhiyun 			return -EINVAL;
343*4882a593Smuzhiyun 		break;
344*4882a593Smuzhiyun 	default: /* 3 or 4 */
345*4882a593Smuzhiyun 		if (user_cfg->hist_bins > OMAP3ISP_HIST_BINS_64)
346*4882a593Smuzhiyun 			return -EINVAL;
347*4882a593Smuzhiyun 		break;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	buf_size = hist_get_buf_size(user_cfg);
351*4882a593Smuzhiyun 	if (buf_size > user_cfg->buf_size)
352*4882a593Smuzhiyun 		/* User's buf_size request wasn't enough */
353*4882a593Smuzhiyun 		user_cfg->buf_size = buf_size;
354*4882a593Smuzhiyun 	else if (user_cfg->buf_size > OMAP3ISP_HIST_MAX_BUF_SIZE)
355*4882a593Smuzhiyun 		user_cfg->buf_size = OMAP3ISP_HIST_MAX_BUF_SIZE;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
hist_comp_params(struct ispstat * hist,struct omap3isp_hist_config * user_cfg)360*4882a593Smuzhiyun static int hist_comp_params(struct ispstat *hist,
361*4882a593Smuzhiyun 			    struct omap3isp_hist_config *user_cfg)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct omap3isp_hist_config *cur_cfg = hist->priv;
364*4882a593Smuzhiyun 	int c;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (cur_cfg->cfa != user_cfg->cfa)
367*4882a593Smuzhiyun 		return 1;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (cur_cfg->num_acc_frames != user_cfg->num_acc_frames)
370*4882a593Smuzhiyun 		return 1;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	if (cur_cfg->hist_bins != user_cfg->hist_bins)
373*4882a593Smuzhiyun 		return 1;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	for (c = 0; c < OMAP3ISP_HIST_MAX_WG; c++) {
376*4882a593Smuzhiyun 		if (c == 3 && user_cfg->cfa == OMAP3ISP_HIST_CFA_FOVEONX3)
377*4882a593Smuzhiyun 			break;
378*4882a593Smuzhiyun 		else if (cur_cfg->wg[c] != user_cfg->wg[c])
379*4882a593Smuzhiyun 			return 1;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (cur_cfg->num_regions != user_cfg->num_regions)
383*4882a593Smuzhiyun 		return 1;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Regions */
386*4882a593Smuzhiyun 	for (c = 0; c < user_cfg->num_regions; c++) {
387*4882a593Smuzhiyun 		if (cur_cfg->region[c].h_start != user_cfg->region[c].h_start)
388*4882a593Smuzhiyun 			return 1;
389*4882a593Smuzhiyun 		if (cur_cfg->region[c].h_end != user_cfg->region[c].h_end)
390*4882a593Smuzhiyun 			return 1;
391*4882a593Smuzhiyun 		if (cur_cfg->region[c].v_start != user_cfg->region[c].v_start)
392*4882a593Smuzhiyun 			return 1;
393*4882a593Smuzhiyun 		if (cur_cfg->region[c].v_end != user_cfg->region[c].v_end)
394*4882a593Smuzhiyun 			return 1;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun  * hist_update_params - Helper function to check and store user given params.
402*4882a593Smuzhiyun  * @new_conf: Pointer to user configuration structure.
403*4882a593Smuzhiyun  */
hist_set_params(struct ispstat * hist,void * new_conf)404*4882a593Smuzhiyun static void hist_set_params(struct ispstat *hist, void *new_conf)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct omap3isp_hist_config *user_cfg = new_conf;
407*4882a593Smuzhiyun 	struct omap3isp_hist_config *cur_cfg = hist->priv;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (!hist->configured || hist_comp_params(hist, user_cfg)) {
410*4882a593Smuzhiyun 		memcpy(cur_cfg, user_cfg, sizeof(*user_cfg));
411*4882a593Smuzhiyun 		if (user_cfg->num_acc_frames == 0)
412*4882a593Smuzhiyun 			user_cfg->num_acc_frames = 1;
413*4882a593Smuzhiyun 		hist->inc_config++;
414*4882a593Smuzhiyun 		hist->update = 1;
415*4882a593Smuzhiyun 		/*
416*4882a593Smuzhiyun 		 * User might be asked for a bigger buffer than necessary for
417*4882a593Smuzhiyun 		 * this configuration. In order to return the right amount of
418*4882a593Smuzhiyun 		 * data during buffer request, let's calculate the size here
419*4882a593Smuzhiyun 		 * instead of stick with user_cfg->buf_size.
420*4882a593Smuzhiyun 		 */
421*4882a593Smuzhiyun 		cur_cfg->buf_size = hist_get_buf_size(cur_cfg);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
hist_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)426*4882a593Smuzhiyun static long hist_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct ispstat *stat = v4l2_get_subdevdata(sd);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	switch (cmd) {
431*4882a593Smuzhiyun 	case VIDIOC_OMAP3ISP_HIST_CFG:
432*4882a593Smuzhiyun 		return omap3isp_stat_config(stat, arg);
433*4882a593Smuzhiyun 	case VIDIOC_OMAP3ISP_STAT_REQ:
434*4882a593Smuzhiyun 		return omap3isp_stat_request_statistics(stat, arg);
435*4882a593Smuzhiyun 	case VIDIOC_OMAP3ISP_STAT_REQ_TIME32:
436*4882a593Smuzhiyun 		return omap3isp_stat_request_statistics_time32(stat, arg);
437*4882a593Smuzhiyun 	case VIDIOC_OMAP3ISP_STAT_EN: {
438*4882a593Smuzhiyun 		int *en = arg;
439*4882a593Smuzhiyun 		return omap3isp_stat_enable(stat, !!*en);
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static const struct ispstat_ops hist_ops = {
448*4882a593Smuzhiyun 	.validate_params	= hist_validate_params,
449*4882a593Smuzhiyun 	.set_params		= hist_set_params,
450*4882a593Smuzhiyun 	.setup_regs		= hist_setup_regs,
451*4882a593Smuzhiyun 	.enable			= hist_enable,
452*4882a593Smuzhiyun 	.busy			= hist_busy,
453*4882a593Smuzhiyun 	.buf_process		= hist_buf_process,
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops hist_subdev_core_ops = {
457*4882a593Smuzhiyun 	.ioctl = hist_ioctl,
458*4882a593Smuzhiyun 	.subscribe_event = omap3isp_stat_subscribe_event,
459*4882a593Smuzhiyun 	.unsubscribe_event = omap3isp_stat_unsubscribe_event,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops hist_subdev_video_ops = {
463*4882a593Smuzhiyun 	.s_stream = omap3isp_stat_s_stream,
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun static const struct v4l2_subdev_ops hist_subdev_ops = {
467*4882a593Smuzhiyun 	.core = &hist_subdev_core_ops,
468*4882a593Smuzhiyun 	.video = &hist_subdev_video_ops,
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /*
472*4882a593Smuzhiyun  * omap3isp_hist_init - Module Initialization.
473*4882a593Smuzhiyun  */
omap3isp_hist_init(struct isp_device * isp)474*4882a593Smuzhiyun int omap3isp_hist_init(struct isp_device *isp)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct ispstat *hist = &isp->isp_hist;
477*4882a593Smuzhiyun 	struct omap3isp_hist_config *hist_cfg;
478*4882a593Smuzhiyun 	int ret;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	hist_cfg = kzalloc(sizeof(*hist_cfg), GFP_KERNEL);
481*4882a593Smuzhiyun 	if (hist_cfg == NULL)
482*4882a593Smuzhiyun 		return -ENOMEM;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	hist->isp = isp;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (HIST_CONFIG_DMA) {
487*4882a593Smuzhiyun 		dma_cap_mask_t mask;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 		/*
490*4882a593Smuzhiyun 		 * We need slave capable channel without DMA request line for
491*4882a593Smuzhiyun 		 * reading out the data.
492*4882a593Smuzhiyun 		 * For this we can use dma_request_chan_by_mask() as we are
493*4882a593Smuzhiyun 		 * happy with any channel as long as it is capable of slave
494*4882a593Smuzhiyun 		 * configuration.
495*4882a593Smuzhiyun 		 */
496*4882a593Smuzhiyun 		dma_cap_zero(mask);
497*4882a593Smuzhiyun 		dma_cap_set(DMA_SLAVE, mask);
498*4882a593Smuzhiyun 		hist->dma_ch = dma_request_chan_by_mask(&mask);
499*4882a593Smuzhiyun 		if (IS_ERR(hist->dma_ch)) {
500*4882a593Smuzhiyun 			ret = PTR_ERR(hist->dma_ch);
501*4882a593Smuzhiyun 			if (ret == -EPROBE_DEFER)
502*4882a593Smuzhiyun 				goto err;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 			hist->dma_ch = NULL;
505*4882a593Smuzhiyun 			dev_warn(isp->dev,
506*4882a593Smuzhiyun 				 "hist: DMA channel request failed, using PIO\n");
507*4882a593Smuzhiyun 		} else {
508*4882a593Smuzhiyun 			dev_dbg(isp->dev, "hist: using DMA channel %s\n",
509*4882a593Smuzhiyun 				dma_chan_name(hist->dma_ch));
510*4882a593Smuzhiyun 		}
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	hist->ops = &hist_ops;
514*4882a593Smuzhiyun 	hist->priv = hist_cfg;
515*4882a593Smuzhiyun 	hist->event_type = V4L2_EVENT_OMAP3ISP_HIST;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	ret = omap3isp_stat_init(hist, "histogram", &hist_subdev_ops);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun err:
520*4882a593Smuzhiyun 	if (ret) {
521*4882a593Smuzhiyun 		if (!IS_ERR_OR_NULL(hist->dma_ch))
522*4882a593Smuzhiyun 			dma_release_channel(hist->dma_ch);
523*4882a593Smuzhiyun 		kfree(hist_cfg);
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	return ret;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /*
530*4882a593Smuzhiyun  * omap3isp_hist_cleanup - Module cleanup.
531*4882a593Smuzhiyun  */
omap3isp_hist_cleanup(struct isp_device * isp)532*4882a593Smuzhiyun void omap3isp_hist_cleanup(struct isp_device *isp)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	struct ispstat *hist = &isp->isp_hist;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	if (hist->dma_ch)
537*4882a593Smuzhiyun 		dma_release_channel(hist->dma_ch);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	omap3isp_stat_cleanup(hist);
540*4882a593Smuzhiyun }
541