1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ispcsiphy.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * TI OMAP3 ISP - CSI PHY module
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2010 Nokia Corporation
8*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments, Inc.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
11*4882a593Smuzhiyun * Sakari Ailus <sakari.ailus@iki.fi>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "isp.h"
20*4882a593Smuzhiyun #include "ispreg.h"
21*4882a593Smuzhiyun #include "ispcsiphy.h"
22*4882a593Smuzhiyun
csiphy_routing_cfg_3630(struct isp_csiphy * phy,enum isp_interface_type iface,bool ccp2_strobe)23*4882a593Smuzhiyun static void csiphy_routing_cfg_3630(struct isp_csiphy *phy,
24*4882a593Smuzhiyun enum isp_interface_type iface,
25*4882a593Smuzhiyun bool ccp2_strobe)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun u32 reg;
28*4882a593Smuzhiyun u32 shift, mode;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun regmap_read(phy->isp->syscon, phy->isp->syscon_offset, ®);
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun switch (iface) {
33*4882a593Smuzhiyun default:
34*4882a593Smuzhiyun /* Should not happen in practice, but let's keep the compiler happy. */
35*4882a593Smuzhiyun case ISP_INTERFACE_CCP2B_PHY1:
36*4882a593Smuzhiyun reg &= ~OMAP3630_CONTROL_CAMERA_PHY_CTRL_CSI1_RX_SEL_PHY2;
37*4882a593Smuzhiyun shift = OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_PHY1_SHIFT;
38*4882a593Smuzhiyun break;
39*4882a593Smuzhiyun case ISP_INTERFACE_CSI2C_PHY1:
40*4882a593Smuzhiyun shift = OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_PHY1_SHIFT;
41*4882a593Smuzhiyun mode = OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_DPHY;
42*4882a593Smuzhiyun break;
43*4882a593Smuzhiyun case ISP_INTERFACE_CCP2B_PHY2:
44*4882a593Smuzhiyun reg |= OMAP3630_CONTROL_CAMERA_PHY_CTRL_CSI1_RX_SEL_PHY2;
45*4882a593Smuzhiyun shift = OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_PHY2_SHIFT;
46*4882a593Smuzhiyun break;
47*4882a593Smuzhiyun case ISP_INTERFACE_CSI2A_PHY2:
48*4882a593Smuzhiyun shift = OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_PHY2_SHIFT;
49*4882a593Smuzhiyun mode = OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_DPHY;
50*4882a593Smuzhiyun break;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Select data/clock or data/strobe mode for CCP2 */
54*4882a593Smuzhiyun if (iface == ISP_INTERFACE_CCP2B_PHY1 ||
55*4882a593Smuzhiyun iface == ISP_INTERFACE_CCP2B_PHY2) {
56*4882a593Smuzhiyun if (ccp2_strobe)
57*4882a593Smuzhiyun mode = OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_CCP2_DATA_STROBE;
58*4882a593Smuzhiyun else
59*4882a593Smuzhiyun mode = OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_CCP2_DATA_CLOCK;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun reg &= ~(OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_MASK << shift);
63*4882a593Smuzhiyun reg |= mode << shift;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun regmap_write(phy->isp->syscon, phy->isp->syscon_offset, reg);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
csiphy_routing_cfg_3430(struct isp_csiphy * phy,u32 iface,bool on,bool ccp2_strobe)68*4882a593Smuzhiyun static void csiphy_routing_cfg_3430(struct isp_csiphy *phy, u32 iface, bool on,
69*4882a593Smuzhiyun bool ccp2_strobe)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun u32 csirxfe = OMAP343X_CONTROL_CSIRXFE_PWRDNZ
72*4882a593Smuzhiyun | OMAP343X_CONTROL_CSIRXFE_RESET;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Only the CCP2B on PHY1 is configurable. */
75*4882a593Smuzhiyun if (iface != ISP_INTERFACE_CCP2B_PHY1)
76*4882a593Smuzhiyun return;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (!on) {
79*4882a593Smuzhiyun regmap_write(phy->isp->syscon, phy->isp->syscon_offset, 0);
80*4882a593Smuzhiyun return;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (ccp2_strobe)
84*4882a593Smuzhiyun csirxfe |= OMAP343X_CONTROL_CSIRXFE_SELFORM;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun regmap_write(phy->isp->syscon, phy->isp->syscon_offset, csirxfe);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun * Configure OMAP 3 CSI PHY routing.
91*4882a593Smuzhiyun * @phy: relevant phy device
92*4882a593Smuzhiyun * @iface: ISP_INTERFACE_*
93*4882a593Smuzhiyun * @on: power on or off
94*4882a593Smuzhiyun * @ccp2_strobe: false: data/clock, true: data/strobe
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun * Note that the underlying routing configuration registers are part of the
97*4882a593Smuzhiyun * control (SCM) register space and part of the CORE power domain on both 3430
98*4882a593Smuzhiyun * and 3630, so they will not hold their contents in off-mode. This isn't an
99*4882a593Smuzhiyun * issue since the MPU power domain is forced on whilst the ISP is in use.
100*4882a593Smuzhiyun */
csiphy_routing_cfg(struct isp_csiphy * phy,enum isp_interface_type iface,bool on,bool ccp2_strobe)101*4882a593Smuzhiyun static void csiphy_routing_cfg(struct isp_csiphy *phy,
102*4882a593Smuzhiyun enum isp_interface_type iface, bool on,
103*4882a593Smuzhiyun bool ccp2_strobe)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun if (phy->isp->phy_type == ISP_PHY_TYPE_3630 && on)
106*4882a593Smuzhiyun return csiphy_routing_cfg_3630(phy, iface, ccp2_strobe);
107*4882a593Smuzhiyun if (phy->isp->phy_type == ISP_PHY_TYPE_3430)
108*4882a593Smuzhiyun return csiphy_routing_cfg_3430(phy, iface, on, ccp2_strobe);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * csiphy_power_autoswitch_enable
113*4882a593Smuzhiyun * @enable: Sets or clears the autoswitch function enable flag.
114*4882a593Smuzhiyun */
csiphy_power_autoswitch_enable(struct isp_csiphy * phy,bool enable)115*4882a593Smuzhiyun static void csiphy_power_autoswitch_enable(struct isp_csiphy *phy, bool enable)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun isp_reg_clr_set(phy->isp, phy->cfg_regs, ISPCSI2_PHY_CFG,
118*4882a593Smuzhiyun ISPCSI2_PHY_CFG_PWR_AUTO,
119*4882a593Smuzhiyun enable ? ISPCSI2_PHY_CFG_PWR_AUTO : 0);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun * csiphy_set_power
124*4882a593Smuzhiyun * @power: Power state to be set.
125*4882a593Smuzhiyun *
126*4882a593Smuzhiyun * Returns 0 if successful, or -EBUSY if the retry count is exceeded.
127*4882a593Smuzhiyun */
csiphy_set_power(struct isp_csiphy * phy,u32 power)128*4882a593Smuzhiyun static int csiphy_set_power(struct isp_csiphy *phy, u32 power)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun u32 reg;
131*4882a593Smuzhiyun u8 retry_count;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun isp_reg_clr_set(phy->isp, phy->cfg_regs, ISPCSI2_PHY_CFG,
134*4882a593Smuzhiyun ISPCSI2_PHY_CFG_PWR_CMD_MASK, power);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun retry_count = 0;
137*4882a593Smuzhiyun do {
138*4882a593Smuzhiyun udelay(50);
139*4882a593Smuzhiyun reg = isp_reg_readl(phy->isp, phy->cfg_regs, ISPCSI2_PHY_CFG) &
140*4882a593Smuzhiyun ISPCSI2_PHY_CFG_PWR_STATUS_MASK;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (reg != power >> 2)
143*4882a593Smuzhiyun retry_count++;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun } while ((reg != power >> 2) && (retry_count < 100));
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (retry_count == 100) {
148*4882a593Smuzhiyun dev_err(phy->isp->dev, "CSI2 CIO set power failed!\n");
149*4882a593Smuzhiyun return -EBUSY;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * TCLK values are OK at their reset values
157*4882a593Smuzhiyun */
158*4882a593Smuzhiyun #define TCLK_TERM 0
159*4882a593Smuzhiyun #define TCLK_MISS 1
160*4882a593Smuzhiyun #define TCLK_SETTLE 14
161*4882a593Smuzhiyun
omap3isp_csiphy_config(struct isp_csiphy * phy)162*4882a593Smuzhiyun static int omap3isp_csiphy_config(struct isp_csiphy *phy)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(phy->entity);
165*4882a593Smuzhiyun struct isp_bus_cfg *buscfg = v4l2_subdev_to_bus_cfg(pipe->external);
166*4882a593Smuzhiyun struct isp_csiphy_lanes_cfg *lanes;
167*4882a593Smuzhiyun int csi2_ddrclk_khz;
168*4882a593Smuzhiyun unsigned int num_data_lanes, used_lanes = 0;
169*4882a593Smuzhiyun unsigned int i;
170*4882a593Smuzhiyun u32 reg;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (buscfg->interface == ISP_INTERFACE_CCP2B_PHY1
173*4882a593Smuzhiyun || buscfg->interface == ISP_INTERFACE_CCP2B_PHY2) {
174*4882a593Smuzhiyun lanes = &buscfg->bus.ccp2.lanecfg;
175*4882a593Smuzhiyun num_data_lanes = 1;
176*4882a593Smuzhiyun } else {
177*4882a593Smuzhiyun lanes = &buscfg->bus.csi2.lanecfg;
178*4882a593Smuzhiyun num_data_lanes = buscfg->bus.csi2.num_data_lanes;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (num_data_lanes > phy->num_data_lanes)
182*4882a593Smuzhiyun return -EINVAL;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Clock and data lanes verification */
185*4882a593Smuzhiyun for (i = 0; i < num_data_lanes; i++) {
186*4882a593Smuzhiyun if (lanes->data[i].pol > 1 || lanes->data[i].pos > 3)
187*4882a593Smuzhiyun return -EINVAL;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (used_lanes & (1 << lanes->data[i].pos))
190*4882a593Smuzhiyun return -EINVAL;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun used_lanes |= 1 << lanes->data[i].pos;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (lanes->clk.pol > 1 || lanes->clk.pos > 3)
196*4882a593Smuzhiyun return -EINVAL;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (lanes->clk.pos == 0 || used_lanes & (1 << lanes->clk.pos))
199*4882a593Smuzhiyun return -EINVAL;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * The PHY configuration is lost in off mode, that's not an
203*4882a593Smuzhiyun * issue since the MPU power domain is forced on whilst the
204*4882a593Smuzhiyun * ISP is in use.
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun csiphy_routing_cfg(phy, buscfg->interface, true,
207*4882a593Smuzhiyun buscfg->bus.ccp2.phy_layer);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* DPHY timing configuration */
210*4882a593Smuzhiyun /* CSI-2 is DDR and we only count used lanes. */
211*4882a593Smuzhiyun csi2_ddrclk_khz = pipe->external_rate / 1000
212*4882a593Smuzhiyun / (2 * hweight32(used_lanes)) * pipe->external_width;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun reg = isp_reg_readl(phy->isp, phy->phy_regs, ISPCSIPHY_REG0);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun reg &= ~(ISPCSIPHY_REG0_THS_TERM_MASK |
217*4882a593Smuzhiyun ISPCSIPHY_REG0_THS_SETTLE_MASK);
218*4882a593Smuzhiyun /* THS_TERM: Programmed value = ceil(12.5 ns/DDRClk period) - 1. */
219*4882a593Smuzhiyun reg |= (DIV_ROUND_UP(25 * csi2_ddrclk_khz, 2000000) - 1)
220*4882a593Smuzhiyun << ISPCSIPHY_REG0_THS_TERM_SHIFT;
221*4882a593Smuzhiyun /* THS_SETTLE: Programmed value = ceil(90 ns/DDRClk period) + 3. */
222*4882a593Smuzhiyun reg |= (DIV_ROUND_UP(90 * csi2_ddrclk_khz, 1000000) + 3)
223*4882a593Smuzhiyun << ISPCSIPHY_REG0_THS_SETTLE_SHIFT;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun isp_reg_writel(phy->isp, reg, phy->phy_regs, ISPCSIPHY_REG0);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun reg = isp_reg_readl(phy->isp, phy->phy_regs, ISPCSIPHY_REG1);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun reg &= ~(ISPCSIPHY_REG1_TCLK_TERM_MASK |
230*4882a593Smuzhiyun ISPCSIPHY_REG1_TCLK_MISS_MASK |
231*4882a593Smuzhiyun ISPCSIPHY_REG1_TCLK_SETTLE_MASK);
232*4882a593Smuzhiyun reg |= TCLK_TERM << ISPCSIPHY_REG1_TCLK_TERM_SHIFT;
233*4882a593Smuzhiyun reg |= TCLK_MISS << ISPCSIPHY_REG1_TCLK_MISS_SHIFT;
234*4882a593Smuzhiyun reg |= TCLK_SETTLE << ISPCSIPHY_REG1_TCLK_SETTLE_SHIFT;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun isp_reg_writel(phy->isp, reg, phy->phy_regs, ISPCSIPHY_REG1);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* DPHY lane configuration */
239*4882a593Smuzhiyun reg = isp_reg_readl(phy->isp, phy->cfg_regs, ISPCSI2_PHY_CFG);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun for (i = 0; i < num_data_lanes; i++) {
242*4882a593Smuzhiyun reg &= ~(ISPCSI2_PHY_CFG_DATA_POL_MASK(i + 1) |
243*4882a593Smuzhiyun ISPCSI2_PHY_CFG_DATA_POSITION_MASK(i + 1));
244*4882a593Smuzhiyun reg |= (lanes->data[i].pol <<
245*4882a593Smuzhiyun ISPCSI2_PHY_CFG_DATA_POL_SHIFT(i + 1));
246*4882a593Smuzhiyun reg |= (lanes->data[i].pos <<
247*4882a593Smuzhiyun ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(i + 1));
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun reg &= ~(ISPCSI2_PHY_CFG_CLOCK_POL_MASK |
251*4882a593Smuzhiyun ISPCSI2_PHY_CFG_CLOCK_POSITION_MASK);
252*4882a593Smuzhiyun reg |= lanes->clk.pol << ISPCSI2_PHY_CFG_CLOCK_POL_SHIFT;
253*4882a593Smuzhiyun reg |= lanes->clk.pos << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun isp_reg_writel(phy->isp, reg, phy->cfg_regs, ISPCSI2_PHY_CFG);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
omap3isp_csiphy_acquire(struct isp_csiphy * phy,struct media_entity * entity)260*4882a593Smuzhiyun int omap3isp_csiphy_acquire(struct isp_csiphy *phy, struct media_entity *entity)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun int rval;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (phy->vdd == NULL) {
265*4882a593Smuzhiyun dev_err(phy->isp->dev,
266*4882a593Smuzhiyun "Power regulator for CSI PHY not available\n");
267*4882a593Smuzhiyun return -ENODEV;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun mutex_lock(&phy->mutex);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun rval = regulator_enable(phy->vdd);
273*4882a593Smuzhiyun if (rval < 0)
274*4882a593Smuzhiyun goto done;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun rval = omap3isp_csi2_reset(phy->csi2);
277*4882a593Smuzhiyun if (rval < 0)
278*4882a593Smuzhiyun goto done;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun phy->entity = entity;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun rval = omap3isp_csiphy_config(phy);
283*4882a593Smuzhiyun if (rval < 0)
284*4882a593Smuzhiyun goto done;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (phy->isp->revision == ISP_REVISION_15_0) {
287*4882a593Smuzhiyun rval = csiphy_set_power(phy, ISPCSI2_PHY_CFG_PWR_CMD_ON);
288*4882a593Smuzhiyun if (rval) {
289*4882a593Smuzhiyun regulator_disable(phy->vdd);
290*4882a593Smuzhiyun goto done;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun csiphy_power_autoswitch_enable(phy, true);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun done:
296*4882a593Smuzhiyun if (rval < 0)
297*4882a593Smuzhiyun phy->entity = NULL;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun mutex_unlock(&phy->mutex);
300*4882a593Smuzhiyun return rval;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
omap3isp_csiphy_release(struct isp_csiphy * phy)303*4882a593Smuzhiyun void omap3isp_csiphy_release(struct isp_csiphy *phy)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun mutex_lock(&phy->mutex);
306*4882a593Smuzhiyun if (phy->entity) {
307*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(phy->entity);
308*4882a593Smuzhiyun struct isp_bus_cfg *buscfg =
309*4882a593Smuzhiyun v4l2_subdev_to_bus_cfg(pipe->external);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun csiphy_routing_cfg(phy, buscfg->interface, false,
312*4882a593Smuzhiyun buscfg->bus.ccp2.phy_layer);
313*4882a593Smuzhiyun if (phy->isp->revision == ISP_REVISION_15_0) {
314*4882a593Smuzhiyun csiphy_power_autoswitch_enable(phy, false);
315*4882a593Smuzhiyun csiphy_set_power(phy, ISPCSI2_PHY_CFG_PWR_CMD_OFF);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun regulator_disable(phy->vdd);
318*4882a593Smuzhiyun phy->entity = NULL;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun mutex_unlock(&phy->mutex);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /*
324*4882a593Smuzhiyun * omap3isp_csiphy_init - Initialize the CSI PHY frontends
325*4882a593Smuzhiyun */
omap3isp_csiphy_init(struct isp_device * isp)326*4882a593Smuzhiyun int omap3isp_csiphy_init(struct isp_device *isp)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct isp_csiphy *phy1 = &isp->isp_csiphy1;
329*4882a593Smuzhiyun struct isp_csiphy *phy2 = &isp->isp_csiphy2;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun phy2->isp = isp;
332*4882a593Smuzhiyun phy2->csi2 = &isp->isp_csi2a;
333*4882a593Smuzhiyun phy2->num_data_lanes = ISP_CSIPHY2_NUM_DATA_LANES;
334*4882a593Smuzhiyun phy2->cfg_regs = OMAP3_ISP_IOMEM_CSI2A_REGS1;
335*4882a593Smuzhiyun phy2->phy_regs = OMAP3_ISP_IOMEM_CSIPHY2;
336*4882a593Smuzhiyun mutex_init(&phy2->mutex);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun phy1->isp = isp;
339*4882a593Smuzhiyun mutex_init(&phy1->mutex);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (isp->revision == ISP_REVISION_15_0) {
342*4882a593Smuzhiyun phy1->csi2 = &isp->isp_csi2c;
343*4882a593Smuzhiyun phy1->num_data_lanes = ISP_CSIPHY1_NUM_DATA_LANES;
344*4882a593Smuzhiyun phy1->cfg_regs = OMAP3_ISP_IOMEM_CSI2C_REGS1;
345*4882a593Smuzhiyun phy1->phy_regs = OMAP3_ISP_IOMEM_CSIPHY1;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
omap3isp_csiphy_cleanup(struct isp_device * isp)351*4882a593Smuzhiyun void omap3isp_csiphy_cleanup(struct isp_device *isp)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun mutex_destroy(&isp->isp_csiphy1.mutex);
354*4882a593Smuzhiyun mutex_destroy(&isp->isp_csiphy2.mutex);
355*4882a593Smuzhiyun }
356