1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ispcsi2.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * TI OMAP3 ISP - CSI2 module
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2010 Nokia Corporation
8*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments, Inc.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
11*4882a593Smuzhiyun * Sakari Ailus <sakari.ailus@iki.fi>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <media/v4l2-common.h>
15*4882a593Smuzhiyun #include <linux/v4l2-mediabus.h>
16*4882a593Smuzhiyun #include <linux/mm.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "isp.h"
19*4882a593Smuzhiyun #include "ispreg.h"
20*4882a593Smuzhiyun #include "ispcsi2.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun * csi2_if_enable - Enable CSI2 Receiver interface.
24*4882a593Smuzhiyun * @enable: enable flag
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun */
csi2_if_enable(struct isp_device * isp,struct isp_csi2_device * csi2,u8 enable)27*4882a593Smuzhiyun static void csi2_if_enable(struct isp_device *isp,
28*4882a593Smuzhiyun struct isp_csi2_device *csi2, u8 enable)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun struct isp_csi2_ctrl_cfg *currctrl = &csi2->ctrl;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun isp_reg_clr_set(isp, csi2->regs1, ISPCSI2_CTRL, ISPCSI2_CTRL_IF_EN,
33*4882a593Smuzhiyun enable ? ISPCSI2_CTRL_IF_EN : 0);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun currctrl->if_enable = enable;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * csi2_recv_config - CSI2 receiver module configuration.
40*4882a593Smuzhiyun * @currctrl: isp_csi2_ctrl_cfg structure
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun */
csi2_recv_config(struct isp_device * isp,struct isp_csi2_device * csi2,struct isp_csi2_ctrl_cfg * currctrl)43*4882a593Smuzhiyun static void csi2_recv_config(struct isp_device *isp,
44*4882a593Smuzhiyun struct isp_csi2_device *csi2,
45*4882a593Smuzhiyun struct isp_csi2_ctrl_cfg *currctrl)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun u32 reg;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTRL);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (currctrl->frame_mode)
52*4882a593Smuzhiyun reg |= ISPCSI2_CTRL_FRAME;
53*4882a593Smuzhiyun else
54*4882a593Smuzhiyun reg &= ~ISPCSI2_CTRL_FRAME;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun if (currctrl->vp_clk_enable)
57*4882a593Smuzhiyun reg |= ISPCSI2_CTRL_VP_CLK_EN;
58*4882a593Smuzhiyun else
59*4882a593Smuzhiyun reg &= ~ISPCSI2_CTRL_VP_CLK_EN;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (currctrl->vp_only_enable)
62*4882a593Smuzhiyun reg |= ISPCSI2_CTRL_VP_ONLY_EN;
63*4882a593Smuzhiyun else
64*4882a593Smuzhiyun reg &= ~ISPCSI2_CTRL_VP_ONLY_EN;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun reg &= ~ISPCSI2_CTRL_VP_OUT_CTRL_MASK;
67*4882a593Smuzhiyun reg |= currctrl->vp_out_ctrl << ISPCSI2_CTRL_VP_OUT_CTRL_SHIFT;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (currctrl->ecc_enable)
70*4882a593Smuzhiyun reg |= ISPCSI2_CTRL_ECC_EN;
71*4882a593Smuzhiyun else
72*4882a593Smuzhiyun reg &= ~ISPCSI2_CTRL_ECC_EN;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTRL);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const unsigned int csi2_input_fmts[] = {
78*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG10_1X10,
79*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8,
80*4882a593Smuzhiyun MEDIA_BUS_FMT_SRGGB10_1X10,
81*4882a593Smuzhiyun MEDIA_BUS_FMT_SRGGB10_DPCM8_1X8,
82*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR10_1X10,
83*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR10_DPCM8_1X8,
84*4882a593Smuzhiyun MEDIA_BUS_FMT_SGBRG10_1X10,
85*4882a593Smuzhiyun MEDIA_BUS_FMT_SGBRG10_DPCM8_1X8,
86*4882a593Smuzhiyun MEDIA_BUS_FMT_YUYV8_2X8,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* To set the format on the CSI2 requires a mapping function that takes
90*4882a593Smuzhiyun * the following inputs:
91*4882a593Smuzhiyun * - 3 different formats (at this time)
92*4882a593Smuzhiyun * - 2 destinations (mem, vp+mem) (vp only handled separately)
93*4882a593Smuzhiyun * - 2 decompression options (on, off)
94*4882a593Smuzhiyun * - 2 isp revisions (certain format must be handled differently on OMAP3630)
95*4882a593Smuzhiyun * Output should be CSI2 frame format code
96*4882a593Smuzhiyun * Array indices as follows: [format][dest][decompr][is_3630]
97*4882a593Smuzhiyun * Not all combinations are valid. 0 means invalid.
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun static const u16 __csi2_fmt_map[3][2][2][2] = {
100*4882a593Smuzhiyun /* RAW10 formats */
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun /* Output to memory */
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun /* No DPCM decompression */
105*4882a593Smuzhiyun { CSI2_PIX_FMT_RAW10_EXP16, CSI2_PIX_FMT_RAW10_EXP16 },
106*4882a593Smuzhiyun /* DPCM decompression */
107*4882a593Smuzhiyun { 0, 0 },
108*4882a593Smuzhiyun },
109*4882a593Smuzhiyun /* Output to both */
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun /* No DPCM decompression */
112*4882a593Smuzhiyun { CSI2_PIX_FMT_RAW10_EXP16_VP,
113*4882a593Smuzhiyun CSI2_PIX_FMT_RAW10_EXP16_VP },
114*4882a593Smuzhiyun /* DPCM decompression */
115*4882a593Smuzhiyun { 0, 0 },
116*4882a593Smuzhiyun },
117*4882a593Smuzhiyun },
118*4882a593Smuzhiyun /* RAW10 DPCM8 formats */
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun /* Output to memory */
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun /* No DPCM decompression */
123*4882a593Smuzhiyun { CSI2_PIX_FMT_RAW8, CSI2_USERDEF_8BIT_DATA1 },
124*4882a593Smuzhiyun /* DPCM decompression */
125*4882a593Smuzhiyun { CSI2_PIX_FMT_RAW8_DPCM10_EXP16,
126*4882a593Smuzhiyun CSI2_USERDEF_8BIT_DATA1_DPCM10 },
127*4882a593Smuzhiyun },
128*4882a593Smuzhiyun /* Output to both */
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun /* No DPCM decompression */
131*4882a593Smuzhiyun { CSI2_PIX_FMT_RAW8_VP,
132*4882a593Smuzhiyun CSI2_PIX_FMT_RAW8_VP },
133*4882a593Smuzhiyun /* DPCM decompression */
134*4882a593Smuzhiyun { CSI2_PIX_FMT_RAW8_DPCM10_VP,
135*4882a593Smuzhiyun CSI2_USERDEF_8BIT_DATA1_DPCM10_VP },
136*4882a593Smuzhiyun },
137*4882a593Smuzhiyun },
138*4882a593Smuzhiyun /* YUYV8 2X8 formats */
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun /* Output to memory */
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun /* No DPCM decompression */
143*4882a593Smuzhiyun { CSI2_PIX_FMT_YUV422_8BIT,
144*4882a593Smuzhiyun CSI2_PIX_FMT_YUV422_8BIT },
145*4882a593Smuzhiyun /* DPCM decompression */
146*4882a593Smuzhiyun { 0, 0 },
147*4882a593Smuzhiyun },
148*4882a593Smuzhiyun /* Output to both */
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun /* No DPCM decompression */
151*4882a593Smuzhiyun { CSI2_PIX_FMT_YUV422_8BIT_VP,
152*4882a593Smuzhiyun CSI2_PIX_FMT_YUV422_8BIT_VP },
153*4882a593Smuzhiyun /* DPCM decompression */
154*4882a593Smuzhiyun { 0, 0 },
155*4882a593Smuzhiyun },
156*4882a593Smuzhiyun },
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * csi2_ctx_map_format - Map CSI2 sink media bus format to CSI2 format ID
161*4882a593Smuzhiyun * @csi2: ISP CSI2 device
162*4882a593Smuzhiyun *
163*4882a593Smuzhiyun * Returns CSI2 physical format id
164*4882a593Smuzhiyun */
csi2_ctx_map_format(struct isp_csi2_device * csi2)165*4882a593Smuzhiyun static u16 csi2_ctx_map_format(struct isp_csi2_device *csi2)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun const struct v4l2_mbus_framefmt *fmt = &csi2->formats[CSI2_PAD_SINK];
168*4882a593Smuzhiyun int fmtidx, destidx, is_3630;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun switch (fmt->code) {
171*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG10_1X10:
172*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB10_1X10:
173*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR10_1X10:
174*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG10_1X10:
175*4882a593Smuzhiyun fmtidx = 0;
176*4882a593Smuzhiyun break;
177*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8:
178*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB10_DPCM8_1X8:
179*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR10_DPCM8_1X8:
180*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG10_DPCM8_1X8:
181*4882a593Smuzhiyun fmtidx = 1;
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
184*4882a593Smuzhiyun fmtidx = 2;
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun default:
187*4882a593Smuzhiyun WARN(1, KERN_ERR "CSI2: pixel format %08x unsupported!\n",
188*4882a593Smuzhiyun fmt->code);
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (!(csi2->output & CSI2_OUTPUT_CCDC) &&
193*4882a593Smuzhiyun !(csi2->output & CSI2_OUTPUT_MEMORY)) {
194*4882a593Smuzhiyun /* Neither output enabled is a valid combination */
195*4882a593Smuzhiyun return CSI2_PIX_FMT_OTHERS;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* If we need to skip frames at the beginning of the stream disable the
199*4882a593Smuzhiyun * video port to avoid sending the skipped frames to the CCDC.
200*4882a593Smuzhiyun */
201*4882a593Smuzhiyun destidx = csi2->frame_skip ? 0 : !!(csi2->output & CSI2_OUTPUT_CCDC);
202*4882a593Smuzhiyun is_3630 = csi2->isp->revision == ISP_REVISION_15_0;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return __csi2_fmt_map[fmtidx][destidx][csi2->dpcm_decompress][is_3630];
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * csi2_set_outaddr - Set memory address to save output image
209*4882a593Smuzhiyun * @csi2: Pointer to ISP CSI2a device.
210*4882a593Smuzhiyun * @addr: ISP MMU Mapped 32-bit memory address aligned on 32 byte boundary.
211*4882a593Smuzhiyun *
212*4882a593Smuzhiyun * Sets the memory address where the output will be saved.
213*4882a593Smuzhiyun *
214*4882a593Smuzhiyun * Returns 0 if successful, or -EINVAL if the address is not in the 32 byte
215*4882a593Smuzhiyun * boundary.
216*4882a593Smuzhiyun */
csi2_set_outaddr(struct isp_csi2_device * csi2,u32 addr)217*4882a593Smuzhiyun static void csi2_set_outaddr(struct isp_csi2_device *csi2, u32 addr)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct isp_device *isp = csi2->isp;
220*4882a593Smuzhiyun struct isp_csi2_ctx_cfg *ctx = &csi2->contexts[0];
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun ctx->ping_addr = addr;
223*4882a593Smuzhiyun ctx->pong_addr = addr;
224*4882a593Smuzhiyun isp_reg_writel(isp, ctx->ping_addr,
225*4882a593Smuzhiyun csi2->regs1, ISPCSI2_CTX_DAT_PING_ADDR(ctx->ctxnum));
226*4882a593Smuzhiyun isp_reg_writel(isp, ctx->pong_addr,
227*4882a593Smuzhiyun csi2->regs1, ISPCSI2_CTX_DAT_PONG_ADDR(ctx->ctxnum));
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * is_usr_def_mapping - Checks whether USER_DEF_MAPPING should
232*4882a593Smuzhiyun * be enabled by CSI2.
233*4882a593Smuzhiyun * @format_id: mapped format id
234*4882a593Smuzhiyun *
235*4882a593Smuzhiyun */
is_usr_def_mapping(u32 format_id)236*4882a593Smuzhiyun static inline int is_usr_def_mapping(u32 format_id)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun return (format_id & 0x40) ? 1 : 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * csi2_ctx_enable - Enable specified CSI2 context
243*4882a593Smuzhiyun * @ctxnum: Context number, valid between 0 and 7 values.
244*4882a593Smuzhiyun * @enable: enable
245*4882a593Smuzhiyun *
246*4882a593Smuzhiyun */
csi2_ctx_enable(struct isp_device * isp,struct isp_csi2_device * csi2,u8 ctxnum,u8 enable)247*4882a593Smuzhiyun static void csi2_ctx_enable(struct isp_device *isp,
248*4882a593Smuzhiyun struct isp_csi2_device *csi2, u8 ctxnum, u8 enable)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct isp_csi2_ctx_cfg *ctx = &csi2->contexts[ctxnum];
251*4882a593Smuzhiyun unsigned int skip = 0;
252*4882a593Smuzhiyun u32 reg;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_CTRL1(ctxnum));
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (enable) {
257*4882a593Smuzhiyun if (csi2->frame_skip)
258*4882a593Smuzhiyun skip = csi2->frame_skip;
259*4882a593Smuzhiyun else if (csi2->output & CSI2_OUTPUT_MEMORY)
260*4882a593Smuzhiyun skip = 1;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun reg &= ~ISPCSI2_CTX_CTRL1_COUNT_MASK;
263*4882a593Smuzhiyun reg |= ISPCSI2_CTX_CTRL1_COUNT_UNLOCK
264*4882a593Smuzhiyun | (skip << ISPCSI2_CTX_CTRL1_COUNT_SHIFT)
265*4882a593Smuzhiyun | ISPCSI2_CTX_CTRL1_CTX_EN;
266*4882a593Smuzhiyun } else {
267*4882a593Smuzhiyun reg &= ~ISPCSI2_CTX_CTRL1_CTX_EN;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTX_CTRL1(ctxnum));
271*4882a593Smuzhiyun ctx->enabled = enable;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * csi2_ctx_config - CSI2 context configuration.
276*4882a593Smuzhiyun * @ctx: context configuration
277*4882a593Smuzhiyun *
278*4882a593Smuzhiyun */
csi2_ctx_config(struct isp_device * isp,struct isp_csi2_device * csi2,struct isp_csi2_ctx_cfg * ctx)279*4882a593Smuzhiyun static void csi2_ctx_config(struct isp_device *isp,
280*4882a593Smuzhiyun struct isp_csi2_device *csi2,
281*4882a593Smuzhiyun struct isp_csi2_ctx_cfg *ctx)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun u32 reg;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Set up CSI2_CTx_CTRL1 */
286*4882a593Smuzhiyun reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_CTRL1(ctx->ctxnum));
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (ctx->eof_enabled)
289*4882a593Smuzhiyun reg |= ISPCSI2_CTX_CTRL1_EOF_EN;
290*4882a593Smuzhiyun else
291*4882a593Smuzhiyun reg &= ~ISPCSI2_CTX_CTRL1_EOF_EN;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (ctx->eol_enabled)
294*4882a593Smuzhiyun reg |= ISPCSI2_CTX_CTRL1_EOL_EN;
295*4882a593Smuzhiyun else
296*4882a593Smuzhiyun reg &= ~ISPCSI2_CTX_CTRL1_EOL_EN;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (ctx->checksum_enabled)
299*4882a593Smuzhiyun reg |= ISPCSI2_CTX_CTRL1_CS_EN;
300*4882a593Smuzhiyun else
301*4882a593Smuzhiyun reg &= ~ISPCSI2_CTX_CTRL1_CS_EN;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTX_CTRL1(ctx->ctxnum));
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Set up CSI2_CTx_CTRL2 */
306*4882a593Smuzhiyun reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_CTRL2(ctx->ctxnum));
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun reg &= ~(ISPCSI2_CTX_CTRL2_VIRTUAL_ID_MASK);
309*4882a593Smuzhiyun reg |= ctx->virtual_id << ISPCSI2_CTX_CTRL2_VIRTUAL_ID_SHIFT;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun reg &= ~(ISPCSI2_CTX_CTRL2_FORMAT_MASK);
312*4882a593Smuzhiyun reg |= ctx->format_id << ISPCSI2_CTX_CTRL2_FORMAT_SHIFT;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (ctx->dpcm_decompress) {
315*4882a593Smuzhiyun if (ctx->dpcm_predictor)
316*4882a593Smuzhiyun reg |= ISPCSI2_CTX_CTRL2_DPCM_PRED;
317*4882a593Smuzhiyun else
318*4882a593Smuzhiyun reg &= ~ISPCSI2_CTX_CTRL2_DPCM_PRED;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (is_usr_def_mapping(ctx->format_id)) {
322*4882a593Smuzhiyun reg &= ~ISPCSI2_CTX_CTRL2_USER_DEF_MAP_MASK;
323*4882a593Smuzhiyun reg |= 2 << ISPCSI2_CTX_CTRL2_USER_DEF_MAP_SHIFT;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTX_CTRL2(ctx->ctxnum));
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Set up CSI2_CTx_CTRL3 */
329*4882a593Smuzhiyun reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_CTRL3(ctx->ctxnum));
330*4882a593Smuzhiyun reg &= ~(ISPCSI2_CTX_CTRL3_ALPHA_MASK);
331*4882a593Smuzhiyun reg |= (ctx->alpha << ISPCSI2_CTX_CTRL3_ALPHA_SHIFT);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTX_CTRL3(ctx->ctxnum));
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Set up CSI2_CTx_DAT_OFST */
336*4882a593Smuzhiyun reg = isp_reg_readl(isp, csi2->regs1,
337*4882a593Smuzhiyun ISPCSI2_CTX_DAT_OFST(ctx->ctxnum));
338*4882a593Smuzhiyun reg &= ~ISPCSI2_CTX_DAT_OFST_OFST_MASK;
339*4882a593Smuzhiyun reg |= ctx->data_offset << ISPCSI2_CTX_DAT_OFST_OFST_SHIFT;
340*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1,
341*4882a593Smuzhiyun ISPCSI2_CTX_DAT_OFST(ctx->ctxnum));
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun isp_reg_writel(isp, ctx->ping_addr,
344*4882a593Smuzhiyun csi2->regs1, ISPCSI2_CTX_DAT_PING_ADDR(ctx->ctxnum));
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun isp_reg_writel(isp, ctx->pong_addr,
347*4882a593Smuzhiyun csi2->regs1, ISPCSI2_CTX_DAT_PONG_ADDR(ctx->ctxnum));
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun * csi2_timing_config - CSI2 timing configuration.
352*4882a593Smuzhiyun * @timing: csi2_timing_cfg structure
353*4882a593Smuzhiyun */
csi2_timing_config(struct isp_device * isp,struct isp_csi2_device * csi2,struct isp_csi2_timing_cfg * timing)354*4882a593Smuzhiyun static void csi2_timing_config(struct isp_device *isp,
355*4882a593Smuzhiyun struct isp_csi2_device *csi2,
356*4882a593Smuzhiyun struct isp_csi2_timing_cfg *timing)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun u32 reg;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_TIMING);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (timing->force_rx_mode)
363*4882a593Smuzhiyun reg |= ISPCSI2_TIMING_FORCE_RX_MODE_IO(timing->ionum);
364*4882a593Smuzhiyun else
365*4882a593Smuzhiyun reg &= ~ISPCSI2_TIMING_FORCE_RX_MODE_IO(timing->ionum);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (timing->stop_state_16x)
368*4882a593Smuzhiyun reg |= ISPCSI2_TIMING_STOP_STATE_X16_IO(timing->ionum);
369*4882a593Smuzhiyun else
370*4882a593Smuzhiyun reg &= ~ISPCSI2_TIMING_STOP_STATE_X16_IO(timing->ionum);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (timing->stop_state_4x)
373*4882a593Smuzhiyun reg |= ISPCSI2_TIMING_STOP_STATE_X4_IO(timing->ionum);
374*4882a593Smuzhiyun else
375*4882a593Smuzhiyun reg &= ~ISPCSI2_TIMING_STOP_STATE_X4_IO(timing->ionum);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun reg &= ~ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_MASK(timing->ionum);
378*4882a593Smuzhiyun reg |= timing->stop_state_counter <<
379*4882a593Smuzhiyun ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_SHIFT(timing->ionum);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_TIMING);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /*
385*4882a593Smuzhiyun * csi2_irq_ctx_set - Enables CSI2 Context IRQs.
386*4882a593Smuzhiyun * @enable: Enable/disable CSI2 Context interrupts
387*4882a593Smuzhiyun */
csi2_irq_ctx_set(struct isp_device * isp,struct isp_csi2_device * csi2,int enable)388*4882a593Smuzhiyun static void csi2_irq_ctx_set(struct isp_device *isp,
389*4882a593Smuzhiyun struct isp_csi2_device *csi2, int enable)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun int i;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
394*4882a593Smuzhiyun isp_reg_writel(isp, ISPCSI2_CTX_IRQSTATUS_FE_IRQ, csi2->regs1,
395*4882a593Smuzhiyun ISPCSI2_CTX_IRQSTATUS(i));
396*4882a593Smuzhiyun if (enable)
397*4882a593Smuzhiyun isp_reg_set(isp, csi2->regs1, ISPCSI2_CTX_IRQENABLE(i),
398*4882a593Smuzhiyun ISPCSI2_CTX_IRQSTATUS_FE_IRQ);
399*4882a593Smuzhiyun else
400*4882a593Smuzhiyun isp_reg_clr(isp, csi2->regs1, ISPCSI2_CTX_IRQENABLE(i),
401*4882a593Smuzhiyun ISPCSI2_CTX_IRQSTATUS_FE_IRQ);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * csi2_irq_complexio1_set - Enables CSI2 ComplexIO IRQs.
407*4882a593Smuzhiyun * @enable: Enable/disable CSI2 ComplexIO #1 interrupts
408*4882a593Smuzhiyun */
csi2_irq_complexio1_set(struct isp_device * isp,struct isp_csi2_device * csi2,int enable)409*4882a593Smuzhiyun static void csi2_irq_complexio1_set(struct isp_device *isp,
410*4882a593Smuzhiyun struct isp_csi2_device *csi2, int enable)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun u32 reg;
413*4882a593Smuzhiyun reg = ISPCSI2_PHY_IRQENABLE_STATEALLULPMEXIT |
414*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_STATEALLULPMENTER |
415*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_STATEULPM5 |
416*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRCONTROL5 |
417*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRESC5 |
418*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS5 |
419*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTHS5 |
420*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_STATEULPM4 |
421*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRCONTROL4 |
422*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRESC4 |
423*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS4 |
424*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTHS4 |
425*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_STATEULPM3 |
426*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRCONTROL3 |
427*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRESC3 |
428*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS3 |
429*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTHS3 |
430*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_STATEULPM2 |
431*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRCONTROL2 |
432*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRESC2 |
433*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS2 |
434*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTHS2 |
435*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_STATEULPM1 |
436*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRCONTROL1 |
437*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRESC1 |
438*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS1 |
439*4882a593Smuzhiyun ISPCSI2_PHY_IRQENABLE_ERRSOTHS1;
440*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_PHY_IRQSTATUS);
441*4882a593Smuzhiyun if (enable)
442*4882a593Smuzhiyun reg |= isp_reg_readl(isp, csi2->regs1, ISPCSI2_PHY_IRQENABLE);
443*4882a593Smuzhiyun else
444*4882a593Smuzhiyun reg = 0;
445*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_PHY_IRQENABLE);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /*
449*4882a593Smuzhiyun * csi2_irq_status_set - Enables CSI2 Status IRQs.
450*4882a593Smuzhiyun * @enable: Enable/disable CSI2 Status interrupts
451*4882a593Smuzhiyun */
csi2_irq_status_set(struct isp_device * isp,struct isp_csi2_device * csi2,int enable)452*4882a593Smuzhiyun static void csi2_irq_status_set(struct isp_device *isp,
453*4882a593Smuzhiyun struct isp_csi2_device *csi2, int enable)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun u32 reg;
456*4882a593Smuzhiyun reg = ISPCSI2_IRQSTATUS_OCP_ERR_IRQ |
457*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_SHORT_PACKET_IRQ |
458*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_ECC_CORRECTION_IRQ |
459*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_ECC_NO_CORRECTION_IRQ |
460*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_COMPLEXIO2_ERR_IRQ |
461*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_COMPLEXIO1_ERR_IRQ |
462*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_FIFO_OVF_IRQ |
463*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_CONTEXT(0);
464*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_IRQSTATUS);
465*4882a593Smuzhiyun if (enable)
466*4882a593Smuzhiyun reg |= isp_reg_readl(isp, csi2->regs1, ISPCSI2_IRQENABLE);
467*4882a593Smuzhiyun else
468*4882a593Smuzhiyun reg = 0;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_IRQENABLE);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun * omap3isp_csi2_reset - Resets the CSI2 module.
475*4882a593Smuzhiyun *
476*4882a593Smuzhiyun * Must be called with the phy lock held.
477*4882a593Smuzhiyun *
478*4882a593Smuzhiyun * Returns 0 if successful, or -EBUSY if power command didn't respond.
479*4882a593Smuzhiyun */
omap3isp_csi2_reset(struct isp_csi2_device * csi2)480*4882a593Smuzhiyun int omap3isp_csi2_reset(struct isp_csi2_device *csi2)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct isp_device *isp = csi2->isp;
483*4882a593Smuzhiyun u8 soft_reset_retries = 0;
484*4882a593Smuzhiyun u32 reg;
485*4882a593Smuzhiyun int i;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (!csi2->available)
488*4882a593Smuzhiyun return -ENODEV;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (csi2->phy->entity)
491*4882a593Smuzhiyun return -EBUSY;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun isp_reg_set(isp, csi2->regs1, ISPCSI2_SYSCONFIG,
494*4882a593Smuzhiyun ISPCSI2_SYSCONFIG_SOFT_RESET);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun do {
497*4882a593Smuzhiyun reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_SYSSTATUS) &
498*4882a593Smuzhiyun ISPCSI2_SYSSTATUS_RESET_DONE;
499*4882a593Smuzhiyun if (reg == ISPCSI2_SYSSTATUS_RESET_DONE)
500*4882a593Smuzhiyun break;
501*4882a593Smuzhiyun soft_reset_retries++;
502*4882a593Smuzhiyun if (soft_reset_retries < 5)
503*4882a593Smuzhiyun udelay(100);
504*4882a593Smuzhiyun } while (soft_reset_retries < 5);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (soft_reset_retries == 5) {
507*4882a593Smuzhiyun dev_err(isp->dev, "CSI2: Soft reset try count exceeded!\n");
508*4882a593Smuzhiyun return -EBUSY;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (isp->revision == ISP_REVISION_15_0)
512*4882a593Smuzhiyun isp_reg_set(isp, csi2->regs1, ISPCSI2_PHY_CFG,
513*4882a593Smuzhiyun ISPCSI2_PHY_CFG_RESET_CTRL);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun i = 100;
516*4882a593Smuzhiyun do {
517*4882a593Smuzhiyun reg = isp_reg_readl(isp, csi2->phy->phy_regs, ISPCSIPHY_REG1)
518*4882a593Smuzhiyun & ISPCSIPHY_REG1_RESET_DONE_CTRLCLK;
519*4882a593Smuzhiyun if (reg == ISPCSIPHY_REG1_RESET_DONE_CTRLCLK)
520*4882a593Smuzhiyun break;
521*4882a593Smuzhiyun udelay(100);
522*4882a593Smuzhiyun } while (--i > 0);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (i == 0) {
525*4882a593Smuzhiyun dev_err(isp->dev,
526*4882a593Smuzhiyun "CSI2: Reset for CSI2_96M_FCLK domain Failed!\n");
527*4882a593Smuzhiyun return -EBUSY;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (isp->autoidle)
531*4882a593Smuzhiyun isp_reg_clr_set(isp, csi2->regs1, ISPCSI2_SYSCONFIG,
532*4882a593Smuzhiyun ISPCSI2_SYSCONFIG_MSTANDBY_MODE_MASK |
533*4882a593Smuzhiyun ISPCSI2_SYSCONFIG_AUTO_IDLE,
534*4882a593Smuzhiyun ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SMART |
535*4882a593Smuzhiyun ((isp->revision == ISP_REVISION_15_0) ?
536*4882a593Smuzhiyun ISPCSI2_SYSCONFIG_AUTO_IDLE : 0));
537*4882a593Smuzhiyun else
538*4882a593Smuzhiyun isp_reg_clr_set(isp, csi2->regs1, ISPCSI2_SYSCONFIG,
539*4882a593Smuzhiyun ISPCSI2_SYSCONFIG_MSTANDBY_MODE_MASK |
540*4882a593Smuzhiyun ISPCSI2_SYSCONFIG_AUTO_IDLE,
541*4882a593Smuzhiyun ISPCSI2_SYSCONFIG_MSTANDBY_MODE_NO);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
csi2_configure(struct isp_csi2_device * csi2)546*4882a593Smuzhiyun static int csi2_configure(struct isp_csi2_device *csi2)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(&csi2->subdev.entity);
549*4882a593Smuzhiyun const struct isp_bus_cfg *buscfg;
550*4882a593Smuzhiyun struct isp_device *isp = csi2->isp;
551*4882a593Smuzhiyun struct isp_csi2_timing_cfg *timing = &csi2->timing[0];
552*4882a593Smuzhiyun struct v4l2_subdev *sensor;
553*4882a593Smuzhiyun struct media_pad *pad;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /*
556*4882a593Smuzhiyun * CSI2 fields that can be updated while the context has
557*4882a593Smuzhiyun * been enabled or the interface has been enabled are not
558*4882a593Smuzhiyun * updated dynamically currently. So we do not allow to
559*4882a593Smuzhiyun * reconfigure if either has been enabled
560*4882a593Smuzhiyun */
561*4882a593Smuzhiyun if (csi2->contexts[0].enabled || csi2->ctrl.if_enable)
562*4882a593Smuzhiyun return -EBUSY;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun pad = media_entity_remote_pad(&csi2->pads[CSI2_PAD_SINK]);
565*4882a593Smuzhiyun sensor = media_entity_to_v4l2_subdev(pad->entity);
566*4882a593Smuzhiyun buscfg = v4l2_subdev_to_bus_cfg(pipe->external);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun csi2->frame_skip = 0;
569*4882a593Smuzhiyun v4l2_subdev_call(sensor, sensor, g_skip_frames, &csi2->frame_skip);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun csi2->ctrl.vp_out_ctrl =
572*4882a593Smuzhiyun clamp_t(unsigned int, pipe->l3_ick / pipe->external_rate - 1,
573*4882a593Smuzhiyun 1, 3);
574*4882a593Smuzhiyun dev_dbg(isp->dev, "%s: l3_ick %lu, external_rate %u, vp_out_ctrl %u\n",
575*4882a593Smuzhiyun __func__, pipe->l3_ick, pipe->external_rate,
576*4882a593Smuzhiyun csi2->ctrl.vp_out_ctrl);
577*4882a593Smuzhiyun csi2->ctrl.frame_mode = ISP_CSI2_FRAME_IMMEDIATE;
578*4882a593Smuzhiyun csi2->ctrl.ecc_enable = buscfg->bus.csi2.crc;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun timing->ionum = 1;
581*4882a593Smuzhiyun timing->force_rx_mode = 1;
582*4882a593Smuzhiyun timing->stop_state_16x = 1;
583*4882a593Smuzhiyun timing->stop_state_4x = 1;
584*4882a593Smuzhiyun timing->stop_state_counter = 0x1FF;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun * The CSI2 receiver can't do any format conversion except DPCM
588*4882a593Smuzhiyun * decompression, so every set_format call configures both pads
589*4882a593Smuzhiyun * and enables DPCM decompression as a special case:
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun if (csi2->formats[CSI2_PAD_SINK].code !=
592*4882a593Smuzhiyun csi2->formats[CSI2_PAD_SOURCE].code)
593*4882a593Smuzhiyun csi2->dpcm_decompress = true;
594*4882a593Smuzhiyun else
595*4882a593Smuzhiyun csi2->dpcm_decompress = false;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun csi2->contexts[0].format_id = csi2_ctx_map_format(csi2);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (csi2->video_out.bpl_padding == 0)
600*4882a593Smuzhiyun csi2->contexts[0].data_offset = 0;
601*4882a593Smuzhiyun else
602*4882a593Smuzhiyun csi2->contexts[0].data_offset = csi2->video_out.bpl_value;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * Enable end of frame and end of line signals generation for
606*4882a593Smuzhiyun * context 0. These signals are generated from CSI2 receiver to
607*4882a593Smuzhiyun * qualify the last pixel of a frame and the last pixel of a line.
608*4882a593Smuzhiyun * Without enabling the signals CSI2 receiver writes data to memory
609*4882a593Smuzhiyun * beyond buffer size and/or data line offset is not handled correctly.
610*4882a593Smuzhiyun */
611*4882a593Smuzhiyun csi2->contexts[0].eof_enabled = 1;
612*4882a593Smuzhiyun csi2->contexts[0].eol_enabled = 1;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun csi2_irq_complexio1_set(isp, csi2, 1);
615*4882a593Smuzhiyun csi2_irq_ctx_set(isp, csi2, 1);
616*4882a593Smuzhiyun csi2_irq_status_set(isp, csi2, 1);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* Set configuration (timings, format and links) */
619*4882a593Smuzhiyun csi2_timing_config(isp, csi2, timing);
620*4882a593Smuzhiyun csi2_recv_config(isp, csi2, &csi2->ctrl);
621*4882a593Smuzhiyun csi2_ctx_config(isp, csi2, &csi2->contexts[0]);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun * csi2_print_status - Prints CSI2 debug information.
628*4882a593Smuzhiyun */
629*4882a593Smuzhiyun #define CSI2_PRINT_REGISTER(isp, regs, name)\
630*4882a593Smuzhiyun dev_dbg(isp->dev, "###CSI2 " #name "=0x%08x\n", \
631*4882a593Smuzhiyun isp_reg_readl(isp, regs, ISPCSI2_##name))
632*4882a593Smuzhiyun
csi2_print_status(struct isp_csi2_device * csi2)633*4882a593Smuzhiyun static void csi2_print_status(struct isp_csi2_device *csi2)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct isp_device *isp = csi2->isp;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (!csi2->available)
638*4882a593Smuzhiyun return;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun dev_dbg(isp->dev, "-------------CSI2 Register dump-------------\n");
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, SYSCONFIG);
643*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, SYSSTATUS);
644*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, IRQENABLE);
645*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, IRQSTATUS);
646*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, CTRL);
647*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, DBG_H);
648*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, GNQ);
649*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, PHY_CFG);
650*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, PHY_IRQSTATUS);
651*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, SHORT_PACKET);
652*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, PHY_IRQENABLE);
653*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, DBG_P);
654*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, TIMING);
655*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_CTRL1(0));
656*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_CTRL2(0));
657*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_DAT_OFST(0));
658*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_DAT_PING_ADDR(0));
659*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_DAT_PONG_ADDR(0));
660*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_IRQENABLE(0));
661*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_IRQSTATUS(0));
662*4882a593Smuzhiyun CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_CTRL3(0));
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun dev_dbg(isp->dev, "--------------------------------------------\n");
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
668*4882a593Smuzhiyun * Interrupt handling
669*4882a593Smuzhiyun */
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /*
672*4882a593Smuzhiyun * csi2_isr_buffer - Does buffer handling at end-of-frame
673*4882a593Smuzhiyun * when writing to memory.
674*4882a593Smuzhiyun */
csi2_isr_buffer(struct isp_csi2_device * csi2)675*4882a593Smuzhiyun static void csi2_isr_buffer(struct isp_csi2_device *csi2)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct isp_device *isp = csi2->isp;
678*4882a593Smuzhiyun struct isp_buffer *buffer;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun csi2_ctx_enable(isp, csi2, 0, 0);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun buffer = omap3isp_video_buffer_next(&csi2->video_out);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /*
685*4882a593Smuzhiyun * Let video queue operation restart engine if there is an underrun
686*4882a593Smuzhiyun * condition.
687*4882a593Smuzhiyun */
688*4882a593Smuzhiyun if (buffer == NULL)
689*4882a593Smuzhiyun return;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun csi2_set_outaddr(csi2, buffer->dma);
692*4882a593Smuzhiyun csi2_ctx_enable(isp, csi2, 0, 1);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
csi2_isr_ctx(struct isp_csi2_device * csi2,struct isp_csi2_ctx_cfg * ctx)695*4882a593Smuzhiyun static void csi2_isr_ctx(struct isp_csi2_device *csi2,
696*4882a593Smuzhiyun struct isp_csi2_ctx_cfg *ctx)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun struct isp_device *isp = csi2->isp;
699*4882a593Smuzhiyun unsigned int n = ctx->ctxnum;
700*4882a593Smuzhiyun u32 status;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun status = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_IRQSTATUS(n));
703*4882a593Smuzhiyun isp_reg_writel(isp, status, csi2->regs1, ISPCSI2_CTX_IRQSTATUS(n));
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (!(status & ISPCSI2_CTX_IRQSTATUS_FE_IRQ))
706*4882a593Smuzhiyun return;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* Skip interrupts until we reach the frame skip count. The CSI2 will be
709*4882a593Smuzhiyun * automatically disabled, as the frame skip count has been programmed
710*4882a593Smuzhiyun * in the CSI2_CTx_CTRL1::COUNT field, so re-enable it.
711*4882a593Smuzhiyun *
712*4882a593Smuzhiyun * It would have been nice to rely on the FRAME_NUMBER interrupt instead
713*4882a593Smuzhiyun * but it turned out that the interrupt is only generated when the CSI2
714*4882a593Smuzhiyun * writes to memory (the CSI2_CTx_CTRL1::COUNT field is decreased
715*4882a593Smuzhiyun * correctly and reaches 0 when data is forwarded to the video port only
716*4882a593Smuzhiyun * but no interrupt arrives). Maybe a CSI2 hardware bug.
717*4882a593Smuzhiyun */
718*4882a593Smuzhiyun if (csi2->frame_skip) {
719*4882a593Smuzhiyun csi2->frame_skip--;
720*4882a593Smuzhiyun if (csi2->frame_skip == 0) {
721*4882a593Smuzhiyun ctx->format_id = csi2_ctx_map_format(csi2);
722*4882a593Smuzhiyun csi2_ctx_config(isp, csi2, ctx);
723*4882a593Smuzhiyun csi2_ctx_enable(isp, csi2, n, 1);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun return;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun if (csi2->output & CSI2_OUTPUT_MEMORY)
729*4882a593Smuzhiyun csi2_isr_buffer(csi2);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /*
733*4882a593Smuzhiyun * omap3isp_csi2_isr - CSI2 interrupt handling.
734*4882a593Smuzhiyun */
omap3isp_csi2_isr(struct isp_csi2_device * csi2)735*4882a593Smuzhiyun void omap3isp_csi2_isr(struct isp_csi2_device *csi2)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(&csi2->subdev.entity);
738*4882a593Smuzhiyun u32 csi2_irqstatus, cpxio1_irqstatus;
739*4882a593Smuzhiyun struct isp_device *isp = csi2->isp;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun if (!csi2->available)
742*4882a593Smuzhiyun return;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun csi2_irqstatus = isp_reg_readl(isp, csi2->regs1, ISPCSI2_IRQSTATUS);
745*4882a593Smuzhiyun isp_reg_writel(isp, csi2_irqstatus, csi2->regs1, ISPCSI2_IRQSTATUS);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun /* Failure Cases */
748*4882a593Smuzhiyun if (csi2_irqstatus & ISPCSI2_IRQSTATUS_COMPLEXIO1_ERR_IRQ) {
749*4882a593Smuzhiyun cpxio1_irqstatus = isp_reg_readl(isp, csi2->regs1,
750*4882a593Smuzhiyun ISPCSI2_PHY_IRQSTATUS);
751*4882a593Smuzhiyun isp_reg_writel(isp, cpxio1_irqstatus,
752*4882a593Smuzhiyun csi2->regs1, ISPCSI2_PHY_IRQSTATUS);
753*4882a593Smuzhiyun dev_dbg(isp->dev, "CSI2: ComplexIO Error IRQ %x\n",
754*4882a593Smuzhiyun cpxio1_irqstatus);
755*4882a593Smuzhiyun pipe->error = true;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (csi2_irqstatus & (ISPCSI2_IRQSTATUS_OCP_ERR_IRQ |
759*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_SHORT_PACKET_IRQ |
760*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_ECC_NO_CORRECTION_IRQ |
761*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_COMPLEXIO2_ERR_IRQ |
762*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_FIFO_OVF_IRQ)) {
763*4882a593Smuzhiyun dev_dbg(isp->dev,
764*4882a593Smuzhiyun "CSI2 Err: OCP:%d, Short_pack:%d, ECC:%d, CPXIO2:%d, FIFO_OVF:%d,\n",
765*4882a593Smuzhiyun (csi2_irqstatus &
766*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_OCP_ERR_IRQ) ? 1 : 0,
767*4882a593Smuzhiyun (csi2_irqstatus &
768*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_SHORT_PACKET_IRQ) ? 1 : 0,
769*4882a593Smuzhiyun (csi2_irqstatus &
770*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_ECC_NO_CORRECTION_IRQ) ? 1 : 0,
771*4882a593Smuzhiyun (csi2_irqstatus &
772*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_COMPLEXIO2_ERR_IRQ) ? 1 : 0,
773*4882a593Smuzhiyun (csi2_irqstatus &
774*4882a593Smuzhiyun ISPCSI2_IRQSTATUS_FIFO_OVF_IRQ) ? 1 : 0);
775*4882a593Smuzhiyun pipe->error = true;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (omap3isp_module_sync_is_stopping(&csi2->wait, &csi2->stopping))
779*4882a593Smuzhiyun return;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* Successful cases */
782*4882a593Smuzhiyun if (csi2_irqstatus & ISPCSI2_IRQSTATUS_CONTEXT(0))
783*4882a593Smuzhiyun csi2_isr_ctx(csi2, &csi2->contexts[0]);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (csi2_irqstatus & ISPCSI2_IRQSTATUS_ECC_CORRECTION_IRQ)
786*4882a593Smuzhiyun dev_dbg(isp->dev, "CSI2: ECC correction done\n");
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
790*4882a593Smuzhiyun * ISP video operations
791*4882a593Smuzhiyun */
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /*
794*4882a593Smuzhiyun * csi2_queue - Queues the first buffer when using memory output
795*4882a593Smuzhiyun * @video: The video node
796*4882a593Smuzhiyun * @buffer: buffer to queue
797*4882a593Smuzhiyun */
csi2_queue(struct isp_video * video,struct isp_buffer * buffer)798*4882a593Smuzhiyun static int csi2_queue(struct isp_video *video, struct isp_buffer *buffer)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun struct isp_device *isp = video->isp;
801*4882a593Smuzhiyun struct isp_csi2_device *csi2 = &isp->isp_csi2a;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun csi2_set_outaddr(csi2, buffer->dma);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /*
806*4882a593Smuzhiyun * If streaming was enabled before there was a buffer queued
807*4882a593Smuzhiyun * or underrun happened in the ISR, the hardware was not enabled
808*4882a593Smuzhiyun * and DMA queue flag ISP_VIDEO_DMAQUEUE_UNDERRUN is still set.
809*4882a593Smuzhiyun * Enable it now.
810*4882a593Smuzhiyun */
811*4882a593Smuzhiyun if (csi2->video_out.dmaqueue_flags & ISP_VIDEO_DMAQUEUE_UNDERRUN) {
812*4882a593Smuzhiyun /* Enable / disable context 0 and IRQs */
813*4882a593Smuzhiyun csi2_if_enable(isp, csi2, 1);
814*4882a593Smuzhiyun csi2_ctx_enable(isp, csi2, 0, 1);
815*4882a593Smuzhiyun isp_video_dmaqueue_flags_clr(&csi2->video_out);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun static const struct isp_video_operations csi2_ispvideo_ops = {
822*4882a593Smuzhiyun .queue = csi2_queue,
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
826*4882a593Smuzhiyun * V4L2 subdev operations
827*4882a593Smuzhiyun */
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun static struct v4l2_mbus_framefmt *
__csi2_get_format(struct isp_csi2_device * csi2,struct v4l2_subdev_pad_config * cfg,unsigned int pad,enum v4l2_subdev_format_whence which)830*4882a593Smuzhiyun __csi2_get_format(struct isp_csi2_device *csi2, struct v4l2_subdev_pad_config *cfg,
831*4882a593Smuzhiyun unsigned int pad, enum v4l2_subdev_format_whence which)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun if (which == V4L2_SUBDEV_FORMAT_TRY)
834*4882a593Smuzhiyun return v4l2_subdev_get_try_format(&csi2->subdev, cfg, pad);
835*4882a593Smuzhiyun else
836*4882a593Smuzhiyun return &csi2->formats[pad];
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun static void
csi2_try_format(struct isp_csi2_device * csi2,struct v4l2_subdev_pad_config * cfg,unsigned int pad,struct v4l2_mbus_framefmt * fmt,enum v4l2_subdev_format_whence which)840*4882a593Smuzhiyun csi2_try_format(struct isp_csi2_device *csi2, struct v4l2_subdev_pad_config *cfg,
841*4882a593Smuzhiyun unsigned int pad, struct v4l2_mbus_framefmt *fmt,
842*4882a593Smuzhiyun enum v4l2_subdev_format_whence which)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun u32 pixelcode;
845*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
846*4882a593Smuzhiyun const struct isp_format_info *info;
847*4882a593Smuzhiyun unsigned int i;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun switch (pad) {
850*4882a593Smuzhiyun case CSI2_PAD_SINK:
851*4882a593Smuzhiyun /* Clamp the width and height to valid range (1-8191). */
852*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(csi2_input_fmts); i++) {
853*4882a593Smuzhiyun if (fmt->code == csi2_input_fmts[i])
854*4882a593Smuzhiyun break;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* If not found, use SGRBG10 as default */
858*4882a593Smuzhiyun if (i >= ARRAY_SIZE(csi2_input_fmts))
859*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_SGRBG10_1X10;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun fmt->width = clamp_t(u32, fmt->width, 1, 8191);
862*4882a593Smuzhiyun fmt->height = clamp_t(u32, fmt->height, 1, 8191);
863*4882a593Smuzhiyun break;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun case CSI2_PAD_SOURCE:
866*4882a593Smuzhiyun /* Source format same as sink format, except for DPCM
867*4882a593Smuzhiyun * compression.
868*4882a593Smuzhiyun */
869*4882a593Smuzhiyun pixelcode = fmt->code;
870*4882a593Smuzhiyun format = __csi2_get_format(csi2, cfg, CSI2_PAD_SINK, which);
871*4882a593Smuzhiyun memcpy(fmt, format, sizeof(*fmt));
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /*
874*4882a593Smuzhiyun * Only Allow DPCM decompression, and check that the
875*4882a593Smuzhiyun * pattern is preserved
876*4882a593Smuzhiyun */
877*4882a593Smuzhiyun info = omap3isp_video_format_info(fmt->code);
878*4882a593Smuzhiyun if (info->uncompressed == pixelcode)
879*4882a593Smuzhiyun fmt->code = pixelcode;
880*4882a593Smuzhiyun break;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /* RGB, non-interlaced */
884*4882a593Smuzhiyun fmt->colorspace = V4L2_COLORSPACE_SRGB;
885*4882a593Smuzhiyun fmt->field = V4L2_FIELD_NONE;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /*
889*4882a593Smuzhiyun * csi2_enum_mbus_code - Handle pixel format enumeration
890*4882a593Smuzhiyun * @sd : pointer to v4l2 subdev structure
891*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
892*4882a593Smuzhiyun * @code : pointer to v4l2_subdev_mbus_code_enum structure
893*4882a593Smuzhiyun * return -EINVAL or zero on success
894*4882a593Smuzhiyun */
csi2_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)895*4882a593Smuzhiyun static int csi2_enum_mbus_code(struct v4l2_subdev *sd,
896*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
897*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
900*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
901*4882a593Smuzhiyun const struct isp_format_info *info;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (code->pad == CSI2_PAD_SINK) {
904*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(csi2_input_fmts))
905*4882a593Smuzhiyun return -EINVAL;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun code->code = csi2_input_fmts[code->index];
908*4882a593Smuzhiyun } else {
909*4882a593Smuzhiyun format = __csi2_get_format(csi2, cfg, CSI2_PAD_SINK,
910*4882a593Smuzhiyun code->which);
911*4882a593Smuzhiyun switch (code->index) {
912*4882a593Smuzhiyun case 0:
913*4882a593Smuzhiyun /* Passthrough sink pad code */
914*4882a593Smuzhiyun code->code = format->code;
915*4882a593Smuzhiyun break;
916*4882a593Smuzhiyun case 1:
917*4882a593Smuzhiyun /* Uncompressed code */
918*4882a593Smuzhiyun info = omap3isp_video_format_info(format->code);
919*4882a593Smuzhiyun if (info->uncompressed == format->code)
920*4882a593Smuzhiyun return -EINVAL;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun code->code = info->uncompressed;
923*4882a593Smuzhiyun break;
924*4882a593Smuzhiyun default:
925*4882a593Smuzhiyun return -EINVAL;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun return 0;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
csi2_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)932*4882a593Smuzhiyun static int csi2_enum_frame_size(struct v4l2_subdev *sd,
933*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
934*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
937*4882a593Smuzhiyun struct v4l2_mbus_framefmt format;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (fse->index != 0)
940*4882a593Smuzhiyun return -EINVAL;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun format.code = fse->code;
943*4882a593Smuzhiyun format.width = 1;
944*4882a593Smuzhiyun format.height = 1;
945*4882a593Smuzhiyun csi2_try_format(csi2, cfg, fse->pad, &format, fse->which);
946*4882a593Smuzhiyun fse->min_width = format.width;
947*4882a593Smuzhiyun fse->min_height = format.height;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (format.code != fse->code)
950*4882a593Smuzhiyun return -EINVAL;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun format.code = fse->code;
953*4882a593Smuzhiyun format.width = -1;
954*4882a593Smuzhiyun format.height = -1;
955*4882a593Smuzhiyun csi2_try_format(csi2, cfg, fse->pad, &format, fse->which);
956*4882a593Smuzhiyun fse->max_width = format.width;
957*4882a593Smuzhiyun fse->max_height = format.height;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * csi2_get_format - Handle get format by pads subdev method
964*4882a593Smuzhiyun * @sd : pointer to v4l2 subdev structure
965*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
966*4882a593Smuzhiyun * @fmt: pointer to v4l2 subdev format structure
967*4882a593Smuzhiyun * return -EINVAL or zero on success
968*4882a593Smuzhiyun */
csi2_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)969*4882a593Smuzhiyun static int csi2_get_format(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
970*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
973*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun format = __csi2_get_format(csi2, cfg, fmt->pad, fmt->which);
976*4882a593Smuzhiyun if (format == NULL)
977*4882a593Smuzhiyun return -EINVAL;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun fmt->format = *format;
980*4882a593Smuzhiyun return 0;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /*
984*4882a593Smuzhiyun * csi2_set_format - Handle set format by pads subdev method
985*4882a593Smuzhiyun * @sd : pointer to v4l2 subdev structure
986*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
987*4882a593Smuzhiyun * @fmt: pointer to v4l2 subdev format structure
988*4882a593Smuzhiyun * return -EINVAL or zero on success
989*4882a593Smuzhiyun */
csi2_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)990*4882a593Smuzhiyun static int csi2_set_format(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
991*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
994*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun format = __csi2_get_format(csi2, cfg, fmt->pad, fmt->which);
997*4882a593Smuzhiyun if (format == NULL)
998*4882a593Smuzhiyun return -EINVAL;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun csi2_try_format(csi2, cfg, fmt->pad, &fmt->format, fmt->which);
1001*4882a593Smuzhiyun *format = fmt->format;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* Propagate the format from sink to source */
1004*4882a593Smuzhiyun if (fmt->pad == CSI2_PAD_SINK) {
1005*4882a593Smuzhiyun format = __csi2_get_format(csi2, cfg, CSI2_PAD_SOURCE,
1006*4882a593Smuzhiyun fmt->which);
1007*4882a593Smuzhiyun *format = fmt->format;
1008*4882a593Smuzhiyun csi2_try_format(csi2, cfg, CSI2_PAD_SOURCE, format, fmt->which);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun return 0;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /*
1015*4882a593Smuzhiyun * csi2_init_formats - Initialize formats on all pads
1016*4882a593Smuzhiyun * @sd: ISP CSI2 V4L2 subdevice
1017*4882a593Smuzhiyun * @fh: V4L2 subdev file handle
1018*4882a593Smuzhiyun *
1019*4882a593Smuzhiyun * Initialize all pad formats with default values. If fh is not NULL, try
1020*4882a593Smuzhiyun * formats are initialized on the file handle. Otherwise active formats are
1021*4882a593Smuzhiyun * initialized on the device.
1022*4882a593Smuzhiyun */
csi2_init_formats(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1023*4882a593Smuzhiyun static int csi2_init_formats(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun struct v4l2_subdev_format format;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun memset(&format, 0, sizeof(format));
1028*4882a593Smuzhiyun format.pad = CSI2_PAD_SINK;
1029*4882a593Smuzhiyun format.which = fh ? V4L2_SUBDEV_FORMAT_TRY : V4L2_SUBDEV_FORMAT_ACTIVE;
1030*4882a593Smuzhiyun format.format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
1031*4882a593Smuzhiyun format.format.width = 4096;
1032*4882a593Smuzhiyun format.format.height = 4096;
1033*4882a593Smuzhiyun csi2_set_format(sd, fh ? fh->pad : NULL, &format);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun return 0;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /*
1039*4882a593Smuzhiyun * csi2_set_stream - Enable/Disable streaming on the CSI2 module
1040*4882a593Smuzhiyun * @sd: ISP CSI2 V4L2 subdevice
1041*4882a593Smuzhiyun * @enable: ISP pipeline stream state
1042*4882a593Smuzhiyun *
1043*4882a593Smuzhiyun * Return 0 on success or a negative error code otherwise.
1044*4882a593Smuzhiyun */
csi2_set_stream(struct v4l2_subdev * sd,int enable)1045*4882a593Smuzhiyun static int csi2_set_stream(struct v4l2_subdev *sd, int enable)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
1048*4882a593Smuzhiyun struct isp_device *isp = csi2->isp;
1049*4882a593Smuzhiyun struct isp_video *video_out = &csi2->video_out;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun switch (enable) {
1052*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_CONTINUOUS:
1053*4882a593Smuzhiyun if (omap3isp_csiphy_acquire(csi2->phy, &sd->entity) < 0)
1054*4882a593Smuzhiyun return -ENODEV;
1055*4882a593Smuzhiyun if (csi2->output & CSI2_OUTPUT_MEMORY)
1056*4882a593Smuzhiyun omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_CSI2A_WRITE);
1057*4882a593Smuzhiyun csi2_configure(csi2);
1058*4882a593Smuzhiyun csi2_print_status(csi2);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /*
1061*4882a593Smuzhiyun * When outputting to memory with no buffer available, let the
1062*4882a593Smuzhiyun * buffer queue handler start the hardware. A DMA queue flag
1063*4882a593Smuzhiyun * ISP_VIDEO_DMAQUEUE_QUEUED will be set as soon as there is
1064*4882a593Smuzhiyun * a buffer available.
1065*4882a593Smuzhiyun */
1066*4882a593Smuzhiyun if (csi2->output & CSI2_OUTPUT_MEMORY &&
1067*4882a593Smuzhiyun !(video_out->dmaqueue_flags & ISP_VIDEO_DMAQUEUE_QUEUED))
1068*4882a593Smuzhiyun break;
1069*4882a593Smuzhiyun /* Enable context 0 and IRQs */
1070*4882a593Smuzhiyun atomic_set(&csi2->stopping, 0);
1071*4882a593Smuzhiyun csi2_ctx_enable(isp, csi2, 0, 1);
1072*4882a593Smuzhiyun csi2_if_enable(isp, csi2, 1);
1073*4882a593Smuzhiyun isp_video_dmaqueue_flags_clr(video_out);
1074*4882a593Smuzhiyun break;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_STOPPED:
1077*4882a593Smuzhiyun if (csi2->state == ISP_PIPELINE_STREAM_STOPPED)
1078*4882a593Smuzhiyun return 0;
1079*4882a593Smuzhiyun if (omap3isp_module_sync_idle(&sd->entity, &csi2->wait,
1080*4882a593Smuzhiyun &csi2->stopping))
1081*4882a593Smuzhiyun dev_dbg(isp->dev, "%s: module stop timeout.\n",
1082*4882a593Smuzhiyun sd->name);
1083*4882a593Smuzhiyun csi2_ctx_enable(isp, csi2, 0, 0);
1084*4882a593Smuzhiyun csi2_if_enable(isp, csi2, 0);
1085*4882a593Smuzhiyun csi2_irq_ctx_set(isp, csi2, 0);
1086*4882a593Smuzhiyun omap3isp_csiphy_release(csi2->phy);
1087*4882a593Smuzhiyun isp_video_dmaqueue_flags_clr(video_out);
1088*4882a593Smuzhiyun omap3isp_sbl_disable(isp, OMAP3_ISP_SBL_CSI2A_WRITE);
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun csi2->state = enable;
1093*4882a593Smuzhiyun return 0;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /* subdev video operations */
1097*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops csi2_video_ops = {
1098*4882a593Smuzhiyun .s_stream = csi2_set_stream,
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* subdev pad operations */
1102*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops csi2_pad_ops = {
1103*4882a593Smuzhiyun .enum_mbus_code = csi2_enum_mbus_code,
1104*4882a593Smuzhiyun .enum_frame_size = csi2_enum_frame_size,
1105*4882a593Smuzhiyun .get_fmt = csi2_get_format,
1106*4882a593Smuzhiyun .set_fmt = csi2_set_format,
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun /* subdev operations */
1110*4882a593Smuzhiyun static const struct v4l2_subdev_ops csi2_ops = {
1111*4882a593Smuzhiyun .video = &csi2_video_ops,
1112*4882a593Smuzhiyun .pad = &csi2_pad_ops,
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /* subdev internal operations */
1116*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops csi2_internal_ops = {
1117*4882a593Smuzhiyun .open = csi2_init_formats,
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1121*4882a593Smuzhiyun * Media entity operations
1122*4882a593Smuzhiyun */
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /*
1125*4882a593Smuzhiyun * csi2_link_setup - Setup CSI2 connections.
1126*4882a593Smuzhiyun * @entity : Pointer to media entity structure
1127*4882a593Smuzhiyun * @local : Pointer to local pad array
1128*4882a593Smuzhiyun * @remote : Pointer to remote pad array
1129*4882a593Smuzhiyun * @flags : Link flags
1130*4882a593Smuzhiyun * return -EINVAL or zero on success
1131*4882a593Smuzhiyun */
csi2_link_setup(struct media_entity * entity,const struct media_pad * local,const struct media_pad * remote,u32 flags)1132*4882a593Smuzhiyun static int csi2_link_setup(struct media_entity *entity,
1133*4882a593Smuzhiyun const struct media_pad *local,
1134*4882a593Smuzhiyun const struct media_pad *remote, u32 flags)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun struct v4l2_subdev *sd = media_entity_to_v4l2_subdev(entity);
1137*4882a593Smuzhiyun struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
1138*4882a593Smuzhiyun struct isp_csi2_ctrl_cfg *ctrl = &csi2->ctrl;
1139*4882a593Smuzhiyun unsigned int index = local->index;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /*
1142*4882a593Smuzhiyun * The ISP core doesn't support pipelines with multiple video outputs.
1143*4882a593Smuzhiyun * Revisit this when it will be implemented, and return -EBUSY for now.
1144*4882a593Smuzhiyun */
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* FIXME: this is actually a hack! */
1147*4882a593Smuzhiyun if (is_media_entity_v4l2_subdev(remote->entity))
1148*4882a593Smuzhiyun index |= 2 << 16;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun switch (index) {
1151*4882a593Smuzhiyun case CSI2_PAD_SOURCE:
1152*4882a593Smuzhiyun if (flags & MEDIA_LNK_FL_ENABLED) {
1153*4882a593Smuzhiyun if (csi2->output & ~CSI2_OUTPUT_MEMORY)
1154*4882a593Smuzhiyun return -EBUSY;
1155*4882a593Smuzhiyun csi2->output |= CSI2_OUTPUT_MEMORY;
1156*4882a593Smuzhiyun } else {
1157*4882a593Smuzhiyun csi2->output &= ~CSI2_OUTPUT_MEMORY;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun break;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun case CSI2_PAD_SOURCE | 2 << 16:
1162*4882a593Smuzhiyun if (flags & MEDIA_LNK_FL_ENABLED) {
1163*4882a593Smuzhiyun if (csi2->output & ~CSI2_OUTPUT_CCDC)
1164*4882a593Smuzhiyun return -EBUSY;
1165*4882a593Smuzhiyun csi2->output |= CSI2_OUTPUT_CCDC;
1166*4882a593Smuzhiyun } else {
1167*4882a593Smuzhiyun csi2->output &= ~CSI2_OUTPUT_CCDC;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun break;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun default:
1172*4882a593Smuzhiyun /* Link from camera to CSI2 is fixed... */
1173*4882a593Smuzhiyun return -EINVAL;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun ctrl->vp_only_enable =
1177*4882a593Smuzhiyun (csi2->output & CSI2_OUTPUT_MEMORY) ? false : true;
1178*4882a593Smuzhiyun ctrl->vp_clk_enable = !!(csi2->output & CSI2_OUTPUT_CCDC);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun return 0;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* media operations */
1184*4882a593Smuzhiyun static const struct media_entity_operations csi2_media_ops = {
1185*4882a593Smuzhiyun .link_setup = csi2_link_setup,
1186*4882a593Smuzhiyun .link_validate = v4l2_subdev_link_validate,
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun
omap3isp_csi2_unregister_entities(struct isp_csi2_device * csi2)1189*4882a593Smuzhiyun void omap3isp_csi2_unregister_entities(struct isp_csi2_device *csi2)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun v4l2_device_unregister_subdev(&csi2->subdev);
1192*4882a593Smuzhiyun omap3isp_video_unregister(&csi2->video_out);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
omap3isp_csi2_register_entities(struct isp_csi2_device * csi2,struct v4l2_device * vdev)1195*4882a593Smuzhiyun int omap3isp_csi2_register_entities(struct isp_csi2_device *csi2,
1196*4882a593Smuzhiyun struct v4l2_device *vdev)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun int ret;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* Register the subdev and video nodes. */
1201*4882a593Smuzhiyun csi2->subdev.dev = vdev->mdev->dev;
1202*4882a593Smuzhiyun ret = v4l2_device_register_subdev(vdev, &csi2->subdev);
1203*4882a593Smuzhiyun if (ret < 0)
1204*4882a593Smuzhiyun goto error;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun ret = omap3isp_video_register(&csi2->video_out, vdev);
1207*4882a593Smuzhiyun if (ret < 0)
1208*4882a593Smuzhiyun goto error;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun return 0;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun error:
1213*4882a593Smuzhiyun omap3isp_csi2_unregister_entities(csi2);
1214*4882a593Smuzhiyun return ret;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1218*4882a593Smuzhiyun * ISP CSI2 initialisation and cleanup
1219*4882a593Smuzhiyun */
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun /*
1222*4882a593Smuzhiyun * csi2_init_entities - Initialize subdev and media entity.
1223*4882a593Smuzhiyun * @csi2: Pointer to csi2 structure.
1224*4882a593Smuzhiyun * return -ENOMEM or zero on success
1225*4882a593Smuzhiyun */
csi2_init_entities(struct isp_csi2_device * csi2)1226*4882a593Smuzhiyun static int csi2_init_entities(struct isp_csi2_device *csi2)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct v4l2_subdev *sd = &csi2->subdev;
1229*4882a593Smuzhiyun struct media_pad *pads = csi2->pads;
1230*4882a593Smuzhiyun struct media_entity *me = &sd->entity;
1231*4882a593Smuzhiyun int ret;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun v4l2_subdev_init(sd, &csi2_ops);
1234*4882a593Smuzhiyun sd->internal_ops = &csi2_internal_ops;
1235*4882a593Smuzhiyun strscpy(sd->name, "OMAP3 ISP CSI2a", sizeof(sd->name));
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun sd->grp_id = 1 << 16; /* group ID for isp subdevs */
1238*4882a593Smuzhiyun v4l2_set_subdevdata(sd, csi2);
1239*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun pads[CSI2_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
1242*4882a593Smuzhiyun pads[CSI2_PAD_SINK].flags = MEDIA_PAD_FL_SINK
1243*4882a593Smuzhiyun | MEDIA_PAD_FL_MUST_CONNECT;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun me->ops = &csi2_media_ops;
1246*4882a593Smuzhiyun ret = media_entity_pads_init(me, CSI2_PADS_NUM, pads);
1247*4882a593Smuzhiyun if (ret < 0)
1248*4882a593Smuzhiyun return ret;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun csi2_init_formats(sd, NULL);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun /* Video device node */
1253*4882a593Smuzhiyun csi2->video_out.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
1254*4882a593Smuzhiyun csi2->video_out.ops = &csi2_ispvideo_ops;
1255*4882a593Smuzhiyun csi2->video_out.bpl_alignment = 32;
1256*4882a593Smuzhiyun csi2->video_out.bpl_zero_padding = 1;
1257*4882a593Smuzhiyun csi2->video_out.bpl_max = 0x1ffe0;
1258*4882a593Smuzhiyun csi2->video_out.isp = csi2->isp;
1259*4882a593Smuzhiyun csi2->video_out.capture_mem = PAGE_ALIGN(4096 * 4096) * 3;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun ret = omap3isp_video_init(&csi2->video_out, "CSI2a");
1262*4882a593Smuzhiyun if (ret < 0)
1263*4882a593Smuzhiyun goto error_video;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun return 0;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun error_video:
1268*4882a593Smuzhiyun media_entity_cleanup(&csi2->subdev.entity);
1269*4882a593Smuzhiyun return ret;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun /*
1273*4882a593Smuzhiyun * omap3isp_csi2_init - Routine for module driver init
1274*4882a593Smuzhiyun */
omap3isp_csi2_init(struct isp_device * isp)1275*4882a593Smuzhiyun int omap3isp_csi2_init(struct isp_device *isp)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun struct isp_csi2_device *csi2a = &isp->isp_csi2a;
1278*4882a593Smuzhiyun struct isp_csi2_device *csi2c = &isp->isp_csi2c;
1279*4882a593Smuzhiyun int ret;
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun csi2a->isp = isp;
1282*4882a593Smuzhiyun csi2a->available = 1;
1283*4882a593Smuzhiyun csi2a->regs1 = OMAP3_ISP_IOMEM_CSI2A_REGS1;
1284*4882a593Smuzhiyun csi2a->regs2 = OMAP3_ISP_IOMEM_CSI2A_REGS2;
1285*4882a593Smuzhiyun csi2a->phy = &isp->isp_csiphy2;
1286*4882a593Smuzhiyun csi2a->state = ISP_PIPELINE_STREAM_STOPPED;
1287*4882a593Smuzhiyun init_waitqueue_head(&csi2a->wait);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun ret = csi2_init_entities(csi2a);
1290*4882a593Smuzhiyun if (ret < 0)
1291*4882a593Smuzhiyun return ret;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun if (isp->revision == ISP_REVISION_15_0) {
1294*4882a593Smuzhiyun csi2c->isp = isp;
1295*4882a593Smuzhiyun csi2c->available = 1;
1296*4882a593Smuzhiyun csi2c->regs1 = OMAP3_ISP_IOMEM_CSI2C_REGS1;
1297*4882a593Smuzhiyun csi2c->regs2 = OMAP3_ISP_IOMEM_CSI2C_REGS2;
1298*4882a593Smuzhiyun csi2c->phy = &isp->isp_csiphy1;
1299*4882a593Smuzhiyun csi2c->state = ISP_PIPELINE_STREAM_STOPPED;
1300*4882a593Smuzhiyun init_waitqueue_head(&csi2c->wait);
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun return 0;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /*
1307*4882a593Smuzhiyun * omap3isp_csi2_cleanup - Routine for module driver cleanup
1308*4882a593Smuzhiyun */
omap3isp_csi2_cleanup(struct isp_device * isp)1309*4882a593Smuzhiyun void omap3isp_csi2_cleanup(struct isp_device *isp)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct isp_csi2_device *csi2a = &isp->isp_csi2a;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun omap3isp_video_cleanup(&csi2a->video_out);
1314*4882a593Smuzhiyun media_entity_cleanup(&csi2a->subdev.entity);
1315*4882a593Smuzhiyun }
1316