1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ispccdc.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * TI OMAP3 ISP - CCDC module
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2009-2010 Nokia Corporation
8*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments, Inc.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
11*4882a593Smuzhiyun * Sakari Ailus <sakari.ailus@iki.fi>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/uaccess.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/mm.h>
20*4882a593Smuzhiyun #include <linux/sched.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <media/v4l2-event.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "isp.h"
25*4882a593Smuzhiyun #include "ispreg.h"
26*4882a593Smuzhiyun #include "ispccdc.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define CCDC_MIN_WIDTH 32
29*4882a593Smuzhiyun #define CCDC_MIN_HEIGHT 32
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static struct v4l2_mbus_framefmt *
32*4882a593Smuzhiyun __ccdc_get_format(struct isp_ccdc_device *ccdc, struct v4l2_subdev_pad_config *cfg,
33*4882a593Smuzhiyun unsigned int pad, enum v4l2_subdev_format_whence which);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const unsigned int ccdc_fmts[] = {
36*4882a593Smuzhiyun MEDIA_BUS_FMT_Y8_1X8,
37*4882a593Smuzhiyun MEDIA_BUS_FMT_Y10_1X10,
38*4882a593Smuzhiyun MEDIA_BUS_FMT_Y12_1X12,
39*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG8_1X8,
40*4882a593Smuzhiyun MEDIA_BUS_FMT_SRGGB8_1X8,
41*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR8_1X8,
42*4882a593Smuzhiyun MEDIA_BUS_FMT_SGBRG8_1X8,
43*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG10_1X10,
44*4882a593Smuzhiyun MEDIA_BUS_FMT_SRGGB10_1X10,
45*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR10_1X10,
46*4882a593Smuzhiyun MEDIA_BUS_FMT_SGBRG10_1X10,
47*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG12_1X12,
48*4882a593Smuzhiyun MEDIA_BUS_FMT_SRGGB12_1X12,
49*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR12_1X12,
50*4882a593Smuzhiyun MEDIA_BUS_FMT_SGBRG12_1X12,
51*4882a593Smuzhiyun MEDIA_BUS_FMT_YUYV8_2X8,
52*4882a593Smuzhiyun MEDIA_BUS_FMT_UYVY8_2X8,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * ccdc_print_status - Print current CCDC Module register values.
57*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * Also prints other debug information stored in the CCDC module.
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun #define CCDC_PRINT_REGISTER(isp, name)\
62*4882a593Smuzhiyun dev_dbg(isp->dev, "###CCDC " #name "=0x%08x\n", \
63*4882a593Smuzhiyun isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_##name))
64*4882a593Smuzhiyun
ccdc_print_status(struct isp_ccdc_device * ccdc)65*4882a593Smuzhiyun static void ccdc_print_status(struct isp_ccdc_device *ccdc)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun dev_dbg(isp->dev, "-------------CCDC Register dump-------------\n");
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, PCR);
72*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, SYN_MODE);
73*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, HD_VD_WID);
74*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, PIX_LINES);
75*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, HORZ_INFO);
76*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, VERT_START);
77*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, VERT_LINES);
78*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, CULLING);
79*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, HSIZE_OFF);
80*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, SDOFST);
81*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, SDR_ADDR);
82*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, CLAMP);
83*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, DCSUB);
84*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, COLPTN);
85*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, BLKCMP);
86*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, FPC);
87*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, FPC_ADDR);
88*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, VDINT);
89*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, ALAW);
90*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, REC656IF);
91*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, CFG);
92*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, FMTCFG);
93*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, FMT_HORZ);
94*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, FMT_VERT);
95*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, PRGEVEN0);
96*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, PRGEVEN1);
97*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, PRGODD0);
98*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, PRGODD1);
99*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, VP_OUT);
100*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, LSC_CONFIG);
101*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, LSC_INITIAL);
102*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, LSC_TABLE_BASE);
103*4882a593Smuzhiyun CCDC_PRINT_REGISTER(isp, LSC_TABLE_OFFSET);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun dev_dbg(isp->dev, "--------------------------------------------\n");
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun * omap3isp_ccdc_busy - Get busy state of the CCDC.
110*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
111*4882a593Smuzhiyun */
omap3isp_ccdc_busy(struct isp_ccdc_device * ccdc)112*4882a593Smuzhiyun int omap3isp_ccdc_busy(struct isp_ccdc_device *ccdc)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_PCR) &
117*4882a593Smuzhiyun ISPCCDC_PCR_BUSY;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
121*4882a593Smuzhiyun * Lens Shading Compensation
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * ccdc_lsc_validate_config - Check that LSC configuration is valid.
126*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
127*4882a593Smuzhiyun * @lsc_cfg: the LSC configuration to check.
128*4882a593Smuzhiyun *
129*4882a593Smuzhiyun * Returns 0 if the LSC configuration is valid, or -EINVAL if invalid.
130*4882a593Smuzhiyun */
ccdc_lsc_validate_config(struct isp_ccdc_device * ccdc,struct omap3isp_ccdc_lsc_config * lsc_cfg)131*4882a593Smuzhiyun static int ccdc_lsc_validate_config(struct isp_ccdc_device *ccdc,
132*4882a593Smuzhiyun struct omap3isp_ccdc_lsc_config *lsc_cfg)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
135*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
136*4882a593Smuzhiyun unsigned int paxel_width, paxel_height;
137*4882a593Smuzhiyun unsigned int paxel_shift_x, paxel_shift_y;
138*4882a593Smuzhiyun unsigned int min_width, min_height, min_size;
139*4882a593Smuzhiyun unsigned int input_width, input_height;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun paxel_shift_x = lsc_cfg->gain_mode_m;
142*4882a593Smuzhiyun paxel_shift_y = lsc_cfg->gain_mode_n;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if ((paxel_shift_x < 2) || (paxel_shift_x > 6) ||
145*4882a593Smuzhiyun (paxel_shift_y < 2) || (paxel_shift_y > 6)) {
146*4882a593Smuzhiyun dev_dbg(isp->dev, "CCDC: LSC: Invalid paxel size\n");
147*4882a593Smuzhiyun return -EINVAL;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (lsc_cfg->offset & 3) {
151*4882a593Smuzhiyun dev_dbg(isp->dev,
152*4882a593Smuzhiyun "CCDC: LSC: Offset must be a multiple of 4\n");
153*4882a593Smuzhiyun return -EINVAL;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if ((lsc_cfg->initial_x & 1) || (lsc_cfg->initial_y & 1)) {
157*4882a593Smuzhiyun dev_dbg(isp->dev, "CCDC: LSC: initial_x and y must be even\n");
158*4882a593Smuzhiyun return -EINVAL;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, NULL, CCDC_PAD_SINK,
162*4882a593Smuzhiyun V4L2_SUBDEV_FORMAT_ACTIVE);
163*4882a593Smuzhiyun input_width = format->width;
164*4882a593Smuzhiyun input_height = format->height;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Calculate minimum bytesize for validation */
167*4882a593Smuzhiyun paxel_width = 1 << paxel_shift_x;
168*4882a593Smuzhiyun min_width = ((input_width + lsc_cfg->initial_x + paxel_width - 1)
169*4882a593Smuzhiyun >> paxel_shift_x) + 1;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun paxel_height = 1 << paxel_shift_y;
172*4882a593Smuzhiyun min_height = ((input_height + lsc_cfg->initial_y + paxel_height - 1)
173*4882a593Smuzhiyun >> paxel_shift_y) + 1;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun min_size = 4 * min_width * min_height;
176*4882a593Smuzhiyun if (min_size > lsc_cfg->size) {
177*4882a593Smuzhiyun dev_dbg(isp->dev, "CCDC: LSC: too small table\n");
178*4882a593Smuzhiyun return -EINVAL;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun if (lsc_cfg->offset < (min_width * 4)) {
181*4882a593Smuzhiyun dev_dbg(isp->dev, "CCDC: LSC: Offset is too small\n");
182*4882a593Smuzhiyun return -EINVAL;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun if ((lsc_cfg->size / lsc_cfg->offset) < min_height) {
185*4882a593Smuzhiyun dev_dbg(isp->dev, "CCDC: LSC: Wrong size/offset combination\n");
186*4882a593Smuzhiyun return -EINVAL;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * ccdc_lsc_program_table - Program Lens Shading Compensation table address.
193*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
194*4882a593Smuzhiyun */
ccdc_lsc_program_table(struct isp_ccdc_device * ccdc,dma_addr_t addr)195*4882a593Smuzhiyun static void ccdc_lsc_program_table(struct isp_ccdc_device *ccdc,
196*4882a593Smuzhiyun dma_addr_t addr)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun isp_reg_writel(to_isp_device(ccdc), addr,
199*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_LSC_TABLE_BASE);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * ccdc_lsc_setup_regs - Configures the lens shading compensation module
204*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
205*4882a593Smuzhiyun */
ccdc_lsc_setup_regs(struct isp_ccdc_device * ccdc,struct omap3isp_ccdc_lsc_config * cfg)206*4882a593Smuzhiyun static void ccdc_lsc_setup_regs(struct isp_ccdc_device *ccdc,
207*4882a593Smuzhiyun struct omap3isp_ccdc_lsc_config *cfg)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
210*4882a593Smuzhiyun int reg;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun isp_reg_writel(isp, cfg->offset, OMAP3_ISP_IOMEM_CCDC,
213*4882a593Smuzhiyun ISPCCDC_LSC_TABLE_OFFSET);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun reg = 0;
216*4882a593Smuzhiyun reg |= cfg->gain_mode_n << ISPCCDC_LSC_GAIN_MODE_N_SHIFT;
217*4882a593Smuzhiyun reg |= cfg->gain_mode_m << ISPCCDC_LSC_GAIN_MODE_M_SHIFT;
218*4882a593Smuzhiyun reg |= cfg->gain_format << ISPCCDC_LSC_GAIN_FORMAT_SHIFT;
219*4882a593Smuzhiyun isp_reg_writel(isp, reg, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_LSC_CONFIG);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun reg = 0;
222*4882a593Smuzhiyun reg &= ~ISPCCDC_LSC_INITIAL_X_MASK;
223*4882a593Smuzhiyun reg |= cfg->initial_x << ISPCCDC_LSC_INITIAL_X_SHIFT;
224*4882a593Smuzhiyun reg &= ~ISPCCDC_LSC_INITIAL_Y_MASK;
225*4882a593Smuzhiyun reg |= cfg->initial_y << ISPCCDC_LSC_INITIAL_Y_SHIFT;
226*4882a593Smuzhiyun isp_reg_writel(isp, reg, OMAP3_ISP_IOMEM_CCDC,
227*4882a593Smuzhiyun ISPCCDC_LSC_INITIAL);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
ccdc_lsc_wait_prefetch(struct isp_ccdc_device * ccdc)230*4882a593Smuzhiyun static int ccdc_lsc_wait_prefetch(struct isp_ccdc_device *ccdc)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
233*4882a593Smuzhiyun unsigned int wait;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun isp_reg_writel(isp, IRQ0STATUS_CCDC_LSC_PREF_COMP_IRQ,
236*4882a593Smuzhiyun OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* timeout 1 ms */
239*4882a593Smuzhiyun for (wait = 0; wait < 1000; wait++) {
240*4882a593Smuzhiyun if (isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS) &
241*4882a593Smuzhiyun IRQ0STATUS_CCDC_LSC_PREF_COMP_IRQ) {
242*4882a593Smuzhiyun isp_reg_writel(isp, IRQ0STATUS_CCDC_LSC_PREF_COMP_IRQ,
243*4882a593Smuzhiyun OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun rmb();
248*4882a593Smuzhiyun udelay(1);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return -ETIMEDOUT;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * __ccdc_lsc_enable - Enables/Disables the Lens Shading Compensation module.
256*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
257*4882a593Smuzhiyun * @enable: 0 Disables LSC, 1 Enables LSC.
258*4882a593Smuzhiyun */
__ccdc_lsc_enable(struct isp_ccdc_device * ccdc,int enable)259*4882a593Smuzhiyun static int __ccdc_lsc_enable(struct isp_ccdc_device *ccdc, int enable)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
262*4882a593Smuzhiyun const struct v4l2_mbus_framefmt *format =
263*4882a593Smuzhiyun __ccdc_get_format(ccdc, NULL, CCDC_PAD_SINK,
264*4882a593Smuzhiyun V4L2_SUBDEV_FORMAT_ACTIVE);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if ((format->code != MEDIA_BUS_FMT_SGRBG10_1X10) &&
267*4882a593Smuzhiyun (format->code != MEDIA_BUS_FMT_SRGGB10_1X10) &&
268*4882a593Smuzhiyun (format->code != MEDIA_BUS_FMT_SBGGR10_1X10) &&
269*4882a593Smuzhiyun (format->code != MEDIA_BUS_FMT_SGBRG10_1X10))
270*4882a593Smuzhiyun return -EINVAL;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (enable)
273*4882a593Smuzhiyun omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_CCDC_LSC_READ);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_LSC_CONFIG,
276*4882a593Smuzhiyun ISPCCDC_LSC_ENABLE, enable ? ISPCCDC_LSC_ENABLE : 0);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (enable) {
279*4882a593Smuzhiyun if (ccdc_lsc_wait_prefetch(ccdc) < 0) {
280*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_CCDC,
281*4882a593Smuzhiyun ISPCCDC_LSC_CONFIG, ISPCCDC_LSC_ENABLE);
282*4882a593Smuzhiyun ccdc->lsc.state = LSC_STATE_STOPPED;
283*4882a593Smuzhiyun dev_warn(to_device(ccdc), "LSC prefetch timeout\n");
284*4882a593Smuzhiyun return -ETIMEDOUT;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun ccdc->lsc.state = LSC_STATE_RUNNING;
287*4882a593Smuzhiyun } else {
288*4882a593Smuzhiyun ccdc->lsc.state = LSC_STATE_STOPPING;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
ccdc_lsc_busy(struct isp_ccdc_device * ccdc)294*4882a593Smuzhiyun static int ccdc_lsc_busy(struct isp_ccdc_device *ccdc)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun return isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_LSC_CONFIG) &
299*4882a593Smuzhiyun ISPCCDC_LSC_BUSY;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* __ccdc_lsc_configure - Apply a new configuration to the LSC engine
303*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device
304*4882a593Smuzhiyun * @req: New configuration request
305*4882a593Smuzhiyun *
306*4882a593Smuzhiyun * context: in_interrupt()
307*4882a593Smuzhiyun */
__ccdc_lsc_configure(struct isp_ccdc_device * ccdc,struct ispccdc_lsc_config_req * req)308*4882a593Smuzhiyun static int __ccdc_lsc_configure(struct isp_ccdc_device *ccdc,
309*4882a593Smuzhiyun struct ispccdc_lsc_config_req *req)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun if (!req->enable)
312*4882a593Smuzhiyun return -EINVAL;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (ccdc_lsc_validate_config(ccdc, &req->config) < 0) {
315*4882a593Smuzhiyun dev_dbg(to_device(ccdc), "Discard LSC configuration\n");
316*4882a593Smuzhiyun return -EINVAL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (ccdc_lsc_busy(ccdc))
320*4882a593Smuzhiyun return -EBUSY;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ccdc_lsc_setup_regs(ccdc, &req->config);
323*4882a593Smuzhiyun ccdc_lsc_program_table(ccdc, req->table.dma);
324*4882a593Smuzhiyun return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * ccdc_lsc_error_handler - Handle LSC prefetch error scenario.
329*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
330*4882a593Smuzhiyun *
331*4882a593Smuzhiyun * Disables LSC, and defers enablement to shadow registers update time.
332*4882a593Smuzhiyun */
ccdc_lsc_error_handler(struct isp_ccdc_device * ccdc)333*4882a593Smuzhiyun static void ccdc_lsc_error_handler(struct isp_ccdc_device *ccdc)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * From OMAP3 TRM: When this event is pending, the module
338*4882a593Smuzhiyun * goes into transparent mode (output =input). Normal
339*4882a593Smuzhiyun * operation can be resumed at the start of the next frame
340*4882a593Smuzhiyun * after:
341*4882a593Smuzhiyun * 1) Clearing this event
342*4882a593Smuzhiyun * 2) Disabling the LSC module
343*4882a593Smuzhiyun * 3) Enabling it
344*4882a593Smuzhiyun */
345*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_LSC_CONFIG,
346*4882a593Smuzhiyun ISPCCDC_LSC_ENABLE);
347*4882a593Smuzhiyun ccdc->lsc.state = LSC_STATE_STOPPED;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
ccdc_lsc_free_request(struct isp_ccdc_device * ccdc,struct ispccdc_lsc_config_req * req)350*4882a593Smuzhiyun static void ccdc_lsc_free_request(struct isp_ccdc_device *ccdc,
351*4882a593Smuzhiyun struct ispccdc_lsc_config_req *req)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (req == NULL)
356*4882a593Smuzhiyun return;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (req->table.addr) {
359*4882a593Smuzhiyun sg_free_table(&req->table.sgt);
360*4882a593Smuzhiyun dma_free_coherent(isp->dev, req->config.size, req->table.addr,
361*4882a593Smuzhiyun req->table.dma);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun kfree(req);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
ccdc_lsc_free_queue(struct isp_ccdc_device * ccdc,struct list_head * queue)367*4882a593Smuzhiyun static void ccdc_lsc_free_queue(struct isp_ccdc_device *ccdc,
368*4882a593Smuzhiyun struct list_head *queue)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct ispccdc_lsc_config_req *req, *n;
371*4882a593Smuzhiyun unsigned long flags;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lsc.req_lock, flags);
374*4882a593Smuzhiyun list_for_each_entry_safe(req, n, queue, list) {
375*4882a593Smuzhiyun list_del(&req->list);
376*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lsc.req_lock, flags);
377*4882a593Smuzhiyun ccdc_lsc_free_request(ccdc, req);
378*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lsc.req_lock, flags);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lsc.req_lock, flags);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
ccdc_lsc_free_table_work(struct work_struct * work)383*4882a593Smuzhiyun static void ccdc_lsc_free_table_work(struct work_struct *work)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct isp_ccdc_device *ccdc;
386*4882a593Smuzhiyun struct ispccdc_lsc *lsc;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun lsc = container_of(work, struct ispccdc_lsc, table_work);
389*4882a593Smuzhiyun ccdc = container_of(lsc, struct isp_ccdc_device, lsc);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun ccdc_lsc_free_queue(ccdc, &lsc->free_queue);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * ccdc_lsc_config - Configure the LSC module from a userspace request
396*4882a593Smuzhiyun *
397*4882a593Smuzhiyun * Store the request LSC configuration in the LSC engine request pointer. The
398*4882a593Smuzhiyun * configuration will be applied to the hardware when the CCDC will be enabled,
399*4882a593Smuzhiyun * or at the next LSC interrupt if the CCDC is already running.
400*4882a593Smuzhiyun */
ccdc_lsc_config(struct isp_ccdc_device * ccdc,struct omap3isp_ccdc_update_config * config)401*4882a593Smuzhiyun static int ccdc_lsc_config(struct isp_ccdc_device *ccdc,
402*4882a593Smuzhiyun struct omap3isp_ccdc_update_config *config)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
405*4882a593Smuzhiyun struct ispccdc_lsc_config_req *req;
406*4882a593Smuzhiyun unsigned long flags;
407*4882a593Smuzhiyun u16 update;
408*4882a593Smuzhiyun int ret;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun update = config->update &
411*4882a593Smuzhiyun (OMAP3ISP_CCDC_CONFIG_LSC | OMAP3ISP_CCDC_TBL_LSC);
412*4882a593Smuzhiyun if (!update)
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (update != (OMAP3ISP_CCDC_CONFIG_LSC | OMAP3ISP_CCDC_TBL_LSC)) {
416*4882a593Smuzhiyun dev_dbg(to_device(ccdc),
417*4882a593Smuzhiyun "%s: Both LSC configuration and table need to be supplied\n",
418*4882a593Smuzhiyun __func__);
419*4882a593Smuzhiyun return -EINVAL;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun req = kzalloc(sizeof(*req), GFP_KERNEL);
423*4882a593Smuzhiyun if (req == NULL)
424*4882a593Smuzhiyun return -ENOMEM;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (config->flag & OMAP3ISP_CCDC_CONFIG_LSC) {
427*4882a593Smuzhiyun if (copy_from_user(&req->config, config->lsc_cfg,
428*4882a593Smuzhiyun sizeof(req->config))) {
429*4882a593Smuzhiyun ret = -EFAULT;
430*4882a593Smuzhiyun goto done;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun req->enable = 1;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun req->table.addr = dma_alloc_coherent(isp->dev, req->config.size,
436*4882a593Smuzhiyun &req->table.dma,
437*4882a593Smuzhiyun GFP_KERNEL);
438*4882a593Smuzhiyun if (req->table.addr == NULL) {
439*4882a593Smuzhiyun ret = -ENOMEM;
440*4882a593Smuzhiyun goto done;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun ret = dma_get_sgtable(isp->dev, &req->table.sgt,
444*4882a593Smuzhiyun req->table.addr, req->table.dma,
445*4882a593Smuzhiyun req->config.size);
446*4882a593Smuzhiyun if (ret < 0)
447*4882a593Smuzhiyun goto done;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun dma_sync_sg_for_cpu(isp->dev, req->table.sgt.sgl,
450*4882a593Smuzhiyun req->table.sgt.nents, DMA_TO_DEVICE);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (copy_from_user(req->table.addr, config->lsc,
453*4882a593Smuzhiyun req->config.size)) {
454*4882a593Smuzhiyun ret = -EFAULT;
455*4882a593Smuzhiyun goto done;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun dma_sync_sg_for_device(isp->dev, req->table.sgt.sgl,
459*4882a593Smuzhiyun req->table.sgt.nents, DMA_TO_DEVICE);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lsc.req_lock, flags);
463*4882a593Smuzhiyun if (ccdc->lsc.request) {
464*4882a593Smuzhiyun list_add_tail(&ccdc->lsc.request->list, &ccdc->lsc.free_queue);
465*4882a593Smuzhiyun schedule_work(&ccdc->lsc.table_work);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun ccdc->lsc.request = req;
468*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lsc.req_lock, flags);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ret = 0;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun done:
473*4882a593Smuzhiyun if (ret < 0)
474*4882a593Smuzhiyun ccdc_lsc_free_request(ccdc, req);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return ret;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
ccdc_lsc_is_configured(struct isp_ccdc_device * ccdc)479*4882a593Smuzhiyun static inline int ccdc_lsc_is_configured(struct isp_ccdc_device *ccdc)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun unsigned long flags;
482*4882a593Smuzhiyun int ret;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lsc.req_lock, flags);
485*4882a593Smuzhiyun ret = ccdc->lsc.active != NULL;
486*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lsc.req_lock, flags);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return ret;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
ccdc_lsc_enable(struct isp_ccdc_device * ccdc)491*4882a593Smuzhiyun static int ccdc_lsc_enable(struct isp_ccdc_device *ccdc)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct ispccdc_lsc *lsc = &ccdc->lsc;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (lsc->state != LSC_STATE_STOPPED)
496*4882a593Smuzhiyun return -EINVAL;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (lsc->active) {
499*4882a593Smuzhiyun list_add_tail(&lsc->active->list, &lsc->free_queue);
500*4882a593Smuzhiyun lsc->active = NULL;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (__ccdc_lsc_configure(ccdc, lsc->request) < 0) {
504*4882a593Smuzhiyun omap3isp_sbl_disable(to_isp_device(ccdc),
505*4882a593Smuzhiyun OMAP3_ISP_SBL_CCDC_LSC_READ);
506*4882a593Smuzhiyun list_add_tail(&lsc->request->list, &lsc->free_queue);
507*4882a593Smuzhiyun lsc->request = NULL;
508*4882a593Smuzhiyun goto done;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun lsc->active = lsc->request;
512*4882a593Smuzhiyun lsc->request = NULL;
513*4882a593Smuzhiyun __ccdc_lsc_enable(ccdc, 1);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun done:
516*4882a593Smuzhiyun if (!list_empty(&lsc->free_queue))
517*4882a593Smuzhiyun schedule_work(&lsc->table_work);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
523*4882a593Smuzhiyun * Parameters configuration
524*4882a593Smuzhiyun */
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /*
527*4882a593Smuzhiyun * ccdc_configure_clamp - Configure optical-black or digital clamping
528*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
529*4882a593Smuzhiyun *
530*4882a593Smuzhiyun * The CCDC performs either optical-black or digital clamp. Configure and enable
531*4882a593Smuzhiyun * the selected clamp method.
532*4882a593Smuzhiyun */
ccdc_configure_clamp(struct isp_ccdc_device * ccdc)533*4882a593Smuzhiyun static void ccdc_configure_clamp(struct isp_ccdc_device *ccdc)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
536*4882a593Smuzhiyun u32 clamp;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (ccdc->obclamp) {
539*4882a593Smuzhiyun clamp = ccdc->clamp.obgain << ISPCCDC_CLAMP_OBGAIN_SHIFT;
540*4882a593Smuzhiyun clamp |= ccdc->clamp.oblen << ISPCCDC_CLAMP_OBSLEN_SHIFT;
541*4882a593Smuzhiyun clamp |= ccdc->clamp.oblines << ISPCCDC_CLAMP_OBSLN_SHIFT;
542*4882a593Smuzhiyun clamp |= ccdc->clamp.obstpixel << ISPCCDC_CLAMP_OBST_SHIFT;
543*4882a593Smuzhiyun isp_reg_writel(isp, clamp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_CLAMP);
544*4882a593Smuzhiyun } else {
545*4882a593Smuzhiyun isp_reg_writel(isp, ccdc->clamp.dcsubval,
546*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_DCSUB);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_CLAMP,
550*4882a593Smuzhiyun ISPCCDC_CLAMP_CLAMPEN,
551*4882a593Smuzhiyun ccdc->obclamp ? ISPCCDC_CLAMP_CLAMPEN : 0);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /*
555*4882a593Smuzhiyun * ccdc_configure_fpc - Configure Faulty Pixel Correction
556*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
557*4882a593Smuzhiyun */
ccdc_configure_fpc(struct isp_ccdc_device * ccdc)558*4882a593Smuzhiyun static void ccdc_configure_fpc(struct isp_ccdc_device *ccdc)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_FPC, ISPCCDC_FPC_FPCEN);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (!ccdc->fpc_en)
565*4882a593Smuzhiyun return;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun isp_reg_writel(isp, ccdc->fpc.dma, OMAP3_ISP_IOMEM_CCDC,
568*4882a593Smuzhiyun ISPCCDC_FPC_ADDR);
569*4882a593Smuzhiyun /* The FPNUM field must be set before enabling FPC. */
570*4882a593Smuzhiyun isp_reg_writel(isp, (ccdc->fpc.fpnum << ISPCCDC_FPC_FPNUM_SHIFT),
571*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_FPC);
572*4882a593Smuzhiyun isp_reg_writel(isp, (ccdc->fpc.fpnum << ISPCCDC_FPC_FPNUM_SHIFT) |
573*4882a593Smuzhiyun ISPCCDC_FPC_FPCEN, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_FPC);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /*
577*4882a593Smuzhiyun * ccdc_configure_black_comp - Configure Black Level Compensation.
578*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
579*4882a593Smuzhiyun */
ccdc_configure_black_comp(struct isp_ccdc_device * ccdc)580*4882a593Smuzhiyun static void ccdc_configure_black_comp(struct isp_ccdc_device *ccdc)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
583*4882a593Smuzhiyun u32 blcomp;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun blcomp = ccdc->blcomp.b_mg << ISPCCDC_BLKCMP_B_MG_SHIFT;
586*4882a593Smuzhiyun blcomp |= ccdc->blcomp.gb_g << ISPCCDC_BLKCMP_GB_G_SHIFT;
587*4882a593Smuzhiyun blcomp |= ccdc->blcomp.gr_cy << ISPCCDC_BLKCMP_GR_CY_SHIFT;
588*4882a593Smuzhiyun blcomp |= ccdc->blcomp.r_ye << ISPCCDC_BLKCMP_R_YE_SHIFT;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun isp_reg_writel(isp, blcomp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_BLKCMP);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun * ccdc_configure_lpf - Configure Low-Pass Filter (LPF).
595*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
596*4882a593Smuzhiyun */
ccdc_configure_lpf(struct isp_ccdc_device * ccdc)597*4882a593Smuzhiyun static void ccdc_configure_lpf(struct isp_ccdc_device *ccdc)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_SYN_MODE,
602*4882a593Smuzhiyun ISPCCDC_SYN_MODE_LPF,
603*4882a593Smuzhiyun ccdc->lpf ? ISPCCDC_SYN_MODE_LPF : 0);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /*
607*4882a593Smuzhiyun * ccdc_configure_alaw - Configure A-law compression.
608*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
609*4882a593Smuzhiyun */
ccdc_configure_alaw(struct isp_ccdc_device * ccdc)610*4882a593Smuzhiyun static void ccdc_configure_alaw(struct isp_ccdc_device *ccdc)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
613*4882a593Smuzhiyun const struct isp_format_info *info;
614*4882a593Smuzhiyun u32 alaw = 0;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun info = omap3isp_video_format_info(ccdc->formats[CCDC_PAD_SINK].code);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun switch (info->width) {
619*4882a593Smuzhiyun case 8:
620*4882a593Smuzhiyun return;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun case 10:
623*4882a593Smuzhiyun alaw = ISPCCDC_ALAW_GWDI_9_0;
624*4882a593Smuzhiyun break;
625*4882a593Smuzhiyun case 11:
626*4882a593Smuzhiyun alaw = ISPCCDC_ALAW_GWDI_10_1;
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun case 12:
629*4882a593Smuzhiyun alaw = ISPCCDC_ALAW_GWDI_11_2;
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun case 13:
632*4882a593Smuzhiyun alaw = ISPCCDC_ALAW_GWDI_12_3;
633*4882a593Smuzhiyun break;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (ccdc->alaw)
637*4882a593Smuzhiyun alaw |= ISPCCDC_ALAW_CCDTBL;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun isp_reg_writel(isp, alaw, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_ALAW);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /*
643*4882a593Smuzhiyun * ccdc_config_imgattr - Configure sensor image specific attributes.
644*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
645*4882a593Smuzhiyun * @colptn: Color pattern of the sensor.
646*4882a593Smuzhiyun */
ccdc_config_imgattr(struct isp_ccdc_device * ccdc,u32 colptn)647*4882a593Smuzhiyun static void ccdc_config_imgattr(struct isp_ccdc_device *ccdc, u32 colptn)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun isp_reg_writel(isp, colptn, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_COLPTN);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * ccdc_config - Set CCDC configuration from userspace
656*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
657*4882a593Smuzhiyun * @ccdc_struct: Structure containing CCDC configuration sent from userspace.
658*4882a593Smuzhiyun *
659*4882a593Smuzhiyun * Returns 0 if successful, -EINVAL if the pointer to the configuration
660*4882a593Smuzhiyun * structure is null, or the copy_from_user function fails to copy user space
661*4882a593Smuzhiyun * memory to kernel space memory.
662*4882a593Smuzhiyun */
ccdc_config(struct isp_ccdc_device * ccdc,struct omap3isp_ccdc_update_config * ccdc_struct)663*4882a593Smuzhiyun static int ccdc_config(struct isp_ccdc_device *ccdc,
664*4882a593Smuzhiyun struct omap3isp_ccdc_update_config *ccdc_struct)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
667*4882a593Smuzhiyun unsigned long flags;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lock, flags);
670*4882a593Smuzhiyun ccdc->shadow_update = 1;
671*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lock, flags);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (OMAP3ISP_CCDC_ALAW & ccdc_struct->update) {
674*4882a593Smuzhiyun ccdc->alaw = !!(OMAP3ISP_CCDC_ALAW & ccdc_struct->flag);
675*4882a593Smuzhiyun ccdc->update |= OMAP3ISP_CCDC_ALAW;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (OMAP3ISP_CCDC_LPF & ccdc_struct->update) {
679*4882a593Smuzhiyun ccdc->lpf = !!(OMAP3ISP_CCDC_LPF & ccdc_struct->flag);
680*4882a593Smuzhiyun ccdc->update |= OMAP3ISP_CCDC_LPF;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (OMAP3ISP_CCDC_BLCLAMP & ccdc_struct->update) {
684*4882a593Smuzhiyun if (copy_from_user(&ccdc->clamp, ccdc_struct->bclamp,
685*4882a593Smuzhiyun sizeof(ccdc->clamp))) {
686*4882a593Smuzhiyun ccdc->shadow_update = 0;
687*4882a593Smuzhiyun return -EFAULT;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun ccdc->obclamp = !!(OMAP3ISP_CCDC_BLCLAMP & ccdc_struct->flag);
691*4882a593Smuzhiyun ccdc->update |= OMAP3ISP_CCDC_BLCLAMP;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if (OMAP3ISP_CCDC_BCOMP & ccdc_struct->update) {
695*4882a593Smuzhiyun if (copy_from_user(&ccdc->blcomp, ccdc_struct->blcomp,
696*4882a593Smuzhiyun sizeof(ccdc->blcomp))) {
697*4882a593Smuzhiyun ccdc->shadow_update = 0;
698*4882a593Smuzhiyun return -EFAULT;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun ccdc->update |= OMAP3ISP_CCDC_BCOMP;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun ccdc->shadow_update = 0;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (OMAP3ISP_CCDC_FPC & ccdc_struct->update) {
707*4882a593Smuzhiyun struct omap3isp_ccdc_fpc fpc;
708*4882a593Smuzhiyun struct ispccdc_fpc fpc_old = { .addr = NULL, };
709*4882a593Smuzhiyun struct ispccdc_fpc fpc_new;
710*4882a593Smuzhiyun u32 size;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun if (ccdc->state != ISP_PIPELINE_STREAM_STOPPED)
713*4882a593Smuzhiyun return -EBUSY;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun ccdc->fpc_en = !!(OMAP3ISP_CCDC_FPC & ccdc_struct->flag);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (ccdc->fpc_en) {
718*4882a593Smuzhiyun if (copy_from_user(&fpc, ccdc_struct->fpc, sizeof(fpc)))
719*4882a593Smuzhiyun return -EFAULT;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun size = fpc.fpnum * 4;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /*
724*4882a593Smuzhiyun * The table address must be 64-bytes aligned, which is
725*4882a593Smuzhiyun * guaranteed by dma_alloc_coherent().
726*4882a593Smuzhiyun */
727*4882a593Smuzhiyun fpc_new.fpnum = fpc.fpnum;
728*4882a593Smuzhiyun fpc_new.addr = dma_alloc_coherent(isp->dev, size,
729*4882a593Smuzhiyun &fpc_new.dma,
730*4882a593Smuzhiyun GFP_KERNEL);
731*4882a593Smuzhiyun if (fpc_new.addr == NULL)
732*4882a593Smuzhiyun return -ENOMEM;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (copy_from_user(fpc_new.addr,
735*4882a593Smuzhiyun (__force void __user *)(long)fpc.fpcaddr,
736*4882a593Smuzhiyun size)) {
737*4882a593Smuzhiyun dma_free_coherent(isp->dev, size, fpc_new.addr,
738*4882a593Smuzhiyun fpc_new.dma);
739*4882a593Smuzhiyun return -EFAULT;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun fpc_old = ccdc->fpc;
743*4882a593Smuzhiyun ccdc->fpc = fpc_new;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun ccdc_configure_fpc(ccdc);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (fpc_old.addr != NULL)
749*4882a593Smuzhiyun dma_free_coherent(isp->dev, fpc_old.fpnum * 4,
750*4882a593Smuzhiyun fpc_old.addr, fpc_old.dma);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun return ccdc_lsc_config(ccdc, ccdc_struct);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
ccdc_apply_controls(struct isp_ccdc_device * ccdc)756*4882a593Smuzhiyun static void ccdc_apply_controls(struct isp_ccdc_device *ccdc)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun if (ccdc->update & OMAP3ISP_CCDC_ALAW) {
759*4882a593Smuzhiyun ccdc_configure_alaw(ccdc);
760*4882a593Smuzhiyun ccdc->update &= ~OMAP3ISP_CCDC_ALAW;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (ccdc->update & OMAP3ISP_CCDC_LPF) {
764*4882a593Smuzhiyun ccdc_configure_lpf(ccdc);
765*4882a593Smuzhiyun ccdc->update &= ~OMAP3ISP_CCDC_LPF;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (ccdc->update & OMAP3ISP_CCDC_BLCLAMP) {
769*4882a593Smuzhiyun ccdc_configure_clamp(ccdc);
770*4882a593Smuzhiyun ccdc->update &= ~OMAP3ISP_CCDC_BLCLAMP;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (ccdc->update & OMAP3ISP_CCDC_BCOMP) {
774*4882a593Smuzhiyun ccdc_configure_black_comp(ccdc);
775*4882a593Smuzhiyun ccdc->update &= ~OMAP3ISP_CCDC_BCOMP;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /*
780*4882a593Smuzhiyun * omap3isp_ccdc_restore_context - Restore values of the CCDC module registers
781*4882a593Smuzhiyun * @isp: Pointer to ISP device
782*4882a593Smuzhiyun */
omap3isp_ccdc_restore_context(struct isp_device * isp)783*4882a593Smuzhiyun void omap3isp_ccdc_restore_context(struct isp_device *isp)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = &isp->isp_ccdc;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_CFG, ISPCCDC_CFG_VDLC);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun ccdc->update = OMAP3ISP_CCDC_ALAW | OMAP3ISP_CCDC_LPF
790*4882a593Smuzhiyun | OMAP3ISP_CCDC_BLCLAMP | OMAP3ISP_CCDC_BCOMP;
791*4882a593Smuzhiyun ccdc_apply_controls(ccdc);
792*4882a593Smuzhiyun ccdc_configure_fpc(ccdc);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
796*4882a593Smuzhiyun * Format- and pipeline-related configuration helpers
797*4882a593Smuzhiyun */
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /*
800*4882a593Smuzhiyun * ccdc_config_vp - Configure the Video Port.
801*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
802*4882a593Smuzhiyun */
ccdc_config_vp(struct isp_ccdc_device * ccdc)803*4882a593Smuzhiyun static void ccdc_config_vp(struct isp_ccdc_device *ccdc)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(&ccdc->subdev.entity);
806*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
807*4882a593Smuzhiyun const struct isp_format_info *info;
808*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
809*4882a593Smuzhiyun unsigned long l3_ick = pipe->l3_ick;
810*4882a593Smuzhiyun unsigned int max_div = isp->revision == ISP_REVISION_15_0 ? 64 : 8;
811*4882a593Smuzhiyun unsigned int div = 0;
812*4882a593Smuzhiyun u32 fmtcfg = ISPCCDC_FMTCFG_VPEN;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun format = &ccdc->formats[CCDC_PAD_SOURCE_VP];
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (!format->code) {
817*4882a593Smuzhiyun /* Disable the video port when the input format isn't supported.
818*4882a593Smuzhiyun * This is indicated by a pixel code set to 0.
819*4882a593Smuzhiyun */
820*4882a593Smuzhiyun isp_reg_writel(isp, 0, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_FMTCFG);
821*4882a593Smuzhiyun return;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun isp_reg_writel(isp, (0 << ISPCCDC_FMT_HORZ_FMTSPH_SHIFT) |
825*4882a593Smuzhiyun (format->width << ISPCCDC_FMT_HORZ_FMTLNH_SHIFT),
826*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_FMT_HORZ);
827*4882a593Smuzhiyun isp_reg_writel(isp, (0 << ISPCCDC_FMT_VERT_FMTSLV_SHIFT) |
828*4882a593Smuzhiyun ((format->height + 1) << ISPCCDC_FMT_VERT_FMTLNV_SHIFT),
829*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_FMT_VERT);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun isp_reg_writel(isp, (format->width << ISPCCDC_VP_OUT_HORZ_NUM_SHIFT) |
832*4882a593Smuzhiyun (format->height << ISPCCDC_VP_OUT_VERT_NUM_SHIFT),
833*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_VP_OUT);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun info = omap3isp_video_format_info(ccdc->formats[CCDC_PAD_SINK].code);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun switch (info->width) {
838*4882a593Smuzhiyun case 8:
839*4882a593Smuzhiyun case 10:
840*4882a593Smuzhiyun fmtcfg |= ISPCCDC_FMTCFG_VPIN_9_0;
841*4882a593Smuzhiyun break;
842*4882a593Smuzhiyun case 11:
843*4882a593Smuzhiyun fmtcfg |= ISPCCDC_FMTCFG_VPIN_10_1;
844*4882a593Smuzhiyun break;
845*4882a593Smuzhiyun case 12:
846*4882a593Smuzhiyun fmtcfg |= ISPCCDC_FMTCFG_VPIN_11_2;
847*4882a593Smuzhiyun break;
848*4882a593Smuzhiyun case 13:
849*4882a593Smuzhiyun fmtcfg |= ISPCCDC_FMTCFG_VPIN_12_3;
850*4882a593Smuzhiyun break;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (pipe->input)
854*4882a593Smuzhiyun div = DIV_ROUND_UP(l3_ick, pipe->max_rate);
855*4882a593Smuzhiyun else if (pipe->external_rate)
856*4882a593Smuzhiyun div = l3_ick / pipe->external_rate;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun div = clamp(div, 2U, max_div);
859*4882a593Smuzhiyun fmtcfg |= (div - 2) << ISPCCDC_FMTCFG_VPIF_FRQ_SHIFT;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun isp_reg_writel(isp, fmtcfg, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_FMTCFG);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /*
865*4882a593Smuzhiyun * ccdc_config_outlineoffset - Configure memory saving output line offset
866*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
867*4882a593Smuzhiyun * @bpl: Number of bytes per line when stored in memory.
868*4882a593Smuzhiyun * @field: Field order when storing interlaced formats in memory.
869*4882a593Smuzhiyun *
870*4882a593Smuzhiyun * Configure the offsets for the line output control:
871*4882a593Smuzhiyun *
872*4882a593Smuzhiyun * - The horizontal line offset is defined as the number of bytes between the
873*4882a593Smuzhiyun * start of two consecutive lines in memory. Set it to the given bytes per
874*4882a593Smuzhiyun * line value.
875*4882a593Smuzhiyun *
876*4882a593Smuzhiyun * - The field offset value is defined as the number of lines to offset the
877*4882a593Smuzhiyun * start of the field identified by FID = 1. Set it to one.
878*4882a593Smuzhiyun *
879*4882a593Smuzhiyun * - The line offset values are defined as the number of lines (as defined by
880*4882a593Smuzhiyun * the horizontal line offset) between the start of two consecutive lines for
881*4882a593Smuzhiyun * all combinations of odd/even lines in odd/even fields. When interleaving
882*4882a593Smuzhiyun * fields set them all to two lines, and to one line otherwise.
883*4882a593Smuzhiyun */
ccdc_config_outlineoffset(struct isp_ccdc_device * ccdc,unsigned int bpl,enum v4l2_field field)884*4882a593Smuzhiyun static void ccdc_config_outlineoffset(struct isp_ccdc_device *ccdc,
885*4882a593Smuzhiyun unsigned int bpl,
886*4882a593Smuzhiyun enum v4l2_field field)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
889*4882a593Smuzhiyun u32 sdofst = 0;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun isp_reg_writel(isp, bpl & 0xffff, OMAP3_ISP_IOMEM_CCDC,
892*4882a593Smuzhiyun ISPCCDC_HSIZE_OFF);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun switch (field) {
895*4882a593Smuzhiyun case V4L2_FIELD_INTERLACED_TB:
896*4882a593Smuzhiyun case V4L2_FIELD_INTERLACED_BT:
897*4882a593Smuzhiyun /* When interleaving fields in memory offset field one by one
898*4882a593Smuzhiyun * line and set the line offset to two lines.
899*4882a593Smuzhiyun */
900*4882a593Smuzhiyun sdofst |= (1 << ISPCCDC_SDOFST_LOFST0_SHIFT)
901*4882a593Smuzhiyun | (1 << ISPCCDC_SDOFST_LOFST1_SHIFT)
902*4882a593Smuzhiyun | (1 << ISPCCDC_SDOFST_LOFST2_SHIFT)
903*4882a593Smuzhiyun | (1 << ISPCCDC_SDOFST_LOFST3_SHIFT);
904*4882a593Smuzhiyun break;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun default:
907*4882a593Smuzhiyun /* In all other cases set the line offsets to one line. */
908*4882a593Smuzhiyun break;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun isp_reg_writel(isp, sdofst, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_SDOFST);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /*
915*4882a593Smuzhiyun * ccdc_set_outaddr - Set memory address to save output image
916*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
917*4882a593Smuzhiyun * @addr: ISP MMU Mapped 32-bit memory address aligned on 32 byte boundary.
918*4882a593Smuzhiyun *
919*4882a593Smuzhiyun * Sets the memory address where the output will be saved.
920*4882a593Smuzhiyun */
ccdc_set_outaddr(struct isp_ccdc_device * ccdc,u32 addr)921*4882a593Smuzhiyun static void ccdc_set_outaddr(struct isp_ccdc_device *ccdc, u32 addr)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun isp_reg_writel(isp, addr, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_SDR_ADDR);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /*
929*4882a593Smuzhiyun * omap3isp_ccdc_max_rate - Calculate maximum input data rate based on the input
930*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
931*4882a593Smuzhiyun * @max_rate: Maximum calculated data rate.
932*4882a593Smuzhiyun *
933*4882a593Smuzhiyun * Returns in *max_rate less value between calculated and passed
934*4882a593Smuzhiyun */
omap3isp_ccdc_max_rate(struct isp_ccdc_device * ccdc,unsigned int * max_rate)935*4882a593Smuzhiyun void omap3isp_ccdc_max_rate(struct isp_ccdc_device *ccdc,
936*4882a593Smuzhiyun unsigned int *max_rate)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(&ccdc->subdev.entity);
939*4882a593Smuzhiyun unsigned int rate;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun if (pipe == NULL)
942*4882a593Smuzhiyun return;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /*
945*4882a593Smuzhiyun * TRM says that for parallel sensors the maximum data rate
946*4882a593Smuzhiyun * should be 90% form L3/2 clock, otherwise just L3/2.
947*4882a593Smuzhiyun */
948*4882a593Smuzhiyun if (ccdc->input == CCDC_INPUT_PARALLEL)
949*4882a593Smuzhiyun rate = pipe->l3_ick / 2 * 9 / 10;
950*4882a593Smuzhiyun else
951*4882a593Smuzhiyun rate = pipe->l3_ick / 2;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun *max_rate = min(*max_rate, rate);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /*
957*4882a593Smuzhiyun * ccdc_config_sync_if - Set CCDC sync interface configuration
958*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
959*4882a593Smuzhiyun * @parcfg: Parallel interface platform data (may be NULL)
960*4882a593Smuzhiyun * @data_size: Data size
961*4882a593Smuzhiyun */
ccdc_config_sync_if(struct isp_ccdc_device * ccdc,struct isp_parallel_cfg * parcfg,unsigned int data_size)962*4882a593Smuzhiyun static void ccdc_config_sync_if(struct isp_ccdc_device *ccdc,
963*4882a593Smuzhiyun struct isp_parallel_cfg *parcfg,
964*4882a593Smuzhiyun unsigned int data_size)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
967*4882a593Smuzhiyun const struct v4l2_mbus_framefmt *format;
968*4882a593Smuzhiyun u32 syn_mode = ISPCCDC_SYN_MODE_VDHDEN;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun format = &ccdc->formats[CCDC_PAD_SINK];
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (format->code == MEDIA_BUS_FMT_YUYV8_2X8 ||
973*4882a593Smuzhiyun format->code == MEDIA_BUS_FMT_UYVY8_2X8) {
974*4882a593Smuzhiyun /* According to the OMAP3 TRM the input mode only affects SYNC
975*4882a593Smuzhiyun * mode, enabling BT.656 mode should take precedence. However,
976*4882a593Smuzhiyun * in practice setting the input mode to YCbCr data on 8 bits
977*4882a593Smuzhiyun * seems to be required in BT.656 mode. In SYNC mode set it to
978*4882a593Smuzhiyun * YCbCr on 16 bits as the bridge is enabled in that case.
979*4882a593Smuzhiyun */
980*4882a593Smuzhiyun if (ccdc->bt656)
981*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_INPMOD_YCBCR8;
982*4882a593Smuzhiyun else
983*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_INPMOD_YCBCR16;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun switch (data_size) {
987*4882a593Smuzhiyun case 8:
988*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_DATSIZ_8;
989*4882a593Smuzhiyun break;
990*4882a593Smuzhiyun case 10:
991*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_DATSIZ_10;
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun case 11:
994*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_DATSIZ_11;
995*4882a593Smuzhiyun break;
996*4882a593Smuzhiyun case 12:
997*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_DATSIZ_12;
998*4882a593Smuzhiyun break;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (parcfg && parcfg->data_pol)
1002*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_DATAPOL;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (parcfg && parcfg->hs_pol)
1005*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_HDPOL;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* The polarity of the vertical sync signal output by the BT.656
1008*4882a593Smuzhiyun * decoder is not documented and seems to be active low.
1009*4882a593Smuzhiyun */
1010*4882a593Smuzhiyun if ((parcfg && parcfg->vs_pol) || ccdc->bt656)
1011*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_VDPOL;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (parcfg && parcfg->fld_pol)
1014*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_FLDPOL;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun isp_reg_writel(isp, syn_mode, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_SYN_MODE);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* The CCDC_CFG.Y8POS bit is used in YCbCr8 input mode only. The
1019*4882a593Smuzhiyun * hardware seems to ignore it in all other input modes.
1020*4882a593Smuzhiyun */
1021*4882a593Smuzhiyun if (format->code == MEDIA_BUS_FMT_UYVY8_2X8)
1022*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_CFG,
1023*4882a593Smuzhiyun ISPCCDC_CFG_Y8POS);
1024*4882a593Smuzhiyun else
1025*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_CFG,
1026*4882a593Smuzhiyun ISPCCDC_CFG_Y8POS);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* Enable or disable BT.656 mode, including error correction for the
1029*4882a593Smuzhiyun * synchronization codes.
1030*4882a593Smuzhiyun */
1031*4882a593Smuzhiyun if (ccdc->bt656)
1032*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_REC656IF,
1033*4882a593Smuzhiyun ISPCCDC_REC656IF_R656ON | ISPCCDC_REC656IF_ECCFVH);
1034*4882a593Smuzhiyun else
1035*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_REC656IF,
1036*4882a593Smuzhiyun ISPCCDC_REC656IF_R656ON | ISPCCDC_REC656IF_ECCFVH);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* CCDC formats descriptions */
1041*4882a593Smuzhiyun static const u32 ccdc_sgrbg_pattern =
1042*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP0PLC0_SHIFT |
1043*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP0PLC1_SHIFT |
1044*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP0PLC2_SHIFT |
1045*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP0PLC3_SHIFT |
1046*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP1PLC0_SHIFT |
1047*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP1PLC1_SHIFT |
1048*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP1PLC2_SHIFT |
1049*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP1PLC3_SHIFT |
1050*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP2PLC0_SHIFT |
1051*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP2PLC1_SHIFT |
1052*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP2PLC2_SHIFT |
1053*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP2PLC3_SHIFT |
1054*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP3PLC0_SHIFT |
1055*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP3PLC1_SHIFT |
1056*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP3PLC2_SHIFT |
1057*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP3PLC3_SHIFT;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun static const u32 ccdc_srggb_pattern =
1060*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP0PLC0_SHIFT |
1061*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP0PLC1_SHIFT |
1062*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP0PLC2_SHIFT |
1063*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP0PLC3_SHIFT |
1064*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP1PLC0_SHIFT |
1065*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP1PLC1_SHIFT |
1066*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP1PLC2_SHIFT |
1067*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP1PLC3_SHIFT |
1068*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP2PLC0_SHIFT |
1069*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP2PLC1_SHIFT |
1070*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP2PLC2_SHIFT |
1071*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP2PLC3_SHIFT |
1072*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP3PLC0_SHIFT |
1073*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP3PLC1_SHIFT |
1074*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP3PLC2_SHIFT |
1075*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP3PLC3_SHIFT;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun static const u32 ccdc_sbggr_pattern =
1078*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP0PLC0_SHIFT |
1079*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP0PLC1_SHIFT |
1080*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP0PLC2_SHIFT |
1081*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP0PLC3_SHIFT |
1082*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP1PLC0_SHIFT |
1083*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP1PLC1_SHIFT |
1084*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP1PLC2_SHIFT |
1085*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP1PLC3_SHIFT |
1086*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP2PLC0_SHIFT |
1087*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP2PLC1_SHIFT |
1088*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP2PLC2_SHIFT |
1089*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP2PLC3_SHIFT |
1090*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP3PLC0_SHIFT |
1091*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP3PLC1_SHIFT |
1092*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP3PLC2_SHIFT |
1093*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP3PLC3_SHIFT;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun static const u32 ccdc_sgbrg_pattern =
1096*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP0PLC0_SHIFT |
1097*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP0PLC1_SHIFT |
1098*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP0PLC2_SHIFT |
1099*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP0PLC3_SHIFT |
1100*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP1PLC0_SHIFT |
1101*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP1PLC1_SHIFT |
1102*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP1PLC2_SHIFT |
1103*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP1PLC3_SHIFT |
1104*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP2PLC0_SHIFT |
1105*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP2PLC1_SHIFT |
1106*4882a593Smuzhiyun ISPCCDC_COLPTN_Gb_G << ISPCCDC_COLPTN_CP2PLC2_SHIFT |
1107*4882a593Smuzhiyun ISPCCDC_COLPTN_B_Mg << ISPCCDC_COLPTN_CP2PLC3_SHIFT |
1108*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP3PLC0_SHIFT |
1109*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP3PLC1_SHIFT |
1110*4882a593Smuzhiyun ISPCCDC_COLPTN_R_Ye << ISPCCDC_COLPTN_CP3PLC2_SHIFT |
1111*4882a593Smuzhiyun ISPCCDC_COLPTN_Gr_Cy << ISPCCDC_COLPTN_CP3PLC3_SHIFT;
1112*4882a593Smuzhiyun
ccdc_configure(struct isp_ccdc_device * ccdc)1113*4882a593Smuzhiyun static void ccdc_configure(struct isp_ccdc_device *ccdc)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
1116*4882a593Smuzhiyun struct isp_parallel_cfg *parcfg = NULL;
1117*4882a593Smuzhiyun struct v4l2_subdev *sensor;
1118*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
1119*4882a593Smuzhiyun const struct v4l2_rect *crop;
1120*4882a593Smuzhiyun const struct isp_format_info *fmt_info;
1121*4882a593Smuzhiyun struct v4l2_subdev_format fmt_src;
1122*4882a593Smuzhiyun unsigned int depth_out;
1123*4882a593Smuzhiyun unsigned int depth_in = 0;
1124*4882a593Smuzhiyun struct media_pad *pad;
1125*4882a593Smuzhiyun unsigned long flags;
1126*4882a593Smuzhiyun unsigned int bridge;
1127*4882a593Smuzhiyun unsigned int shift;
1128*4882a593Smuzhiyun unsigned int nph;
1129*4882a593Smuzhiyun unsigned int sph;
1130*4882a593Smuzhiyun u32 syn_mode;
1131*4882a593Smuzhiyun u32 ccdc_pattern;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun ccdc->bt656 = false;
1134*4882a593Smuzhiyun ccdc->fields = 0;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun pad = media_entity_remote_pad(&ccdc->pads[CCDC_PAD_SINK]);
1137*4882a593Smuzhiyun sensor = media_entity_to_v4l2_subdev(pad->entity);
1138*4882a593Smuzhiyun if (ccdc->input == CCDC_INPUT_PARALLEL) {
1139*4882a593Smuzhiyun struct v4l2_subdev *sd =
1140*4882a593Smuzhiyun to_isp_pipeline(&ccdc->subdev.entity)->external;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun parcfg = &v4l2_subdev_to_bus_cfg(sd)->bus.parallel;
1143*4882a593Smuzhiyun ccdc->bt656 = parcfg->bt656;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* CCDC_PAD_SINK */
1147*4882a593Smuzhiyun format = &ccdc->formats[CCDC_PAD_SINK];
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Compute the lane shifter shift value and enable the bridge when the
1150*4882a593Smuzhiyun * input format is a non-BT.656 YUV variant.
1151*4882a593Smuzhiyun */
1152*4882a593Smuzhiyun fmt_src.pad = pad->index;
1153*4882a593Smuzhiyun fmt_src.which = V4L2_SUBDEV_FORMAT_ACTIVE;
1154*4882a593Smuzhiyun if (!v4l2_subdev_call(sensor, pad, get_fmt, NULL, &fmt_src)) {
1155*4882a593Smuzhiyun fmt_info = omap3isp_video_format_info(fmt_src.format.code);
1156*4882a593Smuzhiyun depth_in = fmt_info->width;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun fmt_info = omap3isp_video_format_info(format->code);
1160*4882a593Smuzhiyun depth_out = fmt_info->width;
1161*4882a593Smuzhiyun shift = depth_in - depth_out;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun if (ccdc->bt656)
1164*4882a593Smuzhiyun bridge = ISPCTRL_PAR_BRIDGE_DISABLE;
1165*4882a593Smuzhiyun else if (fmt_info->code == MEDIA_BUS_FMT_YUYV8_2X8)
1166*4882a593Smuzhiyun bridge = ISPCTRL_PAR_BRIDGE_LENDIAN;
1167*4882a593Smuzhiyun else if (fmt_info->code == MEDIA_BUS_FMT_UYVY8_2X8)
1168*4882a593Smuzhiyun bridge = ISPCTRL_PAR_BRIDGE_BENDIAN;
1169*4882a593Smuzhiyun else
1170*4882a593Smuzhiyun bridge = ISPCTRL_PAR_BRIDGE_DISABLE;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun omap3isp_configure_bridge(isp, ccdc->input, parcfg, shift, bridge);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /* Configure the sync interface. */
1175*4882a593Smuzhiyun ccdc_config_sync_if(ccdc, parcfg, depth_out);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun syn_mode = isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_SYN_MODE);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* Use the raw, unprocessed data when writing to memory. The H3A and
1180*4882a593Smuzhiyun * histogram modules are still fed with lens shading corrected data.
1181*4882a593Smuzhiyun */
1182*4882a593Smuzhiyun syn_mode &= ~ISPCCDC_SYN_MODE_VP2SDR;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun if (ccdc->output & CCDC_OUTPUT_MEMORY)
1185*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_WEN;
1186*4882a593Smuzhiyun else
1187*4882a593Smuzhiyun syn_mode &= ~ISPCCDC_SYN_MODE_WEN;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun if (ccdc->output & CCDC_OUTPUT_RESIZER)
1190*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_SDR2RSZ;
1191*4882a593Smuzhiyun else
1192*4882a593Smuzhiyun syn_mode &= ~ISPCCDC_SYN_MODE_SDR2RSZ;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun /* Mosaic filter */
1195*4882a593Smuzhiyun switch (format->code) {
1196*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB10_1X10:
1197*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB12_1X12:
1198*4882a593Smuzhiyun ccdc_pattern = ccdc_srggb_pattern;
1199*4882a593Smuzhiyun break;
1200*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR10_1X10:
1201*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR12_1X12:
1202*4882a593Smuzhiyun ccdc_pattern = ccdc_sbggr_pattern;
1203*4882a593Smuzhiyun break;
1204*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG10_1X10:
1205*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG12_1X12:
1206*4882a593Smuzhiyun ccdc_pattern = ccdc_sgbrg_pattern;
1207*4882a593Smuzhiyun break;
1208*4882a593Smuzhiyun default:
1209*4882a593Smuzhiyun /* Use GRBG */
1210*4882a593Smuzhiyun ccdc_pattern = ccdc_sgrbg_pattern;
1211*4882a593Smuzhiyun break;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun ccdc_config_imgattr(ccdc, ccdc_pattern);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* Generate VD0 on the last line of the image and VD1 on the
1216*4882a593Smuzhiyun * 2/3 height line.
1217*4882a593Smuzhiyun */
1218*4882a593Smuzhiyun isp_reg_writel(isp, ((format->height - 2) << ISPCCDC_VDINT_0_SHIFT) |
1219*4882a593Smuzhiyun ((format->height * 2 / 3) << ISPCCDC_VDINT_1_SHIFT),
1220*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_VDINT);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun /* CCDC_PAD_SOURCE_OF */
1223*4882a593Smuzhiyun format = &ccdc->formats[CCDC_PAD_SOURCE_OF];
1224*4882a593Smuzhiyun crop = &ccdc->crop;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* The horizontal coordinates are expressed in pixel clock cycles. We
1227*4882a593Smuzhiyun * need two cycles per pixel in BT.656 mode, and one cycle per pixel in
1228*4882a593Smuzhiyun * SYNC mode regardless of the format as the bridge is enabled for YUV
1229*4882a593Smuzhiyun * formats in that case.
1230*4882a593Smuzhiyun */
1231*4882a593Smuzhiyun if (ccdc->bt656) {
1232*4882a593Smuzhiyun sph = crop->left * 2;
1233*4882a593Smuzhiyun nph = crop->width * 2 - 1;
1234*4882a593Smuzhiyun } else {
1235*4882a593Smuzhiyun sph = crop->left;
1236*4882a593Smuzhiyun nph = crop->width - 1;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun isp_reg_writel(isp, (sph << ISPCCDC_HORZ_INFO_SPH_SHIFT) |
1240*4882a593Smuzhiyun (nph << ISPCCDC_HORZ_INFO_NPH_SHIFT),
1241*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_HORZ_INFO);
1242*4882a593Smuzhiyun isp_reg_writel(isp, (crop->top << ISPCCDC_VERT_START_SLV0_SHIFT) |
1243*4882a593Smuzhiyun (crop->top << ISPCCDC_VERT_START_SLV1_SHIFT),
1244*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_VERT_START);
1245*4882a593Smuzhiyun isp_reg_writel(isp, (crop->height - 1)
1246*4882a593Smuzhiyun << ISPCCDC_VERT_LINES_NLV_SHIFT,
1247*4882a593Smuzhiyun OMAP3_ISP_IOMEM_CCDC, ISPCCDC_VERT_LINES);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun ccdc_config_outlineoffset(ccdc, ccdc->video_out.bpl_value,
1250*4882a593Smuzhiyun format->field);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun /* When interleaving fields enable processing of the field input signal.
1253*4882a593Smuzhiyun * This will cause the line output control module to apply the field
1254*4882a593Smuzhiyun * offset to field 1.
1255*4882a593Smuzhiyun */
1256*4882a593Smuzhiyun if (ccdc->formats[CCDC_PAD_SINK].field == V4L2_FIELD_ALTERNATE &&
1257*4882a593Smuzhiyun (format->field == V4L2_FIELD_INTERLACED_TB ||
1258*4882a593Smuzhiyun format->field == V4L2_FIELD_INTERLACED_BT))
1259*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_FLDMODE;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun /* The CCDC outputs data in UYVY order by default. Swap bytes to get
1262*4882a593Smuzhiyun * YUYV.
1263*4882a593Smuzhiyun */
1264*4882a593Smuzhiyun if (format->code == MEDIA_BUS_FMT_YUYV8_1X16)
1265*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_CFG,
1266*4882a593Smuzhiyun ISPCCDC_CFG_BSWD);
1267*4882a593Smuzhiyun else
1268*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_CFG,
1269*4882a593Smuzhiyun ISPCCDC_CFG_BSWD);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun /* Use PACK8 mode for 1byte per pixel formats. Check for BT.656 mode
1272*4882a593Smuzhiyun * explicitly as the driver reports 1X16 instead of 2X8 at the OF pad
1273*4882a593Smuzhiyun * for simplicity.
1274*4882a593Smuzhiyun */
1275*4882a593Smuzhiyun if (omap3isp_video_format_info(format->code)->width <= 8 || ccdc->bt656)
1276*4882a593Smuzhiyun syn_mode |= ISPCCDC_SYN_MODE_PACK8;
1277*4882a593Smuzhiyun else
1278*4882a593Smuzhiyun syn_mode &= ~ISPCCDC_SYN_MODE_PACK8;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun isp_reg_writel(isp, syn_mode, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_SYN_MODE);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun /* CCDC_PAD_SOURCE_VP */
1283*4882a593Smuzhiyun ccdc_config_vp(ccdc);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun /* Lens shading correction. */
1286*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lsc.req_lock, flags);
1287*4882a593Smuzhiyun if (ccdc->lsc.request == NULL)
1288*4882a593Smuzhiyun goto unlock;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun WARN_ON(ccdc->lsc.active);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /* Get last good LSC configuration. If it is not supported for
1293*4882a593Smuzhiyun * the current active resolution discard it.
1294*4882a593Smuzhiyun */
1295*4882a593Smuzhiyun if (ccdc->lsc.active == NULL &&
1296*4882a593Smuzhiyun __ccdc_lsc_configure(ccdc, ccdc->lsc.request) == 0) {
1297*4882a593Smuzhiyun ccdc->lsc.active = ccdc->lsc.request;
1298*4882a593Smuzhiyun } else {
1299*4882a593Smuzhiyun list_add_tail(&ccdc->lsc.request->list, &ccdc->lsc.free_queue);
1300*4882a593Smuzhiyun schedule_work(&ccdc->lsc.table_work);
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun ccdc->lsc.request = NULL;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun unlock:
1306*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lsc.req_lock, flags);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun ccdc_apply_controls(ccdc);
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
__ccdc_enable(struct isp_ccdc_device * ccdc,int enable)1311*4882a593Smuzhiyun static void __ccdc_enable(struct isp_ccdc_device *ccdc, int enable)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun /* Avoid restarting the CCDC when streaming is stopping. */
1316*4882a593Smuzhiyun if (enable && ccdc->stopping & CCDC_STOP_REQUEST)
1317*4882a593Smuzhiyun return;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_PCR,
1320*4882a593Smuzhiyun ISPCCDC_PCR_EN, enable ? ISPCCDC_PCR_EN : 0);
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun ccdc->running = enable;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
ccdc_disable(struct isp_ccdc_device * ccdc)1325*4882a593Smuzhiyun static int ccdc_disable(struct isp_ccdc_device *ccdc)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun unsigned long flags;
1328*4882a593Smuzhiyun int ret = 0;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lock, flags);
1331*4882a593Smuzhiyun if (ccdc->state == ISP_PIPELINE_STREAM_CONTINUOUS)
1332*4882a593Smuzhiyun ccdc->stopping = CCDC_STOP_REQUEST;
1333*4882a593Smuzhiyun if (!ccdc->running)
1334*4882a593Smuzhiyun ccdc->stopping = CCDC_STOP_FINISHED;
1335*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lock, flags);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun ret = wait_event_timeout(ccdc->wait,
1338*4882a593Smuzhiyun ccdc->stopping == CCDC_STOP_FINISHED,
1339*4882a593Smuzhiyun msecs_to_jiffies(2000));
1340*4882a593Smuzhiyun if (ret == 0) {
1341*4882a593Smuzhiyun ret = -ETIMEDOUT;
1342*4882a593Smuzhiyun dev_warn(to_device(ccdc), "CCDC stop timeout!\n");
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun omap3isp_sbl_disable(to_isp_device(ccdc), OMAP3_ISP_SBL_CCDC_LSC_READ);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun mutex_lock(&ccdc->ioctl_lock);
1348*4882a593Smuzhiyun ccdc_lsc_free_request(ccdc, ccdc->lsc.request);
1349*4882a593Smuzhiyun ccdc->lsc.request = ccdc->lsc.active;
1350*4882a593Smuzhiyun ccdc->lsc.active = NULL;
1351*4882a593Smuzhiyun cancel_work_sync(&ccdc->lsc.table_work);
1352*4882a593Smuzhiyun ccdc_lsc_free_queue(ccdc, &ccdc->lsc.free_queue);
1353*4882a593Smuzhiyun mutex_unlock(&ccdc->ioctl_lock);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun ccdc->stopping = CCDC_STOP_NOT_REQUESTED;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun return ret > 0 ? 0 : ret;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
ccdc_enable(struct isp_ccdc_device * ccdc)1360*4882a593Smuzhiyun static void ccdc_enable(struct isp_ccdc_device *ccdc)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun if (ccdc_lsc_is_configured(ccdc))
1363*4882a593Smuzhiyun __ccdc_lsc_enable(ccdc, 1);
1364*4882a593Smuzhiyun __ccdc_enable(ccdc, 1);
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1368*4882a593Smuzhiyun * Interrupt handling
1369*4882a593Smuzhiyun */
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /*
1372*4882a593Smuzhiyun * ccdc_sbl_busy - Poll idle state of CCDC and related SBL memory write bits
1373*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
1374*4882a593Smuzhiyun *
1375*4882a593Smuzhiyun * Returns zero if the CCDC is idle and the image has been written to
1376*4882a593Smuzhiyun * memory, too.
1377*4882a593Smuzhiyun */
ccdc_sbl_busy(struct isp_ccdc_device * ccdc)1378*4882a593Smuzhiyun static int ccdc_sbl_busy(struct isp_ccdc_device *ccdc)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun return omap3isp_ccdc_busy(ccdc)
1383*4882a593Smuzhiyun | (isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_CCDC_WR_0) &
1384*4882a593Smuzhiyun ISPSBL_CCDC_WR_0_DATA_READY)
1385*4882a593Smuzhiyun | (isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_CCDC_WR_1) &
1386*4882a593Smuzhiyun ISPSBL_CCDC_WR_0_DATA_READY)
1387*4882a593Smuzhiyun | (isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_CCDC_WR_2) &
1388*4882a593Smuzhiyun ISPSBL_CCDC_WR_0_DATA_READY)
1389*4882a593Smuzhiyun | (isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_CCDC_WR_3) &
1390*4882a593Smuzhiyun ISPSBL_CCDC_WR_0_DATA_READY);
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /*
1394*4882a593Smuzhiyun * ccdc_sbl_wait_idle - Wait until the CCDC and related SBL are idle
1395*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
1396*4882a593Smuzhiyun * @max_wait: Max retry count in us for wait for idle/busy transition.
1397*4882a593Smuzhiyun */
ccdc_sbl_wait_idle(struct isp_ccdc_device * ccdc,unsigned int max_wait)1398*4882a593Smuzhiyun static int ccdc_sbl_wait_idle(struct isp_ccdc_device *ccdc,
1399*4882a593Smuzhiyun unsigned int max_wait)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun unsigned int wait = 0;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun if (max_wait == 0)
1404*4882a593Smuzhiyun max_wait = 10000; /* 10 ms */
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun for (wait = 0; wait <= max_wait; wait++) {
1407*4882a593Smuzhiyun if (!ccdc_sbl_busy(ccdc))
1408*4882a593Smuzhiyun return 0;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun rmb();
1411*4882a593Smuzhiyun udelay(1);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun return -EBUSY;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* ccdc_handle_stopping - Handle CCDC and/or LSC stopping sequence
1418*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
1419*4882a593Smuzhiyun * @event: Pointing which event trigger handler
1420*4882a593Smuzhiyun *
1421*4882a593Smuzhiyun * Return 1 when the event and stopping request combination is satisfied,
1422*4882a593Smuzhiyun * zero otherwise.
1423*4882a593Smuzhiyun */
ccdc_handle_stopping(struct isp_ccdc_device * ccdc,u32 event)1424*4882a593Smuzhiyun static int ccdc_handle_stopping(struct isp_ccdc_device *ccdc, u32 event)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun int rval = 0;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun switch ((ccdc->stopping & 3) | event) {
1429*4882a593Smuzhiyun case CCDC_STOP_REQUEST | CCDC_EVENT_VD1:
1430*4882a593Smuzhiyun if (ccdc->lsc.state != LSC_STATE_STOPPED)
1431*4882a593Smuzhiyun __ccdc_lsc_enable(ccdc, 0);
1432*4882a593Smuzhiyun __ccdc_enable(ccdc, 0);
1433*4882a593Smuzhiyun ccdc->stopping = CCDC_STOP_EXECUTED;
1434*4882a593Smuzhiyun return 1;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun case CCDC_STOP_EXECUTED | CCDC_EVENT_VD0:
1437*4882a593Smuzhiyun ccdc->stopping |= CCDC_STOP_CCDC_FINISHED;
1438*4882a593Smuzhiyun if (ccdc->lsc.state == LSC_STATE_STOPPED)
1439*4882a593Smuzhiyun ccdc->stopping |= CCDC_STOP_LSC_FINISHED;
1440*4882a593Smuzhiyun rval = 1;
1441*4882a593Smuzhiyun break;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun case CCDC_STOP_EXECUTED | CCDC_EVENT_LSC_DONE:
1444*4882a593Smuzhiyun ccdc->stopping |= CCDC_STOP_LSC_FINISHED;
1445*4882a593Smuzhiyun rval = 1;
1446*4882a593Smuzhiyun break;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun case CCDC_STOP_EXECUTED | CCDC_EVENT_VD1:
1449*4882a593Smuzhiyun return 1;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun if (ccdc->stopping == CCDC_STOP_FINISHED) {
1453*4882a593Smuzhiyun wake_up(&ccdc->wait);
1454*4882a593Smuzhiyun rval = 1;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun return rval;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
ccdc_hs_vs_isr(struct isp_ccdc_device * ccdc)1460*4882a593Smuzhiyun static void ccdc_hs_vs_isr(struct isp_ccdc_device *ccdc)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(&ccdc->subdev.entity);
1463*4882a593Smuzhiyun struct video_device *vdev = ccdc->subdev.devnode;
1464*4882a593Smuzhiyun struct v4l2_event event;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun /* Frame number propagation */
1467*4882a593Smuzhiyun atomic_inc(&pipe->frame_number);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun memset(&event, 0, sizeof(event));
1470*4882a593Smuzhiyun event.type = V4L2_EVENT_FRAME_SYNC;
1471*4882a593Smuzhiyun event.u.frame_sync.frame_sequence = atomic_read(&pipe->frame_number);
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun v4l2_event_queue(vdev, &event);
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /*
1477*4882a593Smuzhiyun * ccdc_lsc_isr - Handle LSC events
1478*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
1479*4882a593Smuzhiyun * @events: LSC events
1480*4882a593Smuzhiyun */
ccdc_lsc_isr(struct isp_ccdc_device * ccdc,u32 events)1481*4882a593Smuzhiyun static void ccdc_lsc_isr(struct isp_ccdc_device *ccdc, u32 events)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun unsigned long flags;
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun if (events & IRQ0STATUS_CCDC_LSC_PREF_ERR_IRQ) {
1486*4882a593Smuzhiyun struct isp_pipeline *pipe =
1487*4882a593Smuzhiyun to_isp_pipeline(&ccdc->subdev.entity);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun ccdc_lsc_error_handler(ccdc);
1490*4882a593Smuzhiyun pipe->error = true;
1491*4882a593Smuzhiyun dev_dbg(to_device(ccdc), "lsc prefetch error\n");
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun if (!(events & IRQ0STATUS_CCDC_LSC_DONE_IRQ))
1495*4882a593Smuzhiyun return;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun /* LSC_DONE interrupt occur, there are two cases
1498*4882a593Smuzhiyun * 1. stopping for reconfiguration
1499*4882a593Smuzhiyun * 2. stopping because of STREAM OFF command
1500*4882a593Smuzhiyun */
1501*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lsc.req_lock, flags);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun if (ccdc->lsc.state == LSC_STATE_STOPPING)
1504*4882a593Smuzhiyun ccdc->lsc.state = LSC_STATE_STOPPED;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun if (ccdc_handle_stopping(ccdc, CCDC_EVENT_LSC_DONE))
1507*4882a593Smuzhiyun goto done;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if (ccdc->lsc.state != LSC_STATE_RECONFIG)
1510*4882a593Smuzhiyun goto done;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun /* LSC is in STOPPING state, change to the new state */
1513*4882a593Smuzhiyun ccdc->lsc.state = LSC_STATE_STOPPED;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun /* This is an exception. Start of frame and LSC_DONE interrupt
1516*4882a593Smuzhiyun * have been received on the same time. Skip this event and wait
1517*4882a593Smuzhiyun * for better times.
1518*4882a593Smuzhiyun */
1519*4882a593Smuzhiyun if (events & IRQ0STATUS_HS_VS_IRQ)
1520*4882a593Smuzhiyun goto done;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* The LSC engine is stopped at this point. Enable it if there's a
1523*4882a593Smuzhiyun * pending request.
1524*4882a593Smuzhiyun */
1525*4882a593Smuzhiyun if (ccdc->lsc.request == NULL)
1526*4882a593Smuzhiyun goto done;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun ccdc_lsc_enable(ccdc);
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun done:
1531*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lsc.req_lock, flags);
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /*
1535*4882a593Smuzhiyun * Check whether the CCDC has captured all fields necessary to complete the
1536*4882a593Smuzhiyun * buffer.
1537*4882a593Smuzhiyun */
ccdc_has_all_fields(struct isp_ccdc_device * ccdc)1538*4882a593Smuzhiyun static bool ccdc_has_all_fields(struct isp_ccdc_device *ccdc)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(&ccdc->subdev.entity);
1541*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
1542*4882a593Smuzhiyun enum v4l2_field of_field = ccdc->formats[CCDC_PAD_SOURCE_OF].field;
1543*4882a593Smuzhiyun enum v4l2_field field;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun /* When the input is progressive fields don't matter. */
1546*4882a593Smuzhiyun if (of_field == V4L2_FIELD_NONE)
1547*4882a593Smuzhiyun return true;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /* Read the current field identifier. */
1550*4882a593Smuzhiyun field = isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_SYN_MODE)
1551*4882a593Smuzhiyun & ISPCCDC_SYN_MODE_FLDSTAT
1552*4882a593Smuzhiyun ? V4L2_FIELD_BOTTOM : V4L2_FIELD_TOP;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /* When capturing fields in alternate order just store the current field
1555*4882a593Smuzhiyun * identifier in the pipeline.
1556*4882a593Smuzhiyun */
1557*4882a593Smuzhiyun if (of_field == V4L2_FIELD_ALTERNATE) {
1558*4882a593Smuzhiyun pipe->field = field;
1559*4882a593Smuzhiyun return true;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /* The format is interlaced. Make sure we've captured both fields. */
1563*4882a593Smuzhiyun ccdc->fields |= field == V4L2_FIELD_BOTTOM
1564*4882a593Smuzhiyun ? CCDC_FIELD_BOTTOM : CCDC_FIELD_TOP;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun if (ccdc->fields != CCDC_FIELD_BOTH)
1567*4882a593Smuzhiyun return false;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun /* Verify that the field just captured corresponds to the last field
1570*4882a593Smuzhiyun * needed based on the desired field order.
1571*4882a593Smuzhiyun */
1572*4882a593Smuzhiyun if ((of_field == V4L2_FIELD_INTERLACED_TB && field == V4L2_FIELD_TOP) ||
1573*4882a593Smuzhiyun (of_field == V4L2_FIELD_INTERLACED_BT && field == V4L2_FIELD_BOTTOM))
1574*4882a593Smuzhiyun return false;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun /* The buffer can be completed, reset the fields for the next buffer. */
1577*4882a593Smuzhiyun ccdc->fields = 0;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun return true;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
ccdc_isr_buffer(struct isp_ccdc_device * ccdc)1582*4882a593Smuzhiyun static int ccdc_isr_buffer(struct isp_ccdc_device *ccdc)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(&ccdc->subdev.entity);
1585*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
1586*4882a593Smuzhiyun struct isp_buffer *buffer;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun /* The CCDC generates VD0 interrupts even when disabled (the datasheet
1589*4882a593Smuzhiyun * doesn't explicitly state if that's supposed to happen or not, so it
1590*4882a593Smuzhiyun * can be considered as a hardware bug or as a feature, but we have to
1591*4882a593Smuzhiyun * deal with it anyway). Disabling the CCDC when no buffer is available
1592*4882a593Smuzhiyun * would thus not be enough, we need to handle the situation explicitly.
1593*4882a593Smuzhiyun */
1594*4882a593Smuzhiyun if (list_empty(&ccdc->video_out.dmaqueue))
1595*4882a593Smuzhiyun return 0;
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun /* We're in continuous mode, and memory writes were disabled due to a
1598*4882a593Smuzhiyun * buffer underrun. Re-enable them now that we have a buffer. The buffer
1599*4882a593Smuzhiyun * address has been set in ccdc_video_queue.
1600*4882a593Smuzhiyun */
1601*4882a593Smuzhiyun if (ccdc->state == ISP_PIPELINE_STREAM_CONTINUOUS && ccdc->underrun) {
1602*4882a593Smuzhiyun ccdc->underrun = 0;
1603*4882a593Smuzhiyun return 1;
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun /* Wait for the CCDC to become idle. */
1607*4882a593Smuzhiyun if (ccdc_sbl_wait_idle(ccdc, 1000)) {
1608*4882a593Smuzhiyun dev_info(isp->dev, "CCDC won't become idle!\n");
1609*4882a593Smuzhiyun media_entity_enum_set(&isp->crashed, &ccdc->subdev.entity);
1610*4882a593Smuzhiyun omap3isp_pipeline_cancel_stream(pipe);
1611*4882a593Smuzhiyun return 0;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun /* Don't restart CCDC if we're just about to stop streaming. */
1615*4882a593Smuzhiyun if (ccdc->state == ISP_PIPELINE_STREAM_CONTINUOUS &&
1616*4882a593Smuzhiyun ccdc->stopping & CCDC_STOP_REQUEST)
1617*4882a593Smuzhiyun return 0;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun if (!ccdc_has_all_fields(ccdc))
1620*4882a593Smuzhiyun return 1;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun buffer = omap3isp_video_buffer_next(&ccdc->video_out);
1623*4882a593Smuzhiyun if (buffer != NULL)
1624*4882a593Smuzhiyun ccdc_set_outaddr(ccdc, buffer->dma);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun pipe->state |= ISP_PIPELINE_IDLE_OUTPUT;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun if (ccdc->state == ISP_PIPELINE_STREAM_SINGLESHOT &&
1629*4882a593Smuzhiyun isp_pipeline_ready(pipe))
1630*4882a593Smuzhiyun omap3isp_pipeline_set_stream(pipe,
1631*4882a593Smuzhiyun ISP_PIPELINE_STREAM_SINGLESHOT);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun return buffer != NULL;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun /*
1637*4882a593Smuzhiyun * ccdc_vd0_isr - Handle VD0 event
1638*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
1639*4882a593Smuzhiyun *
1640*4882a593Smuzhiyun * Executes LSC deferred enablement before next frame starts.
1641*4882a593Smuzhiyun */
ccdc_vd0_isr(struct isp_ccdc_device * ccdc)1642*4882a593Smuzhiyun static void ccdc_vd0_isr(struct isp_ccdc_device *ccdc)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun unsigned long flags;
1645*4882a593Smuzhiyun int restart = 0;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun /* In BT.656 mode the CCDC doesn't generate an HS/VS interrupt. We thus
1648*4882a593Smuzhiyun * need to increment the frame counter here.
1649*4882a593Smuzhiyun */
1650*4882a593Smuzhiyun if (ccdc->bt656) {
1651*4882a593Smuzhiyun struct isp_pipeline *pipe =
1652*4882a593Smuzhiyun to_isp_pipeline(&ccdc->subdev.entity);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun atomic_inc(&pipe->frame_number);
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun /* Emulate a VD1 interrupt for BT.656 mode, as we can't stop the CCDC in
1658*4882a593Smuzhiyun * the VD1 interrupt handler in that mode without risking a CCDC stall
1659*4882a593Smuzhiyun * if a short frame is received.
1660*4882a593Smuzhiyun */
1661*4882a593Smuzhiyun if (ccdc->bt656) {
1662*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lock, flags);
1663*4882a593Smuzhiyun if (ccdc->state == ISP_PIPELINE_STREAM_CONTINUOUS &&
1664*4882a593Smuzhiyun ccdc->output & CCDC_OUTPUT_MEMORY) {
1665*4882a593Smuzhiyun if (ccdc->lsc.state != LSC_STATE_STOPPED)
1666*4882a593Smuzhiyun __ccdc_lsc_enable(ccdc, 0);
1667*4882a593Smuzhiyun __ccdc_enable(ccdc, 0);
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun ccdc_handle_stopping(ccdc, CCDC_EVENT_VD1);
1670*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lock, flags);
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lock, flags);
1674*4882a593Smuzhiyun if (ccdc_handle_stopping(ccdc, CCDC_EVENT_VD0)) {
1675*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lock, flags);
1676*4882a593Smuzhiyun return;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun if (ccdc->output & CCDC_OUTPUT_MEMORY)
1680*4882a593Smuzhiyun restart = ccdc_isr_buffer(ccdc);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun if (!ccdc->shadow_update)
1683*4882a593Smuzhiyun ccdc_apply_controls(ccdc);
1684*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lock, flags);
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun if (restart)
1687*4882a593Smuzhiyun ccdc_enable(ccdc);
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun /*
1691*4882a593Smuzhiyun * ccdc_vd1_isr - Handle VD1 event
1692*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
1693*4882a593Smuzhiyun */
ccdc_vd1_isr(struct isp_ccdc_device * ccdc)1694*4882a593Smuzhiyun static void ccdc_vd1_isr(struct isp_ccdc_device *ccdc)
1695*4882a593Smuzhiyun {
1696*4882a593Smuzhiyun unsigned long flags;
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun /* In BT.656 mode the synchronization signals are generated by the CCDC
1699*4882a593Smuzhiyun * from the embedded sync codes. The VD0 and VD1 interrupts are thus
1700*4882a593Smuzhiyun * only triggered when the CCDC is enabled, unlike external sync mode
1701*4882a593Smuzhiyun * where the line counter runs even when the CCDC is stopped. We can't
1702*4882a593Smuzhiyun * disable the CCDC at VD1 time, as no VD0 interrupt would be generated
1703*4882a593Smuzhiyun * for a short frame, which would result in the CCDC being stopped and
1704*4882a593Smuzhiyun * no VD interrupt generated anymore. The CCDC is stopped from the VD0
1705*4882a593Smuzhiyun * interrupt handler instead for BT.656.
1706*4882a593Smuzhiyun */
1707*4882a593Smuzhiyun if (ccdc->bt656)
1708*4882a593Smuzhiyun return;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lsc.req_lock, flags);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun /*
1713*4882a593Smuzhiyun * Depending on the CCDC pipeline state, CCDC stopping should be
1714*4882a593Smuzhiyun * handled differently. In SINGLESHOT we emulate an internal CCDC
1715*4882a593Smuzhiyun * stopping because the CCDC hw works only in continuous mode.
1716*4882a593Smuzhiyun * When CONTINUOUS pipeline state is used and the CCDC writes it's
1717*4882a593Smuzhiyun * data to memory the CCDC and LSC are stopped immediately but
1718*4882a593Smuzhiyun * without change the CCDC stopping state machine. The CCDC
1719*4882a593Smuzhiyun * stopping state machine should be used only when user request
1720*4882a593Smuzhiyun * for stopping is received (SINGLESHOT is an exception).
1721*4882a593Smuzhiyun */
1722*4882a593Smuzhiyun switch (ccdc->state) {
1723*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_SINGLESHOT:
1724*4882a593Smuzhiyun ccdc->stopping = CCDC_STOP_REQUEST;
1725*4882a593Smuzhiyun break;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_CONTINUOUS:
1728*4882a593Smuzhiyun if (ccdc->output & CCDC_OUTPUT_MEMORY) {
1729*4882a593Smuzhiyun if (ccdc->lsc.state != LSC_STATE_STOPPED)
1730*4882a593Smuzhiyun __ccdc_lsc_enable(ccdc, 0);
1731*4882a593Smuzhiyun __ccdc_enable(ccdc, 0);
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun break;
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_STOPPED:
1736*4882a593Smuzhiyun break;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun if (ccdc_handle_stopping(ccdc, CCDC_EVENT_VD1))
1740*4882a593Smuzhiyun goto done;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun if (ccdc->lsc.request == NULL)
1743*4882a593Smuzhiyun goto done;
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun /*
1746*4882a593Smuzhiyun * LSC need to be reconfigured. Stop it here and on next LSC_DONE IRQ
1747*4882a593Smuzhiyun * do the appropriate changes in registers
1748*4882a593Smuzhiyun */
1749*4882a593Smuzhiyun if (ccdc->lsc.state == LSC_STATE_RUNNING) {
1750*4882a593Smuzhiyun __ccdc_lsc_enable(ccdc, 0);
1751*4882a593Smuzhiyun ccdc->lsc.state = LSC_STATE_RECONFIG;
1752*4882a593Smuzhiyun goto done;
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun /* LSC has been in STOPPED state, enable it */
1756*4882a593Smuzhiyun if (ccdc->lsc.state == LSC_STATE_STOPPED)
1757*4882a593Smuzhiyun ccdc_lsc_enable(ccdc);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun done:
1760*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lsc.req_lock, flags);
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun /*
1764*4882a593Smuzhiyun * omap3isp_ccdc_isr - Configure CCDC during interframe time.
1765*4882a593Smuzhiyun * @ccdc: Pointer to ISP CCDC device.
1766*4882a593Smuzhiyun * @events: CCDC events
1767*4882a593Smuzhiyun */
omap3isp_ccdc_isr(struct isp_ccdc_device * ccdc,u32 events)1768*4882a593Smuzhiyun int omap3isp_ccdc_isr(struct isp_ccdc_device *ccdc, u32 events)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun if (ccdc->state == ISP_PIPELINE_STREAM_STOPPED)
1771*4882a593Smuzhiyun return 0;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun if (events & IRQ0STATUS_CCDC_VD1_IRQ)
1774*4882a593Smuzhiyun ccdc_vd1_isr(ccdc);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun ccdc_lsc_isr(ccdc, events);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun if (events & IRQ0STATUS_CCDC_VD0_IRQ)
1779*4882a593Smuzhiyun ccdc_vd0_isr(ccdc);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun if (events & IRQ0STATUS_HS_VS_IRQ)
1782*4882a593Smuzhiyun ccdc_hs_vs_isr(ccdc);
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun return 0;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1788*4882a593Smuzhiyun * ISP video operations
1789*4882a593Smuzhiyun */
1790*4882a593Smuzhiyun
ccdc_video_queue(struct isp_video * video,struct isp_buffer * buffer)1791*4882a593Smuzhiyun static int ccdc_video_queue(struct isp_video *video, struct isp_buffer *buffer)
1792*4882a593Smuzhiyun {
1793*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = &video->isp->isp_ccdc;
1794*4882a593Smuzhiyun unsigned long flags;
1795*4882a593Smuzhiyun bool restart = false;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun if (!(ccdc->output & CCDC_OUTPUT_MEMORY))
1798*4882a593Smuzhiyun return -ENODEV;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun ccdc_set_outaddr(ccdc, buffer->dma);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /* We now have a buffer queued on the output, restart the pipeline
1803*4882a593Smuzhiyun * on the next CCDC interrupt if running in continuous mode (or when
1804*4882a593Smuzhiyun * starting the stream) in external sync mode, or immediately in BT.656
1805*4882a593Smuzhiyun * sync mode as no CCDC interrupt is generated when the CCDC is stopped
1806*4882a593Smuzhiyun * in that case.
1807*4882a593Smuzhiyun */
1808*4882a593Smuzhiyun spin_lock_irqsave(&ccdc->lock, flags);
1809*4882a593Smuzhiyun if (ccdc->state == ISP_PIPELINE_STREAM_CONTINUOUS && !ccdc->running &&
1810*4882a593Smuzhiyun ccdc->bt656)
1811*4882a593Smuzhiyun restart = true;
1812*4882a593Smuzhiyun else
1813*4882a593Smuzhiyun ccdc->underrun = 1;
1814*4882a593Smuzhiyun spin_unlock_irqrestore(&ccdc->lock, flags);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun if (restart)
1817*4882a593Smuzhiyun ccdc_enable(ccdc);
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun return 0;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun static const struct isp_video_operations ccdc_video_ops = {
1823*4882a593Smuzhiyun .queue = ccdc_video_queue,
1824*4882a593Smuzhiyun };
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1827*4882a593Smuzhiyun * V4L2 subdev operations
1828*4882a593Smuzhiyun */
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun /*
1831*4882a593Smuzhiyun * ccdc_ioctl - CCDC module private ioctl's
1832*4882a593Smuzhiyun * @sd: ISP CCDC V4L2 subdevice
1833*4882a593Smuzhiyun * @cmd: ioctl command
1834*4882a593Smuzhiyun * @arg: ioctl argument
1835*4882a593Smuzhiyun *
1836*4882a593Smuzhiyun * Return 0 on success or a negative error code otherwise.
1837*4882a593Smuzhiyun */
ccdc_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)1838*4882a593Smuzhiyun static long ccdc_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
1841*4882a593Smuzhiyun int ret;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun switch (cmd) {
1844*4882a593Smuzhiyun case VIDIOC_OMAP3ISP_CCDC_CFG:
1845*4882a593Smuzhiyun mutex_lock(&ccdc->ioctl_lock);
1846*4882a593Smuzhiyun ret = ccdc_config(ccdc, arg);
1847*4882a593Smuzhiyun mutex_unlock(&ccdc->ioctl_lock);
1848*4882a593Smuzhiyun break;
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun default:
1851*4882a593Smuzhiyun return -ENOIOCTLCMD;
1852*4882a593Smuzhiyun }
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun return ret;
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun
ccdc_subscribe_event(struct v4l2_subdev * sd,struct v4l2_fh * fh,struct v4l2_event_subscription * sub)1857*4882a593Smuzhiyun static int ccdc_subscribe_event(struct v4l2_subdev *sd, struct v4l2_fh *fh,
1858*4882a593Smuzhiyun struct v4l2_event_subscription *sub)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun if (sub->type != V4L2_EVENT_FRAME_SYNC)
1861*4882a593Smuzhiyun return -EINVAL;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun /* line number is zero at frame start */
1864*4882a593Smuzhiyun if (sub->id != 0)
1865*4882a593Smuzhiyun return -EINVAL;
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun return v4l2_event_subscribe(fh, sub, OMAP3ISP_CCDC_NEVENTS, NULL);
1868*4882a593Smuzhiyun }
1869*4882a593Smuzhiyun
ccdc_unsubscribe_event(struct v4l2_subdev * sd,struct v4l2_fh * fh,struct v4l2_event_subscription * sub)1870*4882a593Smuzhiyun static int ccdc_unsubscribe_event(struct v4l2_subdev *sd, struct v4l2_fh *fh,
1871*4882a593Smuzhiyun struct v4l2_event_subscription *sub)
1872*4882a593Smuzhiyun {
1873*4882a593Smuzhiyun return v4l2_event_unsubscribe(fh, sub);
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun /*
1877*4882a593Smuzhiyun * ccdc_set_stream - Enable/Disable streaming on the CCDC module
1878*4882a593Smuzhiyun * @sd: ISP CCDC V4L2 subdevice
1879*4882a593Smuzhiyun * @enable: Enable/disable stream
1880*4882a593Smuzhiyun *
1881*4882a593Smuzhiyun * When writing to memory, the CCDC hardware can't be enabled without a memory
1882*4882a593Smuzhiyun * buffer to write to. As the s_stream operation is called in response to a
1883*4882a593Smuzhiyun * STREAMON call without any buffer queued yet, just update the enabled field
1884*4882a593Smuzhiyun * and return immediately. The CCDC will be enabled in ccdc_isr_buffer().
1885*4882a593Smuzhiyun *
1886*4882a593Smuzhiyun * When not writing to memory enable the CCDC immediately.
1887*4882a593Smuzhiyun */
ccdc_set_stream(struct v4l2_subdev * sd,int enable)1888*4882a593Smuzhiyun static int ccdc_set_stream(struct v4l2_subdev *sd, int enable)
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
1891*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
1892*4882a593Smuzhiyun int ret = 0;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun if (ccdc->state == ISP_PIPELINE_STREAM_STOPPED) {
1895*4882a593Smuzhiyun if (enable == ISP_PIPELINE_STREAM_STOPPED)
1896*4882a593Smuzhiyun return 0;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun omap3isp_subclk_enable(isp, OMAP3_ISP_SUBCLK_CCDC);
1899*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_CCDC, ISPCCDC_CFG,
1900*4882a593Smuzhiyun ISPCCDC_CFG_VDLC);
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun ccdc_configure(ccdc);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun ccdc_print_status(ccdc);
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun switch (enable) {
1908*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_CONTINUOUS:
1909*4882a593Smuzhiyun if (ccdc->output & CCDC_OUTPUT_MEMORY)
1910*4882a593Smuzhiyun omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_CCDC_WRITE);
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun if (ccdc->underrun || !(ccdc->output & CCDC_OUTPUT_MEMORY))
1913*4882a593Smuzhiyun ccdc_enable(ccdc);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun ccdc->underrun = 0;
1916*4882a593Smuzhiyun break;
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_SINGLESHOT:
1919*4882a593Smuzhiyun if (ccdc->output & CCDC_OUTPUT_MEMORY &&
1920*4882a593Smuzhiyun ccdc->state != ISP_PIPELINE_STREAM_SINGLESHOT)
1921*4882a593Smuzhiyun omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_CCDC_WRITE);
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun ccdc_enable(ccdc);
1924*4882a593Smuzhiyun break;
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun case ISP_PIPELINE_STREAM_STOPPED:
1927*4882a593Smuzhiyun ret = ccdc_disable(ccdc);
1928*4882a593Smuzhiyun if (ccdc->output & CCDC_OUTPUT_MEMORY)
1929*4882a593Smuzhiyun omap3isp_sbl_disable(isp, OMAP3_ISP_SBL_CCDC_WRITE);
1930*4882a593Smuzhiyun omap3isp_subclk_disable(isp, OMAP3_ISP_SUBCLK_CCDC);
1931*4882a593Smuzhiyun ccdc->underrun = 0;
1932*4882a593Smuzhiyun break;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun ccdc->state = enable;
1936*4882a593Smuzhiyun return ret;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun static struct v4l2_mbus_framefmt *
__ccdc_get_format(struct isp_ccdc_device * ccdc,struct v4l2_subdev_pad_config * cfg,unsigned int pad,enum v4l2_subdev_format_whence which)1940*4882a593Smuzhiyun __ccdc_get_format(struct isp_ccdc_device *ccdc, struct v4l2_subdev_pad_config *cfg,
1941*4882a593Smuzhiyun unsigned int pad, enum v4l2_subdev_format_whence which)
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun if (which == V4L2_SUBDEV_FORMAT_TRY)
1944*4882a593Smuzhiyun return v4l2_subdev_get_try_format(&ccdc->subdev, cfg, pad);
1945*4882a593Smuzhiyun else
1946*4882a593Smuzhiyun return &ccdc->formats[pad];
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun static struct v4l2_rect *
__ccdc_get_crop(struct isp_ccdc_device * ccdc,struct v4l2_subdev_pad_config * cfg,enum v4l2_subdev_format_whence which)1950*4882a593Smuzhiyun __ccdc_get_crop(struct isp_ccdc_device *ccdc, struct v4l2_subdev_pad_config *cfg,
1951*4882a593Smuzhiyun enum v4l2_subdev_format_whence which)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun if (which == V4L2_SUBDEV_FORMAT_TRY)
1954*4882a593Smuzhiyun return v4l2_subdev_get_try_crop(&ccdc->subdev, cfg, CCDC_PAD_SOURCE_OF);
1955*4882a593Smuzhiyun else
1956*4882a593Smuzhiyun return &ccdc->crop;
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun /*
1960*4882a593Smuzhiyun * ccdc_try_format - Try video format on a pad
1961*4882a593Smuzhiyun * @ccdc: ISP CCDC device
1962*4882a593Smuzhiyun * @cfg : V4L2 subdev pad configuration
1963*4882a593Smuzhiyun * @pad: Pad number
1964*4882a593Smuzhiyun * @fmt: Format
1965*4882a593Smuzhiyun */
1966*4882a593Smuzhiyun static void
ccdc_try_format(struct isp_ccdc_device * ccdc,struct v4l2_subdev_pad_config * cfg,unsigned int pad,struct v4l2_mbus_framefmt * fmt,enum v4l2_subdev_format_whence which)1967*4882a593Smuzhiyun ccdc_try_format(struct isp_ccdc_device *ccdc, struct v4l2_subdev_pad_config *cfg,
1968*4882a593Smuzhiyun unsigned int pad, struct v4l2_mbus_framefmt *fmt,
1969*4882a593Smuzhiyun enum v4l2_subdev_format_whence which)
1970*4882a593Smuzhiyun {
1971*4882a593Smuzhiyun const struct isp_format_info *info;
1972*4882a593Smuzhiyun u32 pixelcode;
1973*4882a593Smuzhiyun unsigned int width = fmt->width;
1974*4882a593Smuzhiyun unsigned int height = fmt->height;
1975*4882a593Smuzhiyun struct v4l2_rect *crop;
1976*4882a593Smuzhiyun enum v4l2_field field;
1977*4882a593Smuzhiyun unsigned int i;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun switch (pad) {
1980*4882a593Smuzhiyun case CCDC_PAD_SINK:
1981*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ccdc_fmts); i++) {
1982*4882a593Smuzhiyun if (fmt->code == ccdc_fmts[i])
1983*4882a593Smuzhiyun break;
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun /* If not found, use SGRBG10 as default */
1987*4882a593Smuzhiyun if (i >= ARRAY_SIZE(ccdc_fmts))
1988*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_SGRBG10_1X10;
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun /* Clamp the input size. */
1991*4882a593Smuzhiyun fmt->width = clamp_t(u32, width, 32, 4096);
1992*4882a593Smuzhiyun fmt->height = clamp_t(u32, height, 32, 4096);
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun /* Default to progressive field order. */
1995*4882a593Smuzhiyun if (fmt->field == V4L2_FIELD_ANY)
1996*4882a593Smuzhiyun fmt->field = V4L2_FIELD_NONE;
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun break;
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun case CCDC_PAD_SOURCE_OF:
2001*4882a593Smuzhiyun pixelcode = fmt->code;
2002*4882a593Smuzhiyun field = fmt->field;
2003*4882a593Smuzhiyun *fmt = *__ccdc_get_format(ccdc, cfg, CCDC_PAD_SINK, which);
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun /* In SYNC mode the bridge converts YUV formats from 2X8 to
2006*4882a593Smuzhiyun * 1X16. In BT.656 no such conversion occurs. As we don't know
2007*4882a593Smuzhiyun * at this point whether the source will use SYNC or BT.656 mode
2008*4882a593Smuzhiyun * let's pretend the conversion always occurs. The CCDC will be
2009*4882a593Smuzhiyun * configured to pack bytes in BT.656, hiding the inaccuracy.
2010*4882a593Smuzhiyun * In all cases bytes can be swapped.
2011*4882a593Smuzhiyun */
2012*4882a593Smuzhiyun if (fmt->code == MEDIA_BUS_FMT_YUYV8_2X8 ||
2013*4882a593Smuzhiyun fmt->code == MEDIA_BUS_FMT_UYVY8_2X8) {
2014*4882a593Smuzhiyun /* Use the user requested format if YUV. */
2015*4882a593Smuzhiyun if (pixelcode == MEDIA_BUS_FMT_YUYV8_2X8 ||
2016*4882a593Smuzhiyun pixelcode == MEDIA_BUS_FMT_UYVY8_2X8 ||
2017*4882a593Smuzhiyun pixelcode == MEDIA_BUS_FMT_YUYV8_1X16 ||
2018*4882a593Smuzhiyun pixelcode == MEDIA_BUS_FMT_UYVY8_1X16)
2019*4882a593Smuzhiyun fmt->code = pixelcode;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun if (fmt->code == MEDIA_BUS_FMT_YUYV8_2X8)
2022*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_YUYV8_1X16;
2023*4882a593Smuzhiyun else if (fmt->code == MEDIA_BUS_FMT_UYVY8_2X8)
2024*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_UYVY8_1X16;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun /* Hardcode the output size to the crop rectangle size. */
2028*4882a593Smuzhiyun crop = __ccdc_get_crop(ccdc, cfg, which);
2029*4882a593Smuzhiyun fmt->width = crop->width;
2030*4882a593Smuzhiyun fmt->height = crop->height;
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun /* When input format is interlaced with alternating fields the
2033*4882a593Smuzhiyun * CCDC can interleave the fields.
2034*4882a593Smuzhiyun */
2035*4882a593Smuzhiyun if (fmt->field == V4L2_FIELD_ALTERNATE &&
2036*4882a593Smuzhiyun (field == V4L2_FIELD_INTERLACED_TB ||
2037*4882a593Smuzhiyun field == V4L2_FIELD_INTERLACED_BT)) {
2038*4882a593Smuzhiyun fmt->field = field;
2039*4882a593Smuzhiyun fmt->height *= 2;
2040*4882a593Smuzhiyun }
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun break;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun case CCDC_PAD_SOURCE_VP:
2045*4882a593Smuzhiyun *fmt = *__ccdc_get_format(ccdc, cfg, CCDC_PAD_SINK, which);
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun /* The video port interface truncates the data to 10 bits. */
2048*4882a593Smuzhiyun info = omap3isp_video_format_info(fmt->code);
2049*4882a593Smuzhiyun fmt->code = info->truncated;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun /* YUV formats are not supported by the video port. */
2052*4882a593Smuzhiyun if (fmt->code == MEDIA_BUS_FMT_YUYV8_2X8 ||
2053*4882a593Smuzhiyun fmt->code == MEDIA_BUS_FMT_UYVY8_2X8)
2054*4882a593Smuzhiyun fmt->code = 0;
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun /* The number of lines that can be clocked out from the video
2057*4882a593Smuzhiyun * port output must be at least one line less than the number
2058*4882a593Smuzhiyun * of input lines.
2059*4882a593Smuzhiyun */
2060*4882a593Smuzhiyun fmt->width = clamp_t(u32, width, 32, fmt->width);
2061*4882a593Smuzhiyun fmt->height = clamp_t(u32, height, 32, fmt->height - 1);
2062*4882a593Smuzhiyun break;
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun /* Data is written to memory unpacked, each 10-bit or 12-bit pixel is
2066*4882a593Smuzhiyun * stored on 2 bytes.
2067*4882a593Smuzhiyun */
2068*4882a593Smuzhiyun fmt->colorspace = V4L2_COLORSPACE_SRGB;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun /*
2072*4882a593Smuzhiyun * ccdc_try_crop - Validate a crop rectangle
2073*4882a593Smuzhiyun * @ccdc: ISP CCDC device
2074*4882a593Smuzhiyun * @sink: format on the sink pad
2075*4882a593Smuzhiyun * @crop: crop rectangle to be validated
2076*4882a593Smuzhiyun */
ccdc_try_crop(struct isp_ccdc_device * ccdc,const struct v4l2_mbus_framefmt * sink,struct v4l2_rect * crop)2077*4882a593Smuzhiyun static void ccdc_try_crop(struct isp_ccdc_device *ccdc,
2078*4882a593Smuzhiyun const struct v4l2_mbus_framefmt *sink,
2079*4882a593Smuzhiyun struct v4l2_rect *crop)
2080*4882a593Smuzhiyun {
2081*4882a593Smuzhiyun const struct isp_format_info *info;
2082*4882a593Smuzhiyun unsigned int max_width;
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun /* For Bayer formats, restrict left/top and width/height to even values
2085*4882a593Smuzhiyun * to keep the Bayer pattern.
2086*4882a593Smuzhiyun */
2087*4882a593Smuzhiyun info = omap3isp_video_format_info(sink->code);
2088*4882a593Smuzhiyun if (info->flavor != MEDIA_BUS_FMT_Y8_1X8) {
2089*4882a593Smuzhiyun crop->left &= ~1;
2090*4882a593Smuzhiyun crop->top &= ~1;
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun crop->left = clamp_t(u32, crop->left, 0, sink->width - CCDC_MIN_WIDTH);
2094*4882a593Smuzhiyun crop->top = clamp_t(u32, crop->top, 0, sink->height - CCDC_MIN_HEIGHT);
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun /* The data formatter truncates the number of horizontal output pixels
2097*4882a593Smuzhiyun * to a multiple of 16. To avoid clipping data, allow callers to request
2098*4882a593Smuzhiyun * an output size bigger than the input size up to the nearest multiple
2099*4882a593Smuzhiyun * of 16.
2100*4882a593Smuzhiyun */
2101*4882a593Smuzhiyun max_width = (sink->width - crop->left + 15) & ~15;
2102*4882a593Smuzhiyun crop->width = clamp_t(u32, crop->width, CCDC_MIN_WIDTH, max_width)
2103*4882a593Smuzhiyun & ~15;
2104*4882a593Smuzhiyun crop->height = clamp_t(u32, crop->height, CCDC_MIN_HEIGHT,
2105*4882a593Smuzhiyun sink->height - crop->top);
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun /* Odd width/height values don't make sense for Bayer formats. */
2108*4882a593Smuzhiyun if (info->flavor != MEDIA_BUS_FMT_Y8_1X8) {
2109*4882a593Smuzhiyun crop->width &= ~1;
2110*4882a593Smuzhiyun crop->height &= ~1;
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun /*
2115*4882a593Smuzhiyun * ccdc_enum_mbus_code - Handle pixel format enumeration
2116*4882a593Smuzhiyun * @sd : pointer to v4l2 subdev structure
2117*4882a593Smuzhiyun * @cfg : V4L2 subdev pad configuration
2118*4882a593Smuzhiyun * @code : pointer to v4l2_subdev_mbus_code_enum structure
2119*4882a593Smuzhiyun * return -EINVAL or zero on success
2120*4882a593Smuzhiyun */
ccdc_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)2121*4882a593Smuzhiyun static int ccdc_enum_mbus_code(struct v4l2_subdev *sd,
2122*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
2123*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
2126*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun switch (code->pad) {
2129*4882a593Smuzhiyun case CCDC_PAD_SINK:
2130*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(ccdc_fmts))
2131*4882a593Smuzhiyun return -EINVAL;
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun code->code = ccdc_fmts[code->index];
2134*4882a593Smuzhiyun break;
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun case CCDC_PAD_SOURCE_OF:
2137*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, cfg, code->pad,
2138*4882a593Smuzhiyun code->which);
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun if (format->code == MEDIA_BUS_FMT_YUYV8_2X8 ||
2141*4882a593Smuzhiyun format->code == MEDIA_BUS_FMT_UYVY8_2X8) {
2142*4882a593Smuzhiyun /* In YUV mode the CCDC can swap bytes. */
2143*4882a593Smuzhiyun if (code->index == 0)
2144*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_YUYV8_1X16;
2145*4882a593Smuzhiyun else if (code->index == 1)
2146*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_UYVY8_1X16;
2147*4882a593Smuzhiyun else
2148*4882a593Smuzhiyun return -EINVAL;
2149*4882a593Smuzhiyun } else {
2150*4882a593Smuzhiyun /* In raw mode, no configurable format confversion is
2151*4882a593Smuzhiyun * available.
2152*4882a593Smuzhiyun */
2153*4882a593Smuzhiyun if (code->index == 0)
2154*4882a593Smuzhiyun code->code = format->code;
2155*4882a593Smuzhiyun else
2156*4882a593Smuzhiyun return -EINVAL;
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun break;
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun case CCDC_PAD_SOURCE_VP:
2161*4882a593Smuzhiyun /* The CCDC supports no configurable format conversion
2162*4882a593Smuzhiyun * compatible with the video port. Enumerate a single output
2163*4882a593Smuzhiyun * format code.
2164*4882a593Smuzhiyun */
2165*4882a593Smuzhiyun if (code->index != 0)
2166*4882a593Smuzhiyun return -EINVAL;
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, cfg, code->pad,
2169*4882a593Smuzhiyun code->which);
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun /* A pixel code equal to 0 means that the video port doesn't
2172*4882a593Smuzhiyun * support the input format. Don't enumerate any pixel code.
2173*4882a593Smuzhiyun */
2174*4882a593Smuzhiyun if (format->code == 0)
2175*4882a593Smuzhiyun return -EINVAL;
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun code->code = format->code;
2178*4882a593Smuzhiyun break;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun default:
2181*4882a593Smuzhiyun return -EINVAL;
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun return 0;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun
ccdc_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)2187*4882a593Smuzhiyun static int ccdc_enum_frame_size(struct v4l2_subdev *sd,
2188*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
2189*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
2190*4882a593Smuzhiyun {
2191*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
2192*4882a593Smuzhiyun struct v4l2_mbus_framefmt format;
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun if (fse->index != 0)
2195*4882a593Smuzhiyun return -EINVAL;
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun format.code = fse->code;
2198*4882a593Smuzhiyun format.width = 1;
2199*4882a593Smuzhiyun format.height = 1;
2200*4882a593Smuzhiyun ccdc_try_format(ccdc, cfg, fse->pad, &format, fse->which);
2201*4882a593Smuzhiyun fse->min_width = format.width;
2202*4882a593Smuzhiyun fse->min_height = format.height;
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun if (format.code != fse->code)
2205*4882a593Smuzhiyun return -EINVAL;
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun format.code = fse->code;
2208*4882a593Smuzhiyun format.width = -1;
2209*4882a593Smuzhiyun format.height = -1;
2210*4882a593Smuzhiyun ccdc_try_format(ccdc, cfg, fse->pad, &format, fse->which);
2211*4882a593Smuzhiyun fse->max_width = format.width;
2212*4882a593Smuzhiyun fse->max_height = format.height;
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun return 0;
2215*4882a593Smuzhiyun }
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun /*
2218*4882a593Smuzhiyun * ccdc_get_selection - Retrieve a selection rectangle on a pad
2219*4882a593Smuzhiyun * @sd: ISP CCDC V4L2 subdevice
2220*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
2221*4882a593Smuzhiyun * @sel: Selection rectangle
2222*4882a593Smuzhiyun *
2223*4882a593Smuzhiyun * The only supported rectangles are the crop rectangles on the output formatter
2224*4882a593Smuzhiyun * source pad.
2225*4882a593Smuzhiyun *
2226*4882a593Smuzhiyun * Return 0 on success or a negative error code otherwise.
2227*4882a593Smuzhiyun */
ccdc_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)2228*4882a593Smuzhiyun static int ccdc_get_selection(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
2229*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
2230*4882a593Smuzhiyun {
2231*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
2232*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun if (sel->pad != CCDC_PAD_SOURCE_OF)
2235*4882a593Smuzhiyun return -EINVAL;
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun switch (sel->target) {
2238*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP_BOUNDS:
2239*4882a593Smuzhiyun sel->r.left = 0;
2240*4882a593Smuzhiyun sel->r.top = 0;
2241*4882a593Smuzhiyun sel->r.width = INT_MAX;
2242*4882a593Smuzhiyun sel->r.height = INT_MAX;
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, cfg, CCDC_PAD_SINK, sel->which);
2245*4882a593Smuzhiyun ccdc_try_crop(ccdc, format, &sel->r);
2246*4882a593Smuzhiyun break;
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP:
2249*4882a593Smuzhiyun sel->r = *__ccdc_get_crop(ccdc, cfg, sel->which);
2250*4882a593Smuzhiyun break;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun default:
2253*4882a593Smuzhiyun return -EINVAL;
2254*4882a593Smuzhiyun }
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun return 0;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun /*
2260*4882a593Smuzhiyun * ccdc_set_selection - Set a selection rectangle on a pad
2261*4882a593Smuzhiyun * @sd: ISP CCDC V4L2 subdevice
2262*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
2263*4882a593Smuzhiyun * @sel: Selection rectangle
2264*4882a593Smuzhiyun *
2265*4882a593Smuzhiyun * The only supported rectangle is the actual crop rectangle on the output
2266*4882a593Smuzhiyun * formatter source pad.
2267*4882a593Smuzhiyun *
2268*4882a593Smuzhiyun * Return 0 on success or a negative error code otherwise.
2269*4882a593Smuzhiyun */
ccdc_set_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)2270*4882a593Smuzhiyun static int ccdc_set_selection(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
2271*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
2272*4882a593Smuzhiyun {
2273*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
2274*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun if (sel->target != V4L2_SEL_TGT_CROP ||
2277*4882a593Smuzhiyun sel->pad != CCDC_PAD_SOURCE_OF)
2278*4882a593Smuzhiyun return -EINVAL;
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun /* The crop rectangle can't be changed while streaming. */
2281*4882a593Smuzhiyun if (ccdc->state != ISP_PIPELINE_STREAM_STOPPED)
2282*4882a593Smuzhiyun return -EBUSY;
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun /* Modifying the crop rectangle always changes the format on the source
2285*4882a593Smuzhiyun * pad. If the KEEP_CONFIG flag is set, just return the current crop
2286*4882a593Smuzhiyun * rectangle.
2287*4882a593Smuzhiyun */
2288*4882a593Smuzhiyun if (sel->flags & V4L2_SEL_FLAG_KEEP_CONFIG) {
2289*4882a593Smuzhiyun sel->r = *__ccdc_get_crop(ccdc, cfg, sel->which);
2290*4882a593Smuzhiyun return 0;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, cfg, CCDC_PAD_SINK, sel->which);
2294*4882a593Smuzhiyun ccdc_try_crop(ccdc, format, &sel->r);
2295*4882a593Smuzhiyun *__ccdc_get_crop(ccdc, cfg, sel->which) = sel->r;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun /* Update the source format. */
2298*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, cfg, CCDC_PAD_SOURCE_OF, sel->which);
2299*4882a593Smuzhiyun ccdc_try_format(ccdc, cfg, CCDC_PAD_SOURCE_OF, format, sel->which);
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun return 0;
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun /*
2305*4882a593Smuzhiyun * ccdc_get_format - Retrieve the video format on a pad
2306*4882a593Smuzhiyun * @sd : ISP CCDC V4L2 subdevice
2307*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
2308*4882a593Smuzhiyun * @fmt: Format
2309*4882a593Smuzhiyun *
2310*4882a593Smuzhiyun * Return 0 on success or -EINVAL if the pad is invalid or doesn't correspond
2311*4882a593Smuzhiyun * to the format type.
2312*4882a593Smuzhiyun */
ccdc_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)2313*4882a593Smuzhiyun static int ccdc_get_format(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
2314*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
2315*4882a593Smuzhiyun {
2316*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
2317*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, cfg, fmt->pad, fmt->which);
2320*4882a593Smuzhiyun if (format == NULL)
2321*4882a593Smuzhiyun return -EINVAL;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun fmt->format = *format;
2324*4882a593Smuzhiyun return 0;
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun /*
2328*4882a593Smuzhiyun * ccdc_set_format - Set the video format on a pad
2329*4882a593Smuzhiyun * @sd : ISP CCDC V4L2 subdevice
2330*4882a593Smuzhiyun * @cfg: V4L2 subdev pad configuration
2331*4882a593Smuzhiyun * @fmt: Format
2332*4882a593Smuzhiyun *
2333*4882a593Smuzhiyun * Return 0 on success or -EINVAL if the pad is invalid or doesn't correspond
2334*4882a593Smuzhiyun * to the format type.
2335*4882a593Smuzhiyun */
ccdc_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)2336*4882a593Smuzhiyun static int ccdc_set_format(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
2337*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
2338*4882a593Smuzhiyun {
2339*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
2340*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format;
2341*4882a593Smuzhiyun struct v4l2_rect *crop;
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, cfg, fmt->pad, fmt->which);
2344*4882a593Smuzhiyun if (format == NULL)
2345*4882a593Smuzhiyun return -EINVAL;
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun ccdc_try_format(ccdc, cfg, fmt->pad, &fmt->format, fmt->which);
2348*4882a593Smuzhiyun *format = fmt->format;
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun /* Propagate the format from sink to source */
2351*4882a593Smuzhiyun if (fmt->pad == CCDC_PAD_SINK) {
2352*4882a593Smuzhiyun /* Reset the crop rectangle. */
2353*4882a593Smuzhiyun crop = __ccdc_get_crop(ccdc, cfg, fmt->which);
2354*4882a593Smuzhiyun crop->left = 0;
2355*4882a593Smuzhiyun crop->top = 0;
2356*4882a593Smuzhiyun crop->width = fmt->format.width;
2357*4882a593Smuzhiyun crop->height = fmt->format.height;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun ccdc_try_crop(ccdc, &fmt->format, crop);
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun /* Update the source formats. */
2362*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, cfg, CCDC_PAD_SOURCE_OF,
2363*4882a593Smuzhiyun fmt->which);
2364*4882a593Smuzhiyun *format = fmt->format;
2365*4882a593Smuzhiyun ccdc_try_format(ccdc, cfg, CCDC_PAD_SOURCE_OF, format,
2366*4882a593Smuzhiyun fmt->which);
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun format = __ccdc_get_format(ccdc, cfg, CCDC_PAD_SOURCE_VP,
2369*4882a593Smuzhiyun fmt->which);
2370*4882a593Smuzhiyun *format = fmt->format;
2371*4882a593Smuzhiyun ccdc_try_format(ccdc, cfg, CCDC_PAD_SOURCE_VP, format,
2372*4882a593Smuzhiyun fmt->which);
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun return 0;
2376*4882a593Smuzhiyun }
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun /*
2379*4882a593Smuzhiyun * Decide whether desired output pixel code can be obtained with
2380*4882a593Smuzhiyun * the lane shifter by shifting the input pixel code.
2381*4882a593Smuzhiyun * @in: input pixelcode to shifter
2382*4882a593Smuzhiyun * @out: output pixelcode from shifter
2383*4882a593Smuzhiyun * @additional_shift: # of bits the sensor's LSB is offset from CAMEXT[0]
2384*4882a593Smuzhiyun *
2385*4882a593Smuzhiyun * return true if the combination is possible
2386*4882a593Smuzhiyun * return false otherwise
2387*4882a593Smuzhiyun */
ccdc_is_shiftable(u32 in,u32 out,unsigned int additional_shift)2388*4882a593Smuzhiyun static bool ccdc_is_shiftable(u32 in, u32 out, unsigned int additional_shift)
2389*4882a593Smuzhiyun {
2390*4882a593Smuzhiyun const struct isp_format_info *in_info, *out_info;
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun if (in == out)
2393*4882a593Smuzhiyun return true;
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun in_info = omap3isp_video_format_info(in);
2396*4882a593Smuzhiyun out_info = omap3isp_video_format_info(out);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun if ((in_info->flavor == 0) || (out_info->flavor == 0))
2399*4882a593Smuzhiyun return false;
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun if (in_info->flavor != out_info->flavor)
2402*4882a593Smuzhiyun return false;
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun return in_info->width - out_info->width + additional_shift <= 6;
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun
ccdc_link_validate(struct v4l2_subdev * sd,struct media_link * link,struct v4l2_subdev_format * source_fmt,struct v4l2_subdev_format * sink_fmt)2407*4882a593Smuzhiyun static int ccdc_link_validate(struct v4l2_subdev *sd,
2408*4882a593Smuzhiyun struct media_link *link,
2409*4882a593Smuzhiyun struct v4l2_subdev_format *source_fmt,
2410*4882a593Smuzhiyun struct v4l2_subdev_format *sink_fmt)
2411*4882a593Smuzhiyun {
2412*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
2413*4882a593Smuzhiyun unsigned long parallel_shift;
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun /* Check if the two ends match */
2416*4882a593Smuzhiyun if (source_fmt->format.width != sink_fmt->format.width ||
2417*4882a593Smuzhiyun source_fmt->format.height != sink_fmt->format.height)
2418*4882a593Smuzhiyun return -EPIPE;
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun /* We've got a parallel sensor here. */
2421*4882a593Smuzhiyun if (ccdc->input == CCDC_INPUT_PARALLEL) {
2422*4882a593Smuzhiyun struct v4l2_subdev *sd =
2423*4882a593Smuzhiyun media_entity_to_v4l2_subdev(link->source->entity);
2424*4882a593Smuzhiyun struct isp_bus_cfg *bus_cfg = v4l2_subdev_to_bus_cfg(sd);
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun parallel_shift = bus_cfg->bus.parallel.data_lane_shift;
2427*4882a593Smuzhiyun } else {
2428*4882a593Smuzhiyun parallel_shift = 0;
2429*4882a593Smuzhiyun }
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun /* Lane shifter may be used to drop bits on CCDC sink pad */
2432*4882a593Smuzhiyun if (!ccdc_is_shiftable(source_fmt->format.code,
2433*4882a593Smuzhiyun sink_fmt->format.code, parallel_shift))
2434*4882a593Smuzhiyun return -EPIPE;
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun return 0;
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun /*
2440*4882a593Smuzhiyun * ccdc_init_formats - Initialize formats on all pads
2441*4882a593Smuzhiyun * @sd: ISP CCDC V4L2 subdevice
2442*4882a593Smuzhiyun * @fh: V4L2 subdev file handle
2443*4882a593Smuzhiyun *
2444*4882a593Smuzhiyun * Initialize all pad formats with default values. If fh is not NULL, try
2445*4882a593Smuzhiyun * formats are initialized on the file handle. Otherwise active formats are
2446*4882a593Smuzhiyun * initialized on the device.
2447*4882a593Smuzhiyun */
ccdc_init_formats(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)2448*4882a593Smuzhiyun static int ccdc_init_formats(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
2449*4882a593Smuzhiyun {
2450*4882a593Smuzhiyun struct v4l2_subdev_format format;
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun memset(&format, 0, sizeof(format));
2453*4882a593Smuzhiyun format.pad = CCDC_PAD_SINK;
2454*4882a593Smuzhiyun format.which = fh ? V4L2_SUBDEV_FORMAT_TRY : V4L2_SUBDEV_FORMAT_ACTIVE;
2455*4882a593Smuzhiyun format.format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
2456*4882a593Smuzhiyun format.format.width = 4096;
2457*4882a593Smuzhiyun format.format.height = 4096;
2458*4882a593Smuzhiyun ccdc_set_format(sd, fh ? fh->pad : NULL, &format);
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun return 0;
2461*4882a593Smuzhiyun }
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun /* V4L2 subdev core operations */
2464*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops ccdc_v4l2_core_ops = {
2465*4882a593Smuzhiyun .ioctl = ccdc_ioctl,
2466*4882a593Smuzhiyun .subscribe_event = ccdc_subscribe_event,
2467*4882a593Smuzhiyun .unsubscribe_event = ccdc_unsubscribe_event,
2468*4882a593Smuzhiyun };
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun /* V4L2 subdev video operations */
2471*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ccdc_v4l2_video_ops = {
2472*4882a593Smuzhiyun .s_stream = ccdc_set_stream,
2473*4882a593Smuzhiyun };
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun /* V4L2 subdev pad operations */
2476*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ccdc_v4l2_pad_ops = {
2477*4882a593Smuzhiyun .enum_mbus_code = ccdc_enum_mbus_code,
2478*4882a593Smuzhiyun .enum_frame_size = ccdc_enum_frame_size,
2479*4882a593Smuzhiyun .get_fmt = ccdc_get_format,
2480*4882a593Smuzhiyun .set_fmt = ccdc_set_format,
2481*4882a593Smuzhiyun .get_selection = ccdc_get_selection,
2482*4882a593Smuzhiyun .set_selection = ccdc_set_selection,
2483*4882a593Smuzhiyun .link_validate = ccdc_link_validate,
2484*4882a593Smuzhiyun };
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun /* V4L2 subdev operations */
2487*4882a593Smuzhiyun static const struct v4l2_subdev_ops ccdc_v4l2_ops = {
2488*4882a593Smuzhiyun .core = &ccdc_v4l2_core_ops,
2489*4882a593Smuzhiyun .video = &ccdc_v4l2_video_ops,
2490*4882a593Smuzhiyun .pad = &ccdc_v4l2_pad_ops,
2491*4882a593Smuzhiyun };
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun /* V4L2 subdev internal operations */
2494*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops ccdc_v4l2_internal_ops = {
2495*4882a593Smuzhiyun .open = ccdc_init_formats,
2496*4882a593Smuzhiyun };
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
2499*4882a593Smuzhiyun * Media entity operations
2500*4882a593Smuzhiyun */
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun /*
2503*4882a593Smuzhiyun * ccdc_link_setup - Setup CCDC connections
2504*4882a593Smuzhiyun * @entity: CCDC media entity
2505*4882a593Smuzhiyun * @local: Pad at the local end of the link
2506*4882a593Smuzhiyun * @remote: Pad at the remote end of the link
2507*4882a593Smuzhiyun * @flags: Link flags
2508*4882a593Smuzhiyun *
2509*4882a593Smuzhiyun * return -EINVAL or zero on success
2510*4882a593Smuzhiyun */
ccdc_link_setup(struct media_entity * entity,const struct media_pad * local,const struct media_pad * remote,u32 flags)2511*4882a593Smuzhiyun static int ccdc_link_setup(struct media_entity *entity,
2512*4882a593Smuzhiyun const struct media_pad *local,
2513*4882a593Smuzhiyun const struct media_pad *remote, u32 flags)
2514*4882a593Smuzhiyun {
2515*4882a593Smuzhiyun struct v4l2_subdev *sd = media_entity_to_v4l2_subdev(entity);
2516*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = v4l2_get_subdevdata(sd);
2517*4882a593Smuzhiyun struct isp_device *isp = to_isp_device(ccdc);
2518*4882a593Smuzhiyun unsigned int index = local->index;
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun /* FIXME: this is actually a hack! */
2521*4882a593Smuzhiyun if (is_media_entity_v4l2_subdev(remote->entity))
2522*4882a593Smuzhiyun index |= 2 << 16;
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun switch (index) {
2525*4882a593Smuzhiyun case CCDC_PAD_SINK | 2 << 16:
2526*4882a593Smuzhiyun /* Read from the sensor (parallel interface), CCP2, CSI2a or
2527*4882a593Smuzhiyun * CSI2c.
2528*4882a593Smuzhiyun */
2529*4882a593Smuzhiyun if (!(flags & MEDIA_LNK_FL_ENABLED)) {
2530*4882a593Smuzhiyun ccdc->input = CCDC_INPUT_NONE;
2531*4882a593Smuzhiyun break;
2532*4882a593Smuzhiyun }
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun if (ccdc->input != CCDC_INPUT_NONE)
2535*4882a593Smuzhiyun return -EBUSY;
2536*4882a593Smuzhiyun
2537*4882a593Smuzhiyun if (remote->entity == &isp->isp_ccp2.subdev.entity)
2538*4882a593Smuzhiyun ccdc->input = CCDC_INPUT_CCP2B;
2539*4882a593Smuzhiyun else if (remote->entity == &isp->isp_csi2a.subdev.entity)
2540*4882a593Smuzhiyun ccdc->input = CCDC_INPUT_CSI2A;
2541*4882a593Smuzhiyun else if (remote->entity == &isp->isp_csi2c.subdev.entity)
2542*4882a593Smuzhiyun ccdc->input = CCDC_INPUT_CSI2C;
2543*4882a593Smuzhiyun else
2544*4882a593Smuzhiyun ccdc->input = CCDC_INPUT_PARALLEL;
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun break;
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun /*
2549*4882a593Smuzhiyun * The ISP core doesn't support pipelines with multiple video outputs.
2550*4882a593Smuzhiyun * Revisit this when it will be implemented, and return -EBUSY for now.
2551*4882a593Smuzhiyun */
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun case CCDC_PAD_SOURCE_VP | 2 << 16:
2554*4882a593Smuzhiyun /* Write to preview engine, histogram and H3A. When none of
2555*4882a593Smuzhiyun * those links are active, the video port can be disabled.
2556*4882a593Smuzhiyun */
2557*4882a593Smuzhiyun if (flags & MEDIA_LNK_FL_ENABLED) {
2558*4882a593Smuzhiyun if (ccdc->output & ~CCDC_OUTPUT_PREVIEW)
2559*4882a593Smuzhiyun return -EBUSY;
2560*4882a593Smuzhiyun ccdc->output |= CCDC_OUTPUT_PREVIEW;
2561*4882a593Smuzhiyun } else {
2562*4882a593Smuzhiyun ccdc->output &= ~CCDC_OUTPUT_PREVIEW;
2563*4882a593Smuzhiyun }
2564*4882a593Smuzhiyun break;
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun case CCDC_PAD_SOURCE_OF:
2567*4882a593Smuzhiyun /* Write to memory */
2568*4882a593Smuzhiyun if (flags & MEDIA_LNK_FL_ENABLED) {
2569*4882a593Smuzhiyun if (ccdc->output & ~CCDC_OUTPUT_MEMORY)
2570*4882a593Smuzhiyun return -EBUSY;
2571*4882a593Smuzhiyun ccdc->output |= CCDC_OUTPUT_MEMORY;
2572*4882a593Smuzhiyun } else {
2573*4882a593Smuzhiyun ccdc->output &= ~CCDC_OUTPUT_MEMORY;
2574*4882a593Smuzhiyun }
2575*4882a593Smuzhiyun break;
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun case CCDC_PAD_SOURCE_OF | 2 << 16:
2578*4882a593Smuzhiyun /* Write to resizer */
2579*4882a593Smuzhiyun if (flags & MEDIA_LNK_FL_ENABLED) {
2580*4882a593Smuzhiyun if (ccdc->output & ~CCDC_OUTPUT_RESIZER)
2581*4882a593Smuzhiyun return -EBUSY;
2582*4882a593Smuzhiyun ccdc->output |= CCDC_OUTPUT_RESIZER;
2583*4882a593Smuzhiyun } else {
2584*4882a593Smuzhiyun ccdc->output &= ~CCDC_OUTPUT_RESIZER;
2585*4882a593Smuzhiyun }
2586*4882a593Smuzhiyun break;
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun default:
2589*4882a593Smuzhiyun return -EINVAL;
2590*4882a593Smuzhiyun }
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun return 0;
2593*4882a593Smuzhiyun }
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun /* media operations */
2596*4882a593Smuzhiyun static const struct media_entity_operations ccdc_media_ops = {
2597*4882a593Smuzhiyun .link_setup = ccdc_link_setup,
2598*4882a593Smuzhiyun .link_validate = v4l2_subdev_link_validate,
2599*4882a593Smuzhiyun };
2600*4882a593Smuzhiyun
omap3isp_ccdc_unregister_entities(struct isp_ccdc_device * ccdc)2601*4882a593Smuzhiyun void omap3isp_ccdc_unregister_entities(struct isp_ccdc_device *ccdc)
2602*4882a593Smuzhiyun {
2603*4882a593Smuzhiyun v4l2_device_unregister_subdev(&ccdc->subdev);
2604*4882a593Smuzhiyun omap3isp_video_unregister(&ccdc->video_out);
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun
omap3isp_ccdc_register_entities(struct isp_ccdc_device * ccdc,struct v4l2_device * vdev)2607*4882a593Smuzhiyun int omap3isp_ccdc_register_entities(struct isp_ccdc_device *ccdc,
2608*4882a593Smuzhiyun struct v4l2_device *vdev)
2609*4882a593Smuzhiyun {
2610*4882a593Smuzhiyun int ret;
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun /* Register the subdev and video node. */
2613*4882a593Smuzhiyun ccdc->subdev.dev = vdev->mdev->dev;
2614*4882a593Smuzhiyun ret = v4l2_device_register_subdev(vdev, &ccdc->subdev);
2615*4882a593Smuzhiyun if (ret < 0)
2616*4882a593Smuzhiyun goto error;
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun ret = omap3isp_video_register(&ccdc->video_out, vdev);
2619*4882a593Smuzhiyun if (ret < 0)
2620*4882a593Smuzhiyun goto error;
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun return 0;
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun error:
2625*4882a593Smuzhiyun omap3isp_ccdc_unregister_entities(ccdc);
2626*4882a593Smuzhiyun return ret;
2627*4882a593Smuzhiyun }
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
2630*4882a593Smuzhiyun * ISP CCDC initialisation and cleanup
2631*4882a593Smuzhiyun */
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun /*
2634*4882a593Smuzhiyun * ccdc_init_entities - Initialize V4L2 subdev and media entity
2635*4882a593Smuzhiyun * @ccdc: ISP CCDC module
2636*4882a593Smuzhiyun *
2637*4882a593Smuzhiyun * Return 0 on success and a negative error code on failure.
2638*4882a593Smuzhiyun */
ccdc_init_entities(struct isp_ccdc_device * ccdc)2639*4882a593Smuzhiyun static int ccdc_init_entities(struct isp_ccdc_device *ccdc)
2640*4882a593Smuzhiyun {
2641*4882a593Smuzhiyun struct v4l2_subdev *sd = &ccdc->subdev;
2642*4882a593Smuzhiyun struct media_pad *pads = ccdc->pads;
2643*4882a593Smuzhiyun struct media_entity *me = &sd->entity;
2644*4882a593Smuzhiyun int ret;
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun ccdc->input = CCDC_INPUT_NONE;
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun v4l2_subdev_init(sd, &ccdc_v4l2_ops);
2649*4882a593Smuzhiyun sd->internal_ops = &ccdc_v4l2_internal_ops;
2650*4882a593Smuzhiyun strscpy(sd->name, "OMAP3 ISP CCDC", sizeof(sd->name));
2651*4882a593Smuzhiyun sd->grp_id = 1 << 16; /* group ID for isp subdevs */
2652*4882a593Smuzhiyun v4l2_set_subdevdata(sd, ccdc);
2653*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_EVENTS | V4L2_SUBDEV_FL_HAS_DEVNODE;
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun pads[CCDC_PAD_SINK].flags = MEDIA_PAD_FL_SINK
2656*4882a593Smuzhiyun | MEDIA_PAD_FL_MUST_CONNECT;
2657*4882a593Smuzhiyun pads[CCDC_PAD_SOURCE_VP].flags = MEDIA_PAD_FL_SOURCE;
2658*4882a593Smuzhiyun pads[CCDC_PAD_SOURCE_OF].flags = MEDIA_PAD_FL_SOURCE;
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun me->ops = &ccdc_media_ops;
2661*4882a593Smuzhiyun ret = media_entity_pads_init(me, CCDC_PADS_NUM, pads);
2662*4882a593Smuzhiyun if (ret < 0)
2663*4882a593Smuzhiyun return ret;
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun ccdc_init_formats(sd, NULL);
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun ccdc->video_out.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
2668*4882a593Smuzhiyun ccdc->video_out.ops = &ccdc_video_ops;
2669*4882a593Smuzhiyun ccdc->video_out.isp = to_isp_device(ccdc);
2670*4882a593Smuzhiyun ccdc->video_out.capture_mem = PAGE_ALIGN(4096 * 4096) * 3;
2671*4882a593Smuzhiyun ccdc->video_out.bpl_alignment = 32;
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun ret = omap3isp_video_init(&ccdc->video_out, "CCDC");
2674*4882a593Smuzhiyun if (ret < 0)
2675*4882a593Smuzhiyun goto error;
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun return 0;
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun error:
2680*4882a593Smuzhiyun media_entity_cleanup(me);
2681*4882a593Smuzhiyun return ret;
2682*4882a593Smuzhiyun }
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun /*
2685*4882a593Smuzhiyun * omap3isp_ccdc_init - CCDC module initialization.
2686*4882a593Smuzhiyun * @isp: Device pointer specific to the OMAP3 ISP.
2687*4882a593Smuzhiyun *
2688*4882a593Smuzhiyun * TODO: Get the initialisation values from platform data.
2689*4882a593Smuzhiyun *
2690*4882a593Smuzhiyun * Return 0 on success or a negative error code otherwise.
2691*4882a593Smuzhiyun */
omap3isp_ccdc_init(struct isp_device * isp)2692*4882a593Smuzhiyun int omap3isp_ccdc_init(struct isp_device *isp)
2693*4882a593Smuzhiyun {
2694*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = &isp->isp_ccdc;
2695*4882a593Smuzhiyun int ret;
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun spin_lock_init(&ccdc->lock);
2698*4882a593Smuzhiyun init_waitqueue_head(&ccdc->wait);
2699*4882a593Smuzhiyun mutex_init(&ccdc->ioctl_lock);
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun ccdc->stopping = CCDC_STOP_NOT_REQUESTED;
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun INIT_WORK(&ccdc->lsc.table_work, ccdc_lsc_free_table_work);
2704*4882a593Smuzhiyun ccdc->lsc.state = LSC_STATE_STOPPED;
2705*4882a593Smuzhiyun INIT_LIST_HEAD(&ccdc->lsc.free_queue);
2706*4882a593Smuzhiyun spin_lock_init(&ccdc->lsc.req_lock);
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun ccdc->clamp.oblen = 0;
2709*4882a593Smuzhiyun ccdc->clamp.dcsubval = 0;
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun ccdc->update = OMAP3ISP_CCDC_BLCLAMP;
2712*4882a593Smuzhiyun ccdc_apply_controls(ccdc);
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun ret = ccdc_init_entities(ccdc);
2715*4882a593Smuzhiyun if (ret < 0) {
2716*4882a593Smuzhiyun mutex_destroy(&ccdc->ioctl_lock);
2717*4882a593Smuzhiyun return ret;
2718*4882a593Smuzhiyun }
2719*4882a593Smuzhiyun
2720*4882a593Smuzhiyun return 0;
2721*4882a593Smuzhiyun }
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun /*
2724*4882a593Smuzhiyun * omap3isp_ccdc_cleanup - CCDC module cleanup.
2725*4882a593Smuzhiyun * @isp: Device pointer specific to the OMAP3 ISP.
2726*4882a593Smuzhiyun */
omap3isp_ccdc_cleanup(struct isp_device * isp)2727*4882a593Smuzhiyun void omap3isp_ccdc_cleanup(struct isp_device *isp)
2728*4882a593Smuzhiyun {
2729*4882a593Smuzhiyun struct isp_ccdc_device *ccdc = &isp->isp_ccdc;
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun omap3isp_video_cleanup(&ccdc->video_out);
2732*4882a593Smuzhiyun media_entity_cleanup(&ccdc->subdev.entity);
2733*4882a593Smuzhiyun
2734*4882a593Smuzhiyun /* Free LSC requests. As the CCDC is stopped there's no active request,
2735*4882a593Smuzhiyun * so only the pending request and the free queue need to be handled.
2736*4882a593Smuzhiyun */
2737*4882a593Smuzhiyun ccdc_lsc_free_request(ccdc, ccdc->lsc.request);
2738*4882a593Smuzhiyun cancel_work_sync(&ccdc->lsc.table_work);
2739*4882a593Smuzhiyun ccdc_lsc_free_queue(ccdc, &ccdc->lsc.free_queue);
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun if (ccdc->fpc.addr != NULL)
2742*4882a593Smuzhiyun dma_free_coherent(isp->dev, ccdc->fpc.fpnum * 4, ccdc->fpc.addr,
2743*4882a593Smuzhiyun ccdc->fpc.dma);
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun mutex_destroy(&ccdc->ioctl_lock);
2746*4882a593Smuzhiyun }
2747