xref: /OK3568_Linux_fs/kernel/drivers/media/platform/omap3isp/isp.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * isp.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * TI OMAP3 ISP - Core
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2009-2010 Nokia Corporation
8*4882a593Smuzhiyun  * Copyright (C) 2009 Texas Instruments, Inc.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
11*4882a593Smuzhiyun  *	     Sakari Ailus <sakari.ailus@iki.fi>
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef OMAP3_ISP_CORE_H
15*4882a593Smuzhiyun #define OMAP3_ISP_CORE_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <media/media-entity.h>
18*4882a593Smuzhiyun #include <media/v4l2-async.h>
19*4882a593Smuzhiyun #include <media/v4l2-device.h>
20*4882a593Smuzhiyun #include <linux/clk-provider.h>
21*4882a593Smuzhiyun #include <linux/device.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/wait.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "omap3isp.h"
27*4882a593Smuzhiyun #include "ispstat.h"
28*4882a593Smuzhiyun #include "ispccdc.h"
29*4882a593Smuzhiyun #include "ispreg.h"
30*4882a593Smuzhiyun #include "ispresizer.h"
31*4882a593Smuzhiyun #include "isppreview.h"
32*4882a593Smuzhiyun #include "ispcsiphy.h"
33*4882a593Smuzhiyun #include "ispcsi2.h"
34*4882a593Smuzhiyun #include "ispccp2.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define ISP_TOK_TERM		0xFFFFFFFF	/*
37*4882a593Smuzhiyun 						 * terminating token for ISP
38*4882a593Smuzhiyun 						 * modules reg list
39*4882a593Smuzhiyun 						 */
40*4882a593Smuzhiyun #define to_isp_device(ptr_module)				\
41*4882a593Smuzhiyun 	container_of(ptr_module, struct isp_device, isp_##ptr_module)
42*4882a593Smuzhiyun #define to_device(ptr_module)						\
43*4882a593Smuzhiyun 	(to_isp_device(ptr_module)->dev)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun enum isp_mem_resources {
46*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_MAIN,
47*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_CCP2,
48*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_CCDC,
49*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_HIST,
50*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_H3A,
51*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_PREV,
52*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_RESZ,
53*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_SBL,
54*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_CSI2A_REGS1,
55*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_CSIPHY2,
56*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_CSI2A_REGS2,
57*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_CSI2C_REGS1,
58*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_CSIPHY1,
59*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_CSI2C_REGS2,
60*4882a593Smuzhiyun 	OMAP3_ISP_IOMEM_LAST
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun enum isp_sbl_resource {
64*4882a593Smuzhiyun 	OMAP3_ISP_SBL_CSI1_READ		= 0x1,
65*4882a593Smuzhiyun 	OMAP3_ISP_SBL_CSI1_WRITE	= 0x2,
66*4882a593Smuzhiyun 	OMAP3_ISP_SBL_CSI2A_WRITE	= 0x4,
67*4882a593Smuzhiyun 	OMAP3_ISP_SBL_CSI2C_WRITE	= 0x8,
68*4882a593Smuzhiyun 	OMAP3_ISP_SBL_CCDC_LSC_READ	= 0x10,
69*4882a593Smuzhiyun 	OMAP3_ISP_SBL_CCDC_WRITE	= 0x20,
70*4882a593Smuzhiyun 	OMAP3_ISP_SBL_PREVIEW_READ	= 0x40,
71*4882a593Smuzhiyun 	OMAP3_ISP_SBL_PREVIEW_WRITE	= 0x80,
72*4882a593Smuzhiyun 	OMAP3_ISP_SBL_RESIZER_READ	= 0x100,
73*4882a593Smuzhiyun 	OMAP3_ISP_SBL_RESIZER_WRITE	= 0x200,
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun enum isp_subclk_resource {
77*4882a593Smuzhiyun 	OMAP3_ISP_SUBCLK_CCDC		= (1 << 0),
78*4882a593Smuzhiyun 	OMAP3_ISP_SUBCLK_AEWB		= (1 << 1),
79*4882a593Smuzhiyun 	OMAP3_ISP_SUBCLK_AF		= (1 << 2),
80*4882a593Smuzhiyun 	OMAP3_ISP_SUBCLK_HIST		= (1 << 3),
81*4882a593Smuzhiyun 	OMAP3_ISP_SUBCLK_PREVIEW	= (1 << 4),
82*4882a593Smuzhiyun 	OMAP3_ISP_SUBCLK_RESIZER	= (1 << 5),
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* ISP: OMAP 34xx ES 1.0 */
86*4882a593Smuzhiyun #define ISP_REVISION_1_0		0x10
87*4882a593Smuzhiyun /* ISP2: OMAP 34xx ES 2.0, 2.1 and 3.0 */
88*4882a593Smuzhiyun #define ISP_REVISION_2_0		0x20
89*4882a593Smuzhiyun /* ISP2P: OMAP 36xx */
90*4882a593Smuzhiyun #define ISP_REVISION_15_0		0xF0
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define ISP_PHY_TYPE_3430		0
93*4882a593Smuzhiyun #define ISP_PHY_TYPE_3630		1
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct regmap;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun  * struct isp_res_mapping - Map ISP io resources to ISP revision.
99*4882a593Smuzhiyun  * @isp_rev: ISP_REVISION_x_x
100*4882a593Smuzhiyun  * @offset: register offsets of various ISP sub-blocks
101*4882a593Smuzhiyun  * @phy_type: ISP_PHY_TYPE_{3430,3630}
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun struct isp_res_mapping {
104*4882a593Smuzhiyun 	u32 isp_rev;
105*4882a593Smuzhiyun 	u32 offset[OMAP3_ISP_IOMEM_LAST];
106*4882a593Smuzhiyun 	u32 phy_type;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun  * struct isp_reg - Structure for ISP register values.
111*4882a593Smuzhiyun  * @reg: 32-bit Register address.
112*4882a593Smuzhiyun  * @val: 32-bit Register value.
113*4882a593Smuzhiyun  */
114*4882a593Smuzhiyun struct isp_reg {
115*4882a593Smuzhiyun 	enum isp_mem_resources mmio_range;
116*4882a593Smuzhiyun 	u32 reg;
117*4882a593Smuzhiyun 	u32 val;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun enum isp_xclk_id {
121*4882a593Smuzhiyun 	ISP_XCLK_A,
122*4882a593Smuzhiyun 	ISP_XCLK_B,
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun struct isp_xclk {
126*4882a593Smuzhiyun 	struct isp_device *isp;
127*4882a593Smuzhiyun 	struct clk_hw hw;
128*4882a593Smuzhiyun 	struct clk *clk;
129*4882a593Smuzhiyun 	enum isp_xclk_id id;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	spinlock_t lock;	/* Protects enabled and divider */
132*4882a593Smuzhiyun 	bool enabled;
133*4882a593Smuzhiyun 	unsigned int divider;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun  * struct isp_device - ISP device structure.
138*4882a593Smuzhiyun  * @dev: Device pointer specific to the OMAP3 ISP.
139*4882a593Smuzhiyun  * @revision: Stores current ISP module revision.
140*4882a593Smuzhiyun  * @irq_num: Currently used IRQ number.
141*4882a593Smuzhiyun  * @mmio_base: Array with kernel base addresses for ioremapped ISP register
142*4882a593Smuzhiyun  *             regions.
143*4882a593Smuzhiyun  * @mmio_hist_base_phys: Physical L4 bus address for ISP hist block register
144*4882a593Smuzhiyun  *			 region.
145*4882a593Smuzhiyun  * @syscon: Regmap for the syscon register space
146*4882a593Smuzhiyun  * @syscon_offset: Offset of the CSIPHY control register in syscon
147*4882a593Smuzhiyun  * @phy_type: ISP_PHY_TYPE_{3430,3630}
148*4882a593Smuzhiyun  * @mapping: IOMMU mapping
149*4882a593Smuzhiyun  * @stat_lock: Spinlock for handling statistics
150*4882a593Smuzhiyun  * @isp_mutex: Mutex for serializing requests to ISP.
151*4882a593Smuzhiyun  * @stop_failure: Indicates that an entity failed to stop.
152*4882a593Smuzhiyun  * @crashed: Crashed ent_enum
153*4882a593Smuzhiyun  * @has_context: Context has been saved at least once and can be restored.
154*4882a593Smuzhiyun  * @ref_count: Reference count for handling multiple ISP requests.
155*4882a593Smuzhiyun  * @cam_ick: Pointer to camera interface clock structure.
156*4882a593Smuzhiyun  * @cam_mclk: Pointer to camera functional clock structure.
157*4882a593Smuzhiyun  * @csi2_fck: Pointer to camera CSI2 complexIO clock structure.
158*4882a593Smuzhiyun  * @l3_ick: Pointer to OMAP3 L3 bus interface clock.
159*4882a593Smuzhiyun  * @xclks: External clocks provided by the ISP
160*4882a593Smuzhiyun  * @irq: Currently attached ISP ISR callbacks information structure.
161*4882a593Smuzhiyun  * @isp_af: Pointer to current settings for ISP AutoFocus SCM.
162*4882a593Smuzhiyun  * @isp_hist: Pointer to current settings for ISP Histogram SCM.
163*4882a593Smuzhiyun  * @isp_h3a: Pointer to current settings for ISP Auto Exposure and
164*4882a593Smuzhiyun  *           White Balance SCM.
165*4882a593Smuzhiyun  * @isp_res: Pointer to current settings for ISP Resizer.
166*4882a593Smuzhiyun  * @isp_prev: Pointer to current settings for ISP Preview.
167*4882a593Smuzhiyun  * @isp_ccdc: Pointer to current settings for ISP CCDC.
168*4882a593Smuzhiyun  * @platform_cb: ISP driver callback function pointers for platform code
169*4882a593Smuzhiyun  *
170*4882a593Smuzhiyun  * This structure is used to store the OMAP ISP Information.
171*4882a593Smuzhiyun  */
172*4882a593Smuzhiyun struct isp_device {
173*4882a593Smuzhiyun 	struct v4l2_device v4l2_dev;
174*4882a593Smuzhiyun 	struct v4l2_async_notifier notifier;
175*4882a593Smuzhiyun 	struct media_device media_dev;
176*4882a593Smuzhiyun 	struct device *dev;
177*4882a593Smuzhiyun 	u32 revision;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* platform HW resources */
180*4882a593Smuzhiyun 	unsigned int irq_num;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	void __iomem *mmio_base[OMAP3_ISP_IOMEM_LAST];
183*4882a593Smuzhiyun 	unsigned long mmio_hist_base_phys;
184*4882a593Smuzhiyun 	struct regmap *syscon;
185*4882a593Smuzhiyun 	u32 syscon_offset;
186*4882a593Smuzhiyun 	u32 phy_type;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	struct dma_iommu_mapping *mapping;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* ISP Obj */
191*4882a593Smuzhiyun 	spinlock_t stat_lock;	/* common lock for statistic drivers */
192*4882a593Smuzhiyun 	struct mutex isp_mutex;	/* For handling ref_count field */
193*4882a593Smuzhiyun 	bool stop_failure;
194*4882a593Smuzhiyun 	struct media_entity_enum crashed;
195*4882a593Smuzhiyun 	int has_context;
196*4882a593Smuzhiyun 	int ref_count;
197*4882a593Smuzhiyun 	unsigned int autoidle;
198*4882a593Smuzhiyun #define ISP_CLK_CAM_ICK		0
199*4882a593Smuzhiyun #define ISP_CLK_CAM_MCLK	1
200*4882a593Smuzhiyun #define ISP_CLK_CSI2_FCK	2
201*4882a593Smuzhiyun #define ISP_CLK_L3_ICK		3
202*4882a593Smuzhiyun 	struct clk *clock[4];
203*4882a593Smuzhiyun 	struct isp_xclk xclks[2];
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* ISP modules */
206*4882a593Smuzhiyun 	struct ispstat isp_af;
207*4882a593Smuzhiyun 	struct ispstat isp_aewb;
208*4882a593Smuzhiyun 	struct ispstat isp_hist;
209*4882a593Smuzhiyun 	struct isp_res_device isp_res;
210*4882a593Smuzhiyun 	struct isp_prev_device isp_prev;
211*4882a593Smuzhiyun 	struct isp_ccdc_device isp_ccdc;
212*4882a593Smuzhiyun 	struct isp_csi2_device isp_csi2a;
213*4882a593Smuzhiyun 	struct isp_csi2_device isp_csi2c;
214*4882a593Smuzhiyun 	struct isp_ccp2_device isp_ccp2;
215*4882a593Smuzhiyun 	struct isp_csiphy isp_csiphy1;
216*4882a593Smuzhiyun 	struct isp_csiphy isp_csiphy2;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	unsigned int sbl_resources;
219*4882a593Smuzhiyun 	unsigned int subclk_resources;
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun struct isp_async_subdev {
223*4882a593Smuzhiyun 	struct v4l2_async_subdev asd;
224*4882a593Smuzhiyun 	struct isp_bus_cfg bus;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define v4l2_subdev_to_bus_cfg(sd) \
228*4882a593Smuzhiyun 	(&container_of((sd)->asd, struct isp_async_subdev, asd)->bus)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define v4l2_dev_to_isp_device(dev) \
231*4882a593Smuzhiyun 	container_of(dev, struct isp_device, v4l2_dev)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun void omap3isp_hist_dma_done(struct isp_device *isp);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun void omap3isp_flush(struct isp_device *isp);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun int omap3isp_module_sync_idle(struct media_entity *me, wait_queue_head_t *wait,
238*4882a593Smuzhiyun 			      atomic_t *stopping);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun int omap3isp_module_sync_is_stopping(wait_queue_head_t *wait,
241*4882a593Smuzhiyun 				     atomic_t *stopping);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun int omap3isp_pipeline_set_stream(struct isp_pipeline *pipe,
244*4882a593Smuzhiyun 				 enum isp_pipeline_stream_state state);
245*4882a593Smuzhiyun void omap3isp_pipeline_cancel_stream(struct isp_pipeline *pipe);
246*4882a593Smuzhiyun void omap3isp_configure_bridge(struct isp_device *isp,
247*4882a593Smuzhiyun 			       enum ccdc_input_entity input,
248*4882a593Smuzhiyun 			       const struct isp_parallel_cfg *buscfg,
249*4882a593Smuzhiyun 			       unsigned int shift, unsigned int bridge);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun struct isp_device *omap3isp_get(struct isp_device *isp);
252*4882a593Smuzhiyun void omap3isp_put(struct isp_device *isp);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun void omap3isp_print_status(struct isp_device *isp);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun void omap3isp_sbl_enable(struct isp_device *isp, enum isp_sbl_resource res);
257*4882a593Smuzhiyun void omap3isp_sbl_disable(struct isp_device *isp, enum isp_sbl_resource res);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun void omap3isp_subclk_enable(struct isp_device *isp,
260*4882a593Smuzhiyun 			    enum isp_subclk_resource res);
261*4882a593Smuzhiyun void omap3isp_subclk_disable(struct isp_device *isp,
262*4882a593Smuzhiyun 			     enum isp_subclk_resource res);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun int omap3isp_register_entities(struct platform_device *pdev,
265*4882a593Smuzhiyun 			       struct v4l2_device *v4l2_dev);
266*4882a593Smuzhiyun void omap3isp_unregister_entities(struct platform_device *pdev);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun  * isp_reg_readl - Read value of an OMAP3 ISP register
270*4882a593Smuzhiyun  * @isp: Device pointer specific to the OMAP3 ISP.
271*4882a593Smuzhiyun  * @isp_mmio_range: Range to which the register offset refers to.
272*4882a593Smuzhiyun  * @reg_offset: Register offset to read from.
273*4882a593Smuzhiyun  *
274*4882a593Smuzhiyun  * Returns an unsigned 32 bit value with the required register contents.
275*4882a593Smuzhiyun  */
276*4882a593Smuzhiyun static inline
isp_reg_readl(struct isp_device * isp,enum isp_mem_resources isp_mmio_range,u32 reg_offset)277*4882a593Smuzhiyun u32 isp_reg_readl(struct isp_device *isp, enum isp_mem_resources isp_mmio_range,
278*4882a593Smuzhiyun 		  u32 reg_offset)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	return __raw_readl(isp->mmio_base[isp_mmio_range] + reg_offset);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun  * isp_reg_writel - Write value to an OMAP3 ISP register
285*4882a593Smuzhiyun  * @isp: Device pointer specific to the OMAP3 ISP.
286*4882a593Smuzhiyun  * @reg_value: 32 bit value to write to the register.
287*4882a593Smuzhiyun  * @isp_mmio_range: Range to which the register offset refers to.
288*4882a593Smuzhiyun  * @reg_offset: Register offset to write into.
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun static inline
isp_reg_writel(struct isp_device * isp,u32 reg_value,enum isp_mem_resources isp_mmio_range,u32 reg_offset)291*4882a593Smuzhiyun void isp_reg_writel(struct isp_device *isp, u32 reg_value,
292*4882a593Smuzhiyun 		    enum isp_mem_resources isp_mmio_range, u32 reg_offset)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	__raw_writel(reg_value, isp->mmio_base[isp_mmio_range] + reg_offset);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun  * isp_reg_clr - Clear individual bits in an OMAP3 ISP register
299*4882a593Smuzhiyun  * @isp: Device pointer specific to the OMAP3 ISP.
300*4882a593Smuzhiyun  * @mmio_range: Range to which the register offset refers to.
301*4882a593Smuzhiyun  * @reg: Register offset to work on.
302*4882a593Smuzhiyun  * @clr_bits: 32 bit value which would be cleared in the register.
303*4882a593Smuzhiyun  */
304*4882a593Smuzhiyun static inline
isp_reg_clr(struct isp_device * isp,enum isp_mem_resources mmio_range,u32 reg,u32 clr_bits)305*4882a593Smuzhiyun void isp_reg_clr(struct isp_device *isp, enum isp_mem_resources mmio_range,
306*4882a593Smuzhiyun 		 u32 reg, u32 clr_bits)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	u32 v = isp_reg_readl(isp, mmio_range, reg);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	isp_reg_writel(isp, v & ~clr_bits, mmio_range, reg);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun  * isp_reg_set - Set individual bits in an OMAP3 ISP register
315*4882a593Smuzhiyun  * @isp: Device pointer specific to the OMAP3 ISP.
316*4882a593Smuzhiyun  * @mmio_range: Range to which the register offset refers to.
317*4882a593Smuzhiyun  * @reg: Register offset to work on.
318*4882a593Smuzhiyun  * @set_bits: 32 bit value which would be set in the register.
319*4882a593Smuzhiyun  */
320*4882a593Smuzhiyun static inline
isp_reg_set(struct isp_device * isp,enum isp_mem_resources mmio_range,u32 reg,u32 set_bits)321*4882a593Smuzhiyun void isp_reg_set(struct isp_device *isp, enum isp_mem_resources mmio_range,
322*4882a593Smuzhiyun 		 u32 reg, u32 set_bits)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	u32 v = isp_reg_readl(isp, mmio_range, reg);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	isp_reg_writel(isp, v | set_bits, mmio_range, reg);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun  * isp_reg_clr_set - Clear and set invidial bits in an OMAP3 ISP register
331*4882a593Smuzhiyun  * @isp: Device pointer specific to the OMAP3 ISP.
332*4882a593Smuzhiyun  * @mmio_range: Range to which the register offset refers to.
333*4882a593Smuzhiyun  * @reg: Register offset to work on.
334*4882a593Smuzhiyun  * @clr_bits: 32 bit value which would be cleared in the register.
335*4882a593Smuzhiyun  * @set_bits: 32 bit value which would be set in the register.
336*4882a593Smuzhiyun  *
337*4882a593Smuzhiyun  * The clear operation is done first, and then the set operation.
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun static inline
isp_reg_clr_set(struct isp_device * isp,enum isp_mem_resources mmio_range,u32 reg,u32 clr_bits,u32 set_bits)340*4882a593Smuzhiyun void isp_reg_clr_set(struct isp_device *isp, enum isp_mem_resources mmio_range,
341*4882a593Smuzhiyun 		     u32 reg, u32 clr_bits, u32 set_bits)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	u32 v = isp_reg_readl(isp, mmio_range, reg);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	isp_reg_writel(isp, (v & ~clr_bits) | set_bits, mmio_range, reg);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static inline enum v4l2_buf_type
isp_pad_buffer_type(const struct v4l2_subdev * subdev,int pad)349*4882a593Smuzhiyun isp_pad_buffer_type(const struct v4l2_subdev *subdev, int pad)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	if (pad >= subdev->entity.num_pads)
352*4882a593Smuzhiyun 		return 0;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (subdev->entity.pads[pad].flags & MEDIA_PAD_FL_SINK)
355*4882a593Smuzhiyun 		return V4L2_BUF_TYPE_VIDEO_OUTPUT;
356*4882a593Smuzhiyun 	else
357*4882a593Smuzhiyun 		return V4L2_BUF_TYPE_VIDEO_CAPTURE;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #endif	/* OMAP3_ISP_CORE_H */
361