1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * isp.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * TI OMAP3 ISP - Core
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2006-2010 Nokia Corporation
8*4882a593Smuzhiyun * Copyright (C) 2007-2009 Texas Instruments, Inc.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
11*4882a593Smuzhiyun * Sakari Ailus <sakari.ailus@iki.fi>
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Contributors:
14*4882a593Smuzhiyun * Laurent Pinchart <laurent.pinchart@ideasonboard.com>
15*4882a593Smuzhiyun * Sakari Ailus <sakari.ailus@iki.fi>
16*4882a593Smuzhiyun * David Cohen <dacohen@gmail.com>
17*4882a593Smuzhiyun * Stanimir Varbanov <svarbanov@mm-sol.com>
18*4882a593Smuzhiyun * Vimarsh Zutshi <vimarsh.zutshi@gmail.com>
19*4882a593Smuzhiyun * Tuukka Toivonen <tuukkat76@gmail.com>
20*4882a593Smuzhiyun * Sergio Aguirre <saaguirre@ti.com>
21*4882a593Smuzhiyun * Antti Koskipaa <akoskipa@gmail.com>
22*4882a593Smuzhiyun * Ivan T. Ivanov <iivanov@mm-sol.com>
23*4882a593Smuzhiyun * RaniSuneela <r-m@ti.com>
24*4882a593Smuzhiyun * Atanas Filipov <afilipov@mm-sol.com>
25*4882a593Smuzhiyun * Gjorgji Rosikopulos <grosikopulos@mm-sol.com>
26*4882a593Smuzhiyun * Hiroshi DOYU <hiroshi.doyu@nokia.com>
27*4882a593Smuzhiyun * Nayden Kanchev <nkanchev@mm-sol.com>
28*4882a593Smuzhiyun * Phil Carmody <ext-phil.2.carmody@nokia.com>
29*4882a593Smuzhiyun * Artem Bityutskiy <artem.bityutskiy@nokia.com>
30*4882a593Smuzhiyun * Dominic Curran <dcurran@ti.com>
31*4882a593Smuzhiyun * Ilkka Myllyperkio <ilkka.myllyperkio@sofica.fi>
32*4882a593Smuzhiyun * Pallavi Kulkarni <p-kulkarni@ti.com>
33*4882a593Smuzhiyun * Vaibhav Hiremath <hvaibhav@ti.com>
34*4882a593Smuzhiyun * Mohit Jalori <mjalori@ti.com>
35*4882a593Smuzhiyun * Sameer Venkatraman <sameerv@ti.com>
36*4882a593Smuzhiyun * Senthilvadivu Guruswamy <svadivu@ti.com>
37*4882a593Smuzhiyun * Thara Gopinath <thara@ti.com>
38*4882a593Smuzhiyun * Toni Leinonen <toni.leinonen@nokia.com>
39*4882a593Smuzhiyun * Troy Laramy <t-laramy@ti.com>
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include <linux/clk.h>
43*4882a593Smuzhiyun #include <linux/clkdev.h>
44*4882a593Smuzhiyun #include <linux/delay.h>
45*4882a593Smuzhiyun #include <linux/device.h>
46*4882a593Smuzhiyun #include <linux/dma-mapping.h>
47*4882a593Smuzhiyun #include <linux/i2c.h>
48*4882a593Smuzhiyun #include <linux/interrupt.h>
49*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
50*4882a593Smuzhiyun #include <linux/module.h>
51*4882a593Smuzhiyun #include <linux/omap-iommu.h>
52*4882a593Smuzhiyun #include <linux/platform_device.h>
53*4882a593Smuzhiyun #include <linux/property.h>
54*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
55*4882a593Smuzhiyun #include <linux/slab.h>
56*4882a593Smuzhiyun #include <linux/sched.h>
57*4882a593Smuzhiyun #include <linux/vmalloc.h>
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #ifdef CONFIG_ARM_DMA_USE_IOMMU
60*4882a593Smuzhiyun #include <asm/dma-iommu.h>
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #include <media/v4l2-common.h>
64*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
65*4882a593Smuzhiyun #include <media/v4l2-device.h>
66*4882a593Smuzhiyun #include <media/v4l2-mc.h>
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #include "isp.h"
69*4882a593Smuzhiyun #include "ispreg.h"
70*4882a593Smuzhiyun #include "ispccdc.h"
71*4882a593Smuzhiyun #include "isppreview.h"
72*4882a593Smuzhiyun #include "ispresizer.h"
73*4882a593Smuzhiyun #include "ispcsi2.h"
74*4882a593Smuzhiyun #include "ispccp2.h"
75*4882a593Smuzhiyun #include "isph3a.h"
76*4882a593Smuzhiyun #include "isphist.h"
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static unsigned int autoidle;
79*4882a593Smuzhiyun module_param(autoidle, int, 0444);
80*4882a593Smuzhiyun MODULE_PARM_DESC(autoidle, "Enable OMAP3ISP AUTOIDLE support");
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static void isp_save_ctx(struct isp_device *isp);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static void isp_restore_ctx(struct isp_device *isp);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const struct isp_res_mapping isp_res_maps[] = {
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun .isp_rev = ISP_REVISION_2_0,
89*4882a593Smuzhiyun .offset = {
90*4882a593Smuzhiyun /* first MMIO area */
91*4882a593Smuzhiyun 0x0000, /* base, len 0x0070 */
92*4882a593Smuzhiyun 0x0400, /* ccp2, len 0x01f0 */
93*4882a593Smuzhiyun 0x0600, /* ccdc, len 0x00a8 */
94*4882a593Smuzhiyun 0x0a00, /* hist, len 0x0048 */
95*4882a593Smuzhiyun 0x0c00, /* h3a, len 0x0060 */
96*4882a593Smuzhiyun 0x0e00, /* preview, len 0x00a0 */
97*4882a593Smuzhiyun 0x1000, /* resizer, len 0x00ac */
98*4882a593Smuzhiyun 0x1200, /* sbl, len 0x00fc */
99*4882a593Smuzhiyun /* second MMIO area */
100*4882a593Smuzhiyun 0x0000, /* csi2a, len 0x0170 */
101*4882a593Smuzhiyun 0x0170, /* csiphy2, len 0x000c */
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun .phy_type = ISP_PHY_TYPE_3430,
104*4882a593Smuzhiyun },
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun .isp_rev = ISP_REVISION_15_0,
107*4882a593Smuzhiyun .offset = {
108*4882a593Smuzhiyun /* first MMIO area */
109*4882a593Smuzhiyun 0x0000, /* base, len 0x0070 */
110*4882a593Smuzhiyun 0x0400, /* ccp2, len 0x01f0 */
111*4882a593Smuzhiyun 0x0600, /* ccdc, len 0x00a8 */
112*4882a593Smuzhiyun 0x0a00, /* hist, len 0x0048 */
113*4882a593Smuzhiyun 0x0c00, /* h3a, len 0x0060 */
114*4882a593Smuzhiyun 0x0e00, /* preview, len 0x00a0 */
115*4882a593Smuzhiyun 0x1000, /* resizer, len 0x00ac */
116*4882a593Smuzhiyun 0x1200, /* sbl, len 0x00fc */
117*4882a593Smuzhiyun /* second MMIO area */
118*4882a593Smuzhiyun 0x0000, /* csi2a, len 0x0170 (1st area) */
119*4882a593Smuzhiyun 0x0170, /* csiphy2, len 0x000c */
120*4882a593Smuzhiyun 0x01c0, /* csi2a, len 0x0040 (2nd area) */
121*4882a593Smuzhiyun 0x0400, /* csi2c, len 0x0170 (1st area) */
122*4882a593Smuzhiyun 0x0570, /* csiphy1, len 0x000c */
123*4882a593Smuzhiyun 0x05c0, /* csi2c, len 0x0040 (2nd area) */
124*4882a593Smuzhiyun },
125*4882a593Smuzhiyun .phy_type = ISP_PHY_TYPE_3630,
126*4882a593Smuzhiyun },
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Structure for saving/restoring ISP module registers */
130*4882a593Smuzhiyun static struct isp_reg isp_reg_list[] = {
131*4882a593Smuzhiyun {OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG, 0},
132*4882a593Smuzhiyun {OMAP3_ISP_IOMEM_MAIN, ISP_CTRL, 0},
133*4882a593Smuzhiyun {OMAP3_ISP_IOMEM_MAIN, ISP_TCTRL_CTRL, 0},
134*4882a593Smuzhiyun {0, ISP_TOK_TERM, 0}
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * omap3isp_flush - Post pending L3 bus writes by doing a register readback
139*4882a593Smuzhiyun * @isp: OMAP3 ISP device
140*4882a593Smuzhiyun *
141*4882a593Smuzhiyun * In order to force posting of pending writes, we need to write and
142*4882a593Smuzhiyun * readback the same register, in this case the revision register.
143*4882a593Smuzhiyun *
144*4882a593Smuzhiyun * See this link for reference:
145*4882a593Smuzhiyun * https://www.mail-archive.com/linux-omap@vger.kernel.org/msg08149.html
146*4882a593Smuzhiyun */
omap3isp_flush(struct isp_device * isp)147*4882a593Smuzhiyun void omap3isp_flush(struct isp_device *isp)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun isp_reg_writel(isp, 0, OMAP3_ISP_IOMEM_MAIN, ISP_REVISION);
150*4882a593Smuzhiyun isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_REVISION);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
154*4882a593Smuzhiyun * XCLK
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define to_isp_xclk(_hw) container_of(_hw, struct isp_xclk, hw)
158*4882a593Smuzhiyun
isp_xclk_update(struct isp_xclk * xclk,u32 divider)159*4882a593Smuzhiyun static void isp_xclk_update(struct isp_xclk *xclk, u32 divider)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun switch (xclk->id) {
162*4882a593Smuzhiyun case ISP_XCLK_A:
163*4882a593Smuzhiyun isp_reg_clr_set(xclk->isp, OMAP3_ISP_IOMEM_MAIN, ISP_TCTRL_CTRL,
164*4882a593Smuzhiyun ISPTCTRL_CTRL_DIVA_MASK,
165*4882a593Smuzhiyun divider << ISPTCTRL_CTRL_DIVA_SHIFT);
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun case ISP_XCLK_B:
168*4882a593Smuzhiyun isp_reg_clr_set(xclk->isp, OMAP3_ISP_IOMEM_MAIN, ISP_TCTRL_CTRL,
169*4882a593Smuzhiyun ISPTCTRL_CTRL_DIVB_MASK,
170*4882a593Smuzhiyun divider << ISPTCTRL_CTRL_DIVB_SHIFT);
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
isp_xclk_prepare(struct clk_hw * hw)175*4882a593Smuzhiyun static int isp_xclk_prepare(struct clk_hw *hw)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct isp_xclk *xclk = to_isp_xclk(hw);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun omap3isp_get(xclk->isp);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
isp_xclk_unprepare(struct clk_hw * hw)184*4882a593Smuzhiyun static void isp_xclk_unprepare(struct clk_hw *hw)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct isp_xclk *xclk = to_isp_xclk(hw);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun omap3isp_put(xclk->isp);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
isp_xclk_enable(struct clk_hw * hw)191*4882a593Smuzhiyun static int isp_xclk_enable(struct clk_hw *hw)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun struct isp_xclk *xclk = to_isp_xclk(hw);
194*4882a593Smuzhiyun unsigned long flags;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun spin_lock_irqsave(&xclk->lock, flags);
197*4882a593Smuzhiyun isp_xclk_update(xclk, xclk->divider);
198*4882a593Smuzhiyun xclk->enabled = true;
199*4882a593Smuzhiyun spin_unlock_irqrestore(&xclk->lock, flags);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
isp_xclk_disable(struct clk_hw * hw)204*4882a593Smuzhiyun static void isp_xclk_disable(struct clk_hw *hw)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct isp_xclk *xclk = to_isp_xclk(hw);
207*4882a593Smuzhiyun unsigned long flags;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun spin_lock_irqsave(&xclk->lock, flags);
210*4882a593Smuzhiyun isp_xclk_update(xclk, 0);
211*4882a593Smuzhiyun xclk->enabled = false;
212*4882a593Smuzhiyun spin_unlock_irqrestore(&xclk->lock, flags);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
isp_xclk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)215*4882a593Smuzhiyun static unsigned long isp_xclk_recalc_rate(struct clk_hw *hw,
216*4882a593Smuzhiyun unsigned long parent_rate)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct isp_xclk *xclk = to_isp_xclk(hw);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return parent_rate / xclk->divider;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
isp_xclk_calc_divider(unsigned long * rate,unsigned long parent_rate)223*4882a593Smuzhiyun static u32 isp_xclk_calc_divider(unsigned long *rate, unsigned long parent_rate)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun u32 divider;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (*rate >= parent_rate) {
228*4882a593Smuzhiyun *rate = parent_rate;
229*4882a593Smuzhiyun return ISPTCTRL_CTRL_DIV_BYPASS;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (*rate == 0)
233*4882a593Smuzhiyun *rate = 1;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun divider = DIV_ROUND_CLOSEST(parent_rate, *rate);
236*4882a593Smuzhiyun if (divider >= ISPTCTRL_CTRL_DIV_BYPASS)
237*4882a593Smuzhiyun divider = ISPTCTRL_CTRL_DIV_BYPASS - 1;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun *rate = parent_rate / divider;
240*4882a593Smuzhiyun return divider;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
isp_xclk_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)243*4882a593Smuzhiyun static long isp_xclk_round_rate(struct clk_hw *hw, unsigned long rate,
244*4882a593Smuzhiyun unsigned long *parent_rate)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun isp_xclk_calc_divider(&rate, *parent_rate);
247*4882a593Smuzhiyun return rate;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
isp_xclk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)250*4882a593Smuzhiyun static int isp_xclk_set_rate(struct clk_hw *hw, unsigned long rate,
251*4882a593Smuzhiyun unsigned long parent_rate)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct isp_xclk *xclk = to_isp_xclk(hw);
254*4882a593Smuzhiyun unsigned long flags;
255*4882a593Smuzhiyun u32 divider;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun divider = isp_xclk_calc_divider(&rate, parent_rate);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun spin_lock_irqsave(&xclk->lock, flags);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun xclk->divider = divider;
262*4882a593Smuzhiyun if (xclk->enabled)
263*4882a593Smuzhiyun isp_xclk_update(xclk, divider);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun spin_unlock_irqrestore(&xclk->lock, flags);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun dev_dbg(xclk->isp->dev, "%s: cam_xclk%c set to %lu Hz (div %u)\n",
268*4882a593Smuzhiyun __func__, xclk->id == ISP_XCLK_A ? 'a' : 'b', rate, divider);
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static const struct clk_ops isp_xclk_ops = {
273*4882a593Smuzhiyun .prepare = isp_xclk_prepare,
274*4882a593Smuzhiyun .unprepare = isp_xclk_unprepare,
275*4882a593Smuzhiyun .enable = isp_xclk_enable,
276*4882a593Smuzhiyun .disable = isp_xclk_disable,
277*4882a593Smuzhiyun .recalc_rate = isp_xclk_recalc_rate,
278*4882a593Smuzhiyun .round_rate = isp_xclk_round_rate,
279*4882a593Smuzhiyun .set_rate = isp_xclk_set_rate,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static const char *isp_xclk_parent_name = "cam_mclk";
283*4882a593Smuzhiyun
isp_xclk_src_get(struct of_phandle_args * clkspec,void * data)284*4882a593Smuzhiyun static struct clk *isp_xclk_src_get(struct of_phandle_args *clkspec, void *data)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun unsigned int idx = clkspec->args[0];
287*4882a593Smuzhiyun struct isp_device *isp = data;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (idx >= ARRAY_SIZE(isp->xclks))
290*4882a593Smuzhiyun return ERR_PTR(-ENOENT);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return isp->xclks[idx].clk;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
isp_xclk_init(struct isp_device * isp)295*4882a593Smuzhiyun static int isp_xclk_init(struct isp_device *isp)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct device_node *np = isp->dev->of_node;
298*4882a593Smuzhiyun struct clk_init_data init = {};
299*4882a593Smuzhiyun unsigned int i;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(isp->xclks); ++i)
302*4882a593Smuzhiyun isp->xclks[i].clk = ERR_PTR(-EINVAL);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(isp->xclks); ++i) {
305*4882a593Smuzhiyun struct isp_xclk *xclk = &isp->xclks[i];
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun xclk->isp = isp;
308*4882a593Smuzhiyun xclk->id = i == 0 ? ISP_XCLK_A : ISP_XCLK_B;
309*4882a593Smuzhiyun xclk->divider = 1;
310*4882a593Smuzhiyun spin_lock_init(&xclk->lock);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun init.name = i == 0 ? "cam_xclka" : "cam_xclkb";
313*4882a593Smuzhiyun init.ops = &isp_xclk_ops;
314*4882a593Smuzhiyun init.parent_names = &isp_xclk_parent_name;
315*4882a593Smuzhiyun init.num_parents = 1;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun xclk->hw.init = &init;
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun * The first argument is NULL in order to avoid circular
320*4882a593Smuzhiyun * reference, as this driver takes reference on the
321*4882a593Smuzhiyun * sensor subdevice modules and the sensors would take
322*4882a593Smuzhiyun * reference on this module through clk_get().
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun xclk->clk = clk_register(NULL, &xclk->hw);
325*4882a593Smuzhiyun if (IS_ERR(xclk->clk))
326*4882a593Smuzhiyun return PTR_ERR(xclk->clk);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (np)
330*4882a593Smuzhiyun of_clk_add_provider(np, isp_xclk_src_get, isp);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
isp_xclk_cleanup(struct isp_device * isp)335*4882a593Smuzhiyun static void isp_xclk_cleanup(struct isp_device *isp)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct device_node *np = isp->dev->of_node;
338*4882a593Smuzhiyun unsigned int i;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (np)
341*4882a593Smuzhiyun of_clk_del_provider(np);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(isp->xclks); ++i) {
344*4882a593Smuzhiyun struct isp_xclk *xclk = &isp->xclks[i];
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (!IS_ERR(xclk->clk))
347*4882a593Smuzhiyun clk_unregister(xclk->clk);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
352*4882a593Smuzhiyun * Interrupts
353*4882a593Smuzhiyun */
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun * isp_enable_interrupts - Enable ISP interrupts.
357*4882a593Smuzhiyun * @isp: OMAP3 ISP device
358*4882a593Smuzhiyun */
isp_enable_interrupts(struct isp_device * isp)359*4882a593Smuzhiyun static void isp_enable_interrupts(struct isp_device *isp)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun static const u32 irq = IRQ0ENABLE_CSIA_IRQ
362*4882a593Smuzhiyun | IRQ0ENABLE_CSIB_IRQ
363*4882a593Smuzhiyun | IRQ0ENABLE_CCDC_LSC_PREF_ERR_IRQ
364*4882a593Smuzhiyun | IRQ0ENABLE_CCDC_LSC_DONE_IRQ
365*4882a593Smuzhiyun | IRQ0ENABLE_CCDC_VD0_IRQ
366*4882a593Smuzhiyun | IRQ0ENABLE_CCDC_VD1_IRQ
367*4882a593Smuzhiyun | IRQ0ENABLE_HS_VS_IRQ
368*4882a593Smuzhiyun | IRQ0ENABLE_HIST_DONE_IRQ
369*4882a593Smuzhiyun | IRQ0ENABLE_H3A_AWB_DONE_IRQ
370*4882a593Smuzhiyun | IRQ0ENABLE_H3A_AF_DONE_IRQ
371*4882a593Smuzhiyun | IRQ0ENABLE_PRV_DONE_IRQ
372*4882a593Smuzhiyun | IRQ0ENABLE_RSZ_DONE_IRQ;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun isp_reg_writel(isp, irq, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
375*4882a593Smuzhiyun isp_reg_writel(isp, irq, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0ENABLE);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /*
379*4882a593Smuzhiyun * isp_disable_interrupts - Disable ISP interrupts.
380*4882a593Smuzhiyun * @isp: OMAP3 ISP device
381*4882a593Smuzhiyun */
isp_disable_interrupts(struct isp_device * isp)382*4882a593Smuzhiyun static void isp_disable_interrupts(struct isp_device *isp)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun isp_reg_writel(isp, 0, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0ENABLE);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /*
388*4882a593Smuzhiyun * isp_core_init - ISP core settings
389*4882a593Smuzhiyun * @isp: OMAP3 ISP device
390*4882a593Smuzhiyun * @idle: Consider idle state.
391*4882a593Smuzhiyun *
392*4882a593Smuzhiyun * Set the power settings for the ISP and SBL bus and configure the HS/VS
393*4882a593Smuzhiyun * interrupt source.
394*4882a593Smuzhiyun *
395*4882a593Smuzhiyun * We need to configure the HS/VS interrupt source before interrupts get
396*4882a593Smuzhiyun * enabled, as the sensor might be free-running and the ISP default setting
397*4882a593Smuzhiyun * (HS edge) would put an unnecessary burden on the CPU.
398*4882a593Smuzhiyun */
isp_core_init(struct isp_device * isp,int idle)399*4882a593Smuzhiyun static void isp_core_init(struct isp_device *isp, int idle)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun isp_reg_writel(isp,
402*4882a593Smuzhiyun ((idle ? ISP_SYSCONFIG_MIDLEMODE_SMARTSTANDBY :
403*4882a593Smuzhiyun ISP_SYSCONFIG_MIDLEMODE_FORCESTANDBY) <<
404*4882a593Smuzhiyun ISP_SYSCONFIG_MIDLEMODE_SHIFT) |
405*4882a593Smuzhiyun ((isp->revision == ISP_REVISION_15_0) ?
406*4882a593Smuzhiyun ISP_SYSCONFIG_AUTOIDLE : 0),
407*4882a593Smuzhiyun OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun isp_reg_writel(isp,
410*4882a593Smuzhiyun (isp->autoidle ? ISPCTRL_SBL_AUTOIDLE : 0) |
411*4882a593Smuzhiyun ISPCTRL_SYNC_DETECT_VSRISE,
412*4882a593Smuzhiyun OMAP3_ISP_IOMEM_MAIN, ISP_CTRL);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun * Configure the bridge and lane shifter. Valid inputs are
417*4882a593Smuzhiyun *
418*4882a593Smuzhiyun * CCDC_INPUT_PARALLEL: Parallel interface
419*4882a593Smuzhiyun * CCDC_INPUT_CSI2A: CSI2a receiver
420*4882a593Smuzhiyun * CCDC_INPUT_CCP2B: CCP2b receiver
421*4882a593Smuzhiyun * CCDC_INPUT_CSI2C: CSI2c receiver
422*4882a593Smuzhiyun *
423*4882a593Smuzhiyun * The bridge and lane shifter are configured according to the selected input
424*4882a593Smuzhiyun * and the ISP platform data.
425*4882a593Smuzhiyun */
omap3isp_configure_bridge(struct isp_device * isp,enum ccdc_input_entity input,const struct isp_parallel_cfg * parcfg,unsigned int shift,unsigned int bridge)426*4882a593Smuzhiyun void omap3isp_configure_bridge(struct isp_device *isp,
427*4882a593Smuzhiyun enum ccdc_input_entity input,
428*4882a593Smuzhiyun const struct isp_parallel_cfg *parcfg,
429*4882a593Smuzhiyun unsigned int shift, unsigned int bridge)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun u32 ispctrl_val;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun ispctrl_val = isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL);
434*4882a593Smuzhiyun ispctrl_val &= ~ISPCTRL_SHIFT_MASK;
435*4882a593Smuzhiyun ispctrl_val &= ~ISPCTRL_PAR_CLK_POL_INV;
436*4882a593Smuzhiyun ispctrl_val &= ~ISPCTRL_PAR_SER_CLK_SEL_MASK;
437*4882a593Smuzhiyun ispctrl_val &= ~ISPCTRL_PAR_BRIDGE_MASK;
438*4882a593Smuzhiyun ispctrl_val |= bridge;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun switch (input) {
441*4882a593Smuzhiyun case CCDC_INPUT_PARALLEL:
442*4882a593Smuzhiyun ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_PARALLEL;
443*4882a593Smuzhiyun ispctrl_val |= parcfg->clk_pol << ISPCTRL_PAR_CLK_POL_SHIFT;
444*4882a593Smuzhiyun shift += parcfg->data_lane_shift;
445*4882a593Smuzhiyun break;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun case CCDC_INPUT_CSI2A:
448*4882a593Smuzhiyun ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_CSIA;
449*4882a593Smuzhiyun break;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun case CCDC_INPUT_CCP2B:
452*4882a593Smuzhiyun ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_CSIB;
453*4882a593Smuzhiyun break;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun case CCDC_INPUT_CSI2C:
456*4882a593Smuzhiyun ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_CSIC;
457*4882a593Smuzhiyun break;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun default:
460*4882a593Smuzhiyun return;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun ispctrl_val |= ((shift/2) << ISPCTRL_SHIFT_SHIFT) & ISPCTRL_SHIFT_MASK;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun isp_reg_writel(isp, ispctrl_val, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
omap3isp_hist_dma_done(struct isp_device * isp)468*4882a593Smuzhiyun void omap3isp_hist_dma_done(struct isp_device *isp)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun if (omap3isp_ccdc_busy(&isp->isp_ccdc) ||
471*4882a593Smuzhiyun omap3isp_stat_pcr_busy(&isp->isp_hist)) {
472*4882a593Smuzhiyun /* Histogram cannot be enabled in this frame anymore */
473*4882a593Smuzhiyun atomic_set(&isp->isp_hist.buf_err, 1);
474*4882a593Smuzhiyun dev_dbg(isp->dev,
475*4882a593Smuzhiyun "hist: Out of synchronization with CCDC. Ignoring next buffer.\n");
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
isp_isr_dbg(struct isp_device * isp,u32 irqstatus)479*4882a593Smuzhiyun static inline void isp_isr_dbg(struct isp_device *isp, u32 irqstatus)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun static const char *name[] = {
482*4882a593Smuzhiyun "CSIA_IRQ",
483*4882a593Smuzhiyun "res1",
484*4882a593Smuzhiyun "res2",
485*4882a593Smuzhiyun "CSIB_LCM_IRQ",
486*4882a593Smuzhiyun "CSIB_IRQ",
487*4882a593Smuzhiyun "res5",
488*4882a593Smuzhiyun "res6",
489*4882a593Smuzhiyun "res7",
490*4882a593Smuzhiyun "CCDC_VD0_IRQ",
491*4882a593Smuzhiyun "CCDC_VD1_IRQ",
492*4882a593Smuzhiyun "CCDC_VD2_IRQ",
493*4882a593Smuzhiyun "CCDC_ERR_IRQ",
494*4882a593Smuzhiyun "H3A_AF_DONE_IRQ",
495*4882a593Smuzhiyun "H3A_AWB_DONE_IRQ",
496*4882a593Smuzhiyun "res14",
497*4882a593Smuzhiyun "res15",
498*4882a593Smuzhiyun "HIST_DONE_IRQ",
499*4882a593Smuzhiyun "CCDC_LSC_DONE",
500*4882a593Smuzhiyun "CCDC_LSC_PREFETCH_COMPLETED",
501*4882a593Smuzhiyun "CCDC_LSC_PREFETCH_ERROR",
502*4882a593Smuzhiyun "PRV_DONE_IRQ",
503*4882a593Smuzhiyun "CBUFF_IRQ",
504*4882a593Smuzhiyun "res22",
505*4882a593Smuzhiyun "res23",
506*4882a593Smuzhiyun "RSZ_DONE_IRQ",
507*4882a593Smuzhiyun "OVF_IRQ",
508*4882a593Smuzhiyun "res26",
509*4882a593Smuzhiyun "res27",
510*4882a593Smuzhiyun "MMU_ERR_IRQ",
511*4882a593Smuzhiyun "OCP_ERR_IRQ",
512*4882a593Smuzhiyun "SEC_ERR_IRQ",
513*4882a593Smuzhiyun "HS_VS_IRQ",
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun int i;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun dev_dbg(isp->dev, "ISP IRQ: ");
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(name); i++) {
520*4882a593Smuzhiyun if ((1 << i) & irqstatus)
521*4882a593Smuzhiyun printk(KERN_CONT "%s ", name[i]);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun printk(KERN_CONT "\n");
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
isp_isr_sbl(struct isp_device * isp)526*4882a593Smuzhiyun static void isp_isr_sbl(struct isp_device *isp)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun struct device *dev = isp->dev;
529*4882a593Smuzhiyun struct isp_pipeline *pipe;
530*4882a593Smuzhiyun u32 sbl_pcr;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /*
533*4882a593Smuzhiyun * Handle shared buffer logic overflows for video buffers.
534*4882a593Smuzhiyun * ISPSBL_PCR_CCDCPRV_2_RSZ_OVF can be safely ignored.
535*4882a593Smuzhiyun */
536*4882a593Smuzhiyun sbl_pcr = isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_PCR);
537*4882a593Smuzhiyun isp_reg_writel(isp, sbl_pcr, OMAP3_ISP_IOMEM_SBL, ISPSBL_PCR);
538*4882a593Smuzhiyun sbl_pcr &= ~ISPSBL_PCR_CCDCPRV_2_RSZ_OVF;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (sbl_pcr)
541*4882a593Smuzhiyun dev_dbg(dev, "SBL overflow (PCR = 0x%08x)\n", sbl_pcr);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (sbl_pcr & ISPSBL_PCR_CSIB_WBL_OVF) {
544*4882a593Smuzhiyun pipe = to_isp_pipeline(&isp->isp_ccp2.subdev.entity);
545*4882a593Smuzhiyun if (pipe != NULL)
546*4882a593Smuzhiyun pipe->error = true;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (sbl_pcr & ISPSBL_PCR_CSIA_WBL_OVF) {
550*4882a593Smuzhiyun pipe = to_isp_pipeline(&isp->isp_csi2a.subdev.entity);
551*4882a593Smuzhiyun if (pipe != NULL)
552*4882a593Smuzhiyun pipe->error = true;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (sbl_pcr & ISPSBL_PCR_CCDC_WBL_OVF) {
556*4882a593Smuzhiyun pipe = to_isp_pipeline(&isp->isp_ccdc.subdev.entity);
557*4882a593Smuzhiyun if (pipe != NULL)
558*4882a593Smuzhiyun pipe->error = true;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (sbl_pcr & ISPSBL_PCR_PRV_WBL_OVF) {
562*4882a593Smuzhiyun pipe = to_isp_pipeline(&isp->isp_prev.subdev.entity);
563*4882a593Smuzhiyun if (pipe != NULL)
564*4882a593Smuzhiyun pipe->error = true;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun if (sbl_pcr & (ISPSBL_PCR_RSZ1_WBL_OVF
568*4882a593Smuzhiyun | ISPSBL_PCR_RSZ2_WBL_OVF
569*4882a593Smuzhiyun | ISPSBL_PCR_RSZ3_WBL_OVF
570*4882a593Smuzhiyun | ISPSBL_PCR_RSZ4_WBL_OVF)) {
571*4882a593Smuzhiyun pipe = to_isp_pipeline(&isp->isp_res.subdev.entity);
572*4882a593Smuzhiyun if (pipe != NULL)
573*4882a593Smuzhiyun pipe->error = true;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (sbl_pcr & ISPSBL_PCR_H3A_AF_WBL_OVF)
577*4882a593Smuzhiyun omap3isp_stat_sbl_overflow(&isp->isp_af);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun if (sbl_pcr & ISPSBL_PCR_H3A_AEAWB_WBL_OVF)
580*4882a593Smuzhiyun omap3isp_stat_sbl_overflow(&isp->isp_aewb);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /*
584*4882a593Smuzhiyun * isp_isr - Interrupt Service Routine for Camera ISP module.
585*4882a593Smuzhiyun * @irq: Not used currently.
586*4882a593Smuzhiyun * @_isp: Pointer to the OMAP3 ISP device
587*4882a593Smuzhiyun *
588*4882a593Smuzhiyun * Handles the corresponding callback if plugged in.
589*4882a593Smuzhiyun */
isp_isr(int irq,void * _isp)590*4882a593Smuzhiyun static irqreturn_t isp_isr(int irq, void *_isp)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun static const u32 ccdc_events = IRQ0STATUS_CCDC_LSC_PREF_ERR_IRQ |
593*4882a593Smuzhiyun IRQ0STATUS_CCDC_LSC_DONE_IRQ |
594*4882a593Smuzhiyun IRQ0STATUS_CCDC_VD0_IRQ |
595*4882a593Smuzhiyun IRQ0STATUS_CCDC_VD1_IRQ |
596*4882a593Smuzhiyun IRQ0STATUS_HS_VS_IRQ;
597*4882a593Smuzhiyun struct isp_device *isp = _isp;
598*4882a593Smuzhiyun u32 irqstatus;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun irqstatus = isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
601*4882a593Smuzhiyun isp_reg_writel(isp, irqstatus, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun isp_isr_sbl(isp);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (irqstatus & IRQ0STATUS_CSIA_IRQ)
606*4882a593Smuzhiyun omap3isp_csi2_isr(&isp->isp_csi2a);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (irqstatus & IRQ0STATUS_CSIB_IRQ)
609*4882a593Smuzhiyun omap3isp_ccp2_isr(&isp->isp_ccp2);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (irqstatus & IRQ0STATUS_CCDC_VD0_IRQ) {
612*4882a593Smuzhiyun if (isp->isp_ccdc.output & CCDC_OUTPUT_PREVIEW)
613*4882a593Smuzhiyun omap3isp_preview_isr_frame_sync(&isp->isp_prev);
614*4882a593Smuzhiyun if (isp->isp_ccdc.output & CCDC_OUTPUT_RESIZER)
615*4882a593Smuzhiyun omap3isp_resizer_isr_frame_sync(&isp->isp_res);
616*4882a593Smuzhiyun omap3isp_stat_isr_frame_sync(&isp->isp_aewb);
617*4882a593Smuzhiyun omap3isp_stat_isr_frame_sync(&isp->isp_af);
618*4882a593Smuzhiyun omap3isp_stat_isr_frame_sync(&isp->isp_hist);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (irqstatus & ccdc_events)
622*4882a593Smuzhiyun omap3isp_ccdc_isr(&isp->isp_ccdc, irqstatus & ccdc_events);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (irqstatus & IRQ0STATUS_PRV_DONE_IRQ) {
625*4882a593Smuzhiyun if (isp->isp_prev.output & PREVIEW_OUTPUT_RESIZER)
626*4882a593Smuzhiyun omap3isp_resizer_isr_frame_sync(&isp->isp_res);
627*4882a593Smuzhiyun omap3isp_preview_isr(&isp->isp_prev);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (irqstatus & IRQ0STATUS_RSZ_DONE_IRQ)
631*4882a593Smuzhiyun omap3isp_resizer_isr(&isp->isp_res);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (irqstatus & IRQ0STATUS_H3A_AWB_DONE_IRQ)
634*4882a593Smuzhiyun omap3isp_stat_isr(&isp->isp_aewb);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (irqstatus & IRQ0STATUS_H3A_AF_DONE_IRQ)
637*4882a593Smuzhiyun omap3isp_stat_isr(&isp->isp_af);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun if (irqstatus & IRQ0STATUS_HIST_DONE_IRQ)
640*4882a593Smuzhiyun omap3isp_stat_isr(&isp->isp_hist);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun omap3isp_flush(isp);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun #if defined(DEBUG) && defined(ISP_ISR_DEBUG)
645*4882a593Smuzhiyun isp_isr_dbg(isp, irqstatus);
646*4882a593Smuzhiyun #endif
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return IRQ_HANDLED;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun static const struct media_device_ops isp_media_ops = {
652*4882a593Smuzhiyun .link_notify = v4l2_pipeline_link_notify,
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
656*4882a593Smuzhiyun * Pipeline stream management
657*4882a593Smuzhiyun */
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /*
660*4882a593Smuzhiyun * isp_pipeline_enable - Enable streaming on a pipeline
661*4882a593Smuzhiyun * @pipe: ISP pipeline
662*4882a593Smuzhiyun * @mode: Stream mode (single shot or continuous)
663*4882a593Smuzhiyun *
664*4882a593Smuzhiyun * Walk the entities chain starting at the pipeline output video node and start
665*4882a593Smuzhiyun * all modules in the chain in the given mode.
666*4882a593Smuzhiyun *
667*4882a593Smuzhiyun * Return 0 if successful, or the return value of the failed video::s_stream
668*4882a593Smuzhiyun * operation otherwise.
669*4882a593Smuzhiyun */
isp_pipeline_enable(struct isp_pipeline * pipe,enum isp_pipeline_stream_state mode)670*4882a593Smuzhiyun static int isp_pipeline_enable(struct isp_pipeline *pipe,
671*4882a593Smuzhiyun enum isp_pipeline_stream_state mode)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun struct isp_device *isp = pipe->output->isp;
674*4882a593Smuzhiyun struct media_entity *entity;
675*4882a593Smuzhiyun struct media_pad *pad;
676*4882a593Smuzhiyun struct v4l2_subdev *subdev;
677*4882a593Smuzhiyun unsigned long flags;
678*4882a593Smuzhiyun int ret;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* Refuse to start streaming if an entity included in the pipeline has
681*4882a593Smuzhiyun * crashed. This check must be performed before the loop below to avoid
682*4882a593Smuzhiyun * starting entities if the pipeline won't start anyway (those entities
683*4882a593Smuzhiyun * would then likely fail to stop, making the problem worse).
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun if (media_entity_enum_intersects(&pipe->ent_enum, &isp->crashed))
686*4882a593Smuzhiyun return -EIO;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun spin_lock_irqsave(&pipe->lock, flags);
689*4882a593Smuzhiyun pipe->state &= ~(ISP_PIPELINE_IDLE_INPUT | ISP_PIPELINE_IDLE_OUTPUT);
690*4882a593Smuzhiyun spin_unlock_irqrestore(&pipe->lock, flags);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun pipe->do_propagation = false;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun entity = &pipe->output->video.entity;
695*4882a593Smuzhiyun while (1) {
696*4882a593Smuzhiyun pad = &entity->pads[0];
697*4882a593Smuzhiyun if (!(pad->flags & MEDIA_PAD_FL_SINK))
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun pad = media_entity_remote_pad(pad);
701*4882a593Smuzhiyun if (!pad || !is_media_entity_v4l2_subdev(pad->entity))
702*4882a593Smuzhiyun break;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun entity = pad->entity;
705*4882a593Smuzhiyun subdev = media_entity_to_v4l2_subdev(entity);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun ret = v4l2_subdev_call(subdev, video, s_stream, mode);
708*4882a593Smuzhiyun if (ret < 0 && ret != -ENOIOCTLCMD)
709*4882a593Smuzhiyun return ret;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (subdev == &isp->isp_ccdc.subdev) {
712*4882a593Smuzhiyun v4l2_subdev_call(&isp->isp_aewb.subdev, video,
713*4882a593Smuzhiyun s_stream, mode);
714*4882a593Smuzhiyun v4l2_subdev_call(&isp->isp_af.subdev, video,
715*4882a593Smuzhiyun s_stream, mode);
716*4882a593Smuzhiyun v4l2_subdev_call(&isp->isp_hist.subdev, video,
717*4882a593Smuzhiyun s_stream, mode);
718*4882a593Smuzhiyun pipe->do_propagation = true;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* Stop at the first external sub-device. */
722*4882a593Smuzhiyun if (subdev->dev != isp->dev)
723*4882a593Smuzhiyun break;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun return 0;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
isp_pipeline_wait_resizer(struct isp_device * isp)729*4882a593Smuzhiyun static int isp_pipeline_wait_resizer(struct isp_device *isp)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun return omap3isp_resizer_busy(&isp->isp_res);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
isp_pipeline_wait_preview(struct isp_device * isp)734*4882a593Smuzhiyun static int isp_pipeline_wait_preview(struct isp_device *isp)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun return omap3isp_preview_busy(&isp->isp_prev);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
isp_pipeline_wait_ccdc(struct isp_device * isp)739*4882a593Smuzhiyun static int isp_pipeline_wait_ccdc(struct isp_device *isp)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun return omap3isp_stat_busy(&isp->isp_af)
742*4882a593Smuzhiyun || omap3isp_stat_busy(&isp->isp_aewb)
743*4882a593Smuzhiyun || omap3isp_stat_busy(&isp->isp_hist)
744*4882a593Smuzhiyun || omap3isp_ccdc_busy(&isp->isp_ccdc);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun #define ISP_STOP_TIMEOUT msecs_to_jiffies(1000)
748*4882a593Smuzhiyun
isp_pipeline_wait(struct isp_device * isp,int (* busy)(struct isp_device * isp))749*4882a593Smuzhiyun static int isp_pipeline_wait(struct isp_device *isp,
750*4882a593Smuzhiyun int(*busy)(struct isp_device *isp))
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun unsigned long timeout = jiffies + ISP_STOP_TIMEOUT;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun while (!time_after(jiffies, timeout)) {
755*4882a593Smuzhiyun if (!busy(isp))
756*4882a593Smuzhiyun return 0;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return 1;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /*
763*4882a593Smuzhiyun * isp_pipeline_disable - Disable streaming on a pipeline
764*4882a593Smuzhiyun * @pipe: ISP pipeline
765*4882a593Smuzhiyun *
766*4882a593Smuzhiyun * Walk the entities chain starting at the pipeline output video node and stop
767*4882a593Smuzhiyun * all modules in the chain. Wait synchronously for the modules to be stopped if
768*4882a593Smuzhiyun * necessary.
769*4882a593Smuzhiyun *
770*4882a593Smuzhiyun * Return 0 if all modules have been properly stopped, or -ETIMEDOUT if a module
771*4882a593Smuzhiyun * can't be stopped (in which case a software reset of the ISP is probably
772*4882a593Smuzhiyun * necessary).
773*4882a593Smuzhiyun */
isp_pipeline_disable(struct isp_pipeline * pipe)774*4882a593Smuzhiyun static int isp_pipeline_disable(struct isp_pipeline *pipe)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct isp_device *isp = pipe->output->isp;
777*4882a593Smuzhiyun struct media_entity *entity;
778*4882a593Smuzhiyun struct media_pad *pad;
779*4882a593Smuzhiyun struct v4l2_subdev *subdev;
780*4882a593Smuzhiyun int failure = 0;
781*4882a593Smuzhiyun int ret;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /*
784*4882a593Smuzhiyun * We need to stop all the modules after CCDC first or they'll
785*4882a593Smuzhiyun * never stop since they may not get a full frame from CCDC.
786*4882a593Smuzhiyun */
787*4882a593Smuzhiyun entity = &pipe->output->video.entity;
788*4882a593Smuzhiyun while (1) {
789*4882a593Smuzhiyun pad = &entity->pads[0];
790*4882a593Smuzhiyun if (!(pad->flags & MEDIA_PAD_FL_SINK))
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun pad = media_entity_remote_pad(pad);
794*4882a593Smuzhiyun if (!pad || !is_media_entity_v4l2_subdev(pad->entity))
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun entity = pad->entity;
798*4882a593Smuzhiyun subdev = media_entity_to_v4l2_subdev(entity);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (subdev == &isp->isp_ccdc.subdev) {
801*4882a593Smuzhiyun v4l2_subdev_call(&isp->isp_aewb.subdev,
802*4882a593Smuzhiyun video, s_stream, 0);
803*4882a593Smuzhiyun v4l2_subdev_call(&isp->isp_af.subdev,
804*4882a593Smuzhiyun video, s_stream, 0);
805*4882a593Smuzhiyun v4l2_subdev_call(&isp->isp_hist.subdev,
806*4882a593Smuzhiyun video, s_stream, 0);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun ret = v4l2_subdev_call(subdev, video, s_stream, 0);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* Stop at the first external sub-device. */
812*4882a593Smuzhiyun if (subdev->dev != isp->dev)
813*4882a593Smuzhiyun break;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun if (subdev == &isp->isp_res.subdev)
816*4882a593Smuzhiyun ret |= isp_pipeline_wait(isp, isp_pipeline_wait_resizer);
817*4882a593Smuzhiyun else if (subdev == &isp->isp_prev.subdev)
818*4882a593Smuzhiyun ret |= isp_pipeline_wait(isp, isp_pipeline_wait_preview);
819*4882a593Smuzhiyun else if (subdev == &isp->isp_ccdc.subdev)
820*4882a593Smuzhiyun ret |= isp_pipeline_wait(isp, isp_pipeline_wait_ccdc);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* Handle stop failures. An entity that fails to stop can
823*4882a593Smuzhiyun * usually just be restarted. Flag the stop failure nonetheless
824*4882a593Smuzhiyun * to trigger an ISP reset the next time the device is released,
825*4882a593Smuzhiyun * just in case.
826*4882a593Smuzhiyun *
827*4882a593Smuzhiyun * The preview engine is a special case. A failure to stop can
828*4882a593Smuzhiyun * mean a hardware crash. When that happens the preview engine
829*4882a593Smuzhiyun * won't respond to read/write operations on the L4 bus anymore,
830*4882a593Smuzhiyun * resulting in a bus fault and a kernel oops next time it gets
831*4882a593Smuzhiyun * accessed. Mark it as crashed to prevent pipelines including
832*4882a593Smuzhiyun * it from being started.
833*4882a593Smuzhiyun */
834*4882a593Smuzhiyun if (ret) {
835*4882a593Smuzhiyun dev_info(isp->dev, "Unable to stop %s\n", subdev->name);
836*4882a593Smuzhiyun isp->stop_failure = true;
837*4882a593Smuzhiyun if (subdev == &isp->isp_prev.subdev)
838*4882a593Smuzhiyun media_entity_enum_set(&isp->crashed,
839*4882a593Smuzhiyun &subdev->entity);
840*4882a593Smuzhiyun failure = -ETIMEDOUT;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun return failure;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /*
848*4882a593Smuzhiyun * omap3isp_pipeline_set_stream - Enable/disable streaming on a pipeline
849*4882a593Smuzhiyun * @pipe: ISP pipeline
850*4882a593Smuzhiyun * @state: Stream state (stopped, single shot or continuous)
851*4882a593Smuzhiyun *
852*4882a593Smuzhiyun * Set the pipeline to the given stream state. Pipelines can be started in
853*4882a593Smuzhiyun * single-shot or continuous mode.
854*4882a593Smuzhiyun *
855*4882a593Smuzhiyun * Return 0 if successful, or the return value of the failed video::s_stream
856*4882a593Smuzhiyun * operation otherwise. The pipeline state is not updated when the operation
857*4882a593Smuzhiyun * fails, except when stopping the pipeline.
858*4882a593Smuzhiyun */
omap3isp_pipeline_set_stream(struct isp_pipeline * pipe,enum isp_pipeline_stream_state state)859*4882a593Smuzhiyun int omap3isp_pipeline_set_stream(struct isp_pipeline *pipe,
860*4882a593Smuzhiyun enum isp_pipeline_stream_state state)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun int ret;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun if (state == ISP_PIPELINE_STREAM_STOPPED)
865*4882a593Smuzhiyun ret = isp_pipeline_disable(pipe);
866*4882a593Smuzhiyun else
867*4882a593Smuzhiyun ret = isp_pipeline_enable(pipe, state);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (ret == 0 || state == ISP_PIPELINE_STREAM_STOPPED)
870*4882a593Smuzhiyun pipe->stream_state = state;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun return ret;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /*
876*4882a593Smuzhiyun * omap3isp_pipeline_cancel_stream - Cancel stream on a pipeline
877*4882a593Smuzhiyun * @pipe: ISP pipeline
878*4882a593Smuzhiyun *
879*4882a593Smuzhiyun * Cancelling a stream mark all buffers on all video nodes in the pipeline as
880*4882a593Smuzhiyun * erroneous and makes sure no new buffer can be queued. This function is called
881*4882a593Smuzhiyun * when a fatal error that prevents any further operation on the pipeline
882*4882a593Smuzhiyun * occurs.
883*4882a593Smuzhiyun */
omap3isp_pipeline_cancel_stream(struct isp_pipeline * pipe)884*4882a593Smuzhiyun void omap3isp_pipeline_cancel_stream(struct isp_pipeline *pipe)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun if (pipe->input)
887*4882a593Smuzhiyun omap3isp_video_cancel_stream(pipe->input);
888*4882a593Smuzhiyun if (pipe->output)
889*4882a593Smuzhiyun omap3isp_video_cancel_stream(pipe->output);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /*
893*4882a593Smuzhiyun * isp_pipeline_resume - Resume streaming on a pipeline
894*4882a593Smuzhiyun * @pipe: ISP pipeline
895*4882a593Smuzhiyun *
896*4882a593Smuzhiyun * Resume video output and input and re-enable pipeline.
897*4882a593Smuzhiyun */
isp_pipeline_resume(struct isp_pipeline * pipe)898*4882a593Smuzhiyun static void isp_pipeline_resume(struct isp_pipeline *pipe)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun int singleshot = pipe->stream_state == ISP_PIPELINE_STREAM_SINGLESHOT;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun omap3isp_video_resume(pipe->output, !singleshot);
903*4882a593Smuzhiyun if (singleshot)
904*4882a593Smuzhiyun omap3isp_video_resume(pipe->input, 0);
905*4882a593Smuzhiyun isp_pipeline_enable(pipe, pipe->stream_state);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /*
909*4882a593Smuzhiyun * isp_pipeline_suspend - Suspend streaming on a pipeline
910*4882a593Smuzhiyun * @pipe: ISP pipeline
911*4882a593Smuzhiyun *
912*4882a593Smuzhiyun * Suspend pipeline.
913*4882a593Smuzhiyun */
isp_pipeline_suspend(struct isp_pipeline * pipe)914*4882a593Smuzhiyun static void isp_pipeline_suspend(struct isp_pipeline *pipe)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun isp_pipeline_disable(pipe);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /*
920*4882a593Smuzhiyun * isp_pipeline_is_last - Verify if entity has an enabled link to the output
921*4882a593Smuzhiyun * video node
922*4882a593Smuzhiyun * @me: ISP module's media entity
923*4882a593Smuzhiyun *
924*4882a593Smuzhiyun * Returns 1 if the entity has an enabled link to the output video node or 0
925*4882a593Smuzhiyun * otherwise. It's true only while pipeline can have no more than one output
926*4882a593Smuzhiyun * node.
927*4882a593Smuzhiyun */
isp_pipeline_is_last(struct media_entity * me)928*4882a593Smuzhiyun static int isp_pipeline_is_last(struct media_entity *me)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun struct isp_pipeline *pipe;
931*4882a593Smuzhiyun struct media_pad *pad;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun if (!me->pipe)
934*4882a593Smuzhiyun return 0;
935*4882a593Smuzhiyun pipe = to_isp_pipeline(me);
936*4882a593Smuzhiyun if (pipe->stream_state == ISP_PIPELINE_STREAM_STOPPED)
937*4882a593Smuzhiyun return 0;
938*4882a593Smuzhiyun pad = media_entity_remote_pad(&pipe->output->pad);
939*4882a593Smuzhiyun return pad->entity == me;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /*
943*4882a593Smuzhiyun * isp_suspend_module_pipeline - Suspend pipeline to which belongs the module
944*4882a593Smuzhiyun * @me: ISP module's media entity
945*4882a593Smuzhiyun *
946*4882a593Smuzhiyun * Suspend the whole pipeline if module's entity has an enabled link to the
947*4882a593Smuzhiyun * output video node. It works only while pipeline can have no more than one
948*4882a593Smuzhiyun * output node.
949*4882a593Smuzhiyun */
isp_suspend_module_pipeline(struct media_entity * me)950*4882a593Smuzhiyun static void isp_suspend_module_pipeline(struct media_entity *me)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun if (isp_pipeline_is_last(me))
953*4882a593Smuzhiyun isp_pipeline_suspend(to_isp_pipeline(me));
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /*
957*4882a593Smuzhiyun * isp_resume_module_pipeline - Resume pipeline to which belongs the module
958*4882a593Smuzhiyun * @me: ISP module's media entity
959*4882a593Smuzhiyun *
960*4882a593Smuzhiyun * Resume the whole pipeline if module's entity has an enabled link to the
961*4882a593Smuzhiyun * output video node. It works only while pipeline can have no more than one
962*4882a593Smuzhiyun * output node.
963*4882a593Smuzhiyun */
isp_resume_module_pipeline(struct media_entity * me)964*4882a593Smuzhiyun static void isp_resume_module_pipeline(struct media_entity *me)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun if (isp_pipeline_is_last(me))
967*4882a593Smuzhiyun isp_pipeline_resume(to_isp_pipeline(me));
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /*
971*4882a593Smuzhiyun * isp_suspend_modules - Suspend ISP submodules.
972*4882a593Smuzhiyun * @isp: OMAP3 ISP device
973*4882a593Smuzhiyun *
974*4882a593Smuzhiyun * Returns 0 if suspend left in idle state all the submodules properly,
975*4882a593Smuzhiyun * or returns 1 if a general Reset is required to suspend the submodules.
976*4882a593Smuzhiyun */
isp_suspend_modules(struct isp_device * isp)977*4882a593Smuzhiyun static int __maybe_unused isp_suspend_modules(struct isp_device *isp)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun unsigned long timeout;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun omap3isp_stat_suspend(&isp->isp_aewb);
982*4882a593Smuzhiyun omap3isp_stat_suspend(&isp->isp_af);
983*4882a593Smuzhiyun omap3isp_stat_suspend(&isp->isp_hist);
984*4882a593Smuzhiyun isp_suspend_module_pipeline(&isp->isp_res.subdev.entity);
985*4882a593Smuzhiyun isp_suspend_module_pipeline(&isp->isp_prev.subdev.entity);
986*4882a593Smuzhiyun isp_suspend_module_pipeline(&isp->isp_ccdc.subdev.entity);
987*4882a593Smuzhiyun isp_suspend_module_pipeline(&isp->isp_csi2a.subdev.entity);
988*4882a593Smuzhiyun isp_suspend_module_pipeline(&isp->isp_ccp2.subdev.entity);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun timeout = jiffies + ISP_STOP_TIMEOUT;
991*4882a593Smuzhiyun while (omap3isp_stat_busy(&isp->isp_af)
992*4882a593Smuzhiyun || omap3isp_stat_busy(&isp->isp_aewb)
993*4882a593Smuzhiyun || omap3isp_stat_busy(&isp->isp_hist)
994*4882a593Smuzhiyun || omap3isp_preview_busy(&isp->isp_prev)
995*4882a593Smuzhiyun || omap3isp_resizer_busy(&isp->isp_res)
996*4882a593Smuzhiyun || omap3isp_ccdc_busy(&isp->isp_ccdc)) {
997*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
998*4882a593Smuzhiyun dev_info(isp->dev, "can't stop modules.\n");
999*4882a593Smuzhiyun return 1;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun msleep(1);
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /*
1008*4882a593Smuzhiyun * isp_resume_modules - Resume ISP submodules.
1009*4882a593Smuzhiyun * @isp: OMAP3 ISP device
1010*4882a593Smuzhiyun */
isp_resume_modules(struct isp_device * isp)1011*4882a593Smuzhiyun static void __maybe_unused isp_resume_modules(struct isp_device *isp)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun omap3isp_stat_resume(&isp->isp_aewb);
1014*4882a593Smuzhiyun omap3isp_stat_resume(&isp->isp_af);
1015*4882a593Smuzhiyun omap3isp_stat_resume(&isp->isp_hist);
1016*4882a593Smuzhiyun isp_resume_module_pipeline(&isp->isp_res.subdev.entity);
1017*4882a593Smuzhiyun isp_resume_module_pipeline(&isp->isp_prev.subdev.entity);
1018*4882a593Smuzhiyun isp_resume_module_pipeline(&isp->isp_ccdc.subdev.entity);
1019*4882a593Smuzhiyun isp_resume_module_pipeline(&isp->isp_csi2a.subdev.entity);
1020*4882a593Smuzhiyun isp_resume_module_pipeline(&isp->isp_ccp2.subdev.entity);
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /*
1024*4882a593Smuzhiyun * isp_reset - Reset ISP with a timeout wait for idle.
1025*4882a593Smuzhiyun * @isp: OMAP3 ISP device
1026*4882a593Smuzhiyun */
isp_reset(struct isp_device * isp)1027*4882a593Smuzhiyun static int isp_reset(struct isp_device *isp)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun unsigned long timeout = 0;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun isp_reg_writel(isp,
1032*4882a593Smuzhiyun isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG)
1033*4882a593Smuzhiyun | ISP_SYSCONFIG_SOFTRESET,
1034*4882a593Smuzhiyun OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG);
1035*4882a593Smuzhiyun while (!(isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN,
1036*4882a593Smuzhiyun ISP_SYSSTATUS) & 0x1)) {
1037*4882a593Smuzhiyun if (timeout++ > 10000) {
1038*4882a593Smuzhiyun dev_alert(isp->dev, "cannot reset ISP\n");
1039*4882a593Smuzhiyun return -ETIMEDOUT;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun udelay(1);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun isp->stop_failure = false;
1045*4882a593Smuzhiyun media_entity_enum_zero(&isp->crashed);
1046*4882a593Smuzhiyun return 0;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun /*
1050*4882a593Smuzhiyun * isp_save_context - Saves the values of the ISP module registers.
1051*4882a593Smuzhiyun * @isp: OMAP3 ISP device
1052*4882a593Smuzhiyun * @reg_list: Structure containing pairs of register address and value to
1053*4882a593Smuzhiyun * modify on OMAP.
1054*4882a593Smuzhiyun */
1055*4882a593Smuzhiyun static void
isp_save_context(struct isp_device * isp,struct isp_reg * reg_list)1056*4882a593Smuzhiyun isp_save_context(struct isp_device *isp, struct isp_reg *reg_list)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun struct isp_reg *next = reg_list;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun for (; next->reg != ISP_TOK_TERM; next++)
1061*4882a593Smuzhiyun next->val = isp_reg_readl(isp, next->mmio_range, next->reg);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /*
1065*4882a593Smuzhiyun * isp_restore_context - Restores the values of the ISP module registers.
1066*4882a593Smuzhiyun * @isp: OMAP3 ISP device
1067*4882a593Smuzhiyun * @reg_list: Structure containing pairs of register address and value to
1068*4882a593Smuzhiyun * modify on OMAP.
1069*4882a593Smuzhiyun */
1070*4882a593Smuzhiyun static void
isp_restore_context(struct isp_device * isp,struct isp_reg * reg_list)1071*4882a593Smuzhiyun isp_restore_context(struct isp_device *isp, struct isp_reg *reg_list)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun struct isp_reg *next = reg_list;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun for (; next->reg != ISP_TOK_TERM; next++)
1076*4882a593Smuzhiyun isp_reg_writel(isp, next->val, next->mmio_range, next->reg);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /*
1080*4882a593Smuzhiyun * isp_save_ctx - Saves ISP, CCDC, HIST, H3A, PREV, RESZ & MMU context.
1081*4882a593Smuzhiyun * @isp: OMAP3 ISP device
1082*4882a593Smuzhiyun *
1083*4882a593Smuzhiyun * Routine for saving the context of each module in the ISP.
1084*4882a593Smuzhiyun * CCDC, HIST, H3A, PREV, RESZ and MMU.
1085*4882a593Smuzhiyun */
isp_save_ctx(struct isp_device * isp)1086*4882a593Smuzhiyun static void isp_save_ctx(struct isp_device *isp)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun isp_save_context(isp, isp_reg_list);
1089*4882a593Smuzhiyun omap_iommu_save_ctx(isp->dev);
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun /*
1093*4882a593Smuzhiyun * isp_restore_ctx - Restores ISP, CCDC, HIST, H3A, PREV, RESZ & MMU context.
1094*4882a593Smuzhiyun * @isp: OMAP3 ISP device
1095*4882a593Smuzhiyun *
1096*4882a593Smuzhiyun * Routine for restoring the context of each module in the ISP.
1097*4882a593Smuzhiyun * CCDC, HIST, H3A, PREV, RESZ and MMU.
1098*4882a593Smuzhiyun */
isp_restore_ctx(struct isp_device * isp)1099*4882a593Smuzhiyun static void isp_restore_ctx(struct isp_device *isp)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun isp_restore_context(isp, isp_reg_list);
1102*4882a593Smuzhiyun omap_iommu_restore_ctx(isp->dev);
1103*4882a593Smuzhiyun omap3isp_ccdc_restore_context(isp);
1104*4882a593Smuzhiyun omap3isp_preview_restore_context(isp);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1108*4882a593Smuzhiyun * SBL resources management
1109*4882a593Smuzhiyun */
1110*4882a593Smuzhiyun #define OMAP3_ISP_SBL_READ (OMAP3_ISP_SBL_CSI1_READ | \
1111*4882a593Smuzhiyun OMAP3_ISP_SBL_CCDC_LSC_READ | \
1112*4882a593Smuzhiyun OMAP3_ISP_SBL_PREVIEW_READ | \
1113*4882a593Smuzhiyun OMAP3_ISP_SBL_RESIZER_READ)
1114*4882a593Smuzhiyun #define OMAP3_ISP_SBL_WRITE (OMAP3_ISP_SBL_CSI1_WRITE | \
1115*4882a593Smuzhiyun OMAP3_ISP_SBL_CSI2A_WRITE | \
1116*4882a593Smuzhiyun OMAP3_ISP_SBL_CSI2C_WRITE | \
1117*4882a593Smuzhiyun OMAP3_ISP_SBL_CCDC_WRITE | \
1118*4882a593Smuzhiyun OMAP3_ISP_SBL_PREVIEW_WRITE)
1119*4882a593Smuzhiyun
omap3isp_sbl_enable(struct isp_device * isp,enum isp_sbl_resource res)1120*4882a593Smuzhiyun void omap3isp_sbl_enable(struct isp_device *isp, enum isp_sbl_resource res)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun u32 sbl = 0;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun isp->sbl_resources |= res;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (isp->sbl_resources & OMAP3_ISP_SBL_CSI1_READ)
1127*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_SHARED_RPORTA;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun if (isp->sbl_resources & OMAP3_ISP_SBL_CCDC_LSC_READ)
1130*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_SHARED_RPORTB;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun if (isp->sbl_resources & OMAP3_ISP_SBL_CSI2C_WRITE)
1133*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_SHARED_WPORTC;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if (isp->sbl_resources & OMAP3_ISP_SBL_RESIZER_WRITE)
1136*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_WR0_RAM_EN;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if (isp->sbl_resources & OMAP3_ISP_SBL_WRITE)
1139*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_WR1_RAM_EN;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun if (isp->sbl_resources & OMAP3_ISP_SBL_READ)
1142*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_RD_RAM_EN;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun isp_reg_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL, sbl);
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
omap3isp_sbl_disable(struct isp_device * isp,enum isp_sbl_resource res)1147*4882a593Smuzhiyun void omap3isp_sbl_disable(struct isp_device *isp, enum isp_sbl_resource res)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun u32 sbl = 0;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun isp->sbl_resources &= ~res;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun if (!(isp->sbl_resources & OMAP3_ISP_SBL_CSI1_READ))
1154*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_SHARED_RPORTA;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun if (!(isp->sbl_resources & OMAP3_ISP_SBL_CCDC_LSC_READ))
1157*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_SHARED_RPORTB;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if (!(isp->sbl_resources & OMAP3_ISP_SBL_CSI2C_WRITE))
1160*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_SHARED_WPORTC;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun if (!(isp->sbl_resources & OMAP3_ISP_SBL_RESIZER_WRITE))
1163*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_WR0_RAM_EN;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (!(isp->sbl_resources & OMAP3_ISP_SBL_WRITE))
1166*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_WR1_RAM_EN;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun if (!(isp->sbl_resources & OMAP3_ISP_SBL_READ))
1169*4882a593Smuzhiyun sbl |= ISPCTRL_SBL_RD_RAM_EN;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun isp_reg_clr(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL, sbl);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /*
1175*4882a593Smuzhiyun * isp_module_sync_idle - Helper to sync module with its idle state
1176*4882a593Smuzhiyun * @me: ISP submodule's media entity
1177*4882a593Smuzhiyun * @wait: ISP submodule's wait queue for streamoff/interrupt synchronization
1178*4882a593Smuzhiyun * @stopping: flag which tells module wants to stop
1179*4882a593Smuzhiyun *
1180*4882a593Smuzhiyun * This function checks if ISP submodule needs to wait for next interrupt. If
1181*4882a593Smuzhiyun * yes, makes the caller to sleep while waiting for such event.
1182*4882a593Smuzhiyun */
omap3isp_module_sync_idle(struct media_entity * me,wait_queue_head_t * wait,atomic_t * stopping)1183*4882a593Smuzhiyun int omap3isp_module_sync_idle(struct media_entity *me, wait_queue_head_t *wait,
1184*4882a593Smuzhiyun atomic_t *stopping)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun struct isp_pipeline *pipe = to_isp_pipeline(me);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun if (pipe->stream_state == ISP_PIPELINE_STREAM_STOPPED ||
1189*4882a593Smuzhiyun (pipe->stream_state == ISP_PIPELINE_STREAM_SINGLESHOT &&
1190*4882a593Smuzhiyun !isp_pipeline_ready(pipe)))
1191*4882a593Smuzhiyun return 0;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /*
1194*4882a593Smuzhiyun * atomic_set() doesn't include memory barrier on ARM platform for SMP
1195*4882a593Smuzhiyun * scenario. We'll call it here to avoid race conditions.
1196*4882a593Smuzhiyun */
1197*4882a593Smuzhiyun atomic_set(stopping, 1);
1198*4882a593Smuzhiyun smp_mb();
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /*
1201*4882a593Smuzhiyun * If module is the last one, it's writing to memory. In this case,
1202*4882a593Smuzhiyun * it's necessary to check if the module is already paused due to
1203*4882a593Smuzhiyun * DMA queue underrun or if it has to wait for next interrupt to be
1204*4882a593Smuzhiyun * idle.
1205*4882a593Smuzhiyun * If it isn't the last one, the function won't sleep but *stopping
1206*4882a593Smuzhiyun * will still be set to warn next submodule caller's interrupt the
1207*4882a593Smuzhiyun * module wants to be idle.
1208*4882a593Smuzhiyun */
1209*4882a593Smuzhiyun if (isp_pipeline_is_last(me)) {
1210*4882a593Smuzhiyun struct isp_video *video = pipe->output;
1211*4882a593Smuzhiyun unsigned long flags;
1212*4882a593Smuzhiyun spin_lock_irqsave(&video->irqlock, flags);
1213*4882a593Smuzhiyun if (video->dmaqueue_flags & ISP_VIDEO_DMAQUEUE_UNDERRUN) {
1214*4882a593Smuzhiyun spin_unlock_irqrestore(&video->irqlock, flags);
1215*4882a593Smuzhiyun atomic_set(stopping, 0);
1216*4882a593Smuzhiyun smp_mb();
1217*4882a593Smuzhiyun return 0;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun spin_unlock_irqrestore(&video->irqlock, flags);
1220*4882a593Smuzhiyun if (!wait_event_timeout(*wait, !atomic_read(stopping),
1221*4882a593Smuzhiyun msecs_to_jiffies(1000))) {
1222*4882a593Smuzhiyun atomic_set(stopping, 0);
1223*4882a593Smuzhiyun smp_mb();
1224*4882a593Smuzhiyun return -ETIMEDOUT;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun return 0;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /*
1232*4882a593Smuzhiyun * omap3isp_module_sync_is_stopping - Helper to verify if module was stopping
1233*4882a593Smuzhiyun * @wait: ISP submodule's wait queue for streamoff/interrupt synchronization
1234*4882a593Smuzhiyun * @stopping: flag which tells module wants to stop
1235*4882a593Smuzhiyun *
1236*4882a593Smuzhiyun * This function checks if ISP submodule was stopping. In case of yes, it
1237*4882a593Smuzhiyun * notices the caller by setting stopping to 0 and waking up the wait queue.
1238*4882a593Smuzhiyun * Returns 1 if it was stopping or 0 otherwise.
1239*4882a593Smuzhiyun */
omap3isp_module_sync_is_stopping(wait_queue_head_t * wait,atomic_t * stopping)1240*4882a593Smuzhiyun int omap3isp_module_sync_is_stopping(wait_queue_head_t *wait,
1241*4882a593Smuzhiyun atomic_t *stopping)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun if (atomic_cmpxchg(stopping, 1, 0)) {
1244*4882a593Smuzhiyun wake_up(wait);
1245*4882a593Smuzhiyun return 1;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun return 0;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* --------------------------------------------------------------------------
1252*4882a593Smuzhiyun * Clock management
1253*4882a593Smuzhiyun */
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun #define ISPCTRL_CLKS_MASK (ISPCTRL_H3A_CLK_EN | \
1256*4882a593Smuzhiyun ISPCTRL_HIST_CLK_EN | \
1257*4882a593Smuzhiyun ISPCTRL_RSZ_CLK_EN | \
1258*4882a593Smuzhiyun (ISPCTRL_CCDC_CLK_EN | ISPCTRL_CCDC_RAM_EN) | \
1259*4882a593Smuzhiyun (ISPCTRL_PREV_CLK_EN | ISPCTRL_PREV_RAM_EN))
1260*4882a593Smuzhiyun
__isp_subclk_update(struct isp_device * isp)1261*4882a593Smuzhiyun static void __isp_subclk_update(struct isp_device *isp)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun u32 clk = 0;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun /* AEWB and AF share the same clock. */
1266*4882a593Smuzhiyun if (isp->subclk_resources &
1267*4882a593Smuzhiyun (OMAP3_ISP_SUBCLK_AEWB | OMAP3_ISP_SUBCLK_AF))
1268*4882a593Smuzhiyun clk |= ISPCTRL_H3A_CLK_EN;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun if (isp->subclk_resources & OMAP3_ISP_SUBCLK_HIST)
1271*4882a593Smuzhiyun clk |= ISPCTRL_HIST_CLK_EN;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun if (isp->subclk_resources & OMAP3_ISP_SUBCLK_RESIZER)
1274*4882a593Smuzhiyun clk |= ISPCTRL_RSZ_CLK_EN;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* NOTE: For CCDC & Preview submodules, we need to affect internal
1277*4882a593Smuzhiyun * RAM as well.
1278*4882a593Smuzhiyun */
1279*4882a593Smuzhiyun if (isp->subclk_resources & OMAP3_ISP_SUBCLK_CCDC)
1280*4882a593Smuzhiyun clk |= ISPCTRL_CCDC_CLK_EN | ISPCTRL_CCDC_RAM_EN;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun if (isp->subclk_resources & OMAP3_ISP_SUBCLK_PREVIEW)
1283*4882a593Smuzhiyun clk |= ISPCTRL_PREV_CLK_EN | ISPCTRL_PREV_RAM_EN;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL,
1286*4882a593Smuzhiyun ISPCTRL_CLKS_MASK, clk);
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
omap3isp_subclk_enable(struct isp_device * isp,enum isp_subclk_resource res)1289*4882a593Smuzhiyun void omap3isp_subclk_enable(struct isp_device *isp,
1290*4882a593Smuzhiyun enum isp_subclk_resource res)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun isp->subclk_resources |= res;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun __isp_subclk_update(isp);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
omap3isp_subclk_disable(struct isp_device * isp,enum isp_subclk_resource res)1297*4882a593Smuzhiyun void omap3isp_subclk_disable(struct isp_device *isp,
1298*4882a593Smuzhiyun enum isp_subclk_resource res)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun isp->subclk_resources &= ~res;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun __isp_subclk_update(isp);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /*
1306*4882a593Smuzhiyun * isp_enable_clocks - Enable ISP clocks
1307*4882a593Smuzhiyun * @isp: OMAP3 ISP device
1308*4882a593Smuzhiyun *
1309*4882a593Smuzhiyun * Return 0 if successful, or clk_prepare_enable return value if any of them
1310*4882a593Smuzhiyun * fails.
1311*4882a593Smuzhiyun */
isp_enable_clocks(struct isp_device * isp)1312*4882a593Smuzhiyun static int isp_enable_clocks(struct isp_device *isp)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun int r;
1315*4882a593Smuzhiyun unsigned long rate;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun r = clk_prepare_enable(isp->clock[ISP_CLK_CAM_ICK]);
1318*4882a593Smuzhiyun if (r) {
1319*4882a593Smuzhiyun dev_err(isp->dev, "failed to enable cam_ick clock\n");
1320*4882a593Smuzhiyun goto out_clk_enable_ick;
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun r = clk_set_rate(isp->clock[ISP_CLK_CAM_MCLK], CM_CAM_MCLK_HZ);
1323*4882a593Smuzhiyun if (r) {
1324*4882a593Smuzhiyun dev_err(isp->dev, "clk_set_rate for cam_mclk failed\n");
1325*4882a593Smuzhiyun goto out_clk_enable_mclk;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun r = clk_prepare_enable(isp->clock[ISP_CLK_CAM_MCLK]);
1328*4882a593Smuzhiyun if (r) {
1329*4882a593Smuzhiyun dev_err(isp->dev, "failed to enable cam_mclk clock\n");
1330*4882a593Smuzhiyun goto out_clk_enable_mclk;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun rate = clk_get_rate(isp->clock[ISP_CLK_CAM_MCLK]);
1333*4882a593Smuzhiyun if (rate != CM_CAM_MCLK_HZ)
1334*4882a593Smuzhiyun dev_warn(isp->dev, "unexpected cam_mclk rate:\n"
1335*4882a593Smuzhiyun " expected : %d\n"
1336*4882a593Smuzhiyun " actual : %ld\n", CM_CAM_MCLK_HZ, rate);
1337*4882a593Smuzhiyun r = clk_prepare_enable(isp->clock[ISP_CLK_CSI2_FCK]);
1338*4882a593Smuzhiyun if (r) {
1339*4882a593Smuzhiyun dev_err(isp->dev, "failed to enable csi2_fck clock\n");
1340*4882a593Smuzhiyun goto out_clk_enable_csi2_fclk;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun return 0;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun out_clk_enable_csi2_fclk:
1345*4882a593Smuzhiyun clk_disable_unprepare(isp->clock[ISP_CLK_CAM_MCLK]);
1346*4882a593Smuzhiyun out_clk_enable_mclk:
1347*4882a593Smuzhiyun clk_disable_unprepare(isp->clock[ISP_CLK_CAM_ICK]);
1348*4882a593Smuzhiyun out_clk_enable_ick:
1349*4882a593Smuzhiyun return r;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /*
1353*4882a593Smuzhiyun * isp_disable_clocks - Disable ISP clocks
1354*4882a593Smuzhiyun * @isp: OMAP3 ISP device
1355*4882a593Smuzhiyun */
isp_disable_clocks(struct isp_device * isp)1356*4882a593Smuzhiyun static void isp_disable_clocks(struct isp_device *isp)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun clk_disable_unprepare(isp->clock[ISP_CLK_CAM_ICK]);
1359*4882a593Smuzhiyun clk_disable_unprepare(isp->clock[ISP_CLK_CAM_MCLK]);
1360*4882a593Smuzhiyun clk_disable_unprepare(isp->clock[ISP_CLK_CSI2_FCK]);
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun static const char *isp_clocks[] = {
1364*4882a593Smuzhiyun "cam_ick",
1365*4882a593Smuzhiyun "cam_mclk",
1366*4882a593Smuzhiyun "csi2_96m_fck",
1367*4882a593Smuzhiyun "l3_ick",
1368*4882a593Smuzhiyun };
1369*4882a593Smuzhiyun
isp_get_clocks(struct isp_device * isp)1370*4882a593Smuzhiyun static int isp_get_clocks(struct isp_device *isp)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun struct clk *clk;
1373*4882a593Smuzhiyun unsigned int i;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(isp_clocks); ++i) {
1376*4882a593Smuzhiyun clk = devm_clk_get(isp->dev, isp_clocks[i]);
1377*4882a593Smuzhiyun if (IS_ERR(clk)) {
1378*4882a593Smuzhiyun dev_err(isp->dev, "clk_get %s failed\n", isp_clocks[i]);
1379*4882a593Smuzhiyun return PTR_ERR(clk);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun isp->clock[i] = clk;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun return 0;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /*
1389*4882a593Smuzhiyun * omap3isp_get - Acquire the ISP resource.
1390*4882a593Smuzhiyun *
1391*4882a593Smuzhiyun * Initializes the clocks for the first acquire.
1392*4882a593Smuzhiyun *
1393*4882a593Smuzhiyun * Increment the reference count on the ISP. If the first reference is taken,
1394*4882a593Smuzhiyun * enable clocks and power-up all submodules.
1395*4882a593Smuzhiyun *
1396*4882a593Smuzhiyun * Return a pointer to the ISP device structure, or NULL if an error occurred.
1397*4882a593Smuzhiyun */
__omap3isp_get(struct isp_device * isp,bool irq)1398*4882a593Smuzhiyun static struct isp_device *__omap3isp_get(struct isp_device *isp, bool irq)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun struct isp_device *__isp = isp;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun if (isp == NULL)
1403*4882a593Smuzhiyun return NULL;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun mutex_lock(&isp->isp_mutex);
1406*4882a593Smuzhiyun if (isp->ref_count > 0)
1407*4882a593Smuzhiyun goto out;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun if (isp_enable_clocks(isp) < 0) {
1410*4882a593Smuzhiyun __isp = NULL;
1411*4882a593Smuzhiyun goto out;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* We don't want to restore context before saving it! */
1415*4882a593Smuzhiyun if (isp->has_context)
1416*4882a593Smuzhiyun isp_restore_ctx(isp);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun if (irq)
1419*4882a593Smuzhiyun isp_enable_interrupts(isp);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun out:
1422*4882a593Smuzhiyun if (__isp != NULL)
1423*4882a593Smuzhiyun isp->ref_count++;
1424*4882a593Smuzhiyun mutex_unlock(&isp->isp_mutex);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun return __isp;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
omap3isp_get(struct isp_device * isp)1429*4882a593Smuzhiyun struct isp_device *omap3isp_get(struct isp_device *isp)
1430*4882a593Smuzhiyun {
1431*4882a593Smuzhiyun return __omap3isp_get(isp, true);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun /*
1435*4882a593Smuzhiyun * omap3isp_put - Release the ISP
1436*4882a593Smuzhiyun *
1437*4882a593Smuzhiyun * Decrement the reference count on the ISP. If the last reference is released,
1438*4882a593Smuzhiyun * power-down all submodules, disable clocks and free temporary buffers.
1439*4882a593Smuzhiyun */
__omap3isp_put(struct isp_device * isp,bool save_ctx)1440*4882a593Smuzhiyun static void __omap3isp_put(struct isp_device *isp, bool save_ctx)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun if (isp == NULL)
1443*4882a593Smuzhiyun return;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun mutex_lock(&isp->isp_mutex);
1446*4882a593Smuzhiyun BUG_ON(isp->ref_count == 0);
1447*4882a593Smuzhiyun if (--isp->ref_count == 0) {
1448*4882a593Smuzhiyun isp_disable_interrupts(isp);
1449*4882a593Smuzhiyun if (save_ctx) {
1450*4882a593Smuzhiyun isp_save_ctx(isp);
1451*4882a593Smuzhiyun isp->has_context = 1;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun /* Reset the ISP if an entity has failed to stop. This is the
1454*4882a593Smuzhiyun * only way to recover from such conditions.
1455*4882a593Smuzhiyun */
1456*4882a593Smuzhiyun if (!media_entity_enum_empty(&isp->crashed) ||
1457*4882a593Smuzhiyun isp->stop_failure)
1458*4882a593Smuzhiyun isp_reset(isp);
1459*4882a593Smuzhiyun isp_disable_clocks(isp);
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun mutex_unlock(&isp->isp_mutex);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
omap3isp_put(struct isp_device * isp)1464*4882a593Smuzhiyun void omap3isp_put(struct isp_device *isp)
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun __omap3isp_put(isp, true);
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun /* --------------------------------------------------------------------------
1470*4882a593Smuzhiyun * Platform device driver
1471*4882a593Smuzhiyun */
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /*
1474*4882a593Smuzhiyun * omap3isp_print_status - Prints the values of the ISP Control Module registers
1475*4882a593Smuzhiyun * @isp: OMAP3 ISP device
1476*4882a593Smuzhiyun */
1477*4882a593Smuzhiyun #define ISP_PRINT_REGISTER(isp, name)\
1478*4882a593Smuzhiyun dev_dbg(isp->dev, "###ISP " #name "=0x%08x\n", \
1479*4882a593Smuzhiyun isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_##name))
1480*4882a593Smuzhiyun #define SBL_PRINT_REGISTER(isp, name)\
1481*4882a593Smuzhiyun dev_dbg(isp->dev, "###SBL " #name "=0x%08x\n", \
1482*4882a593Smuzhiyun isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_##name))
1483*4882a593Smuzhiyun
omap3isp_print_status(struct isp_device * isp)1484*4882a593Smuzhiyun void omap3isp_print_status(struct isp_device *isp)
1485*4882a593Smuzhiyun {
1486*4882a593Smuzhiyun dev_dbg(isp->dev, "-------------ISP Register dump--------------\n");
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, SYSCONFIG);
1489*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, SYSSTATUS);
1490*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, IRQ0ENABLE);
1491*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, IRQ0STATUS);
1492*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_GRESET_LENGTH);
1493*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_PSTRB_REPLAY);
1494*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, CTRL);
1495*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_CTRL);
1496*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_FRAME);
1497*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_PSTRB_DELAY);
1498*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_STRB_DELAY);
1499*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_SHUT_DELAY);
1500*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_PSTRB_LENGTH);
1501*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_STRB_LENGTH);
1502*4882a593Smuzhiyun ISP_PRINT_REGISTER(isp, TCTRL_SHUT_LENGTH);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun SBL_PRINT_REGISTER(isp, PCR);
1505*4882a593Smuzhiyun SBL_PRINT_REGISTER(isp, SDR_REQ_EXP);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun dev_dbg(isp->dev, "--------------------------------------------\n");
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun #ifdef CONFIG_PM
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun /*
1513*4882a593Smuzhiyun * Power management support.
1514*4882a593Smuzhiyun *
1515*4882a593Smuzhiyun * As the ISP can't properly handle an input video stream interruption on a non
1516*4882a593Smuzhiyun * frame boundary, the ISP pipelines need to be stopped before sensors get
1517*4882a593Smuzhiyun * suspended. However, as suspending the sensors can require a running clock,
1518*4882a593Smuzhiyun * which can be provided by the ISP, the ISP can't be completely suspended
1519*4882a593Smuzhiyun * before the sensor.
1520*4882a593Smuzhiyun *
1521*4882a593Smuzhiyun * To solve this problem power management support is split into prepare/complete
1522*4882a593Smuzhiyun * and suspend/resume operations. The pipelines are stopped in prepare() and the
1523*4882a593Smuzhiyun * ISP clocks get disabled in suspend(). Similarly, the clocks are re-enabled in
1524*4882a593Smuzhiyun * resume(), and the the pipelines are restarted in complete().
1525*4882a593Smuzhiyun *
1526*4882a593Smuzhiyun * TODO: PM dependencies between the ISP and sensors are not modelled explicitly
1527*4882a593Smuzhiyun * yet.
1528*4882a593Smuzhiyun */
isp_pm_prepare(struct device * dev)1529*4882a593Smuzhiyun static int isp_pm_prepare(struct device *dev)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun struct isp_device *isp = dev_get_drvdata(dev);
1532*4882a593Smuzhiyun int reset;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun WARN_ON(mutex_is_locked(&isp->isp_mutex));
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun if (isp->ref_count == 0)
1537*4882a593Smuzhiyun return 0;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun reset = isp_suspend_modules(isp);
1540*4882a593Smuzhiyun isp_disable_interrupts(isp);
1541*4882a593Smuzhiyun isp_save_ctx(isp);
1542*4882a593Smuzhiyun if (reset)
1543*4882a593Smuzhiyun isp_reset(isp);
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun return 0;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun
isp_pm_suspend(struct device * dev)1548*4882a593Smuzhiyun static int isp_pm_suspend(struct device *dev)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun struct isp_device *isp = dev_get_drvdata(dev);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun WARN_ON(mutex_is_locked(&isp->isp_mutex));
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun if (isp->ref_count)
1555*4882a593Smuzhiyun isp_disable_clocks(isp);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun return 0;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
isp_pm_resume(struct device * dev)1560*4882a593Smuzhiyun static int isp_pm_resume(struct device *dev)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun struct isp_device *isp = dev_get_drvdata(dev);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun if (isp->ref_count == 0)
1565*4882a593Smuzhiyun return 0;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun return isp_enable_clocks(isp);
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
isp_pm_complete(struct device * dev)1570*4882a593Smuzhiyun static void isp_pm_complete(struct device *dev)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun struct isp_device *isp = dev_get_drvdata(dev);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun if (isp->ref_count == 0)
1575*4882a593Smuzhiyun return;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun isp_restore_ctx(isp);
1578*4882a593Smuzhiyun isp_enable_interrupts(isp);
1579*4882a593Smuzhiyun isp_resume_modules(isp);
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun #else
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun #define isp_pm_prepare NULL
1585*4882a593Smuzhiyun #define isp_pm_suspend NULL
1586*4882a593Smuzhiyun #define isp_pm_resume NULL
1587*4882a593Smuzhiyun #define isp_pm_complete NULL
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun #endif /* CONFIG_PM */
1590*4882a593Smuzhiyun
isp_unregister_entities(struct isp_device * isp)1591*4882a593Smuzhiyun static void isp_unregister_entities(struct isp_device *isp)
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun media_device_unregister(&isp->media_dev);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun omap3isp_csi2_unregister_entities(&isp->isp_csi2a);
1596*4882a593Smuzhiyun omap3isp_ccp2_unregister_entities(&isp->isp_ccp2);
1597*4882a593Smuzhiyun omap3isp_ccdc_unregister_entities(&isp->isp_ccdc);
1598*4882a593Smuzhiyun omap3isp_preview_unregister_entities(&isp->isp_prev);
1599*4882a593Smuzhiyun omap3isp_resizer_unregister_entities(&isp->isp_res);
1600*4882a593Smuzhiyun omap3isp_stat_unregister_entities(&isp->isp_aewb);
1601*4882a593Smuzhiyun omap3isp_stat_unregister_entities(&isp->isp_af);
1602*4882a593Smuzhiyun omap3isp_stat_unregister_entities(&isp->isp_hist);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun v4l2_device_unregister(&isp->v4l2_dev);
1605*4882a593Smuzhiyun media_device_cleanup(&isp->media_dev);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
isp_link_entity(struct isp_device * isp,struct media_entity * entity,enum isp_interface_type interface)1608*4882a593Smuzhiyun static int isp_link_entity(
1609*4882a593Smuzhiyun struct isp_device *isp, struct media_entity *entity,
1610*4882a593Smuzhiyun enum isp_interface_type interface)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun struct media_entity *input;
1613*4882a593Smuzhiyun unsigned int flags;
1614*4882a593Smuzhiyun unsigned int pad;
1615*4882a593Smuzhiyun unsigned int i;
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun /* Connect the sensor to the correct interface module.
1618*4882a593Smuzhiyun * Parallel sensors are connected directly to the CCDC, while
1619*4882a593Smuzhiyun * serial sensors are connected to the CSI2a, CCP2b or CSI2c
1620*4882a593Smuzhiyun * receiver through CSIPHY1 or CSIPHY2.
1621*4882a593Smuzhiyun */
1622*4882a593Smuzhiyun switch (interface) {
1623*4882a593Smuzhiyun case ISP_INTERFACE_PARALLEL:
1624*4882a593Smuzhiyun input = &isp->isp_ccdc.subdev.entity;
1625*4882a593Smuzhiyun pad = CCDC_PAD_SINK;
1626*4882a593Smuzhiyun flags = 0;
1627*4882a593Smuzhiyun break;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun case ISP_INTERFACE_CSI2A_PHY2:
1630*4882a593Smuzhiyun input = &isp->isp_csi2a.subdev.entity;
1631*4882a593Smuzhiyun pad = CSI2_PAD_SINK;
1632*4882a593Smuzhiyun flags = MEDIA_LNK_FL_IMMUTABLE | MEDIA_LNK_FL_ENABLED;
1633*4882a593Smuzhiyun break;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun case ISP_INTERFACE_CCP2B_PHY1:
1636*4882a593Smuzhiyun case ISP_INTERFACE_CCP2B_PHY2:
1637*4882a593Smuzhiyun input = &isp->isp_ccp2.subdev.entity;
1638*4882a593Smuzhiyun pad = CCP2_PAD_SINK;
1639*4882a593Smuzhiyun flags = 0;
1640*4882a593Smuzhiyun break;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun case ISP_INTERFACE_CSI2C_PHY1:
1643*4882a593Smuzhiyun input = &isp->isp_csi2c.subdev.entity;
1644*4882a593Smuzhiyun pad = CSI2_PAD_SINK;
1645*4882a593Smuzhiyun flags = MEDIA_LNK_FL_IMMUTABLE | MEDIA_LNK_FL_ENABLED;
1646*4882a593Smuzhiyun break;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun default:
1649*4882a593Smuzhiyun dev_err(isp->dev, "%s: invalid interface type %u\n", __func__,
1650*4882a593Smuzhiyun interface);
1651*4882a593Smuzhiyun return -EINVAL;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /*
1655*4882a593Smuzhiyun * Not all interfaces are available on all revisions of the
1656*4882a593Smuzhiyun * ISP. The sub-devices of those interfaces aren't initialised
1657*4882a593Smuzhiyun * in such a case. Check this by ensuring the num_pads is
1658*4882a593Smuzhiyun * non-zero.
1659*4882a593Smuzhiyun */
1660*4882a593Smuzhiyun if (!input->num_pads) {
1661*4882a593Smuzhiyun dev_err(isp->dev, "%s: invalid input %u\n", entity->name,
1662*4882a593Smuzhiyun interface);
1663*4882a593Smuzhiyun return -EINVAL;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun for (i = 0; i < entity->num_pads; i++) {
1667*4882a593Smuzhiyun if (entity->pads[i].flags & MEDIA_PAD_FL_SOURCE)
1668*4882a593Smuzhiyun break;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun if (i == entity->num_pads) {
1671*4882a593Smuzhiyun dev_err(isp->dev, "%s: no source pad in external entity %s\n",
1672*4882a593Smuzhiyun __func__, entity->name);
1673*4882a593Smuzhiyun return -EINVAL;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun return media_create_pad_link(entity, i, input, pad, flags);
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
isp_register_entities(struct isp_device * isp)1679*4882a593Smuzhiyun static int isp_register_entities(struct isp_device *isp)
1680*4882a593Smuzhiyun {
1681*4882a593Smuzhiyun int ret;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun isp->media_dev.dev = isp->dev;
1684*4882a593Smuzhiyun strscpy(isp->media_dev.model, "TI OMAP3 ISP",
1685*4882a593Smuzhiyun sizeof(isp->media_dev.model));
1686*4882a593Smuzhiyun isp->media_dev.hw_revision = isp->revision;
1687*4882a593Smuzhiyun isp->media_dev.ops = &isp_media_ops;
1688*4882a593Smuzhiyun media_device_init(&isp->media_dev);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun isp->v4l2_dev.mdev = &isp->media_dev;
1691*4882a593Smuzhiyun ret = v4l2_device_register(isp->dev, &isp->v4l2_dev);
1692*4882a593Smuzhiyun if (ret < 0) {
1693*4882a593Smuzhiyun dev_err(isp->dev, "%s: V4L2 device registration failed (%d)\n",
1694*4882a593Smuzhiyun __func__, ret);
1695*4882a593Smuzhiyun goto done;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun /* Register internal entities */
1699*4882a593Smuzhiyun ret = omap3isp_ccp2_register_entities(&isp->isp_ccp2, &isp->v4l2_dev);
1700*4882a593Smuzhiyun if (ret < 0)
1701*4882a593Smuzhiyun goto done;
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun ret = omap3isp_csi2_register_entities(&isp->isp_csi2a, &isp->v4l2_dev);
1704*4882a593Smuzhiyun if (ret < 0)
1705*4882a593Smuzhiyun goto done;
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun ret = omap3isp_ccdc_register_entities(&isp->isp_ccdc, &isp->v4l2_dev);
1708*4882a593Smuzhiyun if (ret < 0)
1709*4882a593Smuzhiyun goto done;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun ret = omap3isp_preview_register_entities(&isp->isp_prev,
1712*4882a593Smuzhiyun &isp->v4l2_dev);
1713*4882a593Smuzhiyun if (ret < 0)
1714*4882a593Smuzhiyun goto done;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun ret = omap3isp_resizer_register_entities(&isp->isp_res, &isp->v4l2_dev);
1717*4882a593Smuzhiyun if (ret < 0)
1718*4882a593Smuzhiyun goto done;
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun ret = omap3isp_stat_register_entities(&isp->isp_aewb, &isp->v4l2_dev);
1721*4882a593Smuzhiyun if (ret < 0)
1722*4882a593Smuzhiyun goto done;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun ret = omap3isp_stat_register_entities(&isp->isp_af, &isp->v4l2_dev);
1725*4882a593Smuzhiyun if (ret < 0)
1726*4882a593Smuzhiyun goto done;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun ret = omap3isp_stat_register_entities(&isp->isp_hist, &isp->v4l2_dev);
1729*4882a593Smuzhiyun if (ret < 0)
1730*4882a593Smuzhiyun goto done;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun done:
1733*4882a593Smuzhiyun if (ret < 0)
1734*4882a593Smuzhiyun isp_unregister_entities(isp);
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun return ret;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun /*
1740*4882a593Smuzhiyun * isp_create_links() - Create links for internal and external ISP entities
1741*4882a593Smuzhiyun * @isp : Pointer to ISP device
1742*4882a593Smuzhiyun *
1743*4882a593Smuzhiyun * This function creates all links between ISP internal and external entities.
1744*4882a593Smuzhiyun *
1745*4882a593Smuzhiyun * Return: A negative error code on failure or zero on success. Possible error
1746*4882a593Smuzhiyun * codes are those returned by media_create_pad_link().
1747*4882a593Smuzhiyun */
isp_create_links(struct isp_device * isp)1748*4882a593Smuzhiyun static int isp_create_links(struct isp_device *isp)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun int ret;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun /* Create links between entities and video nodes. */
1753*4882a593Smuzhiyun ret = media_create_pad_link(
1754*4882a593Smuzhiyun &isp->isp_csi2a.subdev.entity, CSI2_PAD_SOURCE,
1755*4882a593Smuzhiyun &isp->isp_csi2a.video_out.video.entity, 0, 0);
1756*4882a593Smuzhiyun if (ret < 0)
1757*4882a593Smuzhiyun return ret;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun ret = media_create_pad_link(
1760*4882a593Smuzhiyun &isp->isp_ccp2.video_in.video.entity, 0,
1761*4882a593Smuzhiyun &isp->isp_ccp2.subdev.entity, CCP2_PAD_SINK, 0);
1762*4882a593Smuzhiyun if (ret < 0)
1763*4882a593Smuzhiyun return ret;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun ret = media_create_pad_link(
1766*4882a593Smuzhiyun &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_OF,
1767*4882a593Smuzhiyun &isp->isp_ccdc.video_out.video.entity, 0, 0);
1768*4882a593Smuzhiyun if (ret < 0)
1769*4882a593Smuzhiyun return ret;
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun ret = media_create_pad_link(
1772*4882a593Smuzhiyun &isp->isp_prev.video_in.video.entity, 0,
1773*4882a593Smuzhiyun &isp->isp_prev.subdev.entity, PREV_PAD_SINK, 0);
1774*4882a593Smuzhiyun if (ret < 0)
1775*4882a593Smuzhiyun return ret;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun ret = media_create_pad_link(
1778*4882a593Smuzhiyun &isp->isp_prev.subdev.entity, PREV_PAD_SOURCE,
1779*4882a593Smuzhiyun &isp->isp_prev.video_out.video.entity, 0, 0);
1780*4882a593Smuzhiyun if (ret < 0)
1781*4882a593Smuzhiyun return ret;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun ret = media_create_pad_link(
1784*4882a593Smuzhiyun &isp->isp_res.video_in.video.entity, 0,
1785*4882a593Smuzhiyun &isp->isp_res.subdev.entity, RESZ_PAD_SINK, 0);
1786*4882a593Smuzhiyun if (ret < 0)
1787*4882a593Smuzhiyun return ret;
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun ret = media_create_pad_link(
1790*4882a593Smuzhiyun &isp->isp_res.subdev.entity, RESZ_PAD_SOURCE,
1791*4882a593Smuzhiyun &isp->isp_res.video_out.video.entity, 0, 0);
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun if (ret < 0)
1794*4882a593Smuzhiyun return ret;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun /* Create links between entities. */
1797*4882a593Smuzhiyun ret = media_create_pad_link(
1798*4882a593Smuzhiyun &isp->isp_csi2a.subdev.entity, CSI2_PAD_SOURCE,
1799*4882a593Smuzhiyun &isp->isp_ccdc.subdev.entity, CCDC_PAD_SINK, 0);
1800*4882a593Smuzhiyun if (ret < 0)
1801*4882a593Smuzhiyun return ret;
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun ret = media_create_pad_link(
1804*4882a593Smuzhiyun &isp->isp_ccp2.subdev.entity, CCP2_PAD_SOURCE,
1805*4882a593Smuzhiyun &isp->isp_ccdc.subdev.entity, CCDC_PAD_SINK, 0);
1806*4882a593Smuzhiyun if (ret < 0)
1807*4882a593Smuzhiyun return ret;
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun ret = media_create_pad_link(
1810*4882a593Smuzhiyun &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
1811*4882a593Smuzhiyun &isp->isp_prev.subdev.entity, PREV_PAD_SINK, 0);
1812*4882a593Smuzhiyun if (ret < 0)
1813*4882a593Smuzhiyun return ret;
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun ret = media_create_pad_link(
1816*4882a593Smuzhiyun &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_OF,
1817*4882a593Smuzhiyun &isp->isp_res.subdev.entity, RESZ_PAD_SINK, 0);
1818*4882a593Smuzhiyun if (ret < 0)
1819*4882a593Smuzhiyun return ret;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun ret = media_create_pad_link(
1822*4882a593Smuzhiyun &isp->isp_prev.subdev.entity, PREV_PAD_SOURCE,
1823*4882a593Smuzhiyun &isp->isp_res.subdev.entity, RESZ_PAD_SINK, 0);
1824*4882a593Smuzhiyun if (ret < 0)
1825*4882a593Smuzhiyun return ret;
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun ret = media_create_pad_link(
1828*4882a593Smuzhiyun &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
1829*4882a593Smuzhiyun &isp->isp_aewb.subdev.entity, 0,
1830*4882a593Smuzhiyun MEDIA_LNK_FL_ENABLED | MEDIA_LNK_FL_IMMUTABLE);
1831*4882a593Smuzhiyun if (ret < 0)
1832*4882a593Smuzhiyun return ret;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun ret = media_create_pad_link(
1835*4882a593Smuzhiyun &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
1836*4882a593Smuzhiyun &isp->isp_af.subdev.entity, 0,
1837*4882a593Smuzhiyun MEDIA_LNK_FL_ENABLED | MEDIA_LNK_FL_IMMUTABLE);
1838*4882a593Smuzhiyun if (ret < 0)
1839*4882a593Smuzhiyun return ret;
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun ret = media_create_pad_link(
1842*4882a593Smuzhiyun &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
1843*4882a593Smuzhiyun &isp->isp_hist.subdev.entity, 0,
1844*4882a593Smuzhiyun MEDIA_LNK_FL_ENABLED | MEDIA_LNK_FL_IMMUTABLE);
1845*4882a593Smuzhiyun if (ret < 0)
1846*4882a593Smuzhiyun return ret;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun return 0;
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun
isp_cleanup_modules(struct isp_device * isp)1851*4882a593Smuzhiyun static void isp_cleanup_modules(struct isp_device *isp)
1852*4882a593Smuzhiyun {
1853*4882a593Smuzhiyun omap3isp_h3a_aewb_cleanup(isp);
1854*4882a593Smuzhiyun omap3isp_h3a_af_cleanup(isp);
1855*4882a593Smuzhiyun omap3isp_hist_cleanup(isp);
1856*4882a593Smuzhiyun omap3isp_resizer_cleanup(isp);
1857*4882a593Smuzhiyun omap3isp_preview_cleanup(isp);
1858*4882a593Smuzhiyun omap3isp_ccdc_cleanup(isp);
1859*4882a593Smuzhiyun omap3isp_ccp2_cleanup(isp);
1860*4882a593Smuzhiyun omap3isp_csi2_cleanup(isp);
1861*4882a593Smuzhiyun omap3isp_csiphy_cleanup(isp);
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
isp_initialize_modules(struct isp_device * isp)1864*4882a593Smuzhiyun static int isp_initialize_modules(struct isp_device *isp)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun int ret;
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun ret = omap3isp_csiphy_init(isp);
1869*4882a593Smuzhiyun if (ret < 0) {
1870*4882a593Smuzhiyun dev_err(isp->dev, "CSI PHY initialization failed\n");
1871*4882a593Smuzhiyun return ret;
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun ret = omap3isp_csi2_init(isp);
1875*4882a593Smuzhiyun if (ret < 0) {
1876*4882a593Smuzhiyun dev_err(isp->dev, "CSI2 initialization failed\n");
1877*4882a593Smuzhiyun goto error_csi2;
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun ret = omap3isp_ccp2_init(isp);
1881*4882a593Smuzhiyun if (ret < 0) {
1882*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1883*4882a593Smuzhiyun dev_err(isp->dev, "CCP2 initialization failed\n");
1884*4882a593Smuzhiyun goto error_ccp2;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun ret = omap3isp_ccdc_init(isp);
1888*4882a593Smuzhiyun if (ret < 0) {
1889*4882a593Smuzhiyun dev_err(isp->dev, "CCDC initialization failed\n");
1890*4882a593Smuzhiyun goto error_ccdc;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun ret = omap3isp_preview_init(isp);
1894*4882a593Smuzhiyun if (ret < 0) {
1895*4882a593Smuzhiyun dev_err(isp->dev, "Preview initialization failed\n");
1896*4882a593Smuzhiyun goto error_preview;
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun ret = omap3isp_resizer_init(isp);
1900*4882a593Smuzhiyun if (ret < 0) {
1901*4882a593Smuzhiyun dev_err(isp->dev, "Resizer initialization failed\n");
1902*4882a593Smuzhiyun goto error_resizer;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun ret = omap3isp_hist_init(isp);
1906*4882a593Smuzhiyun if (ret < 0) {
1907*4882a593Smuzhiyun dev_err(isp->dev, "Histogram initialization failed\n");
1908*4882a593Smuzhiyun goto error_hist;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun ret = omap3isp_h3a_aewb_init(isp);
1912*4882a593Smuzhiyun if (ret < 0) {
1913*4882a593Smuzhiyun dev_err(isp->dev, "H3A AEWB initialization failed\n");
1914*4882a593Smuzhiyun goto error_h3a_aewb;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun ret = omap3isp_h3a_af_init(isp);
1918*4882a593Smuzhiyun if (ret < 0) {
1919*4882a593Smuzhiyun dev_err(isp->dev, "H3A AF initialization failed\n");
1920*4882a593Smuzhiyun goto error_h3a_af;
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun return 0;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun error_h3a_af:
1926*4882a593Smuzhiyun omap3isp_h3a_aewb_cleanup(isp);
1927*4882a593Smuzhiyun error_h3a_aewb:
1928*4882a593Smuzhiyun omap3isp_hist_cleanup(isp);
1929*4882a593Smuzhiyun error_hist:
1930*4882a593Smuzhiyun omap3isp_resizer_cleanup(isp);
1931*4882a593Smuzhiyun error_resizer:
1932*4882a593Smuzhiyun omap3isp_preview_cleanup(isp);
1933*4882a593Smuzhiyun error_preview:
1934*4882a593Smuzhiyun omap3isp_ccdc_cleanup(isp);
1935*4882a593Smuzhiyun error_ccdc:
1936*4882a593Smuzhiyun omap3isp_ccp2_cleanup(isp);
1937*4882a593Smuzhiyun error_ccp2:
1938*4882a593Smuzhiyun omap3isp_csi2_cleanup(isp);
1939*4882a593Smuzhiyun error_csi2:
1940*4882a593Smuzhiyun omap3isp_csiphy_cleanup(isp);
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun return ret;
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun
isp_detach_iommu(struct isp_device * isp)1945*4882a593Smuzhiyun static void isp_detach_iommu(struct isp_device *isp)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun #ifdef CONFIG_ARM_DMA_USE_IOMMU
1948*4882a593Smuzhiyun arm_iommu_detach_device(isp->dev);
1949*4882a593Smuzhiyun arm_iommu_release_mapping(isp->mapping);
1950*4882a593Smuzhiyun isp->mapping = NULL;
1951*4882a593Smuzhiyun #endif
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun
isp_attach_iommu(struct isp_device * isp)1954*4882a593Smuzhiyun static int isp_attach_iommu(struct isp_device *isp)
1955*4882a593Smuzhiyun {
1956*4882a593Smuzhiyun #ifdef CONFIG_ARM_DMA_USE_IOMMU
1957*4882a593Smuzhiyun struct dma_iommu_mapping *mapping;
1958*4882a593Smuzhiyun int ret;
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun /*
1961*4882a593Smuzhiyun * Create the ARM mapping, used by the ARM DMA mapping core to allocate
1962*4882a593Smuzhiyun * VAs. This will allocate a corresponding IOMMU domain.
1963*4882a593Smuzhiyun */
1964*4882a593Smuzhiyun mapping = arm_iommu_create_mapping(&platform_bus_type, SZ_1G, SZ_2G);
1965*4882a593Smuzhiyun if (IS_ERR(mapping)) {
1966*4882a593Smuzhiyun dev_err(isp->dev, "failed to create ARM IOMMU mapping\n");
1967*4882a593Smuzhiyun return PTR_ERR(mapping);
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun isp->mapping = mapping;
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun /* Attach the ARM VA mapping to the device. */
1973*4882a593Smuzhiyun ret = arm_iommu_attach_device(isp->dev, mapping);
1974*4882a593Smuzhiyun if (ret < 0) {
1975*4882a593Smuzhiyun dev_err(isp->dev, "failed to attach device to VA mapping\n");
1976*4882a593Smuzhiyun goto error;
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun return 0;
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun error:
1982*4882a593Smuzhiyun arm_iommu_release_mapping(isp->mapping);
1983*4882a593Smuzhiyun isp->mapping = NULL;
1984*4882a593Smuzhiyun return ret;
1985*4882a593Smuzhiyun #else
1986*4882a593Smuzhiyun return -ENODEV;
1987*4882a593Smuzhiyun #endif
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun /*
1991*4882a593Smuzhiyun * isp_remove - Remove ISP platform device
1992*4882a593Smuzhiyun * @pdev: Pointer to ISP platform device
1993*4882a593Smuzhiyun *
1994*4882a593Smuzhiyun * Always returns 0.
1995*4882a593Smuzhiyun */
isp_remove(struct platform_device * pdev)1996*4882a593Smuzhiyun static int isp_remove(struct platform_device *pdev)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun struct isp_device *isp = platform_get_drvdata(pdev);
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun v4l2_async_notifier_unregister(&isp->notifier);
2001*4882a593Smuzhiyun isp_unregister_entities(isp);
2002*4882a593Smuzhiyun isp_cleanup_modules(isp);
2003*4882a593Smuzhiyun isp_xclk_cleanup(isp);
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun __omap3isp_get(isp, false);
2006*4882a593Smuzhiyun isp_detach_iommu(isp);
2007*4882a593Smuzhiyun __omap3isp_put(isp, false);
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun media_entity_enum_cleanup(&isp->crashed);
2010*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&isp->notifier);
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun kfree(isp);
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun return 0;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun enum isp_of_phy {
2018*4882a593Smuzhiyun ISP_OF_PHY_PARALLEL = 0,
2019*4882a593Smuzhiyun ISP_OF_PHY_CSIPHY1,
2020*4882a593Smuzhiyun ISP_OF_PHY_CSIPHY2,
2021*4882a593Smuzhiyun };
2022*4882a593Smuzhiyun
isp_subdev_notifier_complete(struct v4l2_async_notifier * async)2023*4882a593Smuzhiyun static int isp_subdev_notifier_complete(struct v4l2_async_notifier *async)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun struct isp_device *isp = container_of(async, struct isp_device,
2026*4882a593Smuzhiyun notifier);
2027*4882a593Smuzhiyun struct v4l2_device *v4l2_dev = &isp->v4l2_dev;
2028*4882a593Smuzhiyun struct v4l2_subdev *sd;
2029*4882a593Smuzhiyun int ret;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun ret = media_entity_enum_init(&isp->crashed, &isp->media_dev);
2032*4882a593Smuzhiyun if (ret)
2033*4882a593Smuzhiyun return ret;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun list_for_each_entry(sd, &v4l2_dev->subdevs, list) {
2036*4882a593Smuzhiyun if (sd->notifier != &isp->notifier)
2037*4882a593Smuzhiyun continue;
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun ret = isp_link_entity(isp, &sd->entity,
2040*4882a593Smuzhiyun v4l2_subdev_to_bus_cfg(sd)->interface);
2041*4882a593Smuzhiyun if (ret < 0)
2042*4882a593Smuzhiyun return ret;
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun ret = v4l2_device_register_subdev_nodes(&isp->v4l2_dev);
2046*4882a593Smuzhiyun if (ret < 0)
2047*4882a593Smuzhiyun return ret;
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun return media_device_register(&isp->media_dev);
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun
isp_parse_of_parallel_endpoint(struct device * dev,struct v4l2_fwnode_endpoint * vep,struct isp_bus_cfg * buscfg)2052*4882a593Smuzhiyun static void isp_parse_of_parallel_endpoint(struct device *dev,
2053*4882a593Smuzhiyun struct v4l2_fwnode_endpoint *vep,
2054*4882a593Smuzhiyun struct isp_bus_cfg *buscfg)
2055*4882a593Smuzhiyun {
2056*4882a593Smuzhiyun buscfg->interface = ISP_INTERFACE_PARALLEL;
2057*4882a593Smuzhiyun buscfg->bus.parallel.data_lane_shift = vep->bus.parallel.data_shift;
2058*4882a593Smuzhiyun buscfg->bus.parallel.clk_pol =
2059*4882a593Smuzhiyun !!(vep->bus.parallel.flags & V4L2_MBUS_PCLK_SAMPLE_FALLING);
2060*4882a593Smuzhiyun buscfg->bus.parallel.hs_pol =
2061*4882a593Smuzhiyun !!(vep->bus.parallel.flags & V4L2_MBUS_VSYNC_ACTIVE_LOW);
2062*4882a593Smuzhiyun buscfg->bus.parallel.vs_pol =
2063*4882a593Smuzhiyun !!(vep->bus.parallel.flags & V4L2_MBUS_HSYNC_ACTIVE_LOW);
2064*4882a593Smuzhiyun buscfg->bus.parallel.fld_pol =
2065*4882a593Smuzhiyun !!(vep->bus.parallel.flags & V4L2_MBUS_FIELD_EVEN_LOW);
2066*4882a593Smuzhiyun buscfg->bus.parallel.data_pol =
2067*4882a593Smuzhiyun !!(vep->bus.parallel.flags & V4L2_MBUS_DATA_ACTIVE_LOW);
2068*4882a593Smuzhiyun buscfg->bus.parallel.bt656 = vep->bus_type == V4L2_MBUS_BT656;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
isp_parse_of_csi2_endpoint(struct device * dev,struct v4l2_fwnode_endpoint * vep,struct isp_bus_cfg * buscfg)2071*4882a593Smuzhiyun static void isp_parse_of_csi2_endpoint(struct device *dev,
2072*4882a593Smuzhiyun struct v4l2_fwnode_endpoint *vep,
2073*4882a593Smuzhiyun struct isp_bus_cfg *buscfg)
2074*4882a593Smuzhiyun {
2075*4882a593Smuzhiyun unsigned int i;
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun buscfg->bus.csi2.lanecfg.clk.pos = vep->bus.mipi_csi2.clock_lane;
2078*4882a593Smuzhiyun buscfg->bus.csi2.lanecfg.clk.pol =
2079*4882a593Smuzhiyun vep->bus.mipi_csi2.lane_polarities[0];
2080*4882a593Smuzhiyun dev_dbg(dev, "clock lane polarity %u, pos %u\n",
2081*4882a593Smuzhiyun buscfg->bus.csi2.lanecfg.clk.pol,
2082*4882a593Smuzhiyun buscfg->bus.csi2.lanecfg.clk.pos);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun buscfg->bus.csi2.num_data_lanes = vep->bus.mipi_csi2.num_data_lanes;
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun for (i = 0; i < buscfg->bus.csi2.num_data_lanes; i++) {
2087*4882a593Smuzhiyun buscfg->bus.csi2.lanecfg.data[i].pos =
2088*4882a593Smuzhiyun vep->bus.mipi_csi2.data_lanes[i];
2089*4882a593Smuzhiyun buscfg->bus.csi2.lanecfg.data[i].pol =
2090*4882a593Smuzhiyun vep->bus.mipi_csi2.lane_polarities[i + 1];
2091*4882a593Smuzhiyun dev_dbg(dev,
2092*4882a593Smuzhiyun "data lane %u polarity %u, pos %u\n", i,
2093*4882a593Smuzhiyun buscfg->bus.csi2.lanecfg.data[i].pol,
2094*4882a593Smuzhiyun buscfg->bus.csi2.lanecfg.data[i].pos);
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun /*
2097*4882a593Smuzhiyun * FIXME: now we assume the CRC is always there. Implement a way to
2098*4882a593Smuzhiyun * obtain this information from the sensor. Frame descriptors, perhaps?
2099*4882a593Smuzhiyun */
2100*4882a593Smuzhiyun buscfg->bus.csi2.crc = 1;
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
isp_parse_of_csi1_endpoint(struct device * dev,struct v4l2_fwnode_endpoint * vep,struct isp_bus_cfg * buscfg)2103*4882a593Smuzhiyun static void isp_parse_of_csi1_endpoint(struct device *dev,
2104*4882a593Smuzhiyun struct v4l2_fwnode_endpoint *vep,
2105*4882a593Smuzhiyun struct isp_bus_cfg *buscfg)
2106*4882a593Smuzhiyun {
2107*4882a593Smuzhiyun buscfg->bus.ccp2.lanecfg.clk.pos = vep->bus.mipi_csi1.clock_lane;
2108*4882a593Smuzhiyun buscfg->bus.ccp2.lanecfg.clk.pol = vep->bus.mipi_csi1.lane_polarity[0];
2109*4882a593Smuzhiyun dev_dbg(dev, "clock lane polarity %u, pos %u\n",
2110*4882a593Smuzhiyun buscfg->bus.ccp2.lanecfg.clk.pol,
2111*4882a593Smuzhiyun buscfg->bus.ccp2.lanecfg.clk.pos);
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun buscfg->bus.ccp2.lanecfg.data[0].pos = vep->bus.mipi_csi1.data_lane;
2114*4882a593Smuzhiyun buscfg->bus.ccp2.lanecfg.data[0].pol =
2115*4882a593Smuzhiyun vep->bus.mipi_csi1.lane_polarity[1];
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun dev_dbg(dev, "data lane polarity %u, pos %u\n",
2118*4882a593Smuzhiyun buscfg->bus.ccp2.lanecfg.data[0].pol,
2119*4882a593Smuzhiyun buscfg->bus.ccp2.lanecfg.data[0].pos);
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun buscfg->bus.ccp2.strobe_clk_pol = vep->bus.mipi_csi1.clock_inv;
2122*4882a593Smuzhiyun buscfg->bus.ccp2.phy_layer = vep->bus.mipi_csi1.strobe;
2123*4882a593Smuzhiyun buscfg->bus.ccp2.ccp2_mode = vep->bus_type == V4L2_MBUS_CCP2;
2124*4882a593Smuzhiyun buscfg->bus.ccp2.vp_clk_pol = 1;
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun buscfg->bus.ccp2.crc = 1;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun static struct {
2130*4882a593Smuzhiyun u32 phy;
2131*4882a593Smuzhiyun u32 csi2_if;
2132*4882a593Smuzhiyun u32 csi1_if;
2133*4882a593Smuzhiyun } isp_bus_interfaces[2] = {
2134*4882a593Smuzhiyun { ISP_OF_PHY_CSIPHY1,
2135*4882a593Smuzhiyun ISP_INTERFACE_CSI2C_PHY1, ISP_INTERFACE_CCP2B_PHY1 },
2136*4882a593Smuzhiyun { ISP_OF_PHY_CSIPHY2,
2137*4882a593Smuzhiyun ISP_INTERFACE_CSI2A_PHY2, ISP_INTERFACE_CCP2B_PHY2 },
2138*4882a593Smuzhiyun };
2139*4882a593Smuzhiyun
isp_parse_of_endpoints(struct isp_device * isp)2140*4882a593Smuzhiyun static int isp_parse_of_endpoints(struct isp_device *isp)
2141*4882a593Smuzhiyun {
2142*4882a593Smuzhiyun struct fwnode_handle *ep;
2143*4882a593Smuzhiyun struct isp_async_subdev *isd = NULL;
2144*4882a593Smuzhiyun struct v4l2_async_subdev *asd;
2145*4882a593Smuzhiyun unsigned int i;
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun ep = fwnode_graph_get_endpoint_by_id(
2148*4882a593Smuzhiyun dev_fwnode(isp->dev), ISP_OF_PHY_PARALLEL, 0,
2149*4882a593Smuzhiyun FWNODE_GRAPH_ENDPOINT_NEXT);
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun if (ep) {
2152*4882a593Smuzhiyun struct v4l2_fwnode_endpoint vep = {
2153*4882a593Smuzhiyun .bus_type = V4L2_MBUS_PARALLEL
2154*4882a593Smuzhiyun };
2155*4882a593Smuzhiyun int ret;
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun dev_dbg(isp->dev, "parsing parallel interface\n");
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(ep, &vep);
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun if (!ret) {
2162*4882a593Smuzhiyun asd = v4l2_async_notifier_add_fwnode_remote_subdev(
2163*4882a593Smuzhiyun &isp->notifier, ep, sizeof(*isd));
2164*4882a593Smuzhiyun if (!IS_ERR(asd)) {
2165*4882a593Smuzhiyun isd = container_of(asd, struct isp_async_subdev, asd);
2166*4882a593Smuzhiyun isp_parse_of_parallel_endpoint(isp->dev, &vep, &isd->bus);
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun fwnode_handle_put(ep);
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(isp_bus_interfaces); i++) {
2174*4882a593Smuzhiyun struct v4l2_fwnode_endpoint vep = {
2175*4882a593Smuzhiyun .bus_type = V4L2_MBUS_CSI2_DPHY
2176*4882a593Smuzhiyun };
2177*4882a593Smuzhiyun int ret;
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun ep = fwnode_graph_get_endpoint_by_id(
2180*4882a593Smuzhiyun dev_fwnode(isp->dev), isp_bus_interfaces[i].phy, 0,
2181*4882a593Smuzhiyun FWNODE_GRAPH_ENDPOINT_NEXT);
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun if (!ep)
2184*4882a593Smuzhiyun continue;
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun dev_dbg(isp->dev, "parsing serial interface %u, node %pOF\n", i,
2187*4882a593Smuzhiyun to_of_node(ep));
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(ep, &vep);
2190*4882a593Smuzhiyun if (ret == -ENXIO) {
2191*4882a593Smuzhiyun vep = (struct v4l2_fwnode_endpoint)
2192*4882a593Smuzhiyun { .bus_type = V4L2_MBUS_CSI1 };
2193*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(ep, &vep);
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun if (ret == -ENXIO) {
2196*4882a593Smuzhiyun vep = (struct v4l2_fwnode_endpoint)
2197*4882a593Smuzhiyun { .bus_type = V4L2_MBUS_CCP2 };
2198*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(ep, &vep);
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun }
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun if (!ret) {
2203*4882a593Smuzhiyun asd = v4l2_async_notifier_add_fwnode_remote_subdev(
2204*4882a593Smuzhiyun &isp->notifier, ep, sizeof(*isd));
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun if (!IS_ERR(asd)) {
2207*4882a593Smuzhiyun isd = container_of(asd, struct isp_async_subdev, asd);
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun switch (vep.bus_type) {
2210*4882a593Smuzhiyun case V4L2_MBUS_CSI2_DPHY:
2211*4882a593Smuzhiyun isd->bus.interface =
2212*4882a593Smuzhiyun isp_bus_interfaces[i].csi2_if;
2213*4882a593Smuzhiyun isp_parse_of_csi2_endpoint(isp->dev, &vep, &isd->bus);
2214*4882a593Smuzhiyun break;
2215*4882a593Smuzhiyun case V4L2_MBUS_CSI1:
2216*4882a593Smuzhiyun case V4L2_MBUS_CCP2:
2217*4882a593Smuzhiyun isd->bus.interface =
2218*4882a593Smuzhiyun isp_bus_interfaces[i].csi1_if;
2219*4882a593Smuzhiyun isp_parse_of_csi1_endpoint(isp->dev, &vep,
2220*4882a593Smuzhiyun &isd->bus);
2221*4882a593Smuzhiyun break;
2222*4882a593Smuzhiyun default:
2223*4882a593Smuzhiyun break;
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun }
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun fwnode_handle_put(ep);
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun return 0;
2232*4882a593Smuzhiyun }
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun static const struct v4l2_async_notifier_operations isp_subdev_notifier_ops = {
2235*4882a593Smuzhiyun .complete = isp_subdev_notifier_complete,
2236*4882a593Smuzhiyun };
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun /*
2239*4882a593Smuzhiyun * isp_probe - Probe ISP platform device
2240*4882a593Smuzhiyun * @pdev: Pointer to ISP platform device
2241*4882a593Smuzhiyun *
2242*4882a593Smuzhiyun * Returns 0 if successful,
2243*4882a593Smuzhiyun * -ENOMEM if no memory available,
2244*4882a593Smuzhiyun * -ENODEV if no platform device resources found
2245*4882a593Smuzhiyun * or no space for remapping registers,
2246*4882a593Smuzhiyun * -EINVAL if couldn't install ISR,
2247*4882a593Smuzhiyun * or clk_get return error value.
2248*4882a593Smuzhiyun */
isp_probe(struct platform_device * pdev)2249*4882a593Smuzhiyun static int isp_probe(struct platform_device *pdev)
2250*4882a593Smuzhiyun {
2251*4882a593Smuzhiyun struct isp_device *isp;
2252*4882a593Smuzhiyun struct resource *mem;
2253*4882a593Smuzhiyun int ret;
2254*4882a593Smuzhiyun int i, m;
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun isp = kzalloc(sizeof(*isp), GFP_KERNEL);
2257*4882a593Smuzhiyun if (!isp) {
2258*4882a593Smuzhiyun dev_err(&pdev->dev, "could not allocate memory\n");
2259*4882a593Smuzhiyun return -ENOMEM;
2260*4882a593Smuzhiyun }
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun ret = fwnode_property_read_u32(of_fwnode_handle(pdev->dev.of_node),
2263*4882a593Smuzhiyun "ti,phy-type", &isp->phy_type);
2264*4882a593Smuzhiyun if (ret)
2265*4882a593Smuzhiyun goto error_release_isp;
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun isp->syscon = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
2268*4882a593Smuzhiyun "syscon");
2269*4882a593Smuzhiyun if (IS_ERR(isp->syscon)) {
2270*4882a593Smuzhiyun ret = PTR_ERR(isp->syscon);
2271*4882a593Smuzhiyun goto error_release_isp;
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun ret = of_property_read_u32_index(pdev->dev.of_node,
2275*4882a593Smuzhiyun "syscon", 1, &isp->syscon_offset);
2276*4882a593Smuzhiyun if (ret)
2277*4882a593Smuzhiyun goto error_release_isp;
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun isp->autoidle = autoidle;
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun mutex_init(&isp->isp_mutex);
2282*4882a593Smuzhiyun spin_lock_init(&isp->stat_lock);
2283*4882a593Smuzhiyun v4l2_async_notifier_init(&isp->notifier);
2284*4882a593Smuzhiyun isp->dev = &pdev->dev;
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun ret = isp_parse_of_endpoints(isp);
2287*4882a593Smuzhiyun if (ret < 0)
2288*4882a593Smuzhiyun goto error;
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun isp->ref_count = 0;
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun ret = dma_coerce_mask_and_coherent(isp->dev, DMA_BIT_MASK(32));
2293*4882a593Smuzhiyun if (ret)
2294*4882a593Smuzhiyun goto error;
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun platform_set_drvdata(pdev, isp);
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun /* Regulators */
2299*4882a593Smuzhiyun isp->isp_csiphy1.vdd = devm_regulator_get(&pdev->dev, "vdd-csiphy1");
2300*4882a593Smuzhiyun isp->isp_csiphy2.vdd = devm_regulator_get(&pdev->dev, "vdd-csiphy2");
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun /* Clocks
2303*4882a593Smuzhiyun *
2304*4882a593Smuzhiyun * The ISP clock tree is revision-dependent. We thus need to enable ICLK
2305*4882a593Smuzhiyun * manually to read the revision before calling __omap3isp_get().
2306*4882a593Smuzhiyun *
2307*4882a593Smuzhiyun * Start by mapping the ISP MMIO area, which is in two pieces.
2308*4882a593Smuzhiyun * The ISP IOMMU is in between. Map both now, and fill in the
2309*4882a593Smuzhiyun * ISP revision specific portions a little later in the
2310*4882a593Smuzhiyun * function.
2311*4882a593Smuzhiyun */
2312*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
2313*4882a593Smuzhiyun unsigned int map_idx = i ? OMAP3_ISP_IOMEM_CSI2A_REGS1 : 0;
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, i);
2316*4882a593Smuzhiyun isp->mmio_base[map_idx] =
2317*4882a593Smuzhiyun devm_ioremap_resource(isp->dev, mem);
2318*4882a593Smuzhiyun if (IS_ERR(isp->mmio_base[map_idx])) {
2319*4882a593Smuzhiyun ret = PTR_ERR(isp->mmio_base[map_idx]);
2320*4882a593Smuzhiyun goto error;
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun ret = isp_get_clocks(isp);
2325*4882a593Smuzhiyun if (ret < 0)
2326*4882a593Smuzhiyun goto error;
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun ret = clk_enable(isp->clock[ISP_CLK_CAM_ICK]);
2329*4882a593Smuzhiyun if (ret < 0)
2330*4882a593Smuzhiyun goto error;
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun isp->revision = isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_REVISION);
2333*4882a593Smuzhiyun dev_info(isp->dev, "Revision %d.%d found\n",
2334*4882a593Smuzhiyun (isp->revision & 0xf0) >> 4, isp->revision & 0x0f);
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun clk_disable(isp->clock[ISP_CLK_CAM_ICK]);
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun if (__omap3isp_get(isp, false) == NULL) {
2339*4882a593Smuzhiyun ret = -ENODEV;
2340*4882a593Smuzhiyun goto error;
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun ret = isp_reset(isp);
2344*4882a593Smuzhiyun if (ret < 0)
2345*4882a593Smuzhiyun goto error_isp;
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun ret = isp_xclk_init(isp);
2348*4882a593Smuzhiyun if (ret < 0)
2349*4882a593Smuzhiyun goto error_isp;
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun /* Memory resources */
2352*4882a593Smuzhiyun for (m = 0; m < ARRAY_SIZE(isp_res_maps); m++)
2353*4882a593Smuzhiyun if (isp->revision == isp_res_maps[m].isp_rev)
2354*4882a593Smuzhiyun break;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun if (m == ARRAY_SIZE(isp_res_maps)) {
2357*4882a593Smuzhiyun dev_err(isp->dev, "No resource map found for ISP rev %d.%d\n",
2358*4882a593Smuzhiyun (isp->revision & 0xf0) >> 4, isp->revision & 0xf);
2359*4882a593Smuzhiyun ret = -ENODEV;
2360*4882a593Smuzhiyun goto error_isp;
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun for (i = 1; i < OMAP3_ISP_IOMEM_CSI2A_REGS1; i++)
2364*4882a593Smuzhiyun isp->mmio_base[i] =
2365*4882a593Smuzhiyun isp->mmio_base[0] + isp_res_maps[m].offset[i];
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun for (i = OMAP3_ISP_IOMEM_CSIPHY2; i < OMAP3_ISP_IOMEM_LAST; i++)
2368*4882a593Smuzhiyun isp->mmio_base[i] =
2369*4882a593Smuzhiyun isp->mmio_base[OMAP3_ISP_IOMEM_CSI2A_REGS1]
2370*4882a593Smuzhiyun + isp_res_maps[m].offset[i];
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun isp->mmio_hist_base_phys =
2373*4882a593Smuzhiyun mem->start + isp_res_maps[m].offset[OMAP3_ISP_IOMEM_HIST];
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun /* IOMMU */
2376*4882a593Smuzhiyun ret = isp_attach_iommu(isp);
2377*4882a593Smuzhiyun if (ret < 0) {
2378*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to attach to IOMMU\n");
2379*4882a593Smuzhiyun goto error_isp;
2380*4882a593Smuzhiyun }
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun /* Interrupt */
2383*4882a593Smuzhiyun ret = platform_get_irq(pdev, 0);
2384*4882a593Smuzhiyun if (ret <= 0) {
2385*4882a593Smuzhiyun ret = -ENODEV;
2386*4882a593Smuzhiyun goto error_iommu;
2387*4882a593Smuzhiyun }
2388*4882a593Smuzhiyun isp->irq_num = ret;
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun if (devm_request_irq(isp->dev, isp->irq_num, isp_isr, IRQF_SHARED,
2391*4882a593Smuzhiyun "OMAP3 ISP", isp)) {
2392*4882a593Smuzhiyun dev_err(isp->dev, "Unable to request IRQ\n");
2393*4882a593Smuzhiyun ret = -EINVAL;
2394*4882a593Smuzhiyun goto error_iommu;
2395*4882a593Smuzhiyun }
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun /* Entities */
2398*4882a593Smuzhiyun ret = isp_initialize_modules(isp);
2399*4882a593Smuzhiyun if (ret < 0)
2400*4882a593Smuzhiyun goto error_iommu;
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun ret = isp_register_entities(isp);
2403*4882a593Smuzhiyun if (ret < 0)
2404*4882a593Smuzhiyun goto error_modules;
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun ret = isp_create_links(isp);
2407*4882a593Smuzhiyun if (ret < 0)
2408*4882a593Smuzhiyun goto error_register_entities;
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun isp->notifier.ops = &isp_subdev_notifier_ops;
2411*4882a593Smuzhiyun
2412*4882a593Smuzhiyun ret = v4l2_async_notifier_register(&isp->v4l2_dev, &isp->notifier);
2413*4882a593Smuzhiyun if (ret)
2414*4882a593Smuzhiyun goto error_register_entities;
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun isp_core_init(isp, 1);
2417*4882a593Smuzhiyun omap3isp_put(isp);
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun return 0;
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun error_register_entities:
2422*4882a593Smuzhiyun isp_unregister_entities(isp);
2423*4882a593Smuzhiyun error_modules:
2424*4882a593Smuzhiyun isp_cleanup_modules(isp);
2425*4882a593Smuzhiyun error_iommu:
2426*4882a593Smuzhiyun isp_detach_iommu(isp);
2427*4882a593Smuzhiyun error_isp:
2428*4882a593Smuzhiyun isp_xclk_cleanup(isp);
2429*4882a593Smuzhiyun __omap3isp_put(isp, false);
2430*4882a593Smuzhiyun error:
2431*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&isp->notifier);
2432*4882a593Smuzhiyun mutex_destroy(&isp->isp_mutex);
2433*4882a593Smuzhiyun error_release_isp:
2434*4882a593Smuzhiyun kfree(isp);
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun return ret;
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun static const struct dev_pm_ops omap3isp_pm_ops = {
2440*4882a593Smuzhiyun .prepare = isp_pm_prepare,
2441*4882a593Smuzhiyun .suspend = isp_pm_suspend,
2442*4882a593Smuzhiyun .resume = isp_pm_resume,
2443*4882a593Smuzhiyun .complete = isp_pm_complete,
2444*4882a593Smuzhiyun };
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun static const struct platform_device_id omap3isp_id_table[] = {
2447*4882a593Smuzhiyun { "omap3isp", 0 },
2448*4882a593Smuzhiyun { },
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, omap3isp_id_table);
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun static const struct of_device_id omap3isp_of_table[] = {
2453*4882a593Smuzhiyun { .compatible = "ti,omap3-isp" },
2454*4882a593Smuzhiyun { },
2455*4882a593Smuzhiyun };
2456*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, omap3isp_of_table);
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun static struct platform_driver omap3isp_driver = {
2459*4882a593Smuzhiyun .probe = isp_probe,
2460*4882a593Smuzhiyun .remove = isp_remove,
2461*4882a593Smuzhiyun .id_table = omap3isp_id_table,
2462*4882a593Smuzhiyun .driver = {
2463*4882a593Smuzhiyun .name = "omap3isp",
2464*4882a593Smuzhiyun .pm = &omap3isp_pm_ops,
2465*4882a593Smuzhiyun .of_match_table = omap3isp_of_table,
2466*4882a593Smuzhiyun },
2467*4882a593Smuzhiyun };
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun module_platform_driver(omap3isp_driver);
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun MODULE_AUTHOR("Nokia Corporation");
2472*4882a593Smuzhiyun MODULE_DESCRIPTION("TI OMAP3 ISP driver");
2473*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2474*4882a593Smuzhiyun MODULE_VERSION(ISP_VIDEO_DRIVER_VERSION);
2475