xref: /OK3568_Linux_fs/kernel/drivers/media/platform/exynos4-is/fimc-reg.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Register interface file for Samsung Camera Interface (FIMC) driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 - 2013 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun  * Sylwester Nawrocki <s.nawrocki@samsung.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <media/drv-intf/exynos-fimc.h>
14*4882a593Smuzhiyun #include "media-dev.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "fimc-reg.h"
17*4882a593Smuzhiyun #include "fimc-core.h"
18*4882a593Smuzhiyun 
fimc_hw_reset(struct fimc_dev * dev)19*4882a593Smuzhiyun void fimc_hw_reset(struct fimc_dev *dev)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	u32 cfg;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CISRCFMT);
24*4882a593Smuzhiyun 	cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
25*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CISRCFMT);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	/* Software reset. */
28*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
29*4882a593Smuzhiyun 	cfg |= (FIMC_REG_CIGCTRL_SWRST | FIMC_REG_CIGCTRL_IRQ_LEVEL);
30*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
31*4882a593Smuzhiyun 	udelay(10);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
34*4882a593Smuzhiyun 	cfg &= ~FIMC_REG_CIGCTRL_SWRST;
35*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	if (dev->drv_data->out_buf_count > 4)
38*4882a593Smuzhiyun 		fimc_hw_set_dma_seq(dev, 0xF);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
fimc_hw_get_in_flip(struct fimc_ctx * ctx)41*4882a593Smuzhiyun static u32 fimc_hw_get_in_flip(struct fimc_ctx *ctx)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	u32 flip = FIMC_REG_MSCTRL_FLIP_NORMAL;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	if (ctx->hflip)
46*4882a593Smuzhiyun 		flip = FIMC_REG_MSCTRL_FLIP_Y_MIRROR;
47*4882a593Smuzhiyun 	if (ctx->vflip)
48*4882a593Smuzhiyun 		flip = FIMC_REG_MSCTRL_FLIP_X_MIRROR;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	if (ctx->rotation <= 90)
51*4882a593Smuzhiyun 		return flip;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	return (flip ^ FIMC_REG_MSCTRL_FLIP_180) & FIMC_REG_MSCTRL_FLIP_180;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
fimc_hw_get_target_flip(struct fimc_ctx * ctx)56*4882a593Smuzhiyun static u32 fimc_hw_get_target_flip(struct fimc_ctx *ctx)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	u32 flip = FIMC_REG_CITRGFMT_FLIP_NORMAL;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	if (ctx->hflip)
61*4882a593Smuzhiyun 		flip |= FIMC_REG_CITRGFMT_FLIP_Y_MIRROR;
62*4882a593Smuzhiyun 	if (ctx->vflip)
63*4882a593Smuzhiyun 		flip |= FIMC_REG_CITRGFMT_FLIP_X_MIRROR;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	if (ctx->rotation <= 90)
66*4882a593Smuzhiyun 		return flip;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	return (flip ^ FIMC_REG_CITRGFMT_FLIP_180) & FIMC_REG_CITRGFMT_FLIP_180;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
fimc_hw_set_rotation(struct fimc_ctx * ctx)71*4882a593Smuzhiyun void fimc_hw_set_rotation(struct fimc_ctx *ctx)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	u32 cfg, flip;
74*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CITRGFMT);
77*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_CITRGFMT_INROT90 | FIMC_REG_CITRGFMT_OUTROT90 |
78*4882a593Smuzhiyun 		 FIMC_REG_CITRGFMT_FLIP_180);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/*
81*4882a593Smuzhiyun 	 * The input and output rotator cannot work simultaneously.
82*4882a593Smuzhiyun 	 * Use the output rotator in output DMA mode or the input rotator
83*4882a593Smuzhiyun 	 * in direct fifo output mode.
84*4882a593Smuzhiyun 	 */
85*4882a593Smuzhiyun 	if (ctx->rotation == 90 || ctx->rotation == 270) {
86*4882a593Smuzhiyun 		if (ctx->out_path == FIMC_IO_LCDFIFO)
87*4882a593Smuzhiyun 			cfg |= FIMC_REG_CITRGFMT_INROT90;
88*4882a593Smuzhiyun 		else
89*4882a593Smuzhiyun 			cfg |= FIMC_REG_CITRGFMT_OUTROT90;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	if (ctx->out_path == FIMC_IO_DMA) {
93*4882a593Smuzhiyun 		cfg |= fimc_hw_get_target_flip(ctx);
94*4882a593Smuzhiyun 		writel(cfg, dev->regs + FIMC_REG_CITRGFMT);
95*4882a593Smuzhiyun 	} else {
96*4882a593Smuzhiyun 		/* LCD FIFO path */
97*4882a593Smuzhiyun 		flip = readl(dev->regs + FIMC_REG_MSCTRL);
98*4882a593Smuzhiyun 		flip &= ~FIMC_REG_MSCTRL_FLIP_MASK;
99*4882a593Smuzhiyun 		flip |= fimc_hw_get_in_flip(ctx);
100*4882a593Smuzhiyun 		writel(flip, dev->regs + FIMC_REG_MSCTRL);
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
fimc_hw_set_target_format(struct fimc_ctx * ctx)104*4882a593Smuzhiyun void fimc_hw_set_target_format(struct fimc_ctx *ctx)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	u32 cfg;
107*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
108*4882a593Smuzhiyun 	struct fimc_frame *frame = &ctx->d_frame;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	dbg("w= %d, h= %d color: %d", frame->width,
111*4882a593Smuzhiyun 	    frame->height, frame->fmt->color);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CITRGFMT);
114*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_CITRGFMT_FMT_MASK | FIMC_REG_CITRGFMT_HSIZE_MASK |
115*4882a593Smuzhiyun 		 FIMC_REG_CITRGFMT_VSIZE_MASK);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	switch (frame->fmt->color) {
118*4882a593Smuzhiyun 	case FIMC_FMT_RGB444...FIMC_FMT_RGB888:
119*4882a593Smuzhiyun 		cfg |= FIMC_REG_CITRGFMT_RGB;
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 	case FIMC_FMT_YCBCR420:
122*4882a593Smuzhiyun 		cfg |= FIMC_REG_CITRGFMT_YCBCR420;
123*4882a593Smuzhiyun 		break;
124*4882a593Smuzhiyun 	case FIMC_FMT_YCBYCR422...FIMC_FMT_CRYCBY422:
125*4882a593Smuzhiyun 		if (frame->fmt->colplanes == 1)
126*4882a593Smuzhiyun 			cfg |= FIMC_REG_CITRGFMT_YCBCR422_1P;
127*4882a593Smuzhiyun 		else
128*4882a593Smuzhiyun 			cfg |= FIMC_REG_CITRGFMT_YCBCR422;
129*4882a593Smuzhiyun 		break;
130*4882a593Smuzhiyun 	default:
131*4882a593Smuzhiyun 		break;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (ctx->rotation == 90 || ctx->rotation == 270)
135*4882a593Smuzhiyun 		cfg |= (frame->height << 16) | frame->width;
136*4882a593Smuzhiyun 	else
137*4882a593Smuzhiyun 		cfg |= (frame->width << 16) | frame->height;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CITRGFMT);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CITAREA);
142*4882a593Smuzhiyun 	cfg &= ~FIMC_REG_CITAREA_MASK;
143*4882a593Smuzhiyun 	cfg |= (frame->width * frame->height);
144*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CITAREA);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
fimc_hw_set_out_dma_size(struct fimc_ctx * ctx)147*4882a593Smuzhiyun static void fimc_hw_set_out_dma_size(struct fimc_ctx *ctx)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
150*4882a593Smuzhiyun 	struct fimc_frame *frame = &ctx->d_frame;
151*4882a593Smuzhiyun 	u32 cfg;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	cfg = (frame->f_height << 16) | frame->f_width;
154*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_ORGOSIZE);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* Select color space conversion equation (HD/SD size).*/
157*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
158*4882a593Smuzhiyun 	if (frame->f_width >= 1280) /* HD */
159*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIGCTRL_CSC_ITU601_709;
160*4882a593Smuzhiyun 	else	/* SD */
161*4882a593Smuzhiyun 		cfg &= ~FIMC_REG_CIGCTRL_CSC_ITU601_709;
162*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
fimc_hw_set_out_dma(struct fimc_ctx * ctx)166*4882a593Smuzhiyun void fimc_hw_set_out_dma(struct fimc_ctx *ctx)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
169*4882a593Smuzhiyun 	struct fimc_frame *frame = &ctx->d_frame;
170*4882a593Smuzhiyun 	struct fimc_dma_offset *offset = &frame->dma_offset;
171*4882a593Smuzhiyun 	struct fimc_fmt *fmt = frame->fmt;
172*4882a593Smuzhiyun 	u32 cfg;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* Set the input dma offsets. */
175*4882a593Smuzhiyun 	cfg = (offset->y_v << 16) | offset->y_h;
176*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIOYOFF);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	cfg = (offset->cb_v << 16) | offset->cb_h;
179*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIOCBOFF);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	cfg = (offset->cr_v << 16) | offset->cr_h;
182*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIOCROFF);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	fimc_hw_set_out_dma_size(ctx);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Configure chroma components order. */
187*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_CIOCTRL_ORDER2P_MASK |
190*4882a593Smuzhiyun 		 FIMC_REG_CIOCTRL_ORDER422_MASK |
191*4882a593Smuzhiyun 		 FIMC_REG_CIOCTRL_YCBCR_PLANE_MASK |
192*4882a593Smuzhiyun 		 FIMC_REG_CIOCTRL_RGB16FMT_MASK);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (fmt->colplanes == 1)
195*4882a593Smuzhiyun 		cfg |= ctx->out_order_1p;
196*4882a593Smuzhiyun 	else if (fmt->colplanes == 2)
197*4882a593Smuzhiyun 		cfg |= ctx->out_order_2p | FIMC_REG_CIOCTRL_YCBCR_2PLANE;
198*4882a593Smuzhiyun 	else if (fmt->colplanes == 3)
199*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIOCTRL_YCBCR_3PLANE;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (fmt->color == FIMC_FMT_RGB565)
202*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIOCTRL_RGB565;
203*4882a593Smuzhiyun 	else if (fmt->color == FIMC_FMT_RGB555)
204*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIOCTRL_ARGB1555;
205*4882a593Smuzhiyun 	else if (fmt->color == FIMC_FMT_RGB444)
206*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIOCTRL_ARGB4444;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
fimc_hw_en_autoload(struct fimc_dev * dev,int enable)211*4882a593Smuzhiyun static void fimc_hw_en_autoload(struct fimc_dev *dev, int enable)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_ORGISIZE);
214*4882a593Smuzhiyun 	if (enable)
215*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
216*4882a593Smuzhiyun 	else
217*4882a593Smuzhiyun 		cfg &= ~FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
218*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_ORGISIZE);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
fimc_hw_en_lastirq(struct fimc_dev * dev,int enable)221*4882a593Smuzhiyun void fimc_hw_en_lastirq(struct fimc_dev *dev, int enable)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
224*4882a593Smuzhiyun 	if (enable)
225*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIOCTRL_LASTIRQ_ENABLE;
226*4882a593Smuzhiyun 	else
227*4882a593Smuzhiyun 		cfg &= ~FIMC_REG_CIOCTRL_LASTIRQ_ENABLE;
228*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
fimc_hw_set_prescaler(struct fimc_ctx * ctx)231*4882a593Smuzhiyun void fimc_hw_set_prescaler(struct fimc_ctx *ctx)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct fimc_dev *dev =  ctx->fimc_dev;
234*4882a593Smuzhiyun 	struct fimc_scaler *sc = &ctx->scaler;
235*4882a593Smuzhiyun 	u32 cfg, shfactor;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	shfactor = 10 - (sc->hfactor + sc->vfactor);
238*4882a593Smuzhiyun 	cfg = shfactor << 28;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	cfg |= (sc->pre_hratio << 16) | sc->pre_vratio;
241*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CISCPRERATIO);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	cfg = (sc->pre_dst_width << 16) | sc->pre_dst_height;
244*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CISCPREDST);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
fimc_hw_set_scaler(struct fimc_ctx * ctx)247*4882a593Smuzhiyun static void fimc_hw_set_scaler(struct fimc_ctx *ctx)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
250*4882a593Smuzhiyun 	struct fimc_scaler *sc = &ctx->scaler;
251*4882a593Smuzhiyun 	struct fimc_frame *src_frame = &ctx->s_frame;
252*4882a593Smuzhiyun 	struct fimc_frame *dst_frame = &ctx->d_frame;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_CISCCTRL_CSCR2Y_WIDE | FIMC_REG_CISCCTRL_CSCY2R_WIDE |
257*4882a593Smuzhiyun 		 FIMC_REG_CISCCTRL_SCALEUP_H | FIMC_REG_CISCCTRL_SCALEUP_V |
258*4882a593Smuzhiyun 		 FIMC_REG_CISCCTRL_SCALERBYPASS | FIMC_REG_CISCCTRL_ONE2ONE |
259*4882a593Smuzhiyun 		 FIMC_REG_CISCCTRL_INRGB_FMT_MASK | FIMC_REG_CISCCTRL_OUTRGB_FMT_MASK |
260*4882a593Smuzhiyun 		 FIMC_REG_CISCCTRL_INTERLACE | FIMC_REG_CISCCTRL_RGB_EXT);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (!(ctx->flags & FIMC_COLOR_RANGE_NARROW))
263*4882a593Smuzhiyun 		cfg |= (FIMC_REG_CISCCTRL_CSCR2Y_WIDE |
264*4882a593Smuzhiyun 			FIMC_REG_CISCCTRL_CSCY2R_WIDE);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (!sc->enabled)
267*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_SCALERBYPASS;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (sc->scaleup_h)
270*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_SCALEUP_H;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (sc->scaleup_v)
273*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_SCALEUP_V;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (sc->copy_mode)
276*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_ONE2ONE;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (ctx->in_path == FIMC_IO_DMA) {
279*4882a593Smuzhiyun 		switch (src_frame->fmt->color) {
280*4882a593Smuzhiyun 		case FIMC_FMT_RGB565:
281*4882a593Smuzhiyun 			cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB565;
282*4882a593Smuzhiyun 			break;
283*4882a593Smuzhiyun 		case FIMC_FMT_RGB666:
284*4882a593Smuzhiyun 			cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB666;
285*4882a593Smuzhiyun 			break;
286*4882a593Smuzhiyun 		case FIMC_FMT_RGB888:
287*4882a593Smuzhiyun 			cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB888;
288*4882a593Smuzhiyun 			break;
289*4882a593Smuzhiyun 		}
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (ctx->out_path == FIMC_IO_DMA) {
293*4882a593Smuzhiyun 		u32 color = dst_frame->fmt->color;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		if (color >= FIMC_FMT_RGB444 && color <= FIMC_FMT_RGB565)
296*4882a593Smuzhiyun 			cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB565;
297*4882a593Smuzhiyun 		else if (color == FIMC_FMT_RGB666)
298*4882a593Smuzhiyun 			cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB666;
299*4882a593Smuzhiyun 		else if (color == FIMC_FMT_RGB888)
300*4882a593Smuzhiyun 			cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB888;
301*4882a593Smuzhiyun 	} else {
302*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB888;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 		if (ctx->flags & FIMC_SCAN_MODE_INTERLACED)
305*4882a593Smuzhiyun 			cfg |= FIMC_REG_CISCCTRL_INTERLACE;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
fimc_hw_set_mainscaler(struct fimc_ctx * ctx)311*4882a593Smuzhiyun void fimc_hw_set_mainscaler(struct fimc_ctx *ctx)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
314*4882a593Smuzhiyun 	const struct fimc_variant *variant = dev->variant;
315*4882a593Smuzhiyun 	struct fimc_scaler *sc = &ctx->scaler;
316*4882a593Smuzhiyun 	u32 cfg;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	dbg("main_hratio= 0x%X  main_vratio= 0x%X",
319*4882a593Smuzhiyun 	    sc->main_hratio, sc->main_vratio);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	fimc_hw_set_scaler(ctx);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
324*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_CISCCTRL_MHRATIO_MASK |
325*4882a593Smuzhiyun 		 FIMC_REG_CISCCTRL_MVRATIO_MASK);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (variant->has_mainscaler_ext) {
328*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_MHRATIO_EXT(sc->main_hratio);
329*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_MVRATIO_EXT(sc->main_vratio);
330*4882a593Smuzhiyun 		writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 		cfg = readl(dev->regs + FIMC_REG_CIEXTEN);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		cfg &= ~(FIMC_REG_CIEXTEN_MVRATIO_EXT_MASK |
335*4882a593Smuzhiyun 			 FIMC_REG_CIEXTEN_MHRATIO_EXT_MASK);
336*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIEXTEN_MHRATIO_EXT(sc->main_hratio);
337*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIEXTEN_MVRATIO_EXT(sc->main_vratio);
338*4882a593Smuzhiyun 		writel(cfg, dev->regs + FIMC_REG_CIEXTEN);
339*4882a593Smuzhiyun 	} else {
340*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_MHRATIO(sc->main_hratio);
341*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_MVRATIO(sc->main_vratio);
342*4882a593Smuzhiyun 		writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
fimc_hw_enable_capture(struct fimc_ctx * ctx)346*4882a593Smuzhiyun void fimc_hw_enable_capture(struct fimc_ctx *ctx)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
349*4882a593Smuzhiyun 	u32 cfg;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CIIMGCPT);
352*4882a593Smuzhiyun 	cfg |= FIMC_REG_CIIMGCPT_CPT_FREN_ENABLE;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (ctx->scaler.enabled)
355*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIIMGCPT_IMGCPTEN_SC;
356*4882a593Smuzhiyun 	else
357*4882a593Smuzhiyun 		cfg &= FIMC_REG_CIIMGCPT_IMGCPTEN_SC;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	cfg |= FIMC_REG_CIIMGCPT_IMGCPTEN;
360*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIIMGCPT);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
fimc_hw_disable_capture(struct fimc_dev * dev)363*4882a593Smuzhiyun void fimc_hw_disable_capture(struct fimc_dev *dev)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_CIIMGCPT);
366*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_CIIMGCPT_IMGCPTEN |
367*4882a593Smuzhiyun 		 FIMC_REG_CIIMGCPT_IMGCPTEN_SC);
368*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIIMGCPT);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
fimc_hw_set_effect(struct fimc_ctx * ctx)371*4882a593Smuzhiyun void fimc_hw_set_effect(struct fimc_ctx *ctx)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
374*4882a593Smuzhiyun 	struct fimc_effect *effect = &ctx->effect;
375*4882a593Smuzhiyun 	u32 cfg = 0;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (effect->type != FIMC_REG_CIIMGEFF_FIN_BYPASS) {
378*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIIMGEFF_IE_SC_AFTER |
379*4882a593Smuzhiyun 			FIMC_REG_CIIMGEFF_IE_ENABLE;
380*4882a593Smuzhiyun 		cfg |= effect->type;
381*4882a593Smuzhiyun 		if (effect->type == FIMC_REG_CIIMGEFF_FIN_ARBITRARY)
382*4882a593Smuzhiyun 			cfg |= (effect->pat_cb << 13) | effect->pat_cr;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIIMGEFF);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
fimc_hw_set_rgb_alpha(struct fimc_ctx * ctx)388*4882a593Smuzhiyun void fimc_hw_set_rgb_alpha(struct fimc_ctx *ctx)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
391*4882a593Smuzhiyun 	struct fimc_frame *frame = &ctx->d_frame;
392*4882a593Smuzhiyun 	u32 cfg;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (!(frame->fmt->flags & FMT_HAS_ALPHA))
395*4882a593Smuzhiyun 		return;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
398*4882a593Smuzhiyun 	cfg &= ~FIMC_REG_CIOCTRL_ALPHA_OUT_MASK;
399*4882a593Smuzhiyun 	cfg |= (frame->alpha << 4);
400*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
fimc_hw_set_in_dma_size(struct fimc_ctx * ctx)403*4882a593Smuzhiyun static void fimc_hw_set_in_dma_size(struct fimc_ctx *ctx)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
406*4882a593Smuzhiyun 	struct fimc_frame *frame = &ctx->s_frame;
407*4882a593Smuzhiyun 	u32 cfg_o = 0;
408*4882a593Smuzhiyun 	u32 cfg_r = 0;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (FIMC_IO_LCDFIFO == ctx->out_path)
411*4882a593Smuzhiyun 		cfg_r |= FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	cfg_o |= (frame->f_height << 16) | frame->f_width;
414*4882a593Smuzhiyun 	cfg_r |= (frame->height << 16) | frame->width;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	writel(cfg_o, dev->regs + FIMC_REG_ORGISIZE);
417*4882a593Smuzhiyun 	writel(cfg_r, dev->regs + FIMC_REG_CIREAL_ISIZE);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
fimc_hw_set_in_dma(struct fimc_ctx * ctx)420*4882a593Smuzhiyun void fimc_hw_set_in_dma(struct fimc_ctx *ctx)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
423*4882a593Smuzhiyun 	struct fimc_frame *frame = &ctx->s_frame;
424*4882a593Smuzhiyun 	struct fimc_dma_offset *offset = &frame->dma_offset;
425*4882a593Smuzhiyun 	u32 cfg;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* Set the pixel offsets. */
428*4882a593Smuzhiyun 	cfg = (offset->y_v << 16) | offset->y_h;
429*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIIYOFF);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	cfg = (offset->cb_v << 16) | offset->cb_h;
432*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIICBOFF);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	cfg = (offset->cr_v << 16) | offset->cr_h;
435*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIICROFF);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* Input original and real size. */
438*4882a593Smuzhiyun 	fimc_hw_set_in_dma_size(ctx);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* Use DMA autoload only in FIFO mode. */
441*4882a593Smuzhiyun 	fimc_hw_en_autoload(dev, ctx->out_path == FIMC_IO_LCDFIFO);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* Set the input DMA to process single frame only. */
444*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_MSCTRL);
445*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_MSCTRL_INFORMAT_MASK
446*4882a593Smuzhiyun 		 | FIMC_REG_MSCTRL_IN_BURST_COUNT_MASK
447*4882a593Smuzhiyun 		 | FIMC_REG_MSCTRL_INPUT_MASK
448*4882a593Smuzhiyun 		 | FIMC_REG_MSCTRL_C_INT_IN_MASK
449*4882a593Smuzhiyun 		 | FIMC_REG_MSCTRL_2P_IN_ORDER_MASK
450*4882a593Smuzhiyun 		 | FIMC_REG_MSCTRL_ORDER422_MASK);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	cfg |= (FIMC_REG_MSCTRL_IN_BURST_COUNT(4)
453*4882a593Smuzhiyun 		| FIMC_REG_MSCTRL_INPUT_MEMORY
454*4882a593Smuzhiyun 		| FIMC_REG_MSCTRL_FIFO_CTRL_FULL);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	switch (frame->fmt->color) {
457*4882a593Smuzhiyun 	case FIMC_FMT_RGB565...FIMC_FMT_RGB888:
458*4882a593Smuzhiyun 		cfg |= FIMC_REG_MSCTRL_INFORMAT_RGB;
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 	case FIMC_FMT_YCBCR420:
461*4882a593Smuzhiyun 		cfg |= FIMC_REG_MSCTRL_INFORMAT_YCBCR420;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		if (frame->fmt->colplanes == 2)
464*4882a593Smuzhiyun 			cfg |= ctx->in_order_2p | FIMC_REG_MSCTRL_C_INT_IN_2PLANE;
465*4882a593Smuzhiyun 		else
466*4882a593Smuzhiyun 			cfg |= FIMC_REG_MSCTRL_C_INT_IN_3PLANE;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		break;
469*4882a593Smuzhiyun 	case FIMC_FMT_YCBYCR422...FIMC_FMT_CRYCBY422:
470*4882a593Smuzhiyun 		if (frame->fmt->colplanes == 1) {
471*4882a593Smuzhiyun 			cfg |= ctx->in_order_1p
472*4882a593Smuzhiyun 				| FIMC_REG_MSCTRL_INFORMAT_YCBCR422_1P;
473*4882a593Smuzhiyun 		} else {
474*4882a593Smuzhiyun 			cfg |= FIMC_REG_MSCTRL_INFORMAT_YCBCR422;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 			if (frame->fmt->colplanes == 2)
477*4882a593Smuzhiyun 				cfg |= ctx->in_order_2p
478*4882a593Smuzhiyun 					| FIMC_REG_MSCTRL_C_INT_IN_2PLANE;
479*4882a593Smuzhiyun 			else
480*4882a593Smuzhiyun 				cfg |= FIMC_REG_MSCTRL_C_INT_IN_3PLANE;
481*4882a593Smuzhiyun 		}
482*4882a593Smuzhiyun 		break;
483*4882a593Smuzhiyun 	default:
484*4882a593Smuzhiyun 		break;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_MSCTRL);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* Input/output DMA linear/tiled mode. */
490*4882a593Smuzhiyun 	cfg = readl(dev->regs + FIMC_REG_CIDMAPARAM);
491*4882a593Smuzhiyun 	cfg &= ~FIMC_REG_CIDMAPARAM_TILE_MASK;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (tiled_fmt(ctx->s_frame.fmt))
494*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIDMAPARAM_R_64X32;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (tiled_fmt(ctx->d_frame.fmt))
497*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIDMAPARAM_W_64X32;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIDMAPARAM);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 
fimc_hw_set_input_path(struct fimc_ctx * ctx)503*4882a593Smuzhiyun void fimc_hw_set_input_path(struct fimc_ctx *ctx)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_MSCTRL);
508*4882a593Smuzhiyun 	cfg &= ~FIMC_REG_MSCTRL_INPUT_MASK;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (ctx->in_path == FIMC_IO_DMA)
511*4882a593Smuzhiyun 		cfg |= FIMC_REG_MSCTRL_INPUT_MEMORY;
512*4882a593Smuzhiyun 	else
513*4882a593Smuzhiyun 		cfg |= FIMC_REG_MSCTRL_INPUT_EXTCAM;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_MSCTRL);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
fimc_hw_set_output_path(struct fimc_ctx * ctx)518*4882a593Smuzhiyun void fimc_hw_set_output_path(struct fimc_ctx *ctx)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	struct fimc_dev *dev = ctx->fimc_dev;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
523*4882a593Smuzhiyun 	cfg &= ~FIMC_REG_CISCCTRL_LCDPATHEN_FIFO;
524*4882a593Smuzhiyun 	if (ctx->out_path == FIMC_IO_LCDFIFO)
525*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_LCDPATHEN_FIFO;
526*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
fimc_hw_set_input_addr(struct fimc_dev * dev,struct fimc_addr * paddr)529*4882a593Smuzhiyun void fimc_hw_set_input_addr(struct fimc_dev *dev, struct fimc_addr *paddr)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_CIREAL_ISIZE);
532*4882a593Smuzhiyun 	cfg |= FIMC_REG_CIREAL_ISIZE_ADDR_CH_DIS;
533*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIREAL_ISIZE);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	writel(paddr->y, dev->regs + FIMC_REG_CIIYSA(0));
536*4882a593Smuzhiyun 	writel(paddr->cb, dev->regs + FIMC_REG_CIICBSA(0));
537*4882a593Smuzhiyun 	writel(paddr->cr, dev->regs + FIMC_REG_CIICRSA(0));
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	cfg &= ~FIMC_REG_CIREAL_ISIZE_ADDR_CH_DIS;
540*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIREAL_ISIZE);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
fimc_hw_set_output_addr(struct fimc_dev * dev,struct fimc_addr * paddr,int index)543*4882a593Smuzhiyun void fimc_hw_set_output_addr(struct fimc_dev *dev,
544*4882a593Smuzhiyun 			     struct fimc_addr *paddr, int index)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	int i = (index == -1) ? 0 : index;
547*4882a593Smuzhiyun 	do {
548*4882a593Smuzhiyun 		writel(paddr->y, dev->regs + FIMC_REG_CIOYSA(i));
549*4882a593Smuzhiyun 		writel(paddr->cb, dev->regs + FIMC_REG_CIOCBSA(i));
550*4882a593Smuzhiyun 		writel(paddr->cr, dev->regs + FIMC_REG_CIOCRSA(i));
551*4882a593Smuzhiyun 		dbg("dst_buf[%d]: 0x%X, cb: 0x%X, cr: 0x%X",
552*4882a593Smuzhiyun 		    i, paddr->y, paddr->cb, paddr->cr);
553*4882a593Smuzhiyun 	} while (index == -1 && ++i < FIMC_MAX_OUT_BUFS);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
fimc_hw_set_camera_polarity(struct fimc_dev * fimc,struct fimc_source_info * cam)556*4882a593Smuzhiyun int fimc_hw_set_camera_polarity(struct fimc_dev *fimc,
557*4882a593Smuzhiyun 				struct fimc_source_info *cam)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	u32 cfg = readl(fimc->regs + FIMC_REG_CIGCTRL);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_CIGCTRL_INVPOLPCLK | FIMC_REG_CIGCTRL_INVPOLVSYNC |
562*4882a593Smuzhiyun 		 FIMC_REG_CIGCTRL_INVPOLHREF | FIMC_REG_CIGCTRL_INVPOLHSYNC |
563*4882a593Smuzhiyun 		 FIMC_REG_CIGCTRL_INVPOLFIELD);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (cam->flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
566*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIGCTRL_INVPOLPCLK;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (cam->flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
569*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIGCTRL_INVPOLVSYNC;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	if (cam->flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
572*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIGCTRL_INVPOLHREF;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (cam->flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
575*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIGCTRL_INVPOLHSYNC;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (cam->flags & V4L2_MBUS_FIELD_EVEN_LOW)
578*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIGCTRL_INVPOLFIELD;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	writel(cfg, fimc->regs + FIMC_REG_CIGCTRL);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return 0;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun struct mbus_pixfmt_desc {
586*4882a593Smuzhiyun 	u32 pixelcode;
587*4882a593Smuzhiyun 	u32 cisrcfmt;
588*4882a593Smuzhiyun 	u16 bus_width;
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun static const struct mbus_pixfmt_desc pix_desc[] = {
592*4882a593Smuzhiyun 	{ MEDIA_BUS_FMT_YUYV8_2X8, FIMC_REG_CISRCFMT_ORDER422_YCBYCR, 8 },
593*4882a593Smuzhiyun 	{ MEDIA_BUS_FMT_YVYU8_2X8, FIMC_REG_CISRCFMT_ORDER422_YCRYCB, 8 },
594*4882a593Smuzhiyun 	{ MEDIA_BUS_FMT_VYUY8_2X8, FIMC_REG_CISRCFMT_ORDER422_CRYCBY, 8 },
595*4882a593Smuzhiyun 	{ MEDIA_BUS_FMT_UYVY8_2X8, FIMC_REG_CISRCFMT_ORDER422_CBYCRY, 8 },
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
fimc_hw_set_camera_source(struct fimc_dev * fimc,struct fimc_source_info * source)598*4882a593Smuzhiyun int fimc_hw_set_camera_source(struct fimc_dev *fimc,
599*4882a593Smuzhiyun 			      struct fimc_source_info *source)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	struct fimc_vid_cap *vc = &fimc->vid_cap;
602*4882a593Smuzhiyun 	struct fimc_frame *f = &vc->ctx->s_frame;
603*4882a593Smuzhiyun 	u32 bus_width, cfg = 0;
604*4882a593Smuzhiyun 	int i;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	switch (source->fimc_bus_type) {
607*4882a593Smuzhiyun 	case FIMC_BUS_TYPE_ITU_601:
608*4882a593Smuzhiyun 	case FIMC_BUS_TYPE_ITU_656:
609*4882a593Smuzhiyun 		if (fimc_fmt_is_user_defined(f->fmt->color)) {
610*4882a593Smuzhiyun 			cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
611*4882a593Smuzhiyun 			break;
612*4882a593Smuzhiyun 		}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(pix_desc); i++) {
615*4882a593Smuzhiyun 			if (vc->ci_fmt.code == pix_desc[i].pixelcode) {
616*4882a593Smuzhiyun 				cfg = pix_desc[i].cisrcfmt;
617*4882a593Smuzhiyun 				bus_width = pix_desc[i].bus_width;
618*4882a593Smuzhiyun 				break;
619*4882a593Smuzhiyun 			}
620*4882a593Smuzhiyun 		}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		if (i == ARRAY_SIZE(pix_desc)) {
623*4882a593Smuzhiyun 			v4l2_err(&vc->ve.vdev,
624*4882a593Smuzhiyun 				 "Camera color format not supported: %d\n",
625*4882a593Smuzhiyun 				 vc->ci_fmt.code);
626*4882a593Smuzhiyun 			return -EINVAL;
627*4882a593Smuzhiyun 		}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 		if (source->fimc_bus_type == FIMC_BUS_TYPE_ITU_601) {
630*4882a593Smuzhiyun 			if (bus_width == 8)
631*4882a593Smuzhiyun 				cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
632*4882a593Smuzhiyun 			else if (bus_width == 16)
633*4882a593Smuzhiyun 				cfg |= FIMC_REG_CISRCFMT_ITU601_16BIT;
634*4882a593Smuzhiyun 		} /* else defaults to ITU-R BT.656 8-bit */
635*4882a593Smuzhiyun 		break;
636*4882a593Smuzhiyun 	case FIMC_BUS_TYPE_MIPI_CSI2:
637*4882a593Smuzhiyun 		if (fimc_fmt_is_user_defined(f->fmt->color))
638*4882a593Smuzhiyun 			cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
639*4882a593Smuzhiyun 		break;
640*4882a593Smuzhiyun 	default:
641*4882a593Smuzhiyun 	case FIMC_BUS_TYPE_ISP_WRITEBACK:
642*4882a593Smuzhiyun 		/* Anything to do here ? */
643*4882a593Smuzhiyun 		break;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	cfg |= (f->o_width << 16) | f->o_height;
647*4882a593Smuzhiyun 	writel(cfg, fimc->regs + FIMC_REG_CISRCFMT);
648*4882a593Smuzhiyun 	return 0;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
fimc_hw_set_camera_offset(struct fimc_dev * fimc,struct fimc_frame * f)651*4882a593Smuzhiyun void fimc_hw_set_camera_offset(struct fimc_dev *fimc, struct fimc_frame *f)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	u32 hoff2, voff2;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	u32 cfg = readl(fimc->regs + FIMC_REG_CIWDOFST);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_CIWDOFST_HOROFF_MASK | FIMC_REG_CIWDOFST_VEROFF_MASK);
658*4882a593Smuzhiyun 	cfg |=  FIMC_REG_CIWDOFST_OFF_EN |
659*4882a593Smuzhiyun 		(f->offs_h << 16) | f->offs_v;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	writel(cfg, fimc->regs + FIMC_REG_CIWDOFST);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* See CIWDOFSTn register description in the datasheet for details. */
664*4882a593Smuzhiyun 	hoff2 = f->o_width - f->width - f->offs_h;
665*4882a593Smuzhiyun 	voff2 = f->o_height - f->height - f->offs_v;
666*4882a593Smuzhiyun 	cfg = (hoff2 << 16) | voff2;
667*4882a593Smuzhiyun 	writel(cfg, fimc->regs + FIMC_REG_CIWDOFST2);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
fimc_hw_set_camera_type(struct fimc_dev * fimc,struct fimc_source_info * source)670*4882a593Smuzhiyun int fimc_hw_set_camera_type(struct fimc_dev *fimc,
671*4882a593Smuzhiyun 			    struct fimc_source_info *source)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	struct fimc_vid_cap *vid_cap = &fimc->vid_cap;
674*4882a593Smuzhiyun 	u32 csis_data_alignment = 32;
675*4882a593Smuzhiyun 	u32 cfg, tmp;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	cfg = readl(fimc->regs + FIMC_REG_CIGCTRL);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* Select ITU B interface, disable Writeback path and test pattern. */
680*4882a593Smuzhiyun 	cfg &= ~(FIMC_REG_CIGCTRL_TESTPAT_MASK | FIMC_REG_CIGCTRL_SELCAM_ITU_A |
681*4882a593Smuzhiyun 		FIMC_REG_CIGCTRL_SELCAM_MIPI | FIMC_REG_CIGCTRL_CAMIF_SELWB |
682*4882a593Smuzhiyun 		FIMC_REG_CIGCTRL_SELCAM_MIPI_A | FIMC_REG_CIGCTRL_CAM_JPEG |
683*4882a593Smuzhiyun 		FIMC_REG_CIGCTRL_SELWB_A);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	switch (source->fimc_bus_type) {
686*4882a593Smuzhiyun 	case FIMC_BUS_TYPE_MIPI_CSI2:
687*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIGCTRL_SELCAM_MIPI;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 		if (source->mux_id == 0)
690*4882a593Smuzhiyun 			cfg |= FIMC_REG_CIGCTRL_SELCAM_MIPI_A;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		/* TODO: add remaining supported formats. */
693*4882a593Smuzhiyun 		switch (vid_cap->ci_fmt.code) {
694*4882a593Smuzhiyun 		case MEDIA_BUS_FMT_VYUY8_2X8:
695*4882a593Smuzhiyun 			tmp = FIMC_REG_CSIIMGFMT_YCBCR422_8BIT;
696*4882a593Smuzhiyun 			break;
697*4882a593Smuzhiyun 		case MEDIA_BUS_FMT_JPEG_1X8:
698*4882a593Smuzhiyun 		case MEDIA_BUS_FMT_S5C_UYVY_JPEG_1X8:
699*4882a593Smuzhiyun 			tmp = FIMC_REG_CSIIMGFMT_USER(1);
700*4882a593Smuzhiyun 			cfg |= FIMC_REG_CIGCTRL_CAM_JPEG;
701*4882a593Smuzhiyun 			break;
702*4882a593Smuzhiyun 		default:
703*4882a593Smuzhiyun 			v4l2_err(&vid_cap->ve.vdev,
704*4882a593Smuzhiyun 				 "Not supported camera pixel format: %#x\n",
705*4882a593Smuzhiyun 				 vid_cap->ci_fmt.code);
706*4882a593Smuzhiyun 			return -EINVAL;
707*4882a593Smuzhiyun 		}
708*4882a593Smuzhiyun 		tmp |= (csis_data_alignment == 32) << 8;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		writel(tmp, fimc->regs + FIMC_REG_CSIIMGFMT);
711*4882a593Smuzhiyun 		break;
712*4882a593Smuzhiyun 	case FIMC_BUS_TYPE_ITU_601...FIMC_BUS_TYPE_ITU_656:
713*4882a593Smuzhiyun 		if (source->mux_id == 0) /* ITU-A, ITU-B: 0, 1 */
714*4882a593Smuzhiyun 			cfg |= FIMC_REG_CIGCTRL_SELCAM_ITU_A;
715*4882a593Smuzhiyun 		if (vid_cap->ci_fmt.code == MEDIA_BUS_FMT_JPEG_1X8)
716*4882a593Smuzhiyun 			cfg |= FIMC_REG_CIGCTRL_CAM_JPEG;
717*4882a593Smuzhiyun 		break;
718*4882a593Smuzhiyun 	case FIMC_BUS_TYPE_LCD_WRITEBACK_A:
719*4882a593Smuzhiyun 		cfg |= FIMC_REG_CIGCTRL_CAMIF_SELWB;
720*4882a593Smuzhiyun 		fallthrough;
721*4882a593Smuzhiyun 	case FIMC_BUS_TYPE_ISP_WRITEBACK:
722*4882a593Smuzhiyun 		if (fimc->variant->has_isp_wb)
723*4882a593Smuzhiyun 			cfg |= FIMC_REG_CIGCTRL_CAMIF_SELWB;
724*4882a593Smuzhiyun 		else
725*4882a593Smuzhiyun 			WARN_ONCE(1, "ISP Writeback input is not supported\n");
726*4882a593Smuzhiyun 		break;
727*4882a593Smuzhiyun 	default:
728*4882a593Smuzhiyun 		v4l2_err(&vid_cap->ve.vdev,
729*4882a593Smuzhiyun 			 "Invalid FIMC bus type selected: %d\n",
730*4882a593Smuzhiyun 			 source->fimc_bus_type);
731*4882a593Smuzhiyun 		return -EINVAL;
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 	writel(cfg, fimc->regs + FIMC_REG_CIGCTRL);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	return 0;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
fimc_hw_clear_irq(struct fimc_dev * dev)738*4882a593Smuzhiyun void fimc_hw_clear_irq(struct fimc_dev *dev)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
741*4882a593Smuzhiyun 	cfg |= FIMC_REG_CIGCTRL_IRQ_CLR;
742*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
fimc_hw_enable_scaler(struct fimc_dev * dev,bool on)745*4882a593Smuzhiyun void fimc_hw_enable_scaler(struct fimc_dev *dev, bool on)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
748*4882a593Smuzhiyun 	if (on)
749*4882a593Smuzhiyun 		cfg |= FIMC_REG_CISCCTRL_SCALERSTART;
750*4882a593Smuzhiyun 	else
751*4882a593Smuzhiyun 		cfg &= ~FIMC_REG_CISCCTRL_SCALERSTART;
752*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
fimc_hw_activate_input_dma(struct fimc_dev * dev,bool on)755*4882a593Smuzhiyun void fimc_hw_activate_input_dma(struct fimc_dev *dev, bool on)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	u32 cfg = readl(dev->regs + FIMC_REG_MSCTRL);
758*4882a593Smuzhiyun 	if (on)
759*4882a593Smuzhiyun 		cfg |= FIMC_REG_MSCTRL_ENVID;
760*4882a593Smuzhiyun 	else
761*4882a593Smuzhiyun 		cfg &= ~FIMC_REG_MSCTRL_ENVID;
762*4882a593Smuzhiyun 	writel(cfg, dev->regs + FIMC_REG_MSCTRL);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun /* Return an index to the buffer actually being written. */
fimc_hw_get_frame_index(struct fimc_dev * dev)766*4882a593Smuzhiyun s32 fimc_hw_get_frame_index(struct fimc_dev *dev)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	s32 reg;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	if (dev->drv_data->cistatus2) {
771*4882a593Smuzhiyun 		reg = readl(dev->regs + FIMC_REG_CISTATUS2) & 0x3f;
772*4882a593Smuzhiyun 		return reg - 1;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	reg = readl(dev->regs + FIMC_REG_CISTATUS);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	return (reg & FIMC_REG_CISTATUS_FRAMECNT_MASK) >>
778*4882a593Smuzhiyun 		FIMC_REG_CISTATUS_FRAMECNT_SHIFT;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun /* Return an index to the buffer being written previously. */
fimc_hw_get_prev_frame_index(struct fimc_dev * dev)782*4882a593Smuzhiyun s32 fimc_hw_get_prev_frame_index(struct fimc_dev *dev)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	s32 reg;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if (!dev->drv_data->cistatus2)
787*4882a593Smuzhiyun 		return -1;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	reg = readl(dev->regs + FIMC_REG_CISTATUS2);
790*4882a593Smuzhiyun 	return ((reg >> 7) & 0x3f) - 1;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun /* Locking: the caller holds fimc->slock */
fimc_activate_capture(struct fimc_ctx * ctx)794*4882a593Smuzhiyun void fimc_activate_capture(struct fimc_ctx *ctx)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	fimc_hw_enable_scaler(ctx->fimc_dev, ctx->scaler.enabled);
797*4882a593Smuzhiyun 	fimc_hw_enable_capture(ctx);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
fimc_deactivate_capture(struct fimc_dev * fimc)800*4882a593Smuzhiyun void fimc_deactivate_capture(struct fimc_dev *fimc)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	fimc_hw_en_lastirq(fimc, true);
803*4882a593Smuzhiyun 	fimc_hw_disable_capture(fimc);
804*4882a593Smuzhiyun 	fimc_hw_enable_scaler(fimc, false);
805*4882a593Smuzhiyun 	fimc_hw_en_lastirq(fimc, false);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
fimc_hw_camblk_cfg_writeback(struct fimc_dev * fimc)808*4882a593Smuzhiyun int fimc_hw_camblk_cfg_writeback(struct fimc_dev *fimc)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	struct regmap *map = fimc->sysreg;
811*4882a593Smuzhiyun 	unsigned int mask, val, camblk_cfg;
812*4882a593Smuzhiyun 	int ret;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	if (map == NULL)
815*4882a593Smuzhiyun 		return 0;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	ret = regmap_read(map, SYSREG_CAMBLK, &camblk_cfg);
818*4882a593Smuzhiyun 	if (ret < 0 || ((camblk_cfg & 0x00700000) >> 20 != 0x3))
819*4882a593Smuzhiyun 		return ret;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	if (!WARN(fimc->id >= 3, "not supported id: %d\n", fimc->id))
822*4882a593Smuzhiyun 		val = 0x1 << (fimc->id + 20);
823*4882a593Smuzhiyun 	else
824*4882a593Smuzhiyun 		val = 0;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	mask = SYSREG_CAMBLK_FIFORST_ISP | SYSREG_CAMBLK_ISPWB_FULL_EN;
827*4882a593Smuzhiyun 	ret = regmap_update_bits(map, SYSREG_CAMBLK, mask, val);
828*4882a593Smuzhiyun 	if (ret < 0)
829*4882a593Smuzhiyun 		return ret;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	usleep_range(1000, 2000);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	val |= SYSREG_CAMBLK_FIFORST_ISP;
834*4882a593Smuzhiyun 	ret = regmap_update_bits(map, SYSREG_CAMBLK, mask, val);
835*4882a593Smuzhiyun 	if (ret < 0)
836*4882a593Smuzhiyun 		return ret;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	mask = SYSREG_ISPBLK_FIFORST_CAM_BLK;
839*4882a593Smuzhiyun 	ret = regmap_update_bits(map, SYSREG_ISPBLK, mask, ~mask);
840*4882a593Smuzhiyun 	if (ret < 0)
841*4882a593Smuzhiyun 		return ret;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	usleep_range(1000, 2000);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	return regmap_update_bits(map, SYSREG_ISPBLK, mask, mask);
846*4882a593Smuzhiyun }
847