xref: /OK3568_Linux_fs/kernel/drivers/media/platform/exynos4-is/fimc-is-param.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Samsung EXYNOS4x12 FIMC-IS (Imaging Subsystem) driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2011 - 2013 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors: Younghwan Joo <yhwan.joo@samsung.com>
8*4882a593Smuzhiyun  *	    Sylwester Nawrocki <s.nawrocki@samsung.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #ifndef FIMC_IS_PARAM_H_
11*4882a593Smuzhiyun #define FIMC_IS_PARAM_H_
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/compiler.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define FIMC_IS_CONFIG_TIMEOUT		3000 /* ms */
16*4882a593Smuzhiyun #define IS_DEFAULT_WIDTH		1280
17*4882a593Smuzhiyun #define IS_DEFAULT_HEIGHT		720
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define DEFAULT_PREVIEW_STILL_WIDTH	IS_DEFAULT_WIDTH
20*4882a593Smuzhiyun #define DEFAULT_PREVIEW_STILL_HEIGHT	IS_DEFAULT_HEIGHT
21*4882a593Smuzhiyun #define DEFAULT_CAPTURE_STILL_WIDTH	IS_DEFAULT_WIDTH
22*4882a593Smuzhiyun #define DEFAULT_CAPTURE_STILL_HEIGHT	IS_DEFAULT_HEIGHT
23*4882a593Smuzhiyun #define DEFAULT_PREVIEW_VIDEO_WIDTH	IS_DEFAULT_WIDTH
24*4882a593Smuzhiyun #define DEFAULT_PREVIEW_VIDEO_HEIGHT	IS_DEFAULT_HEIGHT
25*4882a593Smuzhiyun #define DEFAULT_CAPTURE_VIDEO_WIDTH	IS_DEFAULT_WIDTH
26*4882a593Smuzhiyun #define DEFAULT_CAPTURE_VIDEO_HEIGHT	IS_DEFAULT_HEIGHT
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DEFAULT_PREVIEW_STILL_FRAMERATE	30
29*4882a593Smuzhiyun #define DEFAULT_CAPTURE_STILL_FRAMERATE	15
30*4882a593Smuzhiyun #define DEFAULT_PREVIEW_VIDEO_FRAMERATE	30
31*4882a593Smuzhiyun #define DEFAULT_CAPTURE_VIDEO_FRAMERATE	30
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define FIMC_IS_REGION_VER		124 /* IS REGION VERSION 1.24 */
34*4882a593Smuzhiyun #define FIMC_IS_PARAM_SIZE		(FIMC_IS_REGION_SIZE + 1)
35*4882a593Smuzhiyun #define FIMC_IS_MAGIC_NUMBER		0x01020304
36*4882a593Smuzhiyun #define FIMC_IS_PARAM_MAX_SIZE		64 /* in bytes */
37*4882a593Smuzhiyun #define FIMC_IS_PARAM_MAX_ENTRIES	(FIMC_IS_PARAM_MAX_SIZE / 4)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* The parameter bitmask bit definitions. */
40*4882a593Smuzhiyun enum is_param_bit {
41*4882a593Smuzhiyun 	PARAM_GLOBAL_SHOTMODE,
42*4882a593Smuzhiyun 	PARAM_SENSOR_CONTROL,
43*4882a593Smuzhiyun 	PARAM_SENSOR_OTF_OUTPUT,
44*4882a593Smuzhiyun 	PARAM_SENSOR_FRAME_RATE,
45*4882a593Smuzhiyun 	PARAM_BUFFER_CONTROL,
46*4882a593Smuzhiyun 	PARAM_BUFFER_OTF_INPUT,
47*4882a593Smuzhiyun 	PARAM_BUFFER_OTF_OUTPUT,
48*4882a593Smuzhiyun 	PARAM_ISP_CONTROL,
49*4882a593Smuzhiyun 	PARAM_ISP_OTF_INPUT,
50*4882a593Smuzhiyun 	PARAM_ISP_DMA1_INPUT,
51*4882a593Smuzhiyun 	/* 10 */
52*4882a593Smuzhiyun 	PARAM_ISP_DMA2_INPUT,
53*4882a593Smuzhiyun 	PARAM_ISP_AA,
54*4882a593Smuzhiyun 	PARAM_ISP_FLASH,
55*4882a593Smuzhiyun 	PARAM_ISP_AWB,
56*4882a593Smuzhiyun 	PARAM_ISP_IMAGE_EFFECT,
57*4882a593Smuzhiyun 	PARAM_ISP_ISO,
58*4882a593Smuzhiyun 	PARAM_ISP_ADJUST,
59*4882a593Smuzhiyun 	PARAM_ISP_METERING,
60*4882a593Smuzhiyun 	PARAM_ISP_AFC,
61*4882a593Smuzhiyun 	PARAM_ISP_OTF_OUTPUT,
62*4882a593Smuzhiyun 	/* 20 */
63*4882a593Smuzhiyun 	PARAM_ISP_DMA1_OUTPUT,
64*4882a593Smuzhiyun 	PARAM_ISP_DMA2_OUTPUT,
65*4882a593Smuzhiyun 	PARAM_DRC_CONTROL,
66*4882a593Smuzhiyun 	PARAM_DRC_OTF_INPUT,
67*4882a593Smuzhiyun 	PARAM_DRC_DMA_INPUT,
68*4882a593Smuzhiyun 	PARAM_DRC_OTF_OUTPUT,
69*4882a593Smuzhiyun 	PARAM_SCALERC_CONTROL,
70*4882a593Smuzhiyun 	PARAM_SCALERC_OTF_INPUT,
71*4882a593Smuzhiyun 	PARAM_SCALERC_IMAGE_EFFECT,
72*4882a593Smuzhiyun 	PARAM_SCALERC_INPUT_CROP,
73*4882a593Smuzhiyun 	/* 30 */
74*4882a593Smuzhiyun 	PARAM_SCALERC_OUTPUT_CROP,
75*4882a593Smuzhiyun 	PARAM_SCALERC_OTF_OUTPUT,
76*4882a593Smuzhiyun 	PARAM_SCALERC_DMA_OUTPUT,
77*4882a593Smuzhiyun 	PARAM_ODC_CONTROL,
78*4882a593Smuzhiyun 	PARAM_ODC_OTF_INPUT,
79*4882a593Smuzhiyun 	PARAM_ODC_OTF_OUTPUT,
80*4882a593Smuzhiyun 	PARAM_DIS_CONTROL,
81*4882a593Smuzhiyun 	PARAM_DIS_OTF_INPUT,
82*4882a593Smuzhiyun 	PARAM_DIS_OTF_OUTPUT,
83*4882a593Smuzhiyun 	PARAM_TDNR_CONTROL,
84*4882a593Smuzhiyun 	/* 40 */
85*4882a593Smuzhiyun 	PARAM_TDNR_OTF_INPUT,
86*4882a593Smuzhiyun 	PARAM_TDNR_1ST_FRAME,
87*4882a593Smuzhiyun 	PARAM_TDNR_OTF_OUTPUT,
88*4882a593Smuzhiyun 	PARAM_TDNR_DMA_OUTPUT,
89*4882a593Smuzhiyun 	PARAM_SCALERP_CONTROL,
90*4882a593Smuzhiyun 	PARAM_SCALERP_OTF_INPUT,
91*4882a593Smuzhiyun 	PARAM_SCALERP_IMAGE_EFFECT,
92*4882a593Smuzhiyun 	PARAM_SCALERP_INPUT_CROP,
93*4882a593Smuzhiyun 	PARAM_SCALERP_OUTPUT_CROP,
94*4882a593Smuzhiyun 	PARAM_SCALERP_ROTATION,
95*4882a593Smuzhiyun 	/* 50 */
96*4882a593Smuzhiyun 	PARAM_SCALERP_FLIP,
97*4882a593Smuzhiyun 	PARAM_SCALERP_OTF_OUTPUT,
98*4882a593Smuzhiyun 	PARAM_SCALERP_DMA_OUTPUT,
99*4882a593Smuzhiyun 	PARAM_FD_CONTROL,
100*4882a593Smuzhiyun 	PARAM_FD_OTF_INPUT,
101*4882a593Smuzhiyun 	PARAM_FD_DMA_INPUT,
102*4882a593Smuzhiyun 	PARAM_FD_CONFIG,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* Interrupt map */
106*4882a593Smuzhiyun #define	FIMC_IS_INT_GENERAL			0
107*4882a593Smuzhiyun #define	FIMC_IS_INT_FRAME_DONE_ISP		1
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* Input */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define CONTROL_COMMAND_STOP			0
112*4882a593Smuzhiyun #define CONTROL_COMMAND_START			1
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define CONTROL_BYPASS_DISABLE			0
115*4882a593Smuzhiyun #define CONTROL_BYPASS_ENABLE			1
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define CONTROL_ERROR_NONE			0
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* OTF (On-The-Fly) input interface commands */
120*4882a593Smuzhiyun #define OTF_INPUT_COMMAND_DISABLE		0
121*4882a593Smuzhiyun #define OTF_INPUT_COMMAND_ENABLE		1
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* OTF input interface color formats */
124*4882a593Smuzhiyun enum oft_input_fmt {
125*4882a593Smuzhiyun 	OTF_INPUT_FORMAT_BAYER			= 0, /* 1 channel */
126*4882a593Smuzhiyun 	OTF_INPUT_FORMAT_YUV444			= 1, /* 3 channels */
127*4882a593Smuzhiyun 	OTF_INPUT_FORMAT_YUV422			= 2, /* 3 channels */
128*4882a593Smuzhiyun 	OTF_INPUT_FORMAT_YUV420			= 3, /* 3 channels */
129*4882a593Smuzhiyun 	OTF_INPUT_FORMAT_STRGEN_COLORBAR_BAYER	= 10,
130*4882a593Smuzhiyun 	OTF_INPUT_FORMAT_BAYER_DMA		= 11,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define OTF_INPUT_ORDER_BAYER_GR_BG		0
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* OTF input error codes */
136*4882a593Smuzhiyun #define OTF_INPUT_ERROR_NONE			0 /* Input setting is done */
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* DMA input commands */
139*4882a593Smuzhiyun #define DMA_INPUT_COMMAND_DISABLE		0
140*4882a593Smuzhiyun #define DMA_INPUT_COMMAND_ENABLE		1
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* DMA input color formats */
143*4882a593Smuzhiyun enum dma_input_fmt {
144*4882a593Smuzhiyun 	DMA_INPUT_FORMAT_BAYER			= 0,
145*4882a593Smuzhiyun 	DMA_INPUT_FORMAT_YUV444			= 1,
146*4882a593Smuzhiyun 	DMA_INPUT_FORMAT_YUV422			= 2,
147*4882a593Smuzhiyun 	DMA_INPUT_FORMAT_YUV420			= 3,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun enum dma_input_order {
151*4882a593Smuzhiyun 	/* (for DMA_INPUT_PLANE_3) */
152*4882a593Smuzhiyun 	DMA_INPUT_ORDER_NO	= 0,
153*4882a593Smuzhiyun 	/* (only valid at DMA_INPUT_PLANE_2) */
154*4882a593Smuzhiyun 	DMA_INPUT_ORDER_CBCR	= 1,
155*4882a593Smuzhiyun 	/* (only valid at DMA_INPUT_PLANE_2) */
156*4882a593Smuzhiyun 	DMA_INPUT_ORDER_CRCB	= 2,
157*4882a593Smuzhiyun 	/* (only valid at DMA_INPUT_PLANE_1 & DMA_INPUT_FORMAT_YUV444) */
158*4882a593Smuzhiyun 	DMA_INPUT_ORDER_YCBCR	= 3,
159*4882a593Smuzhiyun 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
160*4882a593Smuzhiyun 	DMA_INPUT_ORDER_YYCBCR	= 4,
161*4882a593Smuzhiyun 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
162*4882a593Smuzhiyun 	DMA_INPUT_ORDER_YCBYCR	= 5,
163*4882a593Smuzhiyun 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
164*4882a593Smuzhiyun 	DMA_INPUT_ORDER_YCRYCB	= 6,
165*4882a593Smuzhiyun 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
166*4882a593Smuzhiyun 	DMA_INPUT_ORDER_CBYCRY	= 7,
167*4882a593Smuzhiyun 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
168*4882a593Smuzhiyun 	DMA_INPUT_ORDER_CRYCBY	= 8,
169*4882a593Smuzhiyun 	/* (only valid at DMA_INPUT_FORMAT_BAYER) */
170*4882a593Smuzhiyun 	DMA_INPUT_ORDER_GR_BG	= 9
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define DMA_INPUT_ERROR_NONE			0 /* DMA input setting
174*4882a593Smuzhiyun 						     is done */
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * Data output parameter definitions
177*4882a593Smuzhiyun  */
178*4882a593Smuzhiyun #define OTF_OUTPUT_CROP_DISABLE			0
179*4882a593Smuzhiyun #define OTF_OUTPUT_CROP_ENABLE			1
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define OTF_OUTPUT_COMMAND_DISABLE		0
182*4882a593Smuzhiyun #define OTF_OUTPUT_COMMAND_ENABLE		1
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun enum otf_output_fmt {
185*4882a593Smuzhiyun 	OTF_OUTPUT_FORMAT_YUV444		= 1,
186*4882a593Smuzhiyun 	OTF_OUTPUT_FORMAT_YUV422		= 2,
187*4882a593Smuzhiyun 	OTF_OUTPUT_FORMAT_YUV420		= 3,
188*4882a593Smuzhiyun 	OTF_OUTPUT_FORMAT_RGB			= 4,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define OTF_OUTPUT_ORDER_BAYER_GR_BG		0
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define OTF_OUTPUT_ERROR_NONE			0 /* Output Setting is done */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define DMA_OUTPUT_COMMAND_DISABLE		0
196*4882a593Smuzhiyun #define DMA_OUTPUT_COMMAND_ENABLE		1
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun enum dma_output_fmt {
199*4882a593Smuzhiyun 	DMA_OUTPUT_FORMAT_BAYER			= 0,
200*4882a593Smuzhiyun 	DMA_OUTPUT_FORMAT_YUV444		= 1,
201*4882a593Smuzhiyun 	DMA_OUTPUT_FORMAT_YUV422		= 2,
202*4882a593Smuzhiyun 	DMA_OUTPUT_FORMAT_YUV420		= 3,
203*4882a593Smuzhiyun 	DMA_OUTPUT_FORMAT_RGB			= 4,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun enum dma_output_order {
207*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_NO		= 0,
208*4882a593Smuzhiyun 	/* for DMA_OUTPUT_PLANE_3 */
209*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_CBCR		= 1,
210*4882a593Smuzhiyun 	/* only valid at DMA_INPUT_PLANE_2) */
211*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_CRCB		= 2,
212*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_PLANE_2) */
213*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_YYCBCR		= 3,
214*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
215*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_YCBYCR		= 4,
216*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
217*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_YCRYCB		= 5,
218*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
219*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_CBYCRY		= 6,
220*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
221*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_CRYCBY		= 7,
222*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
223*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_YCBCR		= 8,
224*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
225*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_CRYCB		= 9,
226*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
227*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_CRCBY		= 10,
228*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
229*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_CBYCR		= 11,
230*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
231*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_YCRCB		= 12,
232*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
233*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_CBCRY		= 13,
234*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
235*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_BGR		= 14,
236*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_RGB */
237*4882a593Smuzhiyun 	DMA_OUTPUT_ORDER_GB_BG		= 15
238*4882a593Smuzhiyun 	/* only valid at DMA_OUTPUT_FORMAT_BAYER */
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* enum dma_output_notify_dma_done */
242*4882a593Smuzhiyun #define DMA_OUTPUT_NOTIFY_DMA_DONE_DISABLE	0
243*4882a593Smuzhiyun #define DMA_OUTPUT_NOTIFY_DMA_DONE_ENABLE	1
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* DMA output error codes */
246*4882a593Smuzhiyun #define DMA_OUTPUT_ERROR_NONE			0 /* DMA output setting
247*4882a593Smuzhiyun 						     is done */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* ----------------------  Global  ----------------------------------- */
250*4882a593Smuzhiyun #define GLOBAL_SHOTMODE_ERROR_NONE		0 /* shot-mode setting
251*4882a593Smuzhiyun 						     is done */
252*4882a593Smuzhiyun /* 3A lock commands */
253*4882a593Smuzhiyun #define ISP_AA_COMMAND_START			0
254*4882a593Smuzhiyun #define ISP_AA_COMMAND_STOP			1
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /* 3A lock target */
257*4882a593Smuzhiyun #define ISP_AA_TARGET_AF			1
258*4882a593Smuzhiyun #define ISP_AA_TARGET_AE			2
259*4882a593Smuzhiyun #define ISP_AA_TARGET_AWB			4
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun enum isp_af_mode {
262*4882a593Smuzhiyun 	ISP_AF_MODE_MANUAL			= 0,
263*4882a593Smuzhiyun 	ISP_AF_MODE_SINGLE			= 1,
264*4882a593Smuzhiyun 	ISP_AF_MODE_CONTINUOUS			= 2,
265*4882a593Smuzhiyun 	ISP_AF_MODE_TOUCH			= 3,
266*4882a593Smuzhiyun 	ISP_AF_MODE_SLEEP			= 4,
267*4882a593Smuzhiyun 	ISP_AF_MODE_INIT			= 5,
268*4882a593Smuzhiyun 	ISP_AF_MODE_SET_CENTER_WINDOW		= 6,
269*4882a593Smuzhiyun 	ISP_AF_MODE_SET_TOUCH_WINDOW		= 7
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* Face AF commands */
273*4882a593Smuzhiyun #define ISP_AF_FACE_DISABLE			0
274*4882a593Smuzhiyun #define ISP_AF_FACE_ENABLE			1
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /* AF range */
277*4882a593Smuzhiyun #define ISP_AF_RANGE_NORMAL			0
278*4882a593Smuzhiyun #define ISP_AF_RANGE_MACRO			1
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* AF sleep */
281*4882a593Smuzhiyun #define ISP_AF_SLEEP_OFF			0
282*4882a593Smuzhiyun #define ISP_AF_SLEEP_ON				1
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* Continuous AF commands */
285*4882a593Smuzhiyun #define ISP_AF_CONTINUOUS_DISABLE		0
286*4882a593Smuzhiyun #define ISP_AF_CONTINUOUS_ENABLE		1
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /* ISP AF error codes */
289*4882a593Smuzhiyun #define ISP_AF_ERROR_NONE			0 /* AF mode change is done */
290*4882a593Smuzhiyun #define ISP_AF_ERROR_NONE_LOCK_DONE		1 /* AF lock is done */
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /* Flash commands */
293*4882a593Smuzhiyun #define ISP_FLASH_COMMAND_DISABLE		0
294*4882a593Smuzhiyun #define ISP_FLASH_COMMAND_MANUAL_ON		1 /* (forced flash) */
295*4882a593Smuzhiyun #define ISP_FLASH_COMMAND_AUTO			2
296*4882a593Smuzhiyun #define ISP_FLASH_COMMAND_TORCH			3 /* 3 sec */
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* Flash red-eye commands */
299*4882a593Smuzhiyun #define ISP_FLASH_REDEYE_DISABLE		0
300*4882a593Smuzhiyun #define ISP_FLASH_REDEYE_ENABLE			1
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* Flash error codes */
303*4882a593Smuzhiyun #define ISP_FLASH_ERROR_NONE			0 /* Flash setting is done */
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* --------------------------  AWB  ------------------------------------ */
306*4882a593Smuzhiyun enum isp_awb_command {
307*4882a593Smuzhiyun 	ISP_AWB_COMMAND_AUTO			= 0,
308*4882a593Smuzhiyun 	ISP_AWB_COMMAND_ILLUMINATION		= 1,
309*4882a593Smuzhiyun 	ISP_AWB_COMMAND_MANUAL			= 2
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun enum isp_awb_illumination {
313*4882a593Smuzhiyun 	ISP_AWB_ILLUMINATION_DAYLIGHT		= 0,
314*4882a593Smuzhiyun 	ISP_AWB_ILLUMINATION_CLOUDY		= 1,
315*4882a593Smuzhiyun 	ISP_AWB_ILLUMINATION_TUNGSTEN		= 2,
316*4882a593Smuzhiyun 	ISP_AWB_ILLUMINATION_FLUORESCENT	= 3
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /* ISP AWN error codes */
320*4882a593Smuzhiyun #define ISP_AWB_ERROR_NONE			0 /* AWB setting is done */
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /* --------------------------  Effect  ----------------------------------- */
323*4882a593Smuzhiyun enum isp_imageeffect_command {
324*4882a593Smuzhiyun 	ISP_IMAGE_EFFECT_DISABLE		= 0,
325*4882a593Smuzhiyun 	ISP_IMAGE_EFFECT_MONOCHROME		= 1,
326*4882a593Smuzhiyun 	ISP_IMAGE_EFFECT_NEGATIVE_MONO		= 2,
327*4882a593Smuzhiyun 	ISP_IMAGE_EFFECT_NEGATIVE_COLOR		= 3,
328*4882a593Smuzhiyun 	ISP_IMAGE_EFFECT_SEPIA			= 4
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /* Image effect error codes */
332*4882a593Smuzhiyun #define ISP_IMAGE_EFFECT_ERROR_NONE		0 /* Image effect setting
333*4882a593Smuzhiyun 						     is done */
334*4882a593Smuzhiyun /* ISO commands */
335*4882a593Smuzhiyun #define ISP_ISO_COMMAND_AUTO			0
336*4882a593Smuzhiyun #define ISP_ISO_COMMAND_MANUAL			1
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /* ISO error codes */
339*4882a593Smuzhiyun #define ISP_ISO_ERROR_NONE			0 /* ISO setting is done */
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* ISP adjust commands */
342*4882a593Smuzhiyun #define ISP_ADJUST_COMMAND_AUTO			(0 << 0)
343*4882a593Smuzhiyun #define ISP_ADJUST_COMMAND_MANUAL_CONTRAST	(1 << 0)
344*4882a593Smuzhiyun #define ISP_ADJUST_COMMAND_MANUAL_SATURATION	(1 << 1)
345*4882a593Smuzhiyun #define ISP_ADJUST_COMMAND_MANUAL_SHARPNESS	(1 << 2)
346*4882a593Smuzhiyun #define ISP_ADJUST_COMMAND_MANUAL_EXPOSURE	(1 << 3)
347*4882a593Smuzhiyun #define ISP_ADJUST_COMMAND_MANUAL_BRIGHTNESS	(1 << 4)
348*4882a593Smuzhiyun #define ISP_ADJUST_COMMAND_MANUAL_HUE		(1 << 5)
349*4882a593Smuzhiyun #define ISP_ADJUST_COMMAND_MANUAL_ALL		0x7f
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* ISP adjustment error codes */
352*4882a593Smuzhiyun #define ISP_ADJUST_ERROR_NONE			0 /* Adjust setting is done */
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun  *  Exposure metering
356*4882a593Smuzhiyun  */
357*4882a593Smuzhiyun enum isp_metering_command {
358*4882a593Smuzhiyun 	ISP_METERING_COMMAND_AVERAGE	= 0,
359*4882a593Smuzhiyun 	ISP_METERING_COMMAND_SPOT	= 1,
360*4882a593Smuzhiyun 	ISP_METERING_COMMAND_MATRIX	= 2,
361*4882a593Smuzhiyun 	ISP_METERING_COMMAND_CENTER	= 3
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /* ISP metering error codes */
365*4882a593Smuzhiyun #define ISP_METERING_ERROR_NONE		0 /* Metering setting is done */
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun  * AFC
369*4882a593Smuzhiyun  */
370*4882a593Smuzhiyun enum isp_afc_command {
371*4882a593Smuzhiyun 	ISP_AFC_COMMAND_DISABLE		= 0,
372*4882a593Smuzhiyun 	ISP_AFC_COMMAND_AUTO		= 1,
373*4882a593Smuzhiyun 	ISP_AFC_COMMAND_MANUAL		= 2,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun #define ISP_AFC_MANUAL_50HZ		50
377*4882a593Smuzhiyun #define ISP_AFC_MANUAL_60HZ		60
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun /* ------------------------  SCENE MODE--------------------------------- */
380*4882a593Smuzhiyun enum isp_scene_mode {
381*4882a593Smuzhiyun 	ISP_SCENE_NONE			= 0,
382*4882a593Smuzhiyun 	ISP_SCENE_PORTRAIT		= 1,
383*4882a593Smuzhiyun 	ISP_SCENE_LANDSCAPE		= 2,
384*4882a593Smuzhiyun 	ISP_SCENE_SPORTS		= 3,
385*4882a593Smuzhiyun 	ISP_SCENE_PARTYINDOOR		= 4,
386*4882a593Smuzhiyun 	ISP_SCENE_BEACHSNOW		= 5,
387*4882a593Smuzhiyun 	ISP_SCENE_SUNSET		= 6,
388*4882a593Smuzhiyun 	ISP_SCENE_DAWN			= 7,
389*4882a593Smuzhiyun 	ISP_SCENE_FALL			= 8,
390*4882a593Smuzhiyun 	ISP_SCENE_NIGHT			= 9,
391*4882a593Smuzhiyun 	ISP_SCENE_AGAINSTLIGHTWLIGHT	= 10,
392*4882a593Smuzhiyun 	ISP_SCENE_AGAINSTLIGHTWOLIGHT	= 11,
393*4882a593Smuzhiyun 	ISP_SCENE_FIRE			= 12,
394*4882a593Smuzhiyun 	ISP_SCENE_TEXT			= 13,
395*4882a593Smuzhiyun 	ISP_SCENE_CANDLE		= 14
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* AFC error codes */
399*4882a593Smuzhiyun #define ISP_AFC_ERROR_NONE		0 /* AFC setting is done */
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /* ----------------------------  FD  ------------------------------------- */
402*4882a593Smuzhiyun enum fd_config_command {
403*4882a593Smuzhiyun 	FD_CONFIG_COMMAND_MAXIMUM_NUMBER	= 0x1,
404*4882a593Smuzhiyun 	FD_CONFIG_COMMAND_ROLL_ANGLE		= 0x2,
405*4882a593Smuzhiyun 	FD_CONFIG_COMMAND_YAW_ANGLE		= 0x4,
406*4882a593Smuzhiyun 	FD_CONFIG_COMMAND_SMILE_MODE		= 0x8,
407*4882a593Smuzhiyun 	FD_CONFIG_COMMAND_BLINK_MODE		= 0x10,
408*4882a593Smuzhiyun 	FD_CONFIG_COMMAND_EYES_DETECT		= 0x20,
409*4882a593Smuzhiyun 	FD_CONFIG_COMMAND_MOUTH_DETECT		= 0x40,
410*4882a593Smuzhiyun 	FD_CONFIG_COMMAND_ORIENTATION		= 0x80,
411*4882a593Smuzhiyun 	FD_CONFIG_COMMAND_ORIENTATION_VALUE	= 0x100
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun enum fd_config_roll_angle {
415*4882a593Smuzhiyun 	FD_CONFIG_ROLL_ANGLE_BASIC		= 0,
416*4882a593Smuzhiyun 	FD_CONFIG_ROLL_ANGLE_PRECISE_BASIC	= 1,
417*4882a593Smuzhiyun 	FD_CONFIG_ROLL_ANGLE_SIDES		= 2,
418*4882a593Smuzhiyun 	FD_CONFIG_ROLL_ANGLE_PRECISE_SIDES	= 3,
419*4882a593Smuzhiyun 	FD_CONFIG_ROLL_ANGLE_FULL		= 4,
420*4882a593Smuzhiyun 	FD_CONFIG_ROLL_ANGLE_PRECISE_FULL	= 5,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun enum fd_config_yaw_angle {
424*4882a593Smuzhiyun 	FD_CONFIG_YAW_ANGLE_0			= 0,
425*4882a593Smuzhiyun 	FD_CONFIG_YAW_ANGLE_45			= 1,
426*4882a593Smuzhiyun 	FD_CONFIG_YAW_ANGLE_90			= 2,
427*4882a593Smuzhiyun 	FD_CONFIG_YAW_ANGLE_45_90		= 3,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /* Smile mode configuration */
431*4882a593Smuzhiyun #define FD_CONFIG_SMILE_MODE_DISABLE		0
432*4882a593Smuzhiyun #define FD_CONFIG_SMILE_MODE_ENABLE		1
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /* Blink mode configuration */
435*4882a593Smuzhiyun #define FD_CONFIG_BLINK_MODE_DISABLE		0
436*4882a593Smuzhiyun #define FD_CONFIG_BLINK_MODE_ENABLE		1
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* Eyes detection configuration */
439*4882a593Smuzhiyun #define FD_CONFIG_EYES_DETECT_DISABLE		0
440*4882a593Smuzhiyun #define FD_CONFIG_EYES_DETECT_ENABLE		1
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /* Mouth detection configuration */
443*4882a593Smuzhiyun #define FD_CONFIG_MOUTH_DETECT_DISABLE		0
444*4882a593Smuzhiyun #define FD_CONFIG_MOUTH_DETECT_ENABLE		1
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun #define FD_CONFIG_ORIENTATION_DISABLE		0
447*4882a593Smuzhiyun #define FD_CONFIG_ORIENTATION_ENABLE		1
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun struct param_control {
450*4882a593Smuzhiyun 	u32 cmd;
451*4882a593Smuzhiyun 	u32 bypass;
452*4882a593Smuzhiyun 	u32 buffer_address;
453*4882a593Smuzhiyun 	u32 buffer_size;
454*4882a593Smuzhiyun 	u32 skip_frames; /* only valid at ISP */
455*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 6];
456*4882a593Smuzhiyun 	u32 err;
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun struct param_otf_input {
460*4882a593Smuzhiyun 	u32 cmd;
461*4882a593Smuzhiyun 	u32 width;
462*4882a593Smuzhiyun 	u32 height;
463*4882a593Smuzhiyun 	u32 format;
464*4882a593Smuzhiyun 	u32 bitwidth;
465*4882a593Smuzhiyun 	u32 order;
466*4882a593Smuzhiyun 	u32 crop_offset_x;
467*4882a593Smuzhiyun 	u32 crop_offset_y;
468*4882a593Smuzhiyun 	u32 crop_width;
469*4882a593Smuzhiyun 	u32 crop_height;
470*4882a593Smuzhiyun 	u32 frametime_min;
471*4882a593Smuzhiyun 	u32 frametime_max;
472*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 13];
473*4882a593Smuzhiyun 	u32 err;
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun struct param_dma_input {
477*4882a593Smuzhiyun 	u32 cmd;
478*4882a593Smuzhiyun 	u32 width;
479*4882a593Smuzhiyun 	u32 height;
480*4882a593Smuzhiyun 	u32 format;
481*4882a593Smuzhiyun 	u32 bitwidth;
482*4882a593Smuzhiyun 	u32 plane;
483*4882a593Smuzhiyun 	u32 order;
484*4882a593Smuzhiyun 	u32 buffer_number;
485*4882a593Smuzhiyun 	u32 buffer_address;
486*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 10];
487*4882a593Smuzhiyun 	u32 err;
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun struct param_otf_output {
491*4882a593Smuzhiyun 	u32 cmd;
492*4882a593Smuzhiyun 	u32 width;
493*4882a593Smuzhiyun 	u32 height;
494*4882a593Smuzhiyun 	u32 format;
495*4882a593Smuzhiyun 	u32 bitwidth;
496*4882a593Smuzhiyun 	u32 order;
497*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 7];
498*4882a593Smuzhiyun 	u32 err;
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun struct param_dma_output {
502*4882a593Smuzhiyun 	u32 cmd;
503*4882a593Smuzhiyun 	u32 width;
504*4882a593Smuzhiyun 	u32 height;
505*4882a593Smuzhiyun 	u32 format;
506*4882a593Smuzhiyun 	u32 bitwidth;
507*4882a593Smuzhiyun 	u32 plane;
508*4882a593Smuzhiyun 	u32 order;
509*4882a593Smuzhiyun 	u32 buffer_number;
510*4882a593Smuzhiyun 	u32 buffer_address;
511*4882a593Smuzhiyun 	u32 notify_dma_done;
512*4882a593Smuzhiyun 	u32 dma_out_mask;
513*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 12];
514*4882a593Smuzhiyun 	u32 err;
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun struct param_global_shotmode {
518*4882a593Smuzhiyun 	u32 cmd;
519*4882a593Smuzhiyun 	u32 skip_frames;
520*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
521*4882a593Smuzhiyun 	u32 err;
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun struct param_sensor_framerate {
525*4882a593Smuzhiyun 	u32 frame_rate;
526*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
527*4882a593Smuzhiyun 	u32 err;
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun struct param_isp_aa {
531*4882a593Smuzhiyun 	u32 cmd;
532*4882a593Smuzhiyun 	u32 target;
533*4882a593Smuzhiyun 	u32 mode;
534*4882a593Smuzhiyun 	u32 scene;
535*4882a593Smuzhiyun 	u32 sleep;
536*4882a593Smuzhiyun 	u32 face;
537*4882a593Smuzhiyun 	u32 touch_x;
538*4882a593Smuzhiyun 	u32 touch_y;
539*4882a593Smuzhiyun 	u32 manual_af_setting;
540*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 10];
541*4882a593Smuzhiyun 	u32 err;
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun struct param_isp_flash {
545*4882a593Smuzhiyun 	u32 cmd;
546*4882a593Smuzhiyun 	u32 redeye;
547*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
548*4882a593Smuzhiyun 	u32 err;
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun struct param_isp_awb {
552*4882a593Smuzhiyun 	u32 cmd;
553*4882a593Smuzhiyun 	u32 illumination;
554*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
555*4882a593Smuzhiyun 	u32 err;
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun struct param_isp_imageeffect {
559*4882a593Smuzhiyun 	u32 cmd;
560*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
561*4882a593Smuzhiyun 	u32 err;
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun struct param_isp_iso {
565*4882a593Smuzhiyun 	u32 cmd;
566*4882a593Smuzhiyun 	u32 value;
567*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
568*4882a593Smuzhiyun 	u32 err;
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun struct param_isp_adjust {
572*4882a593Smuzhiyun 	u32 cmd;
573*4882a593Smuzhiyun 	s32 contrast;
574*4882a593Smuzhiyun 	s32 saturation;
575*4882a593Smuzhiyun 	s32 sharpness;
576*4882a593Smuzhiyun 	s32 exposure;
577*4882a593Smuzhiyun 	s32 brightness;
578*4882a593Smuzhiyun 	s32 hue;
579*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 8];
580*4882a593Smuzhiyun 	u32 err;
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun struct param_isp_metering {
584*4882a593Smuzhiyun 	u32 cmd;
585*4882a593Smuzhiyun 	u32 win_pos_x;
586*4882a593Smuzhiyun 	u32 win_pos_y;
587*4882a593Smuzhiyun 	u32 win_width;
588*4882a593Smuzhiyun 	u32 win_height;
589*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 6];
590*4882a593Smuzhiyun 	u32 err;
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun struct param_isp_afc {
594*4882a593Smuzhiyun 	u32 cmd;
595*4882a593Smuzhiyun 	u32 manual;
596*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
597*4882a593Smuzhiyun 	u32 err;
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun struct param_scaler_imageeffect {
601*4882a593Smuzhiyun 	u32 cmd;
602*4882a593Smuzhiyun 	u32 arbitrary_cb;
603*4882a593Smuzhiyun 	u32 arbitrary_cr;
604*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 4];
605*4882a593Smuzhiyun 	u32 err;
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun struct param_scaler_input_crop {
609*4882a593Smuzhiyun 	u32 cmd;
610*4882a593Smuzhiyun 	u32 crop_offset_x;
611*4882a593Smuzhiyun 	u32 crop_offset_y;
612*4882a593Smuzhiyun 	u32 crop_width;
613*4882a593Smuzhiyun 	u32 crop_height;
614*4882a593Smuzhiyun 	u32 in_width;
615*4882a593Smuzhiyun 	u32 in_height;
616*4882a593Smuzhiyun 	u32 out_width;
617*4882a593Smuzhiyun 	u32 out_height;
618*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 10];
619*4882a593Smuzhiyun 	u32 err;
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun struct param_scaler_output_crop {
623*4882a593Smuzhiyun 	u32 cmd;
624*4882a593Smuzhiyun 	u32 crop_offset_x;
625*4882a593Smuzhiyun 	u32 crop_offset_y;
626*4882a593Smuzhiyun 	u32 crop_width;
627*4882a593Smuzhiyun 	u32 crop_height;
628*4882a593Smuzhiyun 	u32 out_format;
629*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 7];
630*4882a593Smuzhiyun 	u32 err;
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun struct param_scaler_rotation {
634*4882a593Smuzhiyun 	u32 cmd;
635*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
636*4882a593Smuzhiyun 	u32 err;
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun struct param_scaler_flip {
640*4882a593Smuzhiyun 	u32 cmd;
641*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
642*4882a593Smuzhiyun 	u32 err;
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun struct param_3dnr_1stframe {
646*4882a593Smuzhiyun 	u32 cmd;
647*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
648*4882a593Smuzhiyun 	u32 err;
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun struct param_fd_config {
652*4882a593Smuzhiyun 	u32 cmd;
653*4882a593Smuzhiyun 	u32 max_number;
654*4882a593Smuzhiyun 	u32 roll_angle;
655*4882a593Smuzhiyun 	u32 yaw_angle;
656*4882a593Smuzhiyun 	u32 smile_mode;
657*4882a593Smuzhiyun 	u32 blink_mode;
658*4882a593Smuzhiyun 	u32 eye_detect;
659*4882a593Smuzhiyun 	u32 mouth_detect;
660*4882a593Smuzhiyun 	u32 orientation;
661*4882a593Smuzhiyun 	u32 orientation_value;
662*4882a593Smuzhiyun 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 11];
663*4882a593Smuzhiyun 	u32 err;
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun struct global_param {
667*4882a593Smuzhiyun 	struct param_global_shotmode	shotmode;
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun struct sensor_param {
671*4882a593Smuzhiyun 	struct param_control		control;
672*4882a593Smuzhiyun 	struct param_otf_output		otf_output;
673*4882a593Smuzhiyun 	struct param_sensor_framerate	frame_rate;
674*4882a593Smuzhiyun } __packed;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun struct buffer_param {
677*4882a593Smuzhiyun 	struct param_control		control;
678*4882a593Smuzhiyun 	struct param_otf_input		otf_input;
679*4882a593Smuzhiyun 	struct param_otf_output		otf_output;
680*4882a593Smuzhiyun } __packed;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun struct isp_param {
683*4882a593Smuzhiyun 	struct param_control		control;
684*4882a593Smuzhiyun 	struct param_otf_input		otf_input;
685*4882a593Smuzhiyun 	struct param_dma_input		dma1_input;
686*4882a593Smuzhiyun 	struct param_dma_input		dma2_input;
687*4882a593Smuzhiyun 	struct param_isp_aa		aa;
688*4882a593Smuzhiyun 	struct param_isp_flash		flash;
689*4882a593Smuzhiyun 	struct param_isp_awb		awb;
690*4882a593Smuzhiyun 	struct param_isp_imageeffect	effect;
691*4882a593Smuzhiyun 	struct param_isp_iso		iso;
692*4882a593Smuzhiyun 	struct param_isp_adjust		adjust;
693*4882a593Smuzhiyun 	struct param_isp_metering	metering;
694*4882a593Smuzhiyun 	struct param_isp_afc		afc;
695*4882a593Smuzhiyun 	struct param_otf_output		otf_output;
696*4882a593Smuzhiyun 	struct param_dma_output		dma1_output;
697*4882a593Smuzhiyun 	struct param_dma_output		dma2_output;
698*4882a593Smuzhiyun } __packed;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun struct drc_param {
701*4882a593Smuzhiyun 	struct param_control		control;
702*4882a593Smuzhiyun 	struct param_otf_input		otf_input;
703*4882a593Smuzhiyun 	struct param_dma_input		dma_input;
704*4882a593Smuzhiyun 	struct param_otf_output		otf_output;
705*4882a593Smuzhiyun } __packed;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun struct scalerc_param {
708*4882a593Smuzhiyun 	struct param_control		control;
709*4882a593Smuzhiyun 	struct param_otf_input		otf_input;
710*4882a593Smuzhiyun 	struct param_scaler_imageeffect	effect;
711*4882a593Smuzhiyun 	struct param_scaler_input_crop	input_crop;
712*4882a593Smuzhiyun 	struct param_scaler_output_crop	output_crop;
713*4882a593Smuzhiyun 	struct param_otf_output		otf_output;
714*4882a593Smuzhiyun 	struct param_dma_output		dma_output;
715*4882a593Smuzhiyun } __packed;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun struct odc_param {
718*4882a593Smuzhiyun 	struct param_control		control;
719*4882a593Smuzhiyun 	struct param_otf_input		otf_input;
720*4882a593Smuzhiyun 	struct param_otf_output		otf_output;
721*4882a593Smuzhiyun } __packed;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun struct dis_param {
724*4882a593Smuzhiyun 	struct param_control		control;
725*4882a593Smuzhiyun 	struct param_otf_output		otf_input;
726*4882a593Smuzhiyun 	struct param_otf_output		otf_output;
727*4882a593Smuzhiyun } __packed;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun struct tdnr_param {
730*4882a593Smuzhiyun 	struct param_control		control;
731*4882a593Smuzhiyun 	struct param_otf_input		otf_input;
732*4882a593Smuzhiyun 	struct param_3dnr_1stframe	frame;
733*4882a593Smuzhiyun 	struct param_otf_output		otf_output;
734*4882a593Smuzhiyun 	struct param_dma_output		dma_output;
735*4882a593Smuzhiyun } __packed;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun struct scalerp_param {
738*4882a593Smuzhiyun 	struct param_control		control;
739*4882a593Smuzhiyun 	struct param_otf_input		otf_input;
740*4882a593Smuzhiyun 	struct param_scaler_imageeffect	effect;
741*4882a593Smuzhiyun 	struct param_scaler_input_crop	input_crop;
742*4882a593Smuzhiyun 	struct param_scaler_output_crop	output_crop;
743*4882a593Smuzhiyun 	struct param_scaler_rotation	rotation;
744*4882a593Smuzhiyun 	struct param_scaler_flip	flip;
745*4882a593Smuzhiyun 	struct param_otf_output		otf_output;
746*4882a593Smuzhiyun 	struct param_dma_output		dma_output;
747*4882a593Smuzhiyun } __packed;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun struct fd_param {
750*4882a593Smuzhiyun 	struct param_control		control;
751*4882a593Smuzhiyun 	struct param_otf_input		otf_input;
752*4882a593Smuzhiyun 	struct param_dma_input		dma_input;
753*4882a593Smuzhiyun 	struct param_fd_config		config;
754*4882a593Smuzhiyun } __packed;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun struct is_param_region {
757*4882a593Smuzhiyun 	struct global_param		global;
758*4882a593Smuzhiyun 	struct sensor_param		sensor;
759*4882a593Smuzhiyun 	struct buffer_param		buf;
760*4882a593Smuzhiyun 	struct isp_param		isp;
761*4882a593Smuzhiyun 	struct drc_param		drc;
762*4882a593Smuzhiyun 	struct scalerc_param		scalerc;
763*4882a593Smuzhiyun 	struct odc_param		odc;
764*4882a593Smuzhiyun 	struct dis_param		dis;
765*4882a593Smuzhiyun 	struct tdnr_param		tdnr;
766*4882a593Smuzhiyun 	struct scalerp_param		scalerp;
767*4882a593Smuzhiyun 	struct fd_param			fd;
768*4882a593Smuzhiyun } __packed;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun #define NUMBER_OF_GAMMA_CURVE_POINTS	32
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun struct is_tune_sensor {
773*4882a593Smuzhiyun 	u32 exposure;
774*4882a593Smuzhiyun 	u32 analog_gain;
775*4882a593Smuzhiyun 	u32 frame_rate;
776*4882a593Smuzhiyun 	u32 actuator_position;
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun struct is_tune_gammacurve {
780*4882a593Smuzhiyun 	u32 num_pts_x[NUMBER_OF_GAMMA_CURVE_POINTS];
781*4882a593Smuzhiyun 	u32 num_pts_y_r[NUMBER_OF_GAMMA_CURVE_POINTS];
782*4882a593Smuzhiyun 	u32 num_pts_y_g[NUMBER_OF_GAMMA_CURVE_POINTS];
783*4882a593Smuzhiyun 	u32 num_pts_y_b[NUMBER_OF_GAMMA_CURVE_POINTS];
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun struct is_tune_isp {
787*4882a593Smuzhiyun 	/* Brightness level: range 0...100, default 7. */
788*4882a593Smuzhiyun 	u32 brightness_level;
789*4882a593Smuzhiyun 	/* Contrast level: range -127...127, default 0. */
790*4882a593Smuzhiyun 	s32 contrast_level;
791*4882a593Smuzhiyun 	/* Saturation level: range -127...127, default 0. */
792*4882a593Smuzhiyun 	s32 saturation_level;
793*4882a593Smuzhiyun 	s32 gamma_level;
794*4882a593Smuzhiyun 	struct is_tune_gammacurve gamma_curve[4];
795*4882a593Smuzhiyun 	/* Hue: range -127...127, default 0. */
796*4882a593Smuzhiyun 	s32 hue;
797*4882a593Smuzhiyun 	/* Sharpness blur: range -127...127, default 0. */
798*4882a593Smuzhiyun 	s32 sharpness_blur;
799*4882a593Smuzhiyun 	/* Despeckle : range -127~127, default : 0 */
800*4882a593Smuzhiyun 	s32 despeckle;
801*4882a593Smuzhiyun 	/* Edge color supression: range -127...127, default 0. */
802*4882a593Smuzhiyun 	s32 edge_color_supression;
803*4882a593Smuzhiyun 	/* Noise reduction: range -127...127, default 0. */
804*4882a593Smuzhiyun 	s32 noise_reduction;
805*4882a593Smuzhiyun 	/* (32 * 4 + 9) * 4 = 548 bytes */
806*4882a593Smuzhiyun } __packed;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun struct is_tune_region {
809*4882a593Smuzhiyun 	struct is_tune_sensor sensor;
810*4882a593Smuzhiyun 	struct is_tune_isp isp;
811*4882a593Smuzhiyun } __packed;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun struct rational {
814*4882a593Smuzhiyun 	u32 num;
815*4882a593Smuzhiyun 	u32 den;
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun struct srational {
819*4882a593Smuzhiyun 	s32 num;
820*4882a593Smuzhiyun 	s32 den;
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun #define FLASH_FIRED_SHIFT			0
824*4882a593Smuzhiyun #define FLASH_NOT_FIRED				0
825*4882a593Smuzhiyun #define FLASH_FIRED				1
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun #define FLASH_STROBE_SHIFT			1
828*4882a593Smuzhiyun #define FLASH_STROBE_NO_DETECTION		0
829*4882a593Smuzhiyun #define FLASH_STROBE_RESERVED			1
830*4882a593Smuzhiyun #define FLASH_STROBE_RETURN_LIGHT_NOT_DETECTED	2
831*4882a593Smuzhiyun #define FLASH_STROBE_RETURN_LIGHT_DETECTED	3
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun #define FLASH_MODE_SHIFT			3
834*4882a593Smuzhiyun #define FLASH_MODE_UNKNOWN			0
835*4882a593Smuzhiyun #define FLASH_MODE_COMPULSORY_FLASH_FIRING	1
836*4882a593Smuzhiyun #define FLASH_MODE_COMPULSORY_FLASH_SUPPRESSION	2
837*4882a593Smuzhiyun #define FLASH_MODE_AUTO_MODE			3
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun #define FLASH_FUNCTION_SHIFT			5
840*4882a593Smuzhiyun #define FLASH_FUNCTION_PRESENT			0
841*4882a593Smuzhiyun #define FLASH_FUNCTION_NONE			1
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun #define FLASH_RED_EYE_SHIFT			6
844*4882a593Smuzhiyun #define FLASH_RED_EYE_DISABLED			0
845*4882a593Smuzhiyun #define FLASH_RED_EYE_SUPPORTED			1
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun enum apex_aperture_value {
848*4882a593Smuzhiyun 	F1_0	= 0,
849*4882a593Smuzhiyun 	F1_4	= 1,
850*4882a593Smuzhiyun 	F2_0	= 2,
851*4882a593Smuzhiyun 	F2_8	= 3,
852*4882a593Smuzhiyun 	F4_0	= 4,
853*4882a593Smuzhiyun 	F5_6	= 5,
854*4882a593Smuzhiyun 	F8_9	= 6,
855*4882a593Smuzhiyun 	F11_0	= 7,
856*4882a593Smuzhiyun 	F16_0	= 8,
857*4882a593Smuzhiyun 	F22_0	= 9,
858*4882a593Smuzhiyun 	F32_0	= 10,
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun struct exif_attribute {
862*4882a593Smuzhiyun 	struct rational exposure_time;
863*4882a593Smuzhiyun 	struct srational shutter_speed;
864*4882a593Smuzhiyun 	u32 iso_speed_rating;
865*4882a593Smuzhiyun 	u32 flash;
866*4882a593Smuzhiyun 	struct srational brightness;
867*4882a593Smuzhiyun } __packed;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun struct is_frame_header {
870*4882a593Smuzhiyun 	u32 valid;
871*4882a593Smuzhiyun 	u32 bad_mark;
872*4882a593Smuzhiyun 	u32 captured;
873*4882a593Smuzhiyun 	u32 frame_number;
874*4882a593Smuzhiyun 	struct exif_attribute exif;
875*4882a593Smuzhiyun } __packed;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun struct is_fd_rect {
878*4882a593Smuzhiyun 	u32 offset_x;
879*4882a593Smuzhiyun 	u32 offset_y;
880*4882a593Smuzhiyun 	u32 width;
881*4882a593Smuzhiyun 	u32 height;
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun struct is_face_marker {
885*4882a593Smuzhiyun 	u32 frame_number;
886*4882a593Smuzhiyun 	struct is_fd_rect face;
887*4882a593Smuzhiyun 	struct is_fd_rect left_eye;
888*4882a593Smuzhiyun 	struct is_fd_rect right_eye;
889*4882a593Smuzhiyun 	struct is_fd_rect mouth;
890*4882a593Smuzhiyun 	u32 roll_angle;
891*4882a593Smuzhiyun 	u32 yaw_angle;
892*4882a593Smuzhiyun 	u32 confidence;
893*4882a593Smuzhiyun 	s32 smile_level;
894*4882a593Smuzhiyun 	s32 blink_level;
895*4882a593Smuzhiyun } __packed;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun #define MAX_FRAME_COUNT				8
898*4882a593Smuzhiyun #define MAX_FRAME_COUNT_PREVIEW			4
899*4882a593Smuzhiyun #define MAX_FRAME_COUNT_CAPTURE			1
900*4882a593Smuzhiyun #define MAX_FACE_COUNT				16
901*4882a593Smuzhiyun #define MAX_SHARED_COUNT			500
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun struct is_region {
904*4882a593Smuzhiyun 	struct is_param_region parameter;
905*4882a593Smuzhiyun 	struct is_tune_region tune;
906*4882a593Smuzhiyun 	struct is_frame_header header[MAX_FRAME_COUNT];
907*4882a593Smuzhiyun 	struct is_face_marker face[MAX_FACE_COUNT];
908*4882a593Smuzhiyun 	u32 shared[MAX_SHARED_COUNT];
909*4882a593Smuzhiyun } __packed;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun /* Offset to the ISP DMA2 output buffer address array. */
912*4882a593Smuzhiyun #define DMA2_OUTPUT_ADDR_ARRAY_OFFS \
913*4882a593Smuzhiyun 	(offsetof(struct is_region, shared) + 32 * sizeof(u32))
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun struct is_debug_frame_descriptor {
916*4882a593Smuzhiyun 	u32 sensor_frame_time;
917*4882a593Smuzhiyun 	u32 sensor_exposure_time;
918*4882a593Smuzhiyun 	s32 sensor_analog_gain;
919*4882a593Smuzhiyun 	/* monitor for AA */
920*4882a593Smuzhiyun 	u32 req_lei;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	u32 next_next_lei_exp;
923*4882a593Smuzhiyun 	u32 next_next_lei_a_gain;
924*4882a593Smuzhiyun 	u32 next_next_lei_d_gain;
925*4882a593Smuzhiyun 	u32 next_next_lei_statlei;
926*4882a593Smuzhiyun 	u32 next_next_lei_lei;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	u32 dummy0;
929*4882a593Smuzhiyun };
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun #define MAX_FRAMEDESCRIPTOR_CONTEXT_NUM	(30*20)	/* 600 frames */
932*4882a593Smuzhiyun #define MAX_VERSION_DISPLAY_BUF	32
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun struct is_share_region {
935*4882a593Smuzhiyun 	u32 frame_time;
936*4882a593Smuzhiyun 	u32 exposure_time;
937*4882a593Smuzhiyun 	s32 analog_gain;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	u32 r_gain;
940*4882a593Smuzhiyun 	u32 g_gain;
941*4882a593Smuzhiyun 	u32 b_gain;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	u32 af_position;
944*4882a593Smuzhiyun 	u32 af_status;
945*4882a593Smuzhiyun 	/* 0 : SIRC_ISP_CAMERA_AUTOFOCUSMESSAGE_NOMESSAGE */
946*4882a593Smuzhiyun 	/* 1 : SIRC_ISP_CAMERA_AUTOFOCUSMESSAGE_REACHED */
947*4882a593Smuzhiyun 	/* 2 : SIRC_ISP_CAMERA_AUTOFOCUSMESSAGE_UNABLETOREACH */
948*4882a593Smuzhiyun 	/* 3 : SIRC_ISP_CAMERA_AUTOFOCUSMESSAGE_LOST */
949*4882a593Smuzhiyun 	/* default : unknown */
950*4882a593Smuzhiyun 	u32 af_scene_type;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	u32 frame_descp_onoff_control;
953*4882a593Smuzhiyun 	u32 frame_descp_update_done;
954*4882a593Smuzhiyun 	u32 frame_descp_idx;
955*4882a593Smuzhiyun 	u32 frame_descp_max_idx;
956*4882a593Smuzhiyun 	struct is_debug_frame_descriptor
957*4882a593Smuzhiyun 		dbg_frame_descp_ctx[MAX_FRAMEDESCRIPTOR_CONTEXT_NUM];
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	u32 chip_id;
960*4882a593Smuzhiyun 	u32 chip_rev_no;
961*4882a593Smuzhiyun 	u8 isp_fw_ver_no[MAX_VERSION_DISPLAY_BUF];
962*4882a593Smuzhiyun 	u8 isp_fw_ver_date[MAX_VERSION_DISPLAY_BUF];
963*4882a593Smuzhiyun 	u8 sirc_sdk_ver_no[MAX_VERSION_DISPLAY_BUF];
964*4882a593Smuzhiyun 	u8 sirc_sdk_rev_no[MAX_VERSION_DISPLAY_BUF];
965*4882a593Smuzhiyun 	u8 sirc_sdk_rev_date[MAX_VERSION_DISPLAY_BUF];
966*4882a593Smuzhiyun } __packed;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun struct is_debug_control {
969*4882a593Smuzhiyun 	u32 write_point;	/* 0~ 500KB boundary */
970*4882a593Smuzhiyun 	u32 assert_flag;	/* 0: Not invoked, 1: Invoked */
971*4882a593Smuzhiyun 	u32 pabort_flag;	/* 0: Not invoked, 1: Invoked */
972*4882a593Smuzhiyun 	u32 dabort_flag;	/* 0: Not invoked, 1: Invoked */
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun struct sensor_open_extended {
976*4882a593Smuzhiyun 	u32 actuator_type;
977*4882a593Smuzhiyun 	u32 mclk;
978*4882a593Smuzhiyun 	u32 mipi_lane_num;
979*4882a593Smuzhiyun 	u32 mipi_speed;
980*4882a593Smuzhiyun 	/* Skip setfile loading when fast_open_sensor is not 0 */
981*4882a593Smuzhiyun 	u32 fast_open_sensor;
982*4882a593Smuzhiyun 	/* Activating sensor self calibration mode (6A3) */
983*4882a593Smuzhiyun 	u32 self_calibration_mode;
984*4882a593Smuzhiyun 	/* This field is to adjust I2c clock based on ACLK200 */
985*4882a593Smuzhiyun 	/* This value is varied in case of rev 0.2 */
986*4882a593Smuzhiyun 	u32 i2c_sclk;
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun struct fimc_is;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun int fimc_is_hw_get_sensor_max_framerate(struct fimc_is *is);
992*4882a593Smuzhiyun int __fimc_is_hw_update_param(struct fimc_is *is, u32 offset);
993*4882a593Smuzhiyun void fimc_is_set_initial_params(struct fimc_is *is);
994*4882a593Smuzhiyun unsigned int __get_pending_param_count(struct fimc_is *is);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun int  __is_hw_update_params(struct fimc_is *is);
997*4882a593Smuzhiyun void __is_get_frame_size(struct fimc_is *is, struct v4l2_mbus_framefmt *mf);
998*4882a593Smuzhiyun void __is_set_frame_size(struct fimc_is *is, struct v4l2_mbus_framefmt *mf);
999*4882a593Smuzhiyun void __is_set_sensor(struct fimc_is *is, int fps);
1000*4882a593Smuzhiyun void __is_set_isp_aa_ae(struct fimc_is *is);
1001*4882a593Smuzhiyun void __is_set_isp_flash(struct fimc_is *is, u32 cmd, u32 redeye);
1002*4882a593Smuzhiyun void __is_set_isp_awb(struct fimc_is *is, u32 cmd, u32 val);
1003*4882a593Smuzhiyun void __is_set_isp_effect(struct fimc_is *is, u32 cmd);
1004*4882a593Smuzhiyun void __is_set_isp_iso(struct fimc_is *is, u32 cmd, u32 val);
1005*4882a593Smuzhiyun void __is_set_isp_adjust(struct fimc_is *is, u32 cmd, u32 val);
1006*4882a593Smuzhiyun void __is_set_isp_metering(struct fimc_is *is, u32 id, u32 val);
1007*4882a593Smuzhiyun void __is_set_isp_afc(struct fimc_is *is, u32 cmd, u32 val);
1008*4882a593Smuzhiyun void __is_set_drc_control(struct fimc_is *is, u32 val);
1009*4882a593Smuzhiyun void __is_set_fd_control(struct fimc_is *is, u32 val);
1010*4882a593Smuzhiyun void __is_set_fd_config_maxface(struct fimc_is *is, u32 val);
1011*4882a593Smuzhiyun void __is_set_fd_config_rollangle(struct fimc_is *is, u32 val);
1012*4882a593Smuzhiyun void __is_set_fd_config_yawangle(struct fimc_is *is, u32 val);
1013*4882a593Smuzhiyun void __is_set_fd_config_smilemode(struct fimc_is *is, u32 val);
1014*4882a593Smuzhiyun void __is_set_fd_config_blinkmode(struct fimc_is *is, u32 val);
1015*4882a593Smuzhiyun void __is_set_fd_config_eyedetect(struct fimc_is *is, u32 val);
1016*4882a593Smuzhiyun void __is_set_fd_config_mouthdetect(struct fimc_is *is, u32 val);
1017*4882a593Smuzhiyun void __is_set_fd_config_orientation(struct fimc_is *is, u32 val);
1018*4882a593Smuzhiyun void __is_set_fd_config_orientation_val(struct fimc_is *is, u32 val);
1019*4882a593Smuzhiyun void __is_set_isp_aa_af_mode(struct fimc_is *is, int cmd);
1020*4882a593Smuzhiyun void __is_set_isp_aa_af_start_stop(struct fimc_is *is, int cmd);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun #endif
1023