1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2011 - 2012 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun * http://www.samsung.com
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Samsung EXYNOS5 SoC series G-Scaler driver
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "gsc-core.h"
13*4882a593Smuzhiyun
gsc_hw_set_sw_reset(struct gsc_dev * dev)14*4882a593Smuzhiyun void gsc_hw_set_sw_reset(struct gsc_dev *dev)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun writel(GSC_SW_RESET_SRESET, dev->regs + GSC_SW_RESET);
17*4882a593Smuzhiyun }
18*4882a593Smuzhiyun
gsc_wait_reset(struct gsc_dev * dev)19*4882a593Smuzhiyun int gsc_wait_reset(struct gsc_dev *dev)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun unsigned long end = jiffies + msecs_to_jiffies(50);
22*4882a593Smuzhiyun u32 cfg;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun while (time_before(jiffies, end)) {
25*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_SW_RESET);
26*4882a593Smuzhiyun if (!cfg)
27*4882a593Smuzhiyun return 0;
28*4882a593Smuzhiyun usleep_range(10, 20);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun return -EBUSY;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun
gsc_hw_set_frm_done_irq_mask(struct gsc_dev * dev,bool mask)34*4882a593Smuzhiyun void gsc_hw_set_frm_done_irq_mask(struct gsc_dev *dev, bool mask)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun u32 cfg;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_IRQ);
39*4882a593Smuzhiyun if (mask)
40*4882a593Smuzhiyun cfg |= GSC_IRQ_FRMDONE_MASK;
41*4882a593Smuzhiyun else
42*4882a593Smuzhiyun cfg &= ~GSC_IRQ_FRMDONE_MASK;
43*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IRQ);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
gsc_hw_set_gsc_irq_enable(struct gsc_dev * dev,bool mask)46*4882a593Smuzhiyun void gsc_hw_set_gsc_irq_enable(struct gsc_dev *dev, bool mask)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun u32 cfg;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_IRQ);
51*4882a593Smuzhiyun if (mask)
52*4882a593Smuzhiyun cfg |= GSC_IRQ_ENABLE;
53*4882a593Smuzhiyun else
54*4882a593Smuzhiyun cfg &= ~GSC_IRQ_ENABLE;
55*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IRQ);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
gsc_hw_set_input_buf_masking(struct gsc_dev * dev,u32 shift,bool enable)58*4882a593Smuzhiyun void gsc_hw_set_input_buf_masking(struct gsc_dev *dev, u32 shift,
59*4882a593Smuzhiyun bool enable)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun u32 cfg = readl(dev->regs + GSC_IN_BASE_ADDR_Y_MASK);
62*4882a593Smuzhiyun u32 mask = 1 << shift;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun cfg &= ~mask;
65*4882a593Smuzhiyun cfg |= enable << shift;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IN_BASE_ADDR_Y_MASK);
68*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IN_BASE_ADDR_CB_MASK);
69*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IN_BASE_ADDR_CR_MASK);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
gsc_hw_set_output_buf_masking(struct gsc_dev * dev,u32 shift,bool enable)72*4882a593Smuzhiyun void gsc_hw_set_output_buf_masking(struct gsc_dev *dev, u32 shift,
73*4882a593Smuzhiyun bool enable)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun u32 cfg = readl(dev->regs + GSC_OUT_BASE_ADDR_Y_MASK);
76*4882a593Smuzhiyun u32 mask = 1 << shift;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun cfg &= ~mask;
79*4882a593Smuzhiyun cfg |= enable << shift;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_OUT_BASE_ADDR_Y_MASK);
82*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_OUT_BASE_ADDR_CB_MASK);
83*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_OUT_BASE_ADDR_CR_MASK);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
gsc_hw_set_input_addr(struct gsc_dev * dev,struct gsc_addr * addr,int index)86*4882a593Smuzhiyun void gsc_hw_set_input_addr(struct gsc_dev *dev, struct gsc_addr *addr,
87*4882a593Smuzhiyun int index)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun pr_debug("src_buf[%d]: %pad, cb: %pad, cr: %pad", index,
90*4882a593Smuzhiyun &addr->y, &addr->cb, &addr->cr);
91*4882a593Smuzhiyun writel(addr->y, dev->regs + GSC_IN_BASE_ADDR_Y(index));
92*4882a593Smuzhiyun writel(addr->cb, dev->regs + GSC_IN_BASE_ADDR_CB(index));
93*4882a593Smuzhiyun writel(addr->cr, dev->regs + GSC_IN_BASE_ADDR_CR(index));
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
gsc_hw_set_output_addr(struct gsc_dev * dev,struct gsc_addr * addr,int index)97*4882a593Smuzhiyun void gsc_hw_set_output_addr(struct gsc_dev *dev,
98*4882a593Smuzhiyun struct gsc_addr *addr, int index)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun pr_debug("dst_buf[%d]: %pad, cb: %pad, cr: %pad",
101*4882a593Smuzhiyun index, &addr->y, &addr->cb, &addr->cr);
102*4882a593Smuzhiyun writel(addr->y, dev->regs + GSC_OUT_BASE_ADDR_Y(index));
103*4882a593Smuzhiyun writel(addr->cb, dev->regs + GSC_OUT_BASE_ADDR_CB(index));
104*4882a593Smuzhiyun writel(addr->cr, dev->regs + GSC_OUT_BASE_ADDR_CR(index));
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
gsc_hw_set_input_path(struct gsc_ctx * ctx)107*4882a593Smuzhiyun void gsc_hw_set_input_path(struct gsc_ctx *ctx)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun u32 cfg = readl(dev->regs + GSC_IN_CON);
112*4882a593Smuzhiyun cfg &= ~(GSC_IN_PATH_MASK | GSC_IN_LOCAL_SEL_MASK);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (ctx->in_path == GSC_DMA)
115*4882a593Smuzhiyun cfg |= GSC_IN_PATH_MEMORY;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IN_CON);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
gsc_hw_set_in_size(struct gsc_ctx * ctx)120*4882a593Smuzhiyun void gsc_hw_set_in_size(struct gsc_ctx *ctx)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
123*4882a593Smuzhiyun struct gsc_frame *frame = &ctx->s_frame;
124*4882a593Smuzhiyun u32 cfg;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Set input pixel offset */
127*4882a593Smuzhiyun cfg = GSC_SRCIMG_OFFSET_X(frame->crop.left);
128*4882a593Smuzhiyun cfg |= GSC_SRCIMG_OFFSET_Y(frame->crop.top);
129*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_SRCIMG_OFFSET);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Set input original size */
132*4882a593Smuzhiyun cfg = GSC_SRCIMG_WIDTH(frame->f_width);
133*4882a593Smuzhiyun cfg |= GSC_SRCIMG_HEIGHT(frame->f_height);
134*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_SRCIMG_SIZE);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Set input cropped size */
137*4882a593Smuzhiyun cfg = GSC_CROPPED_WIDTH(frame->crop.width);
138*4882a593Smuzhiyun cfg |= GSC_CROPPED_HEIGHT(frame->crop.height);
139*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_CROPPED_SIZE);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
gsc_hw_set_in_image_rgb(struct gsc_ctx * ctx)142*4882a593Smuzhiyun void gsc_hw_set_in_image_rgb(struct gsc_ctx *ctx)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
145*4882a593Smuzhiyun struct gsc_frame *frame = &ctx->s_frame;
146*4882a593Smuzhiyun u32 cfg;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_IN_CON);
149*4882a593Smuzhiyun if (frame->colorspace == V4L2_COLORSPACE_REC709)
150*4882a593Smuzhiyun cfg |= GSC_IN_RGB_HD_WIDE;
151*4882a593Smuzhiyun else
152*4882a593Smuzhiyun cfg |= GSC_IN_RGB_SD_WIDE;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (frame->fmt->pixelformat == V4L2_PIX_FMT_RGB565X)
155*4882a593Smuzhiyun cfg |= GSC_IN_RGB565;
156*4882a593Smuzhiyun else if (frame->fmt->pixelformat == V4L2_PIX_FMT_RGB32)
157*4882a593Smuzhiyun cfg |= GSC_IN_XRGB8888;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IN_CON);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
gsc_hw_set_in_image_format(struct gsc_ctx * ctx)162*4882a593Smuzhiyun void gsc_hw_set_in_image_format(struct gsc_ctx *ctx)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
165*4882a593Smuzhiyun struct gsc_frame *frame = &ctx->s_frame;
166*4882a593Smuzhiyun u32 i, depth = 0;
167*4882a593Smuzhiyun u32 cfg;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_IN_CON);
170*4882a593Smuzhiyun cfg &= ~(GSC_IN_RGB_TYPE_MASK | GSC_IN_YUV422_1P_ORDER_MASK |
171*4882a593Smuzhiyun GSC_IN_CHROMA_ORDER_MASK | GSC_IN_FORMAT_MASK |
172*4882a593Smuzhiyun GSC_IN_TILE_TYPE_MASK | GSC_IN_TILE_MODE);
173*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IN_CON);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (is_rgb(frame->fmt->color)) {
176*4882a593Smuzhiyun gsc_hw_set_in_image_rgb(ctx);
177*4882a593Smuzhiyun return;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun for (i = 0; i < frame->fmt->num_planes; i++)
180*4882a593Smuzhiyun depth += frame->fmt->depth[i];
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun switch (frame->fmt->num_comp) {
183*4882a593Smuzhiyun case 1:
184*4882a593Smuzhiyun cfg |= GSC_IN_YUV422_1P;
185*4882a593Smuzhiyun if (frame->fmt->yorder == GSC_LSB_Y)
186*4882a593Smuzhiyun cfg |= GSC_IN_YUV422_1P_ORDER_LSB_Y;
187*4882a593Smuzhiyun else
188*4882a593Smuzhiyun cfg |= GSC_IN_YUV422_1P_OEDER_LSB_C;
189*4882a593Smuzhiyun if (frame->fmt->corder == GSC_CBCR)
190*4882a593Smuzhiyun cfg |= GSC_IN_CHROMA_ORDER_CBCR;
191*4882a593Smuzhiyun else
192*4882a593Smuzhiyun cfg |= GSC_IN_CHROMA_ORDER_CRCB;
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun case 2:
195*4882a593Smuzhiyun if (depth == 12)
196*4882a593Smuzhiyun cfg |= GSC_IN_YUV420_2P;
197*4882a593Smuzhiyun else
198*4882a593Smuzhiyun cfg |= GSC_IN_YUV422_2P;
199*4882a593Smuzhiyun if (frame->fmt->corder == GSC_CBCR)
200*4882a593Smuzhiyun cfg |= GSC_IN_CHROMA_ORDER_CBCR;
201*4882a593Smuzhiyun else
202*4882a593Smuzhiyun cfg |= GSC_IN_CHROMA_ORDER_CRCB;
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun case 3:
205*4882a593Smuzhiyun if (depth == 12)
206*4882a593Smuzhiyun cfg |= GSC_IN_YUV420_3P;
207*4882a593Smuzhiyun else
208*4882a593Smuzhiyun cfg |= GSC_IN_YUV422_3P;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (is_tiled(frame->fmt))
213*4882a593Smuzhiyun cfg |= GSC_IN_TILE_C_16x8 | GSC_IN_TILE_MODE;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IN_CON);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
gsc_hw_set_output_path(struct gsc_ctx * ctx)218*4882a593Smuzhiyun void gsc_hw_set_output_path(struct gsc_ctx *ctx)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun u32 cfg = readl(dev->regs + GSC_OUT_CON);
223*4882a593Smuzhiyun cfg &= ~GSC_OUT_PATH_MASK;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (ctx->out_path == GSC_DMA)
226*4882a593Smuzhiyun cfg |= GSC_OUT_PATH_MEMORY;
227*4882a593Smuzhiyun else
228*4882a593Smuzhiyun cfg |= GSC_OUT_PATH_LOCAL;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_OUT_CON);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
gsc_hw_set_out_size(struct gsc_ctx * ctx)233*4882a593Smuzhiyun void gsc_hw_set_out_size(struct gsc_ctx *ctx)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
236*4882a593Smuzhiyun struct gsc_frame *frame = &ctx->d_frame;
237*4882a593Smuzhiyun u32 cfg;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Set output original size */
240*4882a593Smuzhiyun if (ctx->out_path == GSC_DMA) {
241*4882a593Smuzhiyun cfg = GSC_DSTIMG_OFFSET_X(frame->crop.left);
242*4882a593Smuzhiyun cfg |= GSC_DSTIMG_OFFSET_Y(frame->crop.top);
243*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_DSTIMG_OFFSET);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun cfg = GSC_DSTIMG_WIDTH(frame->f_width);
246*4882a593Smuzhiyun cfg |= GSC_DSTIMG_HEIGHT(frame->f_height);
247*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_DSTIMG_SIZE);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Set output scaled size */
251*4882a593Smuzhiyun if (ctx->gsc_ctrls.rotate->val == 90 ||
252*4882a593Smuzhiyun ctx->gsc_ctrls.rotate->val == 270) {
253*4882a593Smuzhiyun cfg = GSC_SCALED_WIDTH(frame->crop.height);
254*4882a593Smuzhiyun cfg |= GSC_SCALED_HEIGHT(frame->crop.width);
255*4882a593Smuzhiyun } else {
256*4882a593Smuzhiyun cfg = GSC_SCALED_WIDTH(frame->crop.width);
257*4882a593Smuzhiyun cfg |= GSC_SCALED_HEIGHT(frame->crop.height);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_SCALED_SIZE);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
gsc_hw_set_out_image_rgb(struct gsc_ctx * ctx)262*4882a593Smuzhiyun void gsc_hw_set_out_image_rgb(struct gsc_ctx *ctx)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
265*4882a593Smuzhiyun struct gsc_frame *frame = &ctx->d_frame;
266*4882a593Smuzhiyun u32 cfg;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_OUT_CON);
269*4882a593Smuzhiyun if (frame->colorspace == V4L2_COLORSPACE_REC709)
270*4882a593Smuzhiyun cfg |= GSC_OUT_RGB_HD_WIDE;
271*4882a593Smuzhiyun else
272*4882a593Smuzhiyun cfg |= GSC_OUT_RGB_SD_WIDE;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (frame->fmt->pixelformat == V4L2_PIX_FMT_RGB565X)
275*4882a593Smuzhiyun cfg |= GSC_OUT_RGB565;
276*4882a593Smuzhiyun else if (frame->fmt->pixelformat == V4L2_PIX_FMT_RGB32)
277*4882a593Smuzhiyun cfg |= GSC_OUT_XRGB8888;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_OUT_CON);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
gsc_hw_set_out_image_format(struct gsc_ctx * ctx)282*4882a593Smuzhiyun void gsc_hw_set_out_image_format(struct gsc_ctx *ctx)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
285*4882a593Smuzhiyun struct gsc_frame *frame = &ctx->d_frame;
286*4882a593Smuzhiyun u32 i, depth = 0;
287*4882a593Smuzhiyun u32 cfg;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_OUT_CON);
290*4882a593Smuzhiyun cfg &= ~(GSC_OUT_RGB_TYPE_MASK | GSC_OUT_YUV422_1P_ORDER_MASK |
291*4882a593Smuzhiyun GSC_OUT_CHROMA_ORDER_MASK | GSC_OUT_FORMAT_MASK |
292*4882a593Smuzhiyun GSC_OUT_TILE_TYPE_MASK | GSC_OUT_TILE_MODE);
293*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_OUT_CON);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (is_rgb(frame->fmt->color)) {
296*4882a593Smuzhiyun gsc_hw_set_out_image_rgb(ctx);
297*4882a593Smuzhiyun return;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (ctx->out_path != GSC_DMA) {
301*4882a593Smuzhiyun cfg |= GSC_OUT_YUV444;
302*4882a593Smuzhiyun goto end_set;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun for (i = 0; i < frame->fmt->num_planes; i++)
306*4882a593Smuzhiyun depth += frame->fmt->depth[i];
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun switch (frame->fmt->num_comp) {
309*4882a593Smuzhiyun case 1:
310*4882a593Smuzhiyun cfg |= GSC_OUT_YUV422_1P;
311*4882a593Smuzhiyun if (frame->fmt->yorder == GSC_LSB_Y)
312*4882a593Smuzhiyun cfg |= GSC_OUT_YUV422_1P_ORDER_LSB_Y;
313*4882a593Smuzhiyun else
314*4882a593Smuzhiyun cfg |= GSC_OUT_YUV422_1P_OEDER_LSB_C;
315*4882a593Smuzhiyun if (frame->fmt->corder == GSC_CBCR)
316*4882a593Smuzhiyun cfg |= GSC_OUT_CHROMA_ORDER_CBCR;
317*4882a593Smuzhiyun else
318*4882a593Smuzhiyun cfg |= GSC_OUT_CHROMA_ORDER_CRCB;
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun case 2:
321*4882a593Smuzhiyun if (depth == 12)
322*4882a593Smuzhiyun cfg |= GSC_OUT_YUV420_2P;
323*4882a593Smuzhiyun else
324*4882a593Smuzhiyun cfg |= GSC_OUT_YUV422_2P;
325*4882a593Smuzhiyun if (frame->fmt->corder == GSC_CBCR)
326*4882a593Smuzhiyun cfg |= GSC_OUT_CHROMA_ORDER_CBCR;
327*4882a593Smuzhiyun else
328*4882a593Smuzhiyun cfg |= GSC_OUT_CHROMA_ORDER_CRCB;
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun case 3:
331*4882a593Smuzhiyun cfg |= GSC_OUT_YUV420_3P;
332*4882a593Smuzhiyun break;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (is_tiled(frame->fmt))
336*4882a593Smuzhiyun cfg |= GSC_OUT_TILE_C_16x8 | GSC_OUT_TILE_MODE;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun end_set:
339*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_OUT_CON);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
gsc_hw_set_prescaler(struct gsc_ctx * ctx)342*4882a593Smuzhiyun void gsc_hw_set_prescaler(struct gsc_ctx *ctx)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
345*4882a593Smuzhiyun struct gsc_scaler *sc = &ctx->scaler;
346*4882a593Smuzhiyun u32 cfg;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun cfg = GSC_PRESC_SHFACTOR(sc->pre_shfactor);
349*4882a593Smuzhiyun cfg |= GSC_PRESC_H_RATIO(sc->pre_hratio);
350*4882a593Smuzhiyun cfg |= GSC_PRESC_V_RATIO(sc->pre_vratio);
351*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_PRE_SCALE_RATIO);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
gsc_hw_set_mainscaler(struct gsc_ctx * ctx)354*4882a593Smuzhiyun void gsc_hw_set_mainscaler(struct gsc_ctx *ctx)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
357*4882a593Smuzhiyun struct gsc_scaler *sc = &ctx->scaler;
358*4882a593Smuzhiyun u32 cfg;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun cfg = GSC_MAIN_H_RATIO_VALUE(sc->main_hratio);
361*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_MAIN_H_RATIO);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun cfg = GSC_MAIN_V_RATIO_VALUE(sc->main_vratio);
364*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_MAIN_V_RATIO);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
gsc_hw_set_rotation(struct gsc_ctx * ctx)367*4882a593Smuzhiyun void gsc_hw_set_rotation(struct gsc_ctx *ctx)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
370*4882a593Smuzhiyun u32 cfg;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_IN_CON);
373*4882a593Smuzhiyun cfg &= ~GSC_IN_ROT_MASK;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun switch (ctx->gsc_ctrls.rotate->val) {
376*4882a593Smuzhiyun case 270:
377*4882a593Smuzhiyun cfg |= GSC_IN_ROT_270;
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun case 180:
380*4882a593Smuzhiyun cfg |= GSC_IN_ROT_180;
381*4882a593Smuzhiyun break;
382*4882a593Smuzhiyun case 90:
383*4882a593Smuzhiyun if (ctx->gsc_ctrls.hflip->val)
384*4882a593Smuzhiyun cfg |= GSC_IN_ROT_90_XFLIP;
385*4882a593Smuzhiyun else if (ctx->gsc_ctrls.vflip->val)
386*4882a593Smuzhiyun cfg |= GSC_IN_ROT_90_YFLIP;
387*4882a593Smuzhiyun else
388*4882a593Smuzhiyun cfg |= GSC_IN_ROT_90;
389*4882a593Smuzhiyun break;
390*4882a593Smuzhiyun case 0:
391*4882a593Smuzhiyun if (ctx->gsc_ctrls.hflip->val)
392*4882a593Smuzhiyun cfg |= GSC_IN_ROT_XFLIP;
393*4882a593Smuzhiyun else if (ctx->gsc_ctrls.vflip->val)
394*4882a593Smuzhiyun cfg |= GSC_IN_ROT_YFLIP;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_IN_CON);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
gsc_hw_set_global_alpha(struct gsc_ctx * ctx)400*4882a593Smuzhiyun void gsc_hw_set_global_alpha(struct gsc_ctx *ctx)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
403*4882a593Smuzhiyun struct gsc_frame *frame = &ctx->d_frame;
404*4882a593Smuzhiyun u32 cfg;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (!is_rgb(frame->fmt->color)) {
407*4882a593Smuzhiyun pr_debug("Not a RGB format");
408*4882a593Smuzhiyun return;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_OUT_CON);
412*4882a593Smuzhiyun cfg &= ~GSC_OUT_GLOBAL_ALPHA_MASK;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun cfg |= GSC_OUT_GLOBAL_ALPHA(ctx->gsc_ctrls.global_alpha->val);
415*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_OUT_CON);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
gsc_hw_set_sfr_update(struct gsc_ctx * ctx)418*4882a593Smuzhiyun void gsc_hw_set_sfr_update(struct gsc_ctx *ctx)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct gsc_dev *dev = ctx->gsc_dev;
421*4882a593Smuzhiyun u32 cfg;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun cfg = readl(dev->regs + GSC_ENABLE);
424*4882a593Smuzhiyun cfg |= GSC_ENABLE_SFR_UPDATE;
425*4882a593Smuzhiyun writel(cfg, dev->regs + GSC_ENABLE);
426*4882a593Smuzhiyun }
427