1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * VPIF header file
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments Incorporated - https://www.ti.com/
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
7*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
8*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is distributed .as is. WITHOUT ANY WARRANTY of any
11*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
12*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13*4882a593Smuzhiyun * GNU General Public License for more details.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #ifndef VPIF_H
17*4882a593Smuzhiyun #define VPIF_H
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/videodev2.h>
21*4882a593Smuzhiyun #include <media/davinci/vpif_types.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* Maximum channel allowed */
24*4882a593Smuzhiyun #define VPIF_NUM_CHANNELS (4)
25*4882a593Smuzhiyun #define VPIF_CAPTURE_NUM_CHANNELS (2)
26*4882a593Smuzhiyun #define VPIF_DISPLAY_NUM_CHANNELS (2)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Macros to read/write registers */
29*4882a593Smuzhiyun extern void __iomem *vpif_base;
30*4882a593Smuzhiyun extern spinlock_t vpif_lock;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define regr(reg) readl((reg) + vpif_base)
33*4882a593Smuzhiyun #define regw(value, reg) writel(value, (reg + vpif_base))
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Register Address Offsets */
36*4882a593Smuzhiyun #define VPIF_PID (0x0000)
37*4882a593Smuzhiyun #define VPIF_CH0_CTRL (0x0004)
38*4882a593Smuzhiyun #define VPIF_CH1_CTRL (0x0008)
39*4882a593Smuzhiyun #define VPIF_CH2_CTRL (0x000C)
40*4882a593Smuzhiyun #define VPIF_CH3_CTRL (0x0010)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define VPIF_INTEN (0x0020)
43*4882a593Smuzhiyun #define VPIF_INTEN_SET (0x0024)
44*4882a593Smuzhiyun #define VPIF_INTEN_CLR (0x0028)
45*4882a593Smuzhiyun #define VPIF_STATUS (0x002C)
46*4882a593Smuzhiyun #define VPIF_STATUS_CLR (0x0030)
47*4882a593Smuzhiyun #define VPIF_EMULATION_CTRL (0x0034)
48*4882a593Smuzhiyun #define VPIF_REQ_SIZE (0x0038)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define VPIF_CH0_TOP_STRT_ADD_LUMA (0x0040)
51*4882a593Smuzhiyun #define VPIF_CH0_BTM_STRT_ADD_LUMA (0x0044)
52*4882a593Smuzhiyun #define VPIF_CH0_TOP_STRT_ADD_CHROMA (0x0048)
53*4882a593Smuzhiyun #define VPIF_CH0_BTM_STRT_ADD_CHROMA (0x004c)
54*4882a593Smuzhiyun #define VPIF_CH0_TOP_STRT_ADD_HANC (0x0050)
55*4882a593Smuzhiyun #define VPIF_CH0_BTM_STRT_ADD_HANC (0x0054)
56*4882a593Smuzhiyun #define VPIF_CH0_TOP_STRT_ADD_VANC (0x0058)
57*4882a593Smuzhiyun #define VPIF_CH0_BTM_STRT_ADD_VANC (0x005c)
58*4882a593Smuzhiyun #define VPIF_CH0_SP_CFG (0x0060)
59*4882a593Smuzhiyun #define VPIF_CH0_IMG_ADD_OFST (0x0064)
60*4882a593Smuzhiyun #define VPIF_CH0_HANC_ADD_OFST (0x0068)
61*4882a593Smuzhiyun #define VPIF_CH0_H_CFG (0x006c)
62*4882a593Smuzhiyun #define VPIF_CH0_V_CFG_00 (0x0070)
63*4882a593Smuzhiyun #define VPIF_CH0_V_CFG_01 (0x0074)
64*4882a593Smuzhiyun #define VPIF_CH0_V_CFG_02 (0x0078)
65*4882a593Smuzhiyun #define VPIF_CH0_V_CFG_03 (0x007c)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define VPIF_CH1_TOP_STRT_ADD_LUMA (0x0080)
68*4882a593Smuzhiyun #define VPIF_CH1_BTM_STRT_ADD_LUMA (0x0084)
69*4882a593Smuzhiyun #define VPIF_CH1_TOP_STRT_ADD_CHROMA (0x0088)
70*4882a593Smuzhiyun #define VPIF_CH1_BTM_STRT_ADD_CHROMA (0x008c)
71*4882a593Smuzhiyun #define VPIF_CH1_TOP_STRT_ADD_HANC (0x0090)
72*4882a593Smuzhiyun #define VPIF_CH1_BTM_STRT_ADD_HANC (0x0094)
73*4882a593Smuzhiyun #define VPIF_CH1_TOP_STRT_ADD_VANC (0x0098)
74*4882a593Smuzhiyun #define VPIF_CH1_BTM_STRT_ADD_VANC (0x009c)
75*4882a593Smuzhiyun #define VPIF_CH1_SP_CFG (0x00a0)
76*4882a593Smuzhiyun #define VPIF_CH1_IMG_ADD_OFST (0x00a4)
77*4882a593Smuzhiyun #define VPIF_CH1_HANC_ADD_OFST (0x00a8)
78*4882a593Smuzhiyun #define VPIF_CH1_H_CFG (0x00ac)
79*4882a593Smuzhiyun #define VPIF_CH1_V_CFG_00 (0x00b0)
80*4882a593Smuzhiyun #define VPIF_CH1_V_CFG_01 (0x00b4)
81*4882a593Smuzhiyun #define VPIF_CH1_V_CFG_02 (0x00b8)
82*4882a593Smuzhiyun #define VPIF_CH1_V_CFG_03 (0x00bc)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define VPIF_CH2_TOP_STRT_ADD_LUMA (0x00c0)
85*4882a593Smuzhiyun #define VPIF_CH2_BTM_STRT_ADD_LUMA (0x00c4)
86*4882a593Smuzhiyun #define VPIF_CH2_TOP_STRT_ADD_CHROMA (0x00c8)
87*4882a593Smuzhiyun #define VPIF_CH2_BTM_STRT_ADD_CHROMA (0x00cc)
88*4882a593Smuzhiyun #define VPIF_CH2_TOP_STRT_ADD_HANC (0x00d0)
89*4882a593Smuzhiyun #define VPIF_CH2_BTM_STRT_ADD_HANC (0x00d4)
90*4882a593Smuzhiyun #define VPIF_CH2_TOP_STRT_ADD_VANC (0x00d8)
91*4882a593Smuzhiyun #define VPIF_CH2_BTM_STRT_ADD_VANC (0x00dc)
92*4882a593Smuzhiyun #define VPIF_CH2_SP_CFG (0x00e0)
93*4882a593Smuzhiyun #define VPIF_CH2_IMG_ADD_OFST (0x00e4)
94*4882a593Smuzhiyun #define VPIF_CH2_HANC_ADD_OFST (0x00e8)
95*4882a593Smuzhiyun #define VPIF_CH2_H_CFG (0x00ec)
96*4882a593Smuzhiyun #define VPIF_CH2_V_CFG_00 (0x00f0)
97*4882a593Smuzhiyun #define VPIF_CH2_V_CFG_01 (0x00f4)
98*4882a593Smuzhiyun #define VPIF_CH2_V_CFG_02 (0x00f8)
99*4882a593Smuzhiyun #define VPIF_CH2_V_CFG_03 (0x00fc)
100*4882a593Smuzhiyun #define VPIF_CH2_HANC0_STRT (0x0100)
101*4882a593Smuzhiyun #define VPIF_CH2_HANC0_SIZE (0x0104)
102*4882a593Smuzhiyun #define VPIF_CH2_HANC1_STRT (0x0108)
103*4882a593Smuzhiyun #define VPIF_CH2_HANC1_SIZE (0x010c)
104*4882a593Smuzhiyun #define VPIF_CH2_VANC0_STRT (0x0110)
105*4882a593Smuzhiyun #define VPIF_CH2_VANC0_SIZE (0x0114)
106*4882a593Smuzhiyun #define VPIF_CH2_VANC1_STRT (0x0118)
107*4882a593Smuzhiyun #define VPIF_CH2_VANC1_SIZE (0x011c)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define VPIF_CH3_TOP_STRT_ADD_LUMA (0x0140)
110*4882a593Smuzhiyun #define VPIF_CH3_BTM_STRT_ADD_LUMA (0x0144)
111*4882a593Smuzhiyun #define VPIF_CH3_TOP_STRT_ADD_CHROMA (0x0148)
112*4882a593Smuzhiyun #define VPIF_CH3_BTM_STRT_ADD_CHROMA (0x014c)
113*4882a593Smuzhiyun #define VPIF_CH3_TOP_STRT_ADD_HANC (0x0150)
114*4882a593Smuzhiyun #define VPIF_CH3_BTM_STRT_ADD_HANC (0x0154)
115*4882a593Smuzhiyun #define VPIF_CH3_TOP_STRT_ADD_VANC (0x0158)
116*4882a593Smuzhiyun #define VPIF_CH3_BTM_STRT_ADD_VANC (0x015c)
117*4882a593Smuzhiyun #define VPIF_CH3_SP_CFG (0x0160)
118*4882a593Smuzhiyun #define VPIF_CH3_IMG_ADD_OFST (0x0164)
119*4882a593Smuzhiyun #define VPIF_CH3_HANC_ADD_OFST (0x0168)
120*4882a593Smuzhiyun #define VPIF_CH3_H_CFG (0x016c)
121*4882a593Smuzhiyun #define VPIF_CH3_V_CFG_00 (0x0170)
122*4882a593Smuzhiyun #define VPIF_CH3_V_CFG_01 (0x0174)
123*4882a593Smuzhiyun #define VPIF_CH3_V_CFG_02 (0x0178)
124*4882a593Smuzhiyun #define VPIF_CH3_V_CFG_03 (0x017c)
125*4882a593Smuzhiyun #define VPIF_CH3_HANC0_STRT (0x0180)
126*4882a593Smuzhiyun #define VPIF_CH3_HANC0_SIZE (0x0184)
127*4882a593Smuzhiyun #define VPIF_CH3_HANC1_STRT (0x0188)
128*4882a593Smuzhiyun #define VPIF_CH3_HANC1_SIZE (0x018c)
129*4882a593Smuzhiyun #define VPIF_CH3_VANC0_STRT (0x0190)
130*4882a593Smuzhiyun #define VPIF_CH3_VANC0_SIZE (0x0194)
131*4882a593Smuzhiyun #define VPIF_CH3_VANC1_STRT (0x0198)
132*4882a593Smuzhiyun #define VPIF_CH3_VANC1_SIZE (0x019c)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define VPIF_IODFT_CTRL (0x01c0)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Functions for bit Manipulation */
vpif_set_bit(u32 reg,u32 bit)137*4882a593Smuzhiyun static inline void vpif_set_bit(u32 reg, u32 bit)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun regw((regr(reg)) | (0x01 << bit), reg);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
vpif_clr_bit(u32 reg,u32 bit)142*4882a593Smuzhiyun static inline void vpif_clr_bit(u32 reg, u32 bit)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun regw(((regr(reg)) & ~(0x01 << bit)), reg);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Macro for Generating mask */
148*4882a593Smuzhiyun #ifdef GENERATE_MASK
149*4882a593Smuzhiyun #undef GENERATE_MASK
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define GENERATE_MASK(bits, pos) \
153*4882a593Smuzhiyun ((((0xFFFFFFFF) << (32 - bits)) >> (32 - bits)) << pos)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Bit positions in the channel control registers */
156*4882a593Smuzhiyun #define VPIF_CH_DATA_MODE_BIT (2)
157*4882a593Smuzhiyun #define VPIF_CH_YC_MUX_BIT (3)
158*4882a593Smuzhiyun #define VPIF_CH_SDR_FMT_BIT (4)
159*4882a593Smuzhiyun #define VPIF_CH_HANC_EN_BIT (8)
160*4882a593Smuzhiyun #define VPIF_CH_VANC_EN_BIT (9)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define VPIF_CAPTURE_CH_NIP (10)
163*4882a593Smuzhiyun #define VPIF_DISPLAY_CH_NIP (11)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define VPIF_DISPLAY_PIX_EN_BIT (10)
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define VPIF_CH_INPUT_FIELD_FRAME_BIT (12)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define VPIF_CH_FID_POLARITY_BIT (15)
170*4882a593Smuzhiyun #define VPIF_CH_V_VALID_POLARITY_BIT (14)
171*4882a593Smuzhiyun #define VPIF_CH_H_VALID_POLARITY_BIT (13)
172*4882a593Smuzhiyun #define VPIF_CH_DATA_WIDTH_BIT (28)
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define VPIF_CH_CLK_EDGE_CTRL_BIT (31)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* Mask various length */
177*4882a593Smuzhiyun #define VPIF_CH_EAVSAV_MASK GENERATE_MASK(13, 0)
178*4882a593Smuzhiyun #define VPIF_CH_LEN_MASK GENERATE_MASK(12, 0)
179*4882a593Smuzhiyun #define VPIF_CH_WIDTH_MASK GENERATE_MASK(13, 0)
180*4882a593Smuzhiyun #define VPIF_CH_LEN_SHIFT (16)
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* VPIF masks for registers */
183*4882a593Smuzhiyun #define VPIF_REQ_SIZE_MASK (0x1ff)
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* bit posotion of interrupt vpif_ch_intr register */
186*4882a593Smuzhiyun #define VPIF_INTEN_FRAME_CH0 (0x00000001)
187*4882a593Smuzhiyun #define VPIF_INTEN_FRAME_CH1 (0x00000002)
188*4882a593Smuzhiyun #define VPIF_INTEN_FRAME_CH2 (0x00000004)
189*4882a593Smuzhiyun #define VPIF_INTEN_FRAME_CH3 (0x00000008)
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* bit position of clock and channel enable in vpif_chn_ctrl register */
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define VPIF_CH0_CLK_EN (0x00000002)
194*4882a593Smuzhiyun #define VPIF_CH0_EN (0x00000001)
195*4882a593Smuzhiyun #define VPIF_CH1_CLK_EN (0x00000002)
196*4882a593Smuzhiyun #define VPIF_CH1_EN (0x00000001)
197*4882a593Smuzhiyun #define VPIF_CH2_CLK_EN (0x00000002)
198*4882a593Smuzhiyun #define VPIF_CH2_EN (0x00000001)
199*4882a593Smuzhiyun #define VPIF_CH3_CLK_EN (0x00000002)
200*4882a593Smuzhiyun #define VPIF_CH3_EN (0x00000001)
201*4882a593Smuzhiyun #define VPIF_CH_CLK_EN (0x00000002)
202*4882a593Smuzhiyun #define VPIF_CH_EN (0x00000001)
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #define VPIF_INT_TOP (0x00)
205*4882a593Smuzhiyun #define VPIF_INT_BOTTOM (0x01)
206*4882a593Smuzhiyun #define VPIF_INT_BOTH (0x02)
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun #define VPIF_CH0_INT_CTRL_SHIFT (6)
209*4882a593Smuzhiyun #define VPIF_CH1_INT_CTRL_SHIFT (6)
210*4882a593Smuzhiyun #define VPIF_CH2_INT_CTRL_SHIFT (6)
211*4882a593Smuzhiyun #define VPIF_CH3_INT_CTRL_SHIFT (6)
212*4882a593Smuzhiyun #define VPIF_CH_INT_CTRL_SHIFT (6)
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define VPIF_CH2_CLIP_ANC_EN 14
215*4882a593Smuzhiyun #define VPIF_CH2_CLIP_ACTIVE_EN 13
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define VPIF_CH3_CLIP_ANC_EN 14
218*4882a593Smuzhiyun #define VPIF_CH3_CLIP_ACTIVE_EN 13
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* enabled interrupt on both the fields on vpid_ch0_ctrl register */
221*4882a593Smuzhiyun #define channel0_intr_assert() (regw((regr(VPIF_CH0_CTRL)|\
222*4882a593Smuzhiyun (VPIF_INT_BOTH << VPIF_CH0_INT_CTRL_SHIFT)), VPIF_CH0_CTRL))
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* enabled interrupt on both the fields on vpid_ch1_ctrl register */
225*4882a593Smuzhiyun #define channel1_intr_assert() (regw((regr(VPIF_CH1_CTRL)|\
226*4882a593Smuzhiyun (VPIF_INT_BOTH << VPIF_CH1_INT_CTRL_SHIFT)), VPIF_CH1_CTRL))
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* enabled interrupt on both the fields on vpid_ch0_ctrl register */
229*4882a593Smuzhiyun #define channel2_intr_assert() (regw((regr(VPIF_CH2_CTRL)|\
230*4882a593Smuzhiyun (VPIF_INT_BOTH << VPIF_CH2_INT_CTRL_SHIFT)), VPIF_CH2_CTRL))
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* enabled interrupt on both the fields on vpid_ch1_ctrl register */
233*4882a593Smuzhiyun #define channel3_intr_assert() (regw((regr(VPIF_CH3_CTRL)|\
234*4882a593Smuzhiyun (VPIF_INT_BOTH << VPIF_CH3_INT_CTRL_SHIFT)), VPIF_CH3_CTRL))
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #define VPIF_CH_FID_MASK (0x20)
237*4882a593Smuzhiyun #define VPIF_CH_FID_SHIFT (5)
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define VPIF_NTSC_VBI_START_FIELD0 (1)
240*4882a593Smuzhiyun #define VPIF_NTSC_VBI_START_FIELD1 (263)
241*4882a593Smuzhiyun #define VPIF_PAL_VBI_START_FIELD0 (624)
242*4882a593Smuzhiyun #define VPIF_PAL_VBI_START_FIELD1 (311)
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define VPIF_NTSC_HBI_START_FIELD0 (1)
245*4882a593Smuzhiyun #define VPIF_NTSC_HBI_START_FIELD1 (263)
246*4882a593Smuzhiyun #define VPIF_PAL_HBI_START_FIELD0 (624)
247*4882a593Smuzhiyun #define VPIF_PAL_HBI_START_FIELD1 (311)
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define VPIF_NTSC_VBI_COUNT_FIELD0 (20)
250*4882a593Smuzhiyun #define VPIF_NTSC_VBI_COUNT_FIELD1 (19)
251*4882a593Smuzhiyun #define VPIF_PAL_VBI_COUNT_FIELD0 (24)
252*4882a593Smuzhiyun #define VPIF_PAL_VBI_COUNT_FIELD1 (25)
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define VPIF_NTSC_HBI_COUNT_FIELD0 (263)
255*4882a593Smuzhiyun #define VPIF_NTSC_HBI_COUNT_FIELD1 (262)
256*4882a593Smuzhiyun #define VPIF_PAL_HBI_COUNT_FIELD0 (312)
257*4882a593Smuzhiyun #define VPIF_PAL_HBI_COUNT_FIELD1 (313)
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #define VPIF_NTSC_VBI_SAMPLES_PER_LINE (720)
260*4882a593Smuzhiyun #define VPIF_PAL_VBI_SAMPLES_PER_LINE (720)
261*4882a593Smuzhiyun #define VPIF_NTSC_HBI_SAMPLES_PER_LINE (268)
262*4882a593Smuzhiyun #define VPIF_PAL_HBI_SAMPLES_PER_LINE (280)
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #define VPIF_CH_VANC_EN (0x20)
265*4882a593Smuzhiyun #define VPIF_DMA_REQ_SIZE (0x080)
266*4882a593Smuzhiyun #define VPIF_EMULATION_DISABLE (0x01)
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun extern u8 irq_vpif_capture_channel[VPIF_NUM_CHANNELS];
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* inline function to enable/disable channel0 */
enable_channel0(int enable)271*4882a593Smuzhiyun static inline void enable_channel0(int enable)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun if (enable)
274*4882a593Smuzhiyun regw((regr(VPIF_CH0_CTRL) | (VPIF_CH0_EN)), VPIF_CH0_CTRL);
275*4882a593Smuzhiyun else
276*4882a593Smuzhiyun regw((regr(VPIF_CH0_CTRL) & (~VPIF_CH0_EN)), VPIF_CH0_CTRL);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* inline function to enable/disable channel1 */
enable_channel1(int enable)280*4882a593Smuzhiyun static inline void enable_channel1(int enable)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun if (enable)
283*4882a593Smuzhiyun regw((regr(VPIF_CH1_CTRL) | (VPIF_CH1_EN)), VPIF_CH1_CTRL);
284*4882a593Smuzhiyun else
285*4882a593Smuzhiyun regw((regr(VPIF_CH1_CTRL) & (~VPIF_CH1_EN)), VPIF_CH1_CTRL);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* inline function to enable interrupt for channel0 */
channel0_intr_enable(int enable)289*4882a593Smuzhiyun static inline void channel0_intr_enable(int enable)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun unsigned long flags;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun spin_lock_irqsave(&vpif_lock, flags);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (enable) {
296*4882a593Smuzhiyun regw((regr(VPIF_INTEN) | 0x10), VPIF_INTEN);
297*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | 0x10), VPIF_INTEN_SET);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun regw((regr(VPIF_INTEN) | VPIF_INTEN_FRAME_CH0), VPIF_INTEN);
300*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | VPIF_INTEN_FRAME_CH0),
301*4882a593Smuzhiyun VPIF_INTEN_SET);
302*4882a593Smuzhiyun } else {
303*4882a593Smuzhiyun regw((regr(VPIF_INTEN) & (~VPIF_INTEN_FRAME_CH0)), VPIF_INTEN);
304*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | VPIF_INTEN_FRAME_CH0),
305*4882a593Smuzhiyun VPIF_INTEN_SET);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun spin_unlock_irqrestore(&vpif_lock, flags);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* inline function to enable interrupt for channel1 */
channel1_intr_enable(int enable)311*4882a593Smuzhiyun static inline void channel1_intr_enable(int enable)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun unsigned long flags;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun spin_lock_irqsave(&vpif_lock, flags);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (enable) {
318*4882a593Smuzhiyun regw((regr(VPIF_INTEN) | 0x10), VPIF_INTEN);
319*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | 0x10), VPIF_INTEN_SET);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun regw((regr(VPIF_INTEN) | VPIF_INTEN_FRAME_CH1), VPIF_INTEN);
322*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | VPIF_INTEN_FRAME_CH1),
323*4882a593Smuzhiyun VPIF_INTEN_SET);
324*4882a593Smuzhiyun } else {
325*4882a593Smuzhiyun regw((regr(VPIF_INTEN) & (~VPIF_INTEN_FRAME_CH1)), VPIF_INTEN);
326*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | VPIF_INTEN_FRAME_CH1),
327*4882a593Smuzhiyun VPIF_INTEN_SET);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun spin_unlock_irqrestore(&vpif_lock, flags);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* inline function to set buffer addresses in case of Y/C non mux mode */
ch0_set_videobuf_addr_yc_nmux(unsigned long top_strt_luma,unsigned long btm_strt_luma,unsigned long top_strt_chroma,unsigned long btm_strt_chroma)333*4882a593Smuzhiyun static inline void ch0_set_videobuf_addr_yc_nmux(unsigned long top_strt_luma,
334*4882a593Smuzhiyun unsigned long btm_strt_luma,
335*4882a593Smuzhiyun unsigned long top_strt_chroma,
336*4882a593Smuzhiyun unsigned long btm_strt_chroma)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun regw(top_strt_luma, VPIF_CH0_TOP_STRT_ADD_LUMA);
339*4882a593Smuzhiyun regw(btm_strt_luma, VPIF_CH0_BTM_STRT_ADD_LUMA);
340*4882a593Smuzhiyun regw(top_strt_chroma, VPIF_CH1_TOP_STRT_ADD_CHROMA);
341*4882a593Smuzhiyun regw(btm_strt_chroma, VPIF_CH1_BTM_STRT_ADD_CHROMA);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* inline function to set buffer addresses in VPIF registers for video data */
ch0_set_videobuf_addr(unsigned long top_strt_luma,unsigned long btm_strt_luma,unsigned long top_strt_chroma,unsigned long btm_strt_chroma)345*4882a593Smuzhiyun static inline void ch0_set_videobuf_addr(unsigned long top_strt_luma,
346*4882a593Smuzhiyun unsigned long btm_strt_luma,
347*4882a593Smuzhiyun unsigned long top_strt_chroma,
348*4882a593Smuzhiyun unsigned long btm_strt_chroma)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun regw(top_strt_luma, VPIF_CH0_TOP_STRT_ADD_LUMA);
351*4882a593Smuzhiyun regw(btm_strt_luma, VPIF_CH0_BTM_STRT_ADD_LUMA);
352*4882a593Smuzhiyun regw(top_strt_chroma, VPIF_CH0_TOP_STRT_ADD_CHROMA);
353*4882a593Smuzhiyun regw(btm_strt_chroma, VPIF_CH0_BTM_STRT_ADD_CHROMA);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
ch1_set_videobuf_addr(unsigned long top_strt_luma,unsigned long btm_strt_luma,unsigned long top_strt_chroma,unsigned long btm_strt_chroma)356*4882a593Smuzhiyun static inline void ch1_set_videobuf_addr(unsigned long top_strt_luma,
357*4882a593Smuzhiyun unsigned long btm_strt_luma,
358*4882a593Smuzhiyun unsigned long top_strt_chroma,
359*4882a593Smuzhiyun unsigned long btm_strt_chroma)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun regw(top_strt_luma, VPIF_CH1_TOP_STRT_ADD_LUMA);
363*4882a593Smuzhiyun regw(btm_strt_luma, VPIF_CH1_BTM_STRT_ADD_LUMA);
364*4882a593Smuzhiyun regw(top_strt_chroma, VPIF_CH1_TOP_STRT_ADD_CHROMA);
365*4882a593Smuzhiyun regw(btm_strt_chroma, VPIF_CH1_BTM_STRT_ADD_CHROMA);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
ch0_set_vbi_addr(unsigned long top_vbi,unsigned long btm_vbi,unsigned long a,unsigned long b)368*4882a593Smuzhiyun static inline void ch0_set_vbi_addr(unsigned long top_vbi,
369*4882a593Smuzhiyun unsigned long btm_vbi, unsigned long a, unsigned long b)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun regw(top_vbi, VPIF_CH0_TOP_STRT_ADD_VANC);
372*4882a593Smuzhiyun regw(btm_vbi, VPIF_CH0_BTM_STRT_ADD_VANC);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
ch0_set_hbi_addr(unsigned long top_vbi,unsigned long btm_vbi,unsigned long a,unsigned long b)375*4882a593Smuzhiyun static inline void ch0_set_hbi_addr(unsigned long top_vbi,
376*4882a593Smuzhiyun unsigned long btm_vbi, unsigned long a, unsigned long b)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun regw(top_vbi, VPIF_CH0_TOP_STRT_ADD_HANC);
379*4882a593Smuzhiyun regw(btm_vbi, VPIF_CH0_BTM_STRT_ADD_HANC);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
ch1_set_vbi_addr(unsigned long top_vbi,unsigned long btm_vbi,unsigned long a,unsigned long b)382*4882a593Smuzhiyun static inline void ch1_set_vbi_addr(unsigned long top_vbi,
383*4882a593Smuzhiyun unsigned long btm_vbi, unsigned long a, unsigned long b)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun regw(top_vbi, VPIF_CH1_TOP_STRT_ADD_VANC);
386*4882a593Smuzhiyun regw(btm_vbi, VPIF_CH1_BTM_STRT_ADD_VANC);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
ch1_set_hbi_addr(unsigned long top_vbi,unsigned long btm_vbi,unsigned long a,unsigned long b)389*4882a593Smuzhiyun static inline void ch1_set_hbi_addr(unsigned long top_vbi,
390*4882a593Smuzhiyun unsigned long btm_vbi, unsigned long a, unsigned long b)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun regw(top_vbi, VPIF_CH1_TOP_STRT_ADD_HANC);
393*4882a593Smuzhiyun regw(btm_vbi, VPIF_CH1_BTM_STRT_ADD_HANC);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* Inline function to enable raw vbi in the given channel */
disable_raw_feature(u8 channel_id,u8 index)397*4882a593Smuzhiyun static inline void disable_raw_feature(u8 channel_id, u8 index)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun u32 ctrl_reg;
400*4882a593Smuzhiyun if (0 == channel_id)
401*4882a593Smuzhiyun ctrl_reg = VPIF_CH0_CTRL;
402*4882a593Smuzhiyun else
403*4882a593Smuzhiyun ctrl_reg = VPIF_CH1_CTRL;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (1 == index)
406*4882a593Smuzhiyun vpif_clr_bit(ctrl_reg, VPIF_CH_VANC_EN_BIT);
407*4882a593Smuzhiyun else
408*4882a593Smuzhiyun vpif_clr_bit(ctrl_reg, VPIF_CH_HANC_EN_BIT);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
enable_raw_feature(u8 channel_id,u8 index)411*4882a593Smuzhiyun static inline void enable_raw_feature(u8 channel_id, u8 index)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun u32 ctrl_reg;
414*4882a593Smuzhiyun if (0 == channel_id)
415*4882a593Smuzhiyun ctrl_reg = VPIF_CH0_CTRL;
416*4882a593Smuzhiyun else
417*4882a593Smuzhiyun ctrl_reg = VPIF_CH1_CTRL;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun if (1 == index)
420*4882a593Smuzhiyun vpif_set_bit(ctrl_reg, VPIF_CH_VANC_EN_BIT);
421*4882a593Smuzhiyun else
422*4882a593Smuzhiyun vpif_set_bit(ctrl_reg, VPIF_CH_HANC_EN_BIT);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* inline function to enable/disable channel2 */
enable_channel2(int enable)426*4882a593Smuzhiyun static inline void enable_channel2(int enable)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun if (enable) {
429*4882a593Smuzhiyun regw((regr(VPIF_CH2_CTRL) | (VPIF_CH2_CLK_EN)), VPIF_CH2_CTRL);
430*4882a593Smuzhiyun regw((regr(VPIF_CH2_CTRL) | (VPIF_CH2_EN)), VPIF_CH2_CTRL);
431*4882a593Smuzhiyun } else {
432*4882a593Smuzhiyun regw((regr(VPIF_CH2_CTRL) & (~VPIF_CH2_CLK_EN)), VPIF_CH2_CTRL);
433*4882a593Smuzhiyun regw((regr(VPIF_CH2_CTRL) & (~VPIF_CH2_EN)), VPIF_CH2_CTRL);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* inline function to enable/disable channel3 */
enable_channel3(int enable)438*4882a593Smuzhiyun static inline void enable_channel3(int enable)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun if (enable) {
441*4882a593Smuzhiyun regw((regr(VPIF_CH3_CTRL) | (VPIF_CH3_CLK_EN)), VPIF_CH3_CTRL);
442*4882a593Smuzhiyun regw((regr(VPIF_CH3_CTRL) | (VPIF_CH3_EN)), VPIF_CH3_CTRL);
443*4882a593Smuzhiyun } else {
444*4882a593Smuzhiyun regw((regr(VPIF_CH3_CTRL) & (~VPIF_CH3_CLK_EN)), VPIF_CH3_CTRL);
445*4882a593Smuzhiyun regw((regr(VPIF_CH3_CTRL) & (~VPIF_CH3_EN)), VPIF_CH3_CTRL);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* inline function to enable interrupt for channel2 */
channel2_intr_enable(int enable)450*4882a593Smuzhiyun static inline void channel2_intr_enable(int enable)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun unsigned long flags;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun spin_lock_irqsave(&vpif_lock, flags);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (enable) {
457*4882a593Smuzhiyun regw((regr(VPIF_INTEN) | 0x10), VPIF_INTEN);
458*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | 0x10), VPIF_INTEN_SET);
459*4882a593Smuzhiyun regw((regr(VPIF_INTEN) | VPIF_INTEN_FRAME_CH2), VPIF_INTEN);
460*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | VPIF_INTEN_FRAME_CH2),
461*4882a593Smuzhiyun VPIF_INTEN_SET);
462*4882a593Smuzhiyun } else {
463*4882a593Smuzhiyun regw((regr(VPIF_INTEN) & (~VPIF_INTEN_FRAME_CH2)), VPIF_INTEN);
464*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | VPIF_INTEN_FRAME_CH2),
465*4882a593Smuzhiyun VPIF_INTEN_SET);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun spin_unlock_irqrestore(&vpif_lock, flags);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* inline function to enable interrupt for channel3 */
channel3_intr_enable(int enable)471*4882a593Smuzhiyun static inline void channel3_intr_enable(int enable)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun unsigned long flags;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun spin_lock_irqsave(&vpif_lock, flags);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (enable) {
478*4882a593Smuzhiyun regw((regr(VPIF_INTEN) | 0x10), VPIF_INTEN);
479*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | 0x10), VPIF_INTEN_SET);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun regw((regr(VPIF_INTEN) | VPIF_INTEN_FRAME_CH3), VPIF_INTEN);
482*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | VPIF_INTEN_FRAME_CH3),
483*4882a593Smuzhiyun VPIF_INTEN_SET);
484*4882a593Smuzhiyun } else {
485*4882a593Smuzhiyun regw((regr(VPIF_INTEN) & (~VPIF_INTEN_FRAME_CH3)), VPIF_INTEN);
486*4882a593Smuzhiyun regw((regr(VPIF_INTEN_SET) | VPIF_INTEN_FRAME_CH3),
487*4882a593Smuzhiyun VPIF_INTEN_SET);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun spin_unlock_irqrestore(&vpif_lock, flags);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* inline function to enable raw vbi data for channel2 */
channel2_raw_enable(int enable,u8 index)493*4882a593Smuzhiyun static inline void channel2_raw_enable(int enable, u8 index)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun u32 mask;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (1 == index)
498*4882a593Smuzhiyun mask = VPIF_CH_VANC_EN_BIT;
499*4882a593Smuzhiyun else
500*4882a593Smuzhiyun mask = VPIF_CH_HANC_EN_BIT;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (enable)
503*4882a593Smuzhiyun vpif_set_bit(VPIF_CH2_CTRL, mask);
504*4882a593Smuzhiyun else
505*4882a593Smuzhiyun vpif_clr_bit(VPIF_CH2_CTRL, mask);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* inline function to enable raw vbi data for channel3*/
channel3_raw_enable(int enable,u8 index)509*4882a593Smuzhiyun static inline void channel3_raw_enable(int enable, u8 index)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun u32 mask;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (1 == index)
514*4882a593Smuzhiyun mask = VPIF_CH_VANC_EN_BIT;
515*4882a593Smuzhiyun else
516*4882a593Smuzhiyun mask = VPIF_CH_HANC_EN_BIT;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (enable)
519*4882a593Smuzhiyun vpif_set_bit(VPIF_CH3_CTRL, mask);
520*4882a593Smuzhiyun else
521*4882a593Smuzhiyun vpif_clr_bit(VPIF_CH3_CTRL, mask);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* function to enable clipping (for both active and blanking regions) on ch 2 */
channel2_clipping_enable(int enable)525*4882a593Smuzhiyun static inline void channel2_clipping_enable(int enable)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun if (enable) {
528*4882a593Smuzhiyun vpif_set_bit(VPIF_CH2_CTRL, VPIF_CH2_CLIP_ANC_EN);
529*4882a593Smuzhiyun vpif_set_bit(VPIF_CH2_CTRL, VPIF_CH2_CLIP_ACTIVE_EN);
530*4882a593Smuzhiyun } else {
531*4882a593Smuzhiyun vpif_clr_bit(VPIF_CH2_CTRL, VPIF_CH2_CLIP_ANC_EN);
532*4882a593Smuzhiyun vpif_clr_bit(VPIF_CH2_CTRL, VPIF_CH2_CLIP_ACTIVE_EN);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* function to enable clipping (for both active and blanking regions) on ch 3 */
channel3_clipping_enable(int enable)537*4882a593Smuzhiyun static inline void channel3_clipping_enable(int enable)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun if (enable) {
540*4882a593Smuzhiyun vpif_set_bit(VPIF_CH3_CTRL, VPIF_CH3_CLIP_ANC_EN);
541*4882a593Smuzhiyun vpif_set_bit(VPIF_CH3_CTRL, VPIF_CH3_CLIP_ACTIVE_EN);
542*4882a593Smuzhiyun } else {
543*4882a593Smuzhiyun vpif_clr_bit(VPIF_CH3_CTRL, VPIF_CH3_CLIP_ANC_EN);
544*4882a593Smuzhiyun vpif_clr_bit(VPIF_CH3_CTRL, VPIF_CH3_CLIP_ACTIVE_EN);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* inline function to set buffer addresses in case of Y/C non mux mode */
ch2_set_videobuf_addr_yc_nmux(unsigned long top_strt_luma,unsigned long btm_strt_luma,unsigned long top_strt_chroma,unsigned long btm_strt_chroma)549*4882a593Smuzhiyun static inline void ch2_set_videobuf_addr_yc_nmux(unsigned long top_strt_luma,
550*4882a593Smuzhiyun unsigned long btm_strt_luma,
551*4882a593Smuzhiyun unsigned long top_strt_chroma,
552*4882a593Smuzhiyun unsigned long btm_strt_chroma)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun regw(top_strt_luma, VPIF_CH2_TOP_STRT_ADD_LUMA);
555*4882a593Smuzhiyun regw(btm_strt_luma, VPIF_CH2_BTM_STRT_ADD_LUMA);
556*4882a593Smuzhiyun regw(top_strt_chroma, VPIF_CH3_TOP_STRT_ADD_CHROMA);
557*4882a593Smuzhiyun regw(btm_strt_chroma, VPIF_CH3_BTM_STRT_ADD_CHROMA);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* inline function to set buffer addresses in VPIF registers for video data */
ch2_set_videobuf_addr(unsigned long top_strt_luma,unsigned long btm_strt_luma,unsigned long top_strt_chroma,unsigned long btm_strt_chroma)561*4882a593Smuzhiyun static inline void ch2_set_videobuf_addr(unsigned long top_strt_luma,
562*4882a593Smuzhiyun unsigned long btm_strt_luma,
563*4882a593Smuzhiyun unsigned long top_strt_chroma,
564*4882a593Smuzhiyun unsigned long btm_strt_chroma)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun regw(top_strt_luma, VPIF_CH2_TOP_STRT_ADD_LUMA);
567*4882a593Smuzhiyun regw(btm_strt_luma, VPIF_CH2_BTM_STRT_ADD_LUMA);
568*4882a593Smuzhiyun regw(top_strt_chroma, VPIF_CH2_TOP_STRT_ADD_CHROMA);
569*4882a593Smuzhiyun regw(btm_strt_chroma, VPIF_CH2_BTM_STRT_ADD_CHROMA);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
ch3_set_videobuf_addr(unsigned long top_strt_luma,unsigned long btm_strt_luma,unsigned long top_strt_chroma,unsigned long btm_strt_chroma)572*4882a593Smuzhiyun static inline void ch3_set_videobuf_addr(unsigned long top_strt_luma,
573*4882a593Smuzhiyun unsigned long btm_strt_luma,
574*4882a593Smuzhiyun unsigned long top_strt_chroma,
575*4882a593Smuzhiyun unsigned long btm_strt_chroma)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun regw(top_strt_luma, VPIF_CH3_TOP_STRT_ADD_LUMA);
578*4882a593Smuzhiyun regw(btm_strt_luma, VPIF_CH3_BTM_STRT_ADD_LUMA);
579*4882a593Smuzhiyun regw(top_strt_chroma, VPIF_CH3_TOP_STRT_ADD_CHROMA);
580*4882a593Smuzhiyun regw(btm_strt_chroma, VPIF_CH3_BTM_STRT_ADD_CHROMA);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* inline function to set buffer addresses in VPIF registers for vbi data */
ch2_set_vbi_addr(unsigned long top_strt_luma,unsigned long btm_strt_luma,unsigned long top_strt_chroma,unsigned long btm_strt_chroma)584*4882a593Smuzhiyun static inline void ch2_set_vbi_addr(unsigned long top_strt_luma,
585*4882a593Smuzhiyun unsigned long btm_strt_luma,
586*4882a593Smuzhiyun unsigned long top_strt_chroma,
587*4882a593Smuzhiyun unsigned long btm_strt_chroma)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun regw(top_strt_luma, VPIF_CH2_TOP_STRT_ADD_VANC);
590*4882a593Smuzhiyun regw(btm_strt_luma, VPIF_CH2_BTM_STRT_ADD_VANC);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
ch3_set_vbi_addr(unsigned long top_strt_luma,unsigned long btm_strt_luma,unsigned long top_strt_chroma,unsigned long btm_strt_chroma)593*4882a593Smuzhiyun static inline void ch3_set_vbi_addr(unsigned long top_strt_luma,
594*4882a593Smuzhiyun unsigned long btm_strt_luma,
595*4882a593Smuzhiyun unsigned long top_strt_chroma,
596*4882a593Smuzhiyun unsigned long btm_strt_chroma)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun regw(top_strt_luma, VPIF_CH3_TOP_STRT_ADD_VANC);
599*4882a593Smuzhiyun regw(btm_strt_luma, VPIF_CH3_BTM_STRT_ADD_VANC);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
vpif_intr_status(int channel)602*4882a593Smuzhiyun static inline int vpif_intr_status(int channel)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun int status = 0;
605*4882a593Smuzhiyun int mask;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (channel < 0 || channel > 3)
608*4882a593Smuzhiyun return 0;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun mask = 1 << channel;
611*4882a593Smuzhiyun status = regr(VPIF_STATUS) & mask;
612*4882a593Smuzhiyun regw(status, VPIF_STATUS_CLR);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return status;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun #define VPIF_MAX_NAME (30)
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* This structure will store size parameters as per the mode selected by user */
620*4882a593Smuzhiyun struct vpif_channel_config_params {
621*4882a593Smuzhiyun char name[VPIF_MAX_NAME]; /* Name of the mode */
622*4882a593Smuzhiyun u16 width; /* Indicates width of the image */
623*4882a593Smuzhiyun u16 height; /* Indicates height of the image */
624*4882a593Smuzhiyun u8 frm_fmt; /* Interlaced (0) or progressive (1) */
625*4882a593Smuzhiyun u8 ycmux_mode; /* This mode requires one (0) or two (1)
626*4882a593Smuzhiyun channels */
627*4882a593Smuzhiyun u16 eav2sav; /* length of eav 2 sav */
628*4882a593Smuzhiyun u16 sav2eav; /* length of sav 2 eav */
629*4882a593Smuzhiyun u16 l1, l3, l5, l7, l9, l11; /* Other parameter configurations */
630*4882a593Smuzhiyun u16 vsize; /* Vertical size of the image */
631*4882a593Smuzhiyun u8 capture_format; /* Indicates whether capture format
632*4882a593Smuzhiyun * is in BT or in CCD/CMOS */
633*4882a593Smuzhiyun u8 vbi_supported; /* Indicates whether this mode
634*4882a593Smuzhiyun * supports capturing vbi or not */
635*4882a593Smuzhiyun u8 hd_sd; /* HDTV (1) or SDTV (0) format */
636*4882a593Smuzhiyun v4l2_std_id stdid; /* SDTV format */
637*4882a593Smuzhiyun struct v4l2_dv_timings dv_timings; /* HDTV format */
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun extern const unsigned int vpif_ch_params_count;
641*4882a593Smuzhiyun extern const struct vpif_channel_config_params vpif_ch_params[];
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun struct vpif_video_params;
644*4882a593Smuzhiyun struct vpif_params;
645*4882a593Smuzhiyun struct vpif_vbi_params;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun int vpif_set_video_params(struct vpif_params *vpifparams, u8 channel_id);
648*4882a593Smuzhiyun void vpif_set_vbi_display_params(struct vpif_vbi_params *vbiparams,
649*4882a593Smuzhiyun u8 channel_id);
650*4882a593Smuzhiyun int vpif_channel_getfid(u8 channel_id);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun enum data_size {
653*4882a593Smuzhiyun _8BITS = 0,
654*4882a593Smuzhiyun _10BITS,
655*4882a593Smuzhiyun _12BITS,
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* Structure for vpif parameters for raw vbi data */
659*4882a593Smuzhiyun struct vpif_vbi_params {
660*4882a593Smuzhiyun __u32 hstart0; /* Horizontal start of raw vbi data for first field */
661*4882a593Smuzhiyun __u32 vstart0; /* Vertical start of raw vbi data for first field */
662*4882a593Smuzhiyun __u32 hsize0; /* Horizontal size of raw vbi data for first field */
663*4882a593Smuzhiyun __u32 vsize0; /* Vertical size of raw vbi data for first field */
664*4882a593Smuzhiyun __u32 hstart1; /* Horizontal start of raw vbi data for second field */
665*4882a593Smuzhiyun __u32 vstart1; /* Vertical start of raw vbi data for second field */
666*4882a593Smuzhiyun __u32 hsize1; /* Horizontal size of raw vbi data for second field */
667*4882a593Smuzhiyun __u32 vsize1; /* Vertical size of raw vbi data for second field */
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* structure for vpif parameters */
671*4882a593Smuzhiyun struct vpif_video_params {
672*4882a593Smuzhiyun __u8 storage_mode; /* Indicates field or frame mode */
673*4882a593Smuzhiyun unsigned long hpitch;
674*4882a593Smuzhiyun v4l2_std_id stdid;
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun struct vpif_params {
678*4882a593Smuzhiyun struct vpif_interface iface;
679*4882a593Smuzhiyun struct vpif_video_params video_params;
680*4882a593Smuzhiyun struct vpif_channel_config_params std_info;
681*4882a593Smuzhiyun union param {
682*4882a593Smuzhiyun struct vpif_vbi_params vbi_params;
683*4882a593Smuzhiyun enum data_size data_sz;
684*4882a593Smuzhiyun } params;
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun #endif /* End of #ifndef VPIF_H */
688*4882a593Smuzhiyun
689