1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * vpif - Video Port Interface driver
3*4882a593Smuzhiyun * VPIF is a receiver and transmitter for video data. It has two channels(0, 1)
4*4882a593Smuzhiyun * that receiving video byte stream and two channels(2, 3) for video output.
5*4882a593Smuzhiyun * The hardware supports SDTV, HDTV formats, raw data capture.
6*4882a593Smuzhiyun * Currently, the driver supports NTSC and PAL standards.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments Incorporated - https://www.ti.com/
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
11*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
12*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This program is distributed .as is. WITHOUT ANY WARRANTY of any
15*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
16*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17*4882a593Smuzhiyun * GNU General Public License for more details.
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun #include <linux/pm_runtime.h>
27*4882a593Smuzhiyun #include <linux/spinlock.h>
28*4882a593Smuzhiyun #include <linux/v4l2-dv-timings.h>
29*4882a593Smuzhiyun #include <linux/of_graph.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "vpif.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun MODULE_DESCRIPTION("TI DaVinci Video Port Interface driver");
34*4882a593Smuzhiyun MODULE_LICENSE("GPL");
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define VPIF_DRIVER_NAME "vpif"
37*4882a593Smuzhiyun MODULE_ALIAS("platform:" VPIF_DRIVER_NAME);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define VPIF_CH0_MAX_MODES 22
40*4882a593Smuzhiyun #define VPIF_CH1_MAX_MODES 2
41*4882a593Smuzhiyun #define VPIF_CH2_MAX_MODES 15
42*4882a593Smuzhiyun #define VPIF_CH3_MAX_MODES 2
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun spinlock_t vpif_lock;
45*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(vpif_lock);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun void __iomem *vpif_base;
48*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(vpif_base);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * vpif_ch_params: video standard configuration parameters for vpif
52*4882a593Smuzhiyun *
53*4882a593Smuzhiyun * The table must include all presets from supported subdevices.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun const struct vpif_channel_config_params vpif_ch_params[] = {
56*4882a593Smuzhiyun /* HDTV formats */
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun .name = "480p59_94",
59*4882a593Smuzhiyun .width = 720,
60*4882a593Smuzhiyun .height = 480,
61*4882a593Smuzhiyun .frm_fmt = 1,
62*4882a593Smuzhiyun .ycmux_mode = 0,
63*4882a593Smuzhiyun .eav2sav = 138-8,
64*4882a593Smuzhiyun .sav2eav = 720,
65*4882a593Smuzhiyun .l1 = 1,
66*4882a593Smuzhiyun .l3 = 43,
67*4882a593Smuzhiyun .l5 = 523,
68*4882a593Smuzhiyun .vsize = 525,
69*4882a593Smuzhiyun .capture_format = 0,
70*4882a593Smuzhiyun .vbi_supported = 0,
71*4882a593Smuzhiyun .hd_sd = 1,
72*4882a593Smuzhiyun .dv_timings = V4L2_DV_BT_CEA_720X480P59_94,
73*4882a593Smuzhiyun },
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun .name = "576p50",
76*4882a593Smuzhiyun .width = 720,
77*4882a593Smuzhiyun .height = 576,
78*4882a593Smuzhiyun .frm_fmt = 1,
79*4882a593Smuzhiyun .ycmux_mode = 0,
80*4882a593Smuzhiyun .eav2sav = 144-8,
81*4882a593Smuzhiyun .sav2eav = 720,
82*4882a593Smuzhiyun .l1 = 1,
83*4882a593Smuzhiyun .l3 = 45,
84*4882a593Smuzhiyun .l5 = 621,
85*4882a593Smuzhiyun .vsize = 625,
86*4882a593Smuzhiyun .capture_format = 0,
87*4882a593Smuzhiyun .vbi_supported = 0,
88*4882a593Smuzhiyun .hd_sd = 1,
89*4882a593Smuzhiyun .dv_timings = V4L2_DV_BT_CEA_720X576P50,
90*4882a593Smuzhiyun },
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun .name = "720p50",
93*4882a593Smuzhiyun .width = 1280,
94*4882a593Smuzhiyun .height = 720,
95*4882a593Smuzhiyun .frm_fmt = 1,
96*4882a593Smuzhiyun .ycmux_mode = 0,
97*4882a593Smuzhiyun .eav2sav = 700-8,
98*4882a593Smuzhiyun .sav2eav = 1280,
99*4882a593Smuzhiyun .l1 = 1,
100*4882a593Smuzhiyun .l3 = 26,
101*4882a593Smuzhiyun .l5 = 746,
102*4882a593Smuzhiyun .vsize = 750,
103*4882a593Smuzhiyun .capture_format = 0,
104*4882a593Smuzhiyun .vbi_supported = 0,
105*4882a593Smuzhiyun .hd_sd = 1,
106*4882a593Smuzhiyun .dv_timings = V4L2_DV_BT_CEA_1280X720P50,
107*4882a593Smuzhiyun },
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun .name = "720p60",
110*4882a593Smuzhiyun .width = 1280,
111*4882a593Smuzhiyun .height = 720,
112*4882a593Smuzhiyun .frm_fmt = 1,
113*4882a593Smuzhiyun .ycmux_mode = 0,
114*4882a593Smuzhiyun .eav2sav = 370 - 8,
115*4882a593Smuzhiyun .sav2eav = 1280,
116*4882a593Smuzhiyun .l1 = 1,
117*4882a593Smuzhiyun .l3 = 26,
118*4882a593Smuzhiyun .l5 = 746,
119*4882a593Smuzhiyun .vsize = 750,
120*4882a593Smuzhiyun .capture_format = 0,
121*4882a593Smuzhiyun .vbi_supported = 0,
122*4882a593Smuzhiyun .hd_sd = 1,
123*4882a593Smuzhiyun .dv_timings = V4L2_DV_BT_CEA_1280X720P60,
124*4882a593Smuzhiyun },
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun .name = "1080I50",
127*4882a593Smuzhiyun .width = 1920,
128*4882a593Smuzhiyun .height = 1080,
129*4882a593Smuzhiyun .frm_fmt = 0,
130*4882a593Smuzhiyun .ycmux_mode = 0,
131*4882a593Smuzhiyun .eav2sav = 720 - 8,
132*4882a593Smuzhiyun .sav2eav = 1920,
133*4882a593Smuzhiyun .l1 = 1,
134*4882a593Smuzhiyun .l3 = 21,
135*4882a593Smuzhiyun .l5 = 561,
136*4882a593Smuzhiyun .l7 = 563,
137*4882a593Smuzhiyun .l9 = 584,
138*4882a593Smuzhiyun .l11 = 1124,
139*4882a593Smuzhiyun .vsize = 1125,
140*4882a593Smuzhiyun .capture_format = 0,
141*4882a593Smuzhiyun .vbi_supported = 0,
142*4882a593Smuzhiyun .hd_sd = 1,
143*4882a593Smuzhiyun .dv_timings = V4L2_DV_BT_CEA_1920X1080I50,
144*4882a593Smuzhiyun },
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun .name = "1080I60",
147*4882a593Smuzhiyun .width = 1920,
148*4882a593Smuzhiyun .height = 1080,
149*4882a593Smuzhiyun .frm_fmt = 0,
150*4882a593Smuzhiyun .ycmux_mode = 0,
151*4882a593Smuzhiyun .eav2sav = 280 - 8,
152*4882a593Smuzhiyun .sav2eav = 1920,
153*4882a593Smuzhiyun .l1 = 1,
154*4882a593Smuzhiyun .l3 = 21,
155*4882a593Smuzhiyun .l5 = 561,
156*4882a593Smuzhiyun .l7 = 563,
157*4882a593Smuzhiyun .l9 = 584,
158*4882a593Smuzhiyun .l11 = 1124,
159*4882a593Smuzhiyun .vsize = 1125,
160*4882a593Smuzhiyun .capture_format = 0,
161*4882a593Smuzhiyun .vbi_supported = 0,
162*4882a593Smuzhiyun .hd_sd = 1,
163*4882a593Smuzhiyun .dv_timings = V4L2_DV_BT_CEA_1920X1080I60,
164*4882a593Smuzhiyun },
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun .name = "1080p60",
167*4882a593Smuzhiyun .width = 1920,
168*4882a593Smuzhiyun .height = 1080,
169*4882a593Smuzhiyun .frm_fmt = 1,
170*4882a593Smuzhiyun .ycmux_mode = 0,
171*4882a593Smuzhiyun .eav2sav = 280 - 8,
172*4882a593Smuzhiyun .sav2eav = 1920,
173*4882a593Smuzhiyun .l1 = 1,
174*4882a593Smuzhiyun .l3 = 42,
175*4882a593Smuzhiyun .l5 = 1122,
176*4882a593Smuzhiyun .vsize = 1125,
177*4882a593Smuzhiyun .capture_format = 0,
178*4882a593Smuzhiyun .vbi_supported = 0,
179*4882a593Smuzhiyun .hd_sd = 1,
180*4882a593Smuzhiyun .dv_timings = V4L2_DV_BT_CEA_1920X1080P60,
181*4882a593Smuzhiyun },
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* SDTV formats */
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun .name = "NTSC_M",
186*4882a593Smuzhiyun .width = 720,
187*4882a593Smuzhiyun .height = 480,
188*4882a593Smuzhiyun .frm_fmt = 0,
189*4882a593Smuzhiyun .ycmux_mode = 1,
190*4882a593Smuzhiyun .eav2sav = 268,
191*4882a593Smuzhiyun .sav2eav = 1440,
192*4882a593Smuzhiyun .l1 = 1,
193*4882a593Smuzhiyun .l3 = 23,
194*4882a593Smuzhiyun .l5 = 263,
195*4882a593Smuzhiyun .l7 = 266,
196*4882a593Smuzhiyun .l9 = 286,
197*4882a593Smuzhiyun .l11 = 525,
198*4882a593Smuzhiyun .vsize = 525,
199*4882a593Smuzhiyun .capture_format = 0,
200*4882a593Smuzhiyun .vbi_supported = 1,
201*4882a593Smuzhiyun .hd_sd = 0,
202*4882a593Smuzhiyun .stdid = V4L2_STD_525_60,
203*4882a593Smuzhiyun },
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun .name = "PAL_BDGHIK",
206*4882a593Smuzhiyun .width = 720,
207*4882a593Smuzhiyun .height = 576,
208*4882a593Smuzhiyun .frm_fmt = 0,
209*4882a593Smuzhiyun .ycmux_mode = 1,
210*4882a593Smuzhiyun .eav2sav = 280,
211*4882a593Smuzhiyun .sav2eav = 1440,
212*4882a593Smuzhiyun .l1 = 1,
213*4882a593Smuzhiyun .l3 = 23,
214*4882a593Smuzhiyun .l5 = 311,
215*4882a593Smuzhiyun .l7 = 313,
216*4882a593Smuzhiyun .l9 = 336,
217*4882a593Smuzhiyun .l11 = 624,
218*4882a593Smuzhiyun .vsize = 625,
219*4882a593Smuzhiyun .capture_format = 0,
220*4882a593Smuzhiyun .vbi_supported = 1,
221*4882a593Smuzhiyun .hd_sd = 0,
222*4882a593Smuzhiyun .stdid = V4L2_STD_625_50,
223*4882a593Smuzhiyun },
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(vpif_ch_params);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun const unsigned int vpif_ch_params_count = ARRAY_SIZE(vpif_ch_params);
228*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(vpif_ch_params_count);
229*4882a593Smuzhiyun
vpif_wr_bit(u32 reg,u32 bit,u32 val)230*4882a593Smuzhiyun static inline void vpif_wr_bit(u32 reg, u32 bit, u32 val)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun if (val)
233*4882a593Smuzhiyun vpif_set_bit(reg, bit);
234*4882a593Smuzhiyun else
235*4882a593Smuzhiyun vpif_clr_bit(reg, bit);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* This structure is used to keep track of VPIF size register's offsets */
239*4882a593Smuzhiyun struct vpif_registers {
240*4882a593Smuzhiyun u32 h_cfg, v_cfg_00, v_cfg_01, v_cfg_02, v_cfg, ch_ctrl;
241*4882a593Smuzhiyun u32 line_offset, vanc0_strt, vanc0_size, vanc1_strt;
242*4882a593Smuzhiyun u32 vanc1_size, width_mask, len_mask;
243*4882a593Smuzhiyun u8 max_modes;
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static const struct vpif_registers vpifregs[VPIF_NUM_CHANNELS] = {
247*4882a593Smuzhiyun /* Channel0 */
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun VPIF_CH0_H_CFG, VPIF_CH0_V_CFG_00, VPIF_CH0_V_CFG_01,
250*4882a593Smuzhiyun VPIF_CH0_V_CFG_02, VPIF_CH0_V_CFG_03, VPIF_CH0_CTRL,
251*4882a593Smuzhiyun VPIF_CH0_IMG_ADD_OFST, 0, 0, 0, 0, 0x1FFF, 0xFFF,
252*4882a593Smuzhiyun VPIF_CH0_MAX_MODES,
253*4882a593Smuzhiyun },
254*4882a593Smuzhiyun /* Channel1 */
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun VPIF_CH1_H_CFG, VPIF_CH1_V_CFG_00, VPIF_CH1_V_CFG_01,
257*4882a593Smuzhiyun VPIF_CH1_V_CFG_02, VPIF_CH1_V_CFG_03, VPIF_CH1_CTRL,
258*4882a593Smuzhiyun VPIF_CH1_IMG_ADD_OFST, 0, 0, 0, 0, 0x1FFF, 0xFFF,
259*4882a593Smuzhiyun VPIF_CH1_MAX_MODES,
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun /* Channel2 */
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun VPIF_CH2_H_CFG, VPIF_CH2_V_CFG_00, VPIF_CH2_V_CFG_01,
264*4882a593Smuzhiyun VPIF_CH2_V_CFG_02, VPIF_CH2_V_CFG_03, VPIF_CH2_CTRL,
265*4882a593Smuzhiyun VPIF_CH2_IMG_ADD_OFST, VPIF_CH2_VANC0_STRT, VPIF_CH2_VANC0_SIZE,
266*4882a593Smuzhiyun VPIF_CH2_VANC1_STRT, VPIF_CH2_VANC1_SIZE, 0x7FF, 0x7FF,
267*4882a593Smuzhiyun VPIF_CH2_MAX_MODES
268*4882a593Smuzhiyun },
269*4882a593Smuzhiyun /* Channel3 */
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun VPIF_CH3_H_CFG, VPIF_CH3_V_CFG_00, VPIF_CH3_V_CFG_01,
272*4882a593Smuzhiyun VPIF_CH3_V_CFG_02, VPIF_CH3_V_CFG_03, VPIF_CH3_CTRL,
273*4882a593Smuzhiyun VPIF_CH3_IMG_ADD_OFST, VPIF_CH3_VANC0_STRT, VPIF_CH3_VANC0_SIZE,
274*4882a593Smuzhiyun VPIF_CH3_VANC1_STRT, VPIF_CH3_VANC1_SIZE, 0x7FF, 0x7FF,
275*4882a593Smuzhiyun VPIF_CH3_MAX_MODES
276*4882a593Smuzhiyun },
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* vpif_set_mode_info:
280*4882a593Smuzhiyun * This function is used to set horizontal and vertical config parameters
281*4882a593Smuzhiyun * As per the standard in the channel, configure the values of L1, L3,
282*4882a593Smuzhiyun * L5, L7 L9, L11 in VPIF Register , also write width and height
283*4882a593Smuzhiyun */
vpif_set_mode_info(const struct vpif_channel_config_params * config,u8 channel_id,u8 config_channel_id)284*4882a593Smuzhiyun static void vpif_set_mode_info(const struct vpif_channel_config_params *config,
285*4882a593Smuzhiyun u8 channel_id, u8 config_channel_id)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun u32 value;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun value = (config->eav2sav & vpifregs[config_channel_id].width_mask);
290*4882a593Smuzhiyun value <<= VPIF_CH_LEN_SHIFT;
291*4882a593Smuzhiyun value |= (config->sav2eav & vpifregs[config_channel_id].width_mask);
292*4882a593Smuzhiyun regw(value, vpifregs[channel_id].h_cfg);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun value = (config->l1 & vpifregs[config_channel_id].len_mask);
295*4882a593Smuzhiyun value <<= VPIF_CH_LEN_SHIFT;
296*4882a593Smuzhiyun value |= (config->l3 & vpifregs[config_channel_id].len_mask);
297*4882a593Smuzhiyun regw(value, vpifregs[channel_id].v_cfg_00);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun value = (config->l5 & vpifregs[config_channel_id].len_mask);
300*4882a593Smuzhiyun value <<= VPIF_CH_LEN_SHIFT;
301*4882a593Smuzhiyun value |= (config->l7 & vpifregs[config_channel_id].len_mask);
302*4882a593Smuzhiyun regw(value, vpifregs[channel_id].v_cfg_01);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun value = (config->l9 & vpifregs[config_channel_id].len_mask);
305*4882a593Smuzhiyun value <<= VPIF_CH_LEN_SHIFT;
306*4882a593Smuzhiyun value |= (config->l11 & vpifregs[config_channel_id].len_mask);
307*4882a593Smuzhiyun regw(value, vpifregs[channel_id].v_cfg_02);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun value = (config->vsize & vpifregs[config_channel_id].len_mask);
310*4882a593Smuzhiyun regw(value, vpifregs[channel_id].v_cfg);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* config_vpif_params
314*4882a593Smuzhiyun * Function to set the parameters of a channel
315*4882a593Smuzhiyun * Mainly modifies the channel ciontrol register
316*4882a593Smuzhiyun * It sets frame format, yc mux mode
317*4882a593Smuzhiyun */
config_vpif_params(struct vpif_params * vpifparams,u8 channel_id,u8 found)318*4882a593Smuzhiyun static void config_vpif_params(struct vpif_params *vpifparams,
319*4882a593Smuzhiyun u8 channel_id, u8 found)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun const struct vpif_channel_config_params *config = &vpifparams->std_info;
322*4882a593Smuzhiyun u32 value, ch_nip, reg;
323*4882a593Smuzhiyun u8 start, end;
324*4882a593Smuzhiyun int i;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun start = channel_id;
327*4882a593Smuzhiyun end = channel_id + found;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun for (i = start; i < end; i++) {
330*4882a593Smuzhiyun reg = vpifregs[i].ch_ctrl;
331*4882a593Smuzhiyun if (channel_id < 2)
332*4882a593Smuzhiyun ch_nip = VPIF_CAPTURE_CH_NIP;
333*4882a593Smuzhiyun else
334*4882a593Smuzhiyun ch_nip = VPIF_DISPLAY_CH_NIP;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun vpif_wr_bit(reg, ch_nip, config->frm_fmt);
337*4882a593Smuzhiyun vpif_wr_bit(reg, VPIF_CH_YC_MUX_BIT, config->ycmux_mode);
338*4882a593Smuzhiyun vpif_wr_bit(reg, VPIF_CH_INPUT_FIELD_FRAME_BIT,
339*4882a593Smuzhiyun vpifparams->video_params.storage_mode);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Set raster scanning SDR Format */
342*4882a593Smuzhiyun vpif_clr_bit(reg, VPIF_CH_SDR_FMT_BIT);
343*4882a593Smuzhiyun vpif_wr_bit(reg, VPIF_CH_DATA_MODE_BIT, config->capture_format);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (channel_id > 1) /* Set the Pixel enable bit */
346*4882a593Smuzhiyun vpif_set_bit(reg, VPIF_DISPLAY_PIX_EN_BIT);
347*4882a593Smuzhiyun else if (config->capture_format) {
348*4882a593Smuzhiyun /* Set the polarity of various pins */
349*4882a593Smuzhiyun vpif_wr_bit(reg, VPIF_CH_FID_POLARITY_BIT,
350*4882a593Smuzhiyun vpifparams->iface.fid_pol);
351*4882a593Smuzhiyun vpif_wr_bit(reg, VPIF_CH_V_VALID_POLARITY_BIT,
352*4882a593Smuzhiyun vpifparams->iface.vd_pol);
353*4882a593Smuzhiyun vpif_wr_bit(reg, VPIF_CH_H_VALID_POLARITY_BIT,
354*4882a593Smuzhiyun vpifparams->iface.hd_pol);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun value = regr(reg);
357*4882a593Smuzhiyun /* Set data width */
358*4882a593Smuzhiyun value &= ~(0x3u <<
359*4882a593Smuzhiyun VPIF_CH_DATA_WIDTH_BIT);
360*4882a593Smuzhiyun value |= ((vpifparams->params.data_sz) <<
361*4882a593Smuzhiyun VPIF_CH_DATA_WIDTH_BIT);
362*4882a593Smuzhiyun regw(value, reg);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Write the pitch in the driver */
366*4882a593Smuzhiyun regw((vpifparams->video_params.hpitch),
367*4882a593Smuzhiyun vpifregs[i].line_offset);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* vpif_set_video_params
372*4882a593Smuzhiyun * This function is used to set video parameters in VPIF register
373*4882a593Smuzhiyun */
vpif_set_video_params(struct vpif_params * vpifparams,u8 channel_id)374*4882a593Smuzhiyun int vpif_set_video_params(struct vpif_params *vpifparams, u8 channel_id)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun const struct vpif_channel_config_params *config = &vpifparams->std_info;
377*4882a593Smuzhiyun int found = 1;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun vpif_set_mode_info(config, channel_id, channel_id);
380*4882a593Smuzhiyun if (!config->ycmux_mode) {
381*4882a593Smuzhiyun /* YC are on separate channels (HDTV formats) */
382*4882a593Smuzhiyun vpif_set_mode_info(config, channel_id + 1, channel_id);
383*4882a593Smuzhiyun found = 2;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun config_vpif_params(vpifparams, channel_id, found);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun regw(0x80, VPIF_REQ_SIZE);
389*4882a593Smuzhiyun regw(0x01, VPIF_EMULATION_CTRL);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return found;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun EXPORT_SYMBOL(vpif_set_video_params);
394*4882a593Smuzhiyun
vpif_set_vbi_display_params(struct vpif_vbi_params * vbiparams,u8 channel_id)395*4882a593Smuzhiyun void vpif_set_vbi_display_params(struct vpif_vbi_params *vbiparams,
396*4882a593Smuzhiyun u8 channel_id)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun u32 value;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun value = 0x3F8 & (vbiparams->hstart0);
401*4882a593Smuzhiyun value |= 0x3FFFFFF & ((vbiparams->vstart0) << 16);
402*4882a593Smuzhiyun regw(value, vpifregs[channel_id].vanc0_strt);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun value = 0x3F8 & (vbiparams->hstart1);
405*4882a593Smuzhiyun value |= 0x3FFFFFF & ((vbiparams->vstart1) << 16);
406*4882a593Smuzhiyun regw(value, vpifregs[channel_id].vanc1_strt);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun value = 0x3F8 & (vbiparams->hsize0);
409*4882a593Smuzhiyun value |= 0x3FFFFFF & ((vbiparams->vsize0) << 16);
410*4882a593Smuzhiyun regw(value, vpifregs[channel_id].vanc0_size);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun value = 0x3F8 & (vbiparams->hsize1);
413*4882a593Smuzhiyun value |= 0x3FFFFFF & ((vbiparams->vsize1) << 16);
414*4882a593Smuzhiyun regw(value, vpifregs[channel_id].vanc1_size);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun EXPORT_SYMBOL(vpif_set_vbi_display_params);
418*4882a593Smuzhiyun
vpif_channel_getfid(u8 channel_id)419*4882a593Smuzhiyun int vpif_channel_getfid(u8 channel_id)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun return (regr(vpifregs[channel_id].ch_ctrl) & VPIF_CH_FID_MASK)
422*4882a593Smuzhiyun >> VPIF_CH_FID_SHIFT;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun EXPORT_SYMBOL(vpif_channel_getfid);
425*4882a593Smuzhiyun
vpif_probe(struct platform_device * pdev)426*4882a593Smuzhiyun static int vpif_probe(struct platform_device *pdev)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun static struct resource *res, *res_irq;
429*4882a593Smuzhiyun struct platform_device *pdev_capture, *pdev_display;
430*4882a593Smuzhiyun struct device_node *endpoint = NULL;
431*4882a593Smuzhiyun int ret;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
434*4882a593Smuzhiyun vpif_base = devm_ioremap_resource(&pdev->dev, res);
435*4882a593Smuzhiyun if (IS_ERR(vpif_base))
436*4882a593Smuzhiyun return PTR_ERR(vpif_base);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
439*4882a593Smuzhiyun pm_runtime_get(&pdev->dev);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun spin_lock_init(&vpif_lock);
442*4882a593Smuzhiyun dev_info(&pdev->dev, "vpif probe success\n");
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /*
445*4882a593Smuzhiyun * If VPIF Node has endpoints, assume "new" DT support,
446*4882a593Smuzhiyun * where capture and display drivers don't have DT nodes
447*4882a593Smuzhiyun * so their devices need to be registered manually here
448*4882a593Smuzhiyun * for their legacy platform_drivers to work.
449*4882a593Smuzhiyun */
450*4882a593Smuzhiyun endpoint = of_graph_get_next_endpoint(pdev->dev.of_node,
451*4882a593Smuzhiyun endpoint);
452*4882a593Smuzhiyun if (!endpoint)
453*4882a593Smuzhiyun return 0;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * For DT platforms, manually create platform_devices for
457*4882a593Smuzhiyun * capture/display drivers.
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
460*4882a593Smuzhiyun if (!res_irq) {
461*4882a593Smuzhiyun dev_warn(&pdev->dev, "Missing IRQ resource.\n");
462*4882a593Smuzhiyun ret = -EINVAL;
463*4882a593Smuzhiyun goto err_put_rpm;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun pdev_capture = devm_kzalloc(&pdev->dev, sizeof(*pdev_capture),
467*4882a593Smuzhiyun GFP_KERNEL);
468*4882a593Smuzhiyun if (pdev_capture) {
469*4882a593Smuzhiyun pdev_capture->name = "vpif_capture";
470*4882a593Smuzhiyun pdev_capture->id = -1;
471*4882a593Smuzhiyun pdev_capture->resource = res_irq;
472*4882a593Smuzhiyun pdev_capture->num_resources = 1;
473*4882a593Smuzhiyun pdev_capture->dev.dma_mask = pdev->dev.dma_mask;
474*4882a593Smuzhiyun pdev_capture->dev.coherent_dma_mask = pdev->dev.coherent_dma_mask;
475*4882a593Smuzhiyun pdev_capture->dev.parent = &pdev->dev;
476*4882a593Smuzhiyun platform_device_register(pdev_capture);
477*4882a593Smuzhiyun } else {
478*4882a593Smuzhiyun dev_warn(&pdev->dev, "Unable to allocate memory for pdev_capture.\n");
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun pdev_display = devm_kzalloc(&pdev->dev, sizeof(*pdev_display),
482*4882a593Smuzhiyun GFP_KERNEL);
483*4882a593Smuzhiyun if (pdev_display) {
484*4882a593Smuzhiyun pdev_display->name = "vpif_display";
485*4882a593Smuzhiyun pdev_display->id = -1;
486*4882a593Smuzhiyun pdev_display->resource = res_irq;
487*4882a593Smuzhiyun pdev_display->num_resources = 1;
488*4882a593Smuzhiyun pdev_display->dev.dma_mask = pdev->dev.dma_mask;
489*4882a593Smuzhiyun pdev_display->dev.coherent_dma_mask = pdev->dev.coherent_dma_mask;
490*4882a593Smuzhiyun pdev_display->dev.parent = &pdev->dev;
491*4882a593Smuzhiyun platform_device_register(pdev_display);
492*4882a593Smuzhiyun } else {
493*4882a593Smuzhiyun dev_warn(&pdev->dev, "Unable to allocate memory for pdev_display.\n");
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return 0;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun err_put_rpm:
499*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
500*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun return ret;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
vpif_remove(struct platform_device * pdev)505*4882a593Smuzhiyun static int vpif_remove(struct platform_device *pdev)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
508*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun #ifdef CONFIG_PM
vpif_suspend(struct device * dev)513*4882a593Smuzhiyun static int vpif_suspend(struct device *dev)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun pm_runtime_put(dev);
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
vpif_resume(struct device * dev)519*4882a593Smuzhiyun static int vpif_resume(struct device *dev)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun pm_runtime_get(dev);
522*4882a593Smuzhiyun return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static const struct dev_pm_ops vpif_pm = {
526*4882a593Smuzhiyun .suspend = vpif_suspend,
527*4882a593Smuzhiyun .resume = vpif_resume,
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun #define vpif_pm_ops (&vpif_pm)
531*4882a593Smuzhiyun #else
532*4882a593Smuzhiyun #define vpif_pm_ops NULL
533*4882a593Smuzhiyun #endif
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
536*4882a593Smuzhiyun static const struct of_device_id vpif_of_match[] = {
537*4882a593Smuzhiyun { .compatible = "ti,da850-vpif", },
538*4882a593Smuzhiyun { /* sentinel */ },
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, vpif_of_match);
541*4882a593Smuzhiyun #endif
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun static struct platform_driver vpif_driver = {
544*4882a593Smuzhiyun .driver = {
545*4882a593Smuzhiyun .of_match_table = of_match_ptr(vpif_of_match),
546*4882a593Smuzhiyun .name = VPIF_DRIVER_NAME,
547*4882a593Smuzhiyun .pm = vpif_pm_ops,
548*4882a593Smuzhiyun },
549*4882a593Smuzhiyun .remove = vpif_remove,
550*4882a593Smuzhiyun .probe = vpif_probe,
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
vpif_exit(void)553*4882a593Smuzhiyun static void vpif_exit(void)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun platform_driver_unregister(&vpif_driver);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
vpif_init(void)558*4882a593Smuzhiyun static int __init vpif_init(void)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun return platform_driver_register(&vpif_driver);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun subsys_initcall(vpif_init);
563*4882a593Smuzhiyun module_exit(vpif_exit);
564*4882a593Smuzhiyun
565