xref: /OK3568_Linux_fs/kernel/drivers/media/platform/davinci/vpbe_osd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2007-2010 Texas Instruments Inc
4*4882a593Smuzhiyun  * Copyright (C) 2007 MontaVista Software, Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Andy Lowe (alowe@mvista.com), MontaVista Software
7*4882a593Smuzhiyun  * - Initial version
8*4882a593Smuzhiyun  * Murali Karicheri (mkaricheri@gmail.com), Texas Instruments Ltd.
9*4882a593Smuzhiyun  * - ported to sub device interface
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <media/davinci/vpss.h>
20*4882a593Smuzhiyun #include <media/v4l2-device.h>
21*4882a593Smuzhiyun #include <media/davinci/vpbe_types.h>
22*4882a593Smuzhiyun #include <media/davinci/vpbe_osd.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/io.h>
25*4882a593Smuzhiyun #include "vpbe_osd_regs.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define MODULE_NAME	"davinci-vpbe-osd"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static const struct platform_device_id vpbe_osd_devtype[] = {
30*4882a593Smuzhiyun 	{
31*4882a593Smuzhiyun 		.name = DM644X_VPBE_OSD_SUBDEV_NAME,
32*4882a593Smuzhiyun 		.driver_data = VPBE_VERSION_1,
33*4882a593Smuzhiyun 	}, {
34*4882a593Smuzhiyun 		.name = DM365_VPBE_OSD_SUBDEV_NAME,
35*4882a593Smuzhiyun 		.driver_data = VPBE_VERSION_2,
36*4882a593Smuzhiyun 	}, {
37*4882a593Smuzhiyun 		.name = DM355_VPBE_OSD_SUBDEV_NAME,
38*4882a593Smuzhiyun 		.driver_data = VPBE_VERSION_3,
39*4882a593Smuzhiyun 	},
40*4882a593Smuzhiyun 	{
41*4882a593Smuzhiyun 		/* sentinel */
42*4882a593Smuzhiyun 	}
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, vpbe_osd_devtype);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* register access routines */
osd_read(struct osd_state * sd,u32 offset)48*4882a593Smuzhiyun static inline u32 osd_read(struct osd_state *sd, u32 offset)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct osd_state *osd = sd;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return readl(osd->osd_base + offset);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
osd_write(struct osd_state * sd,u32 val,u32 offset)55*4882a593Smuzhiyun static inline u32 osd_write(struct osd_state *sd, u32 val, u32 offset)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	struct osd_state *osd = sd;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	writel(val, osd->osd_base + offset);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	return val;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
osd_set(struct osd_state * sd,u32 mask,u32 offset)64*4882a593Smuzhiyun static inline u32 osd_set(struct osd_state *sd, u32 mask, u32 offset)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	struct osd_state *osd = sd;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	void __iomem *addr = osd->osd_base + offset;
69*4882a593Smuzhiyun 	u32 val = readl(addr) | mask;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	writel(val, addr);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return val;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
osd_clear(struct osd_state * sd,u32 mask,u32 offset)76*4882a593Smuzhiyun static inline u32 osd_clear(struct osd_state *sd, u32 mask, u32 offset)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct osd_state *osd = sd;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	void __iomem *addr = osd->osd_base + offset;
81*4882a593Smuzhiyun 	u32 val = readl(addr) & ~mask;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	writel(val, addr);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return val;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
osd_modify(struct osd_state * sd,u32 mask,u32 val,u32 offset)88*4882a593Smuzhiyun static inline u32 osd_modify(struct osd_state *sd, u32 mask, u32 val,
89*4882a593Smuzhiyun 				 u32 offset)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct osd_state *osd = sd;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	void __iomem *addr = osd->osd_base + offset;
94*4882a593Smuzhiyun 	u32 new_val = (readl(addr) & ~mask) | (val & mask);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	writel(new_val, addr);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return new_val;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* define some macros for layer and pixfmt classification */
102*4882a593Smuzhiyun #define is_osd_win(layer) (((layer) == WIN_OSD0) || ((layer) == WIN_OSD1))
103*4882a593Smuzhiyun #define is_vid_win(layer) (((layer) == WIN_VID0) || ((layer) == WIN_VID1))
104*4882a593Smuzhiyun #define is_rgb_pixfmt(pixfmt) \
105*4882a593Smuzhiyun 	(((pixfmt) == PIXFMT_RGB565) || ((pixfmt) == PIXFMT_RGB888))
106*4882a593Smuzhiyun #define is_yc_pixfmt(pixfmt) \
107*4882a593Smuzhiyun 	(((pixfmt) == PIXFMT_YCBCRI) || ((pixfmt) == PIXFMT_YCRCBI) || \
108*4882a593Smuzhiyun 	((pixfmt) == PIXFMT_NV12))
109*4882a593Smuzhiyun #define MAX_WIN_SIZE OSD_VIDWIN0XP_V0X
110*4882a593Smuzhiyun #define MAX_LINE_LENGTH (OSD_VIDWIN0OFST_V0LO << 5)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /**
113*4882a593Smuzhiyun  * _osd_dm6446_vid0_pingpong() - field inversion fix for DM6446
114*4882a593Smuzhiyun  * @sd: ptr to struct osd_state
115*4882a593Smuzhiyun  * @field_inversion: inversion flag
116*4882a593Smuzhiyun  * @fb_base_phys: frame buffer address
117*4882a593Smuzhiyun  * @lconfig: ptr to layer config
118*4882a593Smuzhiyun  *
119*4882a593Smuzhiyun  * This routine implements a workaround for the field signal inversion silicon
120*4882a593Smuzhiyun  * erratum described in Advisory 1.3.8 for the DM6446.  The fb_base_phys and
121*4882a593Smuzhiyun  * lconfig parameters apply to the vid0 window.  This routine should be called
122*4882a593Smuzhiyun  * whenever the vid0 layer configuration or start address is modified, or when
123*4882a593Smuzhiyun  * the OSD field inversion setting is modified.
124*4882a593Smuzhiyun  * Returns: 1 if the ping-pong buffers need to be toggled in the vsync isr, or
125*4882a593Smuzhiyun  *          0 otherwise
126*4882a593Smuzhiyun  */
_osd_dm6446_vid0_pingpong(struct osd_state * sd,int field_inversion,unsigned long fb_base_phys,const struct osd_layer_config * lconfig)127*4882a593Smuzhiyun static int _osd_dm6446_vid0_pingpong(struct osd_state *sd,
128*4882a593Smuzhiyun 				     int field_inversion,
129*4882a593Smuzhiyun 				     unsigned long fb_base_phys,
130*4882a593Smuzhiyun 				     const struct osd_layer_config *lconfig)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct osd_platform_data *pdata;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	pdata = (struct osd_platform_data *)sd->dev->platform_data;
135*4882a593Smuzhiyun 	if (pdata != NULL && pdata->field_inv_wa_enable) {
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		if (!field_inversion || !lconfig->interlaced) {
138*4882a593Smuzhiyun 			osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN0ADR);
139*4882a593Smuzhiyun 			osd_write(sd, fb_base_phys & ~0x1F, OSD_PPVWIN0ADR);
140*4882a593Smuzhiyun 			osd_modify(sd, OSD_MISCCTL_PPSW | OSD_MISCCTL_PPRV, 0,
141*4882a593Smuzhiyun 				   OSD_MISCCTL);
142*4882a593Smuzhiyun 			return 0;
143*4882a593Smuzhiyun 		} else {
144*4882a593Smuzhiyun 			unsigned miscctl = OSD_MISCCTL_PPRV;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 			osd_write(sd,
147*4882a593Smuzhiyun 				(fb_base_phys & ~0x1F) - lconfig->line_length,
148*4882a593Smuzhiyun 				OSD_VIDWIN0ADR);
149*4882a593Smuzhiyun 			osd_write(sd,
150*4882a593Smuzhiyun 				(fb_base_phys & ~0x1F) + lconfig->line_length,
151*4882a593Smuzhiyun 				OSD_PPVWIN0ADR);
152*4882a593Smuzhiyun 			osd_modify(sd,
153*4882a593Smuzhiyun 				OSD_MISCCTL_PPSW | OSD_MISCCTL_PPRV, miscctl,
154*4882a593Smuzhiyun 				OSD_MISCCTL);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 			return 1;
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
_osd_set_field_inversion(struct osd_state * sd,int enable)163*4882a593Smuzhiyun static void _osd_set_field_inversion(struct osd_state *sd, int enable)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	unsigned fsinv = 0;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (enable)
168*4882a593Smuzhiyun 		fsinv = OSD_MODE_FSINV;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	osd_modify(sd, OSD_MODE_FSINV, fsinv, OSD_MODE);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
_osd_set_blink_attribute(struct osd_state * sd,int enable,enum osd_blink_interval blink)173*4882a593Smuzhiyun static void _osd_set_blink_attribute(struct osd_state *sd, int enable,
174*4882a593Smuzhiyun 				     enum osd_blink_interval blink)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	u32 osdatrmd = 0;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (enable) {
179*4882a593Smuzhiyun 		osdatrmd |= OSD_OSDATRMD_BLNK;
180*4882a593Smuzhiyun 		osdatrmd |= blink << OSD_OSDATRMD_BLNKINT_SHIFT;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 	/* caller must ensure that OSD1 is configured in attribute mode */
183*4882a593Smuzhiyun 	osd_modify(sd, OSD_OSDATRMD_BLNKINT | OSD_OSDATRMD_BLNK, osdatrmd,
184*4882a593Smuzhiyun 		  OSD_OSDATRMD);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
_osd_set_rom_clut(struct osd_state * sd,enum osd_rom_clut rom_clut)187*4882a593Smuzhiyun static void _osd_set_rom_clut(struct osd_state *sd,
188*4882a593Smuzhiyun 			      enum osd_rom_clut rom_clut)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	if (rom_clut == ROM_CLUT0)
191*4882a593Smuzhiyun 		osd_clear(sd, OSD_MISCCTL_RSEL, OSD_MISCCTL);
192*4882a593Smuzhiyun 	else
193*4882a593Smuzhiyun 		osd_set(sd, OSD_MISCCTL_RSEL, OSD_MISCCTL);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
_osd_set_palette_map(struct osd_state * sd,enum osd_win_layer osdwin,unsigned char pixel_value,unsigned char clut_index,enum osd_pix_format pixfmt)196*4882a593Smuzhiyun static void _osd_set_palette_map(struct osd_state *sd,
197*4882a593Smuzhiyun 				 enum osd_win_layer osdwin,
198*4882a593Smuzhiyun 				 unsigned char pixel_value,
199*4882a593Smuzhiyun 				 unsigned char clut_index,
200*4882a593Smuzhiyun 				 enum osd_pix_format pixfmt)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	static const int map_2bpp[] = { 0, 5, 10, 15 };
203*4882a593Smuzhiyun 	static const int map_1bpp[] = { 0, 15 };
204*4882a593Smuzhiyun 	int bmp_offset;
205*4882a593Smuzhiyun 	int bmp_shift;
206*4882a593Smuzhiyun 	int bmp_mask;
207*4882a593Smuzhiyun 	int bmp_reg;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	switch (pixfmt) {
210*4882a593Smuzhiyun 	case PIXFMT_1BPP:
211*4882a593Smuzhiyun 		bmp_reg = map_1bpp[pixel_value & 0x1];
212*4882a593Smuzhiyun 		break;
213*4882a593Smuzhiyun 	case PIXFMT_2BPP:
214*4882a593Smuzhiyun 		bmp_reg = map_2bpp[pixel_value & 0x3];
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	case PIXFMT_4BPP:
217*4882a593Smuzhiyun 		bmp_reg = pixel_value & 0xf;
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	default:
220*4882a593Smuzhiyun 		return;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	switch (osdwin) {
224*4882a593Smuzhiyun 	case OSDWIN_OSD0:
225*4882a593Smuzhiyun 		bmp_offset = OSD_W0BMP01 + (bmp_reg >> 1) * sizeof(u32);
226*4882a593Smuzhiyun 		break;
227*4882a593Smuzhiyun 	case OSDWIN_OSD1:
228*4882a593Smuzhiyun 		bmp_offset = OSD_W1BMP01 + (bmp_reg >> 1) * sizeof(u32);
229*4882a593Smuzhiyun 		break;
230*4882a593Smuzhiyun 	default:
231*4882a593Smuzhiyun 		return;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (bmp_reg & 1) {
235*4882a593Smuzhiyun 		bmp_shift = 8;
236*4882a593Smuzhiyun 		bmp_mask = 0xff << 8;
237*4882a593Smuzhiyun 	} else {
238*4882a593Smuzhiyun 		bmp_shift = 0;
239*4882a593Smuzhiyun 		bmp_mask = 0xff;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	osd_modify(sd, bmp_mask, clut_index << bmp_shift, bmp_offset);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
_osd_set_rec601_attenuation(struct osd_state * sd,enum osd_win_layer osdwin,int enable)245*4882a593Smuzhiyun static void _osd_set_rec601_attenuation(struct osd_state *sd,
246*4882a593Smuzhiyun 					enum osd_win_layer osdwin, int enable)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	switch (osdwin) {
249*4882a593Smuzhiyun 	case OSDWIN_OSD0:
250*4882a593Smuzhiyun 		osd_modify(sd, OSD_OSDWIN0MD_ATN0E,
251*4882a593Smuzhiyun 			  enable ? OSD_OSDWIN0MD_ATN0E : 0,
252*4882a593Smuzhiyun 			  OSD_OSDWIN0MD);
253*4882a593Smuzhiyun 		if (sd->vpbe_type == VPBE_VERSION_1)
254*4882a593Smuzhiyun 			osd_modify(sd, OSD_OSDWIN0MD_ATN0E,
255*4882a593Smuzhiyun 				  enable ? OSD_OSDWIN0MD_ATN0E : 0,
256*4882a593Smuzhiyun 				  OSD_OSDWIN0MD);
257*4882a593Smuzhiyun 		else if ((sd->vpbe_type == VPBE_VERSION_3) ||
258*4882a593Smuzhiyun 			   (sd->vpbe_type == VPBE_VERSION_2))
259*4882a593Smuzhiyun 			osd_modify(sd, OSD_EXTMODE_ATNOSD0EN,
260*4882a593Smuzhiyun 				  enable ? OSD_EXTMODE_ATNOSD0EN : 0,
261*4882a593Smuzhiyun 				  OSD_EXTMODE);
262*4882a593Smuzhiyun 		break;
263*4882a593Smuzhiyun 	case OSDWIN_OSD1:
264*4882a593Smuzhiyun 		osd_modify(sd, OSD_OSDWIN1MD_ATN1E,
265*4882a593Smuzhiyun 			  enable ? OSD_OSDWIN1MD_ATN1E : 0,
266*4882a593Smuzhiyun 			  OSD_OSDWIN1MD);
267*4882a593Smuzhiyun 		if (sd->vpbe_type == VPBE_VERSION_1)
268*4882a593Smuzhiyun 			osd_modify(sd, OSD_OSDWIN1MD_ATN1E,
269*4882a593Smuzhiyun 				  enable ? OSD_OSDWIN1MD_ATN1E : 0,
270*4882a593Smuzhiyun 				  OSD_OSDWIN1MD);
271*4882a593Smuzhiyun 		else if ((sd->vpbe_type == VPBE_VERSION_3) ||
272*4882a593Smuzhiyun 			   (sd->vpbe_type == VPBE_VERSION_2))
273*4882a593Smuzhiyun 			osd_modify(sd, OSD_EXTMODE_ATNOSD1EN,
274*4882a593Smuzhiyun 				  enable ? OSD_EXTMODE_ATNOSD1EN : 0,
275*4882a593Smuzhiyun 				  OSD_EXTMODE);
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
_osd_set_blending_factor(struct osd_state * sd,enum osd_win_layer osdwin,enum osd_blending_factor blend)280*4882a593Smuzhiyun static void _osd_set_blending_factor(struct osd_state *sd,
281*4882a593Smuzhiyun 				     enum osd_win_layer osdwin,
282*4882a593Smuzhiyun 				     enum osd_blending_factor blend)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	switch (osdwin) {
285*4882a593Smuzhiyun 	case OSDWIN_OSD0:
286*4882a593Smuzhiyun 		osd_modify(sd, OSD_OSDWIN0MD_BLND0,
287*4882a593Smuzhiyun 			  blend << OSD_OSDWIN0MD_BLND0_SHIFT, OSD_OSDWIN0MD);
288*4882a593Smuzhiyun 		break;
289*4882a593Smuzhiyun 	case OSDWIN_OSD1:
290*4882a593Smuzhiyun 		osd_modify(sd, OSD_OSDWIN1MD_BLND1,
291*4882a593Smuzhiyun 			  blend << OSD_OSDWIN1MD_BLND1_SHIFT, OSD_OSDWIN1MD);
292*4882a593Smuzhiyun 		break;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
_osd_enable_rgb888_pixblend(struct osd_state * sd,enum osd_win_layer osdwin)296*4882a593Smuzhiyun static void _osd_enable_rgb888_pixblend(struct osd_state *sd,
297*4882a593Smuzhiyun 					enum osd_win_layer osdwin)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	osd_modify(sd, OSD_MISCCTL_BLDSEL, 0, OSD_MISCCTL);
301*4882a593Smuzhiyun 	switch (osdwin) {
302*4882a593Smuzhiyun 	case OSDWIN_OSD0:
303*4882a593Smuzhiyun 		osd_modify(sd, OSD_EXTMODE_OSD0BLDCHR,
304*4882a593Smuzhiyun 			  OSD_EXTMODE_OSD0BLDCHR, OSD_EXTMODE);
305*4882a593Smuzhiyun 		break;
306*4882a593Smuzhiyun 	case OSDWIN_OSD1:
307*4882a593Smuzhiyun 		osd_modify(sd, OSD_EXTMODE_OSD1BLDCHR,
308*4882a593Smuzhiyun 			  OSD_EXTMODE_OSD1BLDCHR, OSD_EXTMODE);
309*4882a593Smuzhiyun 		break;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
_osd_enable_color_key(struct osd_state * sd,enum osd_win_layer osdwin,unsigned colorkey,enum osd_pix_format pixfmt)313*4882a593Smuzhiyun static void _osd_enable_color_key(struct osd_state *sd,
314*4882a593Smuzhiyun 				  enum osd_win_layer osdwin,
315*4882a593Smuzhiyun 				  unsigned colorkey,
316*4882a593Smuzhiyun 				  enum osd_pix_format pixfmt)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	switch (pixfmt) {
319*4882a593Smuzhiyun 	case PIXFMT_1BPP:
320*4882a593Smuzhiyun 	case PIXFMT_2BPP:
321*4882a593Smuzhiyun 	case PIXFMT_4BPP:
322*4882a593Smuzhiyun 	case PIXFMT_8BPP:
323*4882a593Smuzhiyun 		if (sd->vpbe_type == VPBE_VERSION_3) {
324*4882a593Smuzhiyun 			switch (osdwin) {
325*4882a593Smuzhiyun 			case OSDWIN_OSD0:
326*4882a593Smuzhiyun 				osd_modify(sd, OSD_TRANSPBMPIDX_BMP0,
327*4882a593Smuzhiyun 					  colorkey <<
328*4882a593Smuzhiyun 					  OSD_TRANSPBMPIDX_BMP0_SHIFT,
329*4882a593Smuzhiyun 					  OSD_TRANSPBMPIDX);
330*4882a593Smuzhiyun 				break;
331*4882a593Smuzhiyun 			case OSDWIN_OSD1:
332*4882a593Smuzhiyun 				osd_modify(sd, OSD_TRANSPBMPIDX_BMP1,
333*4882a593Smuzhiyun 					  colorkey <<
334*4882a593Smuzhiyun 					  OSD_TRANSPBMPIDX_BMP1_SHIFT,
335*4882a593Smuzhiyun 					  OSD_TRANSPBMPIDX);
336*4882a593Smuzhiyun 				break;
337*4882a593Smuzhiyun 			}
338*4882a593Smuzhiyun 		}
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 	case PIXFMT_RGB565:
341*4882a593Smuzhiyun 		if (sd->vpbe_type == VPBE_VERSION_1)
342*4882a593Smuzhiyun 			osd_write(sd, colorkey & OSD_TRANSPVAL_RGBTRANS,
343*4882a593Smuzhiyun 				  OSD_TRANSPVAL);
344*4882a593Smuzhiyun 		else if (sd->vpbe_type == VPBE_VERSION_3)
345*4882a593Smuzhiyun 			osd_write(sd, colorkey & OSD_TRANSPVALL_RGBL,
346*4882a593Smuzhiyun 				  OSD_TRANSPVALL);
347*4882a593Smuzhiyun 		break;
348*4882a593Smuzhiyun 	case PIXFMT_YCBCRI:
349*4882a593Smuzhiyun 	case PIXFMT_YCRCBI:
350*4882a593Smuzhiyun 		if (sd->vpbe_type == VPBE_VERSION_3)
351*4882a593Smuzhiyun 			osd_modify(sd, OSD_TRANSPVALU_Y, colorkey,
352*4882a593Smuzhiyun 				   OSD_TRANSPVALU);
353*4882a593Smuzhiyun 		break;
354*4882a593Smuzhiyun 	case PIXFMT_RGB888:
355*4882a593Smuzhiyun 		if (sd->vpbe_type == VPBE_VERSION_3) {
356*4882a593Smuzhiyun 			osd_write(sd, colorkey & OSD_TRANSPVALL_RGBL,
357*4882a593Smuzhiyun 				  OSD_TRANSPVALL);
358*4882a593Smuzhiyun 			osd_modify(sd, OSD_TRANSPVALU_RGBU, colorkey >> 16,
359*4882a593Smuzhiyun 				  OSD_TRANSPVALU);
360*4882a593Smuzhiyun 		}
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	default:
363*4882a593Smuzhiyun 		break;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	switch (osdwin) {
367*4882a593Smuzhiyun 	case OSDWIN_OSD0:
368*4882a593Smuzhiyun 		osd_set(sd, OSD_OSDWIN0MD_TE0, OSD_OSDWIN0MD);
369*4882a593Smuzhiyun 		break;
370*4882a593Smuzhiyun 	case OSDWIN_OSD1:
371*4882a593Smuzhiyun 		osd_set(sd, OSD_OSDWIN1MD_TE1, OSD_OSDWIN1MD);
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
_osd_disable_color_key(struct osd_state * sd,enum osd_win_layer osdwin)376*4882a593Smuzhiyun static void _osd_disable_color_key(struct osd_state *sd,
377*4882a593Smuzhiyun 				   enum osd_win_layer osdwin)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	switch (osdwin) {
380*4882a593Smuzhiyun 	case OSDWIN_OSD0:
381*4882a593Smuzhiyun 		osd_clear(sd, OSD_OSDWIN0MD_TE0, OSD_OSDWIN0MD);
382*4882a593Smuzhiyun 		break;
383*4882a593Smuzhiyun 	case OSDWIN_OSD1:
384*4882a593Smuzhiyun 		osd_clear(sd, OSD_OSDWIN1MD_TE1, OSD_OSDWIN1MD);
385*4882a593Smuzhiyun 		break;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
_osd_set_osd_clut(struct osd_state * sd,enum osd_win_layer osdwin,enum osd_clut clut)389*4882a593Smuzhiyun static void _osd_set_osd_clut(struct osd_state *sd,
390*4882a593Smuzhiyun 			      enum osd_win_layer osdwin,
391*4882a593Smuzhiyun 			      enum osd_clut clut)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	u32 winmd = 0;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	switch (osdwin) {
396*4882a593Smuzhiyun 	case OSDWIN_OSD0:
397*4882a593Smuzhiyun 		if (clut == RAM_CLUT)
398*4882a593Smuzhiyun 			winmd |= OSD_OSDWIN0MD_CLUTS0;
399*4882a593Smuzhiyun 		osd_modify(sd, OSD_OSDWIN0MD_CLUTS0, winmd, OSD_OSDWIN0MD);
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	case OSDWIN_OSD1:
402*4882a593Smuzhiyun 		if (clut == RAM_CLUT)
403*4882a593Smuzhiyun 			winmd |= OSD_OSDWIN1MD_CLUTS1;
404*4882a593Smuzhiyun 		osd_modify(sd, OSD_OSDWIN1MD_CLUTS1, winmd, OSD_OSDWIN1MD);
405*4882a593Smuzhiyun 		break;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
_osd_set_zoom(struct osd_state * sd,enum osd_layer layer,enum osd_zoom_factor h_zoom,enum osd_zoom_factor v_zoom)409*4882a593Smuzhiyun static void _osd_set_zoom(struct osd_state *sd, enum osd_layer layer,
410*4882a593Smuzhiyun 			  enum osd_zoom_factor h_zoom,
411*4882a593Smuzhiyun 			  enum osd_zoom_factor v_zoom)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	u32 winmd = 0;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	switch (layer) {
416*4882a593Smuzhiyun 	case WIN_OSD0:
417*4882a593Smuzhiyun 		winmd |= (h_zoom << OSD_OSDWIN0MD_OHZ0_SHIFT);
418*4882a593Smuzhiyun 		winmd |= (v_zoom << OSD_OSDWIN0MD_OVZ0_SHIFT);
419*4882a593Smuzhiyun 		osd_modify(sd, OSD_OSDWIN0MD_OHZ0 | OSD_OSDWIN0MD_OVZ0, winmd,
420*4882a593Smuzhiyun 			  OSD_OSDWIN0MD);
421*4882a593Smuzhiyun 		break;
422*4882a593Smuzhiyun 	case WIN_VID0:
423*4882a593Smuzhiyun 		winmd |= (h_zoom << OSD_VIDWINMD_VHZ0_SHIFT);
424*4882a593Smuzhiyun 		winmd |= (v_zoom << OSD_VIDWINMD_VVZ0_SHIFT);
425*4882a593Smuzhiyun 		osd_modify(sd, OSD_VIDWINMD_VHZ0 | OSD_VIDWINMD_VVZ0, winmd,
426*4882a593Smuzhiyun 			  OSD_VIDWINMD);
427*4882a593Smuzhiyun 		break;
428*4882a593Smuzhiyun 	case WIN_OSD1:
429*4882a593Smuzhiyun 		winmd |= (h_zoom << OSD_OSDWIN1MD_OHZ1_SHIFT);
430*4882a593Smuzhiyun 		winmd |= (v_zoom << OSD_OSDWIN1MD_OVZ1_SHIFT);
431*4882a593Smuzhiyun 		osd_modify(sd, OSD_OSDWIN1MD_OHZ1 | OSD_OSDWIN1MD_OVZ1, winmd,
432*4882a593Smuzhiyun 			  OSD_OSDWIN1MD);
433*4882a593Smuzhiyun 		break;
434*4882a593Smuzhiyun 	case WIN_VID1:
435*4882a593Smuzhiyun 		winmd |= (h_zoom << OSD_VIDWINMD_VHZ1_SHIFT);
436*4882a593Smuzhiyun 		winmd |= (v_zoom << OSD_VIDWINMD_VVZ1_SHIFT);
437*4882a593Smuzhiyun 		osd_modify(sd, OSD_VIDWINMD_VHZ1 | OSD_VIDWINMD_VVZ1, winmd,
438*4882a593Smuzhiyun 			  OSD_VIDWINMD);
439*4882a593Smuzhiyun 		break;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
_osd_disable_layer(struct osd_state * sd,enum osd_layer layer)443*4882a593Smuzhiyun static void _osd_disable_layer(struct osd_state *sd, enum osd_layer layer)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	switch (layer) {
446*4882a593Smuzhiyun 	case WIN_OSD0:
447*4882a593Smuzhiyun 		osd_clear(sd, OSD_OSDWIN0MD_OACT0, OSD_OSDWIN0MD);
448*4882a593Smuzhiyun 		break;
449*4882a593Smuzhiyun 	case WIN_VID0:
450*4882a593Smuzhiyun 		osd_clear(sd, OSD_VIDWINMD_ACT0, OSD_VIDWINMD);
451*4882a593Smuzhiyun 		break;
452*4882a593Smuzhiyun 	case WIN_OSD1:
453*4882a593Smuzhiyun 		/* disable attribute mode as well as disabling the window */
454*4882a593Smuzhiyun 		osd_clear(sd, OSD_OSDWIN1MD_OASW | OSD_OSDWIN1MD_OACT1,
455*4882a593Smuzhiyun 			  OSD_OSDWIN1MD);
456*4882a593Smuzhiyun 		break;
457*4882a593Smuzhiyun 	case WIN_VID1:
458*4882a593Smuzhiyun 		osd_clear(sd, OSD_VIDWINMD_ACT1, OSD_VIDWINMD);
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
osd_disable_layer(struct osd_state * sd,enum osd_layer layer)463*4882a593Smuzhiyun static void osd_disable_layer(struct osd_state *sd, enum osd_layer layer)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	struct osd_state *osd = sd;
466*4882a593Smuzhiyun 	struct osd_window_state *win = &osd->win[layer];
467*4882a593Smuzhiyun 	unsigned long flags;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	spin_lock_irqsave(&osd->lock, flags);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	if (!win->is_enabled) {
472*4882a593Smuzhiyun 		spin_unlock_irqrestore(&osd->lock, flags);
473*4882a593Smuzhiyun 		return;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 	win->is_enabled = 0;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	_osd_disable_layer(sd, layer);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	spin_unlock_irqrestore(&osd->lock, flags);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
_osd_enable_attribute_mode(struct osd_state * sd)482*4882a593Smuzhiyun static void _osd_enable_attribute_mode(struct osd_state *sd)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	/* enable attribute mode for OSD1 */
485*4882a593Smuzhiyun 	osd_set(sd, OSD_OSDWIN1MD_OASW, OSD_OSDWIN1MD);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
_osd_enable_layer(struct osd_state * sd,enum osd_layer layer)488*4882a593Smuzhiyun static void _osd_enable_layer(struct osd_state *sd, enum osd_layer layer)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	switch (layer) {
491*4882a593Smuzhiyun 	case WIN_OSD0:
492*4882a593Smuzhiyun 		osd_set(sd, OSD_OSDWIN0MD_OACT0, OSD_OSDWIN0MD);
493*4882a593Smuzhiyun 		break;
494*4882a593Smuzhiyun 	case WIN_VID0:
495*4882a593Smuzhiyun 		osd_set(sd, OSD_VIDWINMD_ACT0, OSD_VIDWINMD);
496*4882a593Smuzhiyun 		break;
497*4882a593Smuzhiyun 	case WIN_OSD1:
498*4882a593Smuzhiyun 		/* enable OSD1 and disable attribute mode */
499*4882a593Smuzhiyun 		osd_modify(sd, OSD_OSDWIN1MD_OASW | OSD_OSDWIN1MD_OACT1,
500*4882a593Smuzhiyun 			  OSD_OSDWIN1MD_OACT1, OSD_OSDWIN1MD);
501*4882a593Smuzhiyun 		break;
502*4882a593Smuzhiyun 	case WIN_VID1:
503*4882a593Smuzhiyun 		osd_set(sd, OSD_VIDWINMD_ACT1, OSD_VIDWINMD);
504*4882a593Smuzhiyun 		break;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
osd_enable_layer(struct osd_state * sd,enum osd_layer layer,int otherwin)508*4882a593Smuzhiyun static int osd_enable_layer(struct osd_state *sd, enum osd_layer layer,
509*4882a593Smuzhiyun 			    int otherwin)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	struct osd_state *osd = sd;
512*4882a593Smuzhiyun 	struct osd_window_state *win = &osd->win[layer];
513*4882a593Smuzhiyun 	struct osd_layer_config *cfg = &win->lconfig;
514*4882a593Smuzhiyun 	unsigned long flags;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	spin_lock_irqsave(&osd->lock, flags);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/*
519*4882a593Smuzhiyun 	 * use otherwin flag to know this is the other vid window
520*4882a593Smuzhiyun 	 * in YUV420 mode, if is, skip this check
521*4882a593Smuzhiyun 	 */
522*4882a593Smuzhiyun 	if (!otherwin && (!win->is_allocated ||
523*4882a593Smuzhiyun 			!win->fb_base_phys ||
524*4882a593Smuzhiyun 			!cfg->line_length ||
525*4882a593Smuzhiyun 			!cfg->xsize ||
526*4882a593Smuzhiyun 			!cfg->ysize)) {
527*4882a593Smuzhiyun 		spin_unlock_irqrestore(&osd->lock, flags);
528*4882a593Smuzhiyun 		return -1;
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (win->is_enabled) {
532*4882a593Smuzhiyun 		spin_unlock_irqrestore(&osd->lock, flags);
533*4882a593Smuzhiyun 		return 0;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 	win->is_enabled = 1;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (cfg->pixfmt != PIXFMT_OSD_ATTR)
538*4882a593Smuzhiyun 		_osd_enable_layer(sd, layer);
539*4882a593Smuzhiyun 	else {
540*4882a593Smuzhiyun 		_osd_enable_attribute_mode(sd);
541*4882a593Smuzhiyun 		_osd_set_blink_attribute(sd, osd->is_blinking, osd->blink);
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	spin_unlock_irqrestore(&osd->lock, flags);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	return 0;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun #define OSD_SRC_ADDR_HIGH4	0x7800000
550*4882a593Smuzhiyun #define OSD_SRC_ADDR_HIGH7	0x7F0000
551*4882a593Smuzhiyun #define OSD_SRCADD_OFSET_SFT	23
552*4882a593Smuzhiyun #define OSD_SRCADD_ADD_SFT	16
553*4882a593Smuzhiyun #define OSD_WINADL_MASK		0xFFFF
554*4882a593Smuzhiyun #define OSD_WINOFST_MASK	0x1000
555*4882a593Smuzhiyun #define VPBE_REG_BASE		0x80000000
556*4882a593Smuzhiyun 
_osd_start_layer(struct osd_state * sd,enum osd_layer layer,unsigned long fb_base_phys,unsigned long cbcr_ofst)557*4882a593Smuzhiyun static void _osd_start_layer(struct osd_state *sd, enum osd_layer layer,
558*4882a593Smuzhiyun 			     unsigned long fb_base_phys,
559*4882a593Smuzhiyun 			     unsigned long cbcr_ofst)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	if (sd->vpbe_type == VPBE_VERSION_1) {
563*4882a593Smuzhiyun 		switch (layer) {
564*4882a593Smuzhiyun 		case WIN_OSD0:
565*4882a593Smuzhiyun 			osd_write(sd, fb_base_phys & ~0x1F, OSD_OSDWIN0ADR);
566*4882a593Smuzhiyun 			break;
567*4882a593Smuzhiyun 		case WIN_VID0:
568*4882a593Smuzhiyun 			osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN0ADR);
569*4882a593Smuzhiyun 			break;
570*4882a593Smuzhiyun 		case WIN_OSD1:
571*4882a593Smuzhiyun 			osd_write(sd, fb_base_phys & ~0x1F, OSD_OSDWIN1ADR);
572*4882a593Smuzhiyun 			break;
573*4882a593Smuzhiyun 		case WIN_VID1:
574*4882a593Smuzhiyun 			osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN1ADR);
575*4882a593Smuzhiyun 			break;
576*4882a593Smuzhiyun 	      }
577*4882a593Smuzhiyun 	} else if (sd->vpbe_type == VPBE_VERSION_3) {
578*4882a593Smuzhiyun 		unsigned long fb_offset_32 =
579*4882a593Smuzhiyun 		    (fb_base_phys - VPBE_REG_BASE) >> 5;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 		switch (layer) {
582*4882a593Smuzhiyun 		case WIN_OSD0:
583*4882a593Smuzhiyun 			osd_modify(sd, OSD_OSDWINADH_O0AH,
584*4882a593Smuzhiyun 				  fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
585*4882a593Smuzhiyun 						   OSD_OSDWINADH_O0AH_SHIFT),
586*4882a593Smuzhiyun 				  OSD_OSDWINADH);
587*4882a593Smuzhiyun 			osd_write(sd, fb_offset_32 & OSD_OSDWIN0ADL_O0AL,
588*4882a593Smuzhiyun 				  OSD_OSDWIN0ADL);
589*4882a593Smuzhiyun 			break;
590*4882a593Smuzhiyun 		case WIN_VID0:
591*4882a593Smuzhiyun 			osd_modify(sd, OSD_VIDWINADH_V0AH,
592*4882a593Smuzhiyun 				  fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
593*4882a593Smuzhiyun 						   OSD_VIDWINADH_V0AH_SHIFT),
594*4882a593Smuzhiyun 				  OSD_VIDWINADH);
595*4882a593Smuzhiyun 			osd_write(sd, fb_offset_32 & OSD_VIDWIN0ADL_V0AL,
596*4882a593Smuzhiyun 				  OSD_VIDWIN0ADL);
597*4882a593Smuzhiyun 			break;
598*4882a593Smuzhiyun 		case WIN_OSD1:
599*4882a593Smuzhiyun 			osd_modify(sd, OSD_OSDWINADH_O1AH,
600*4882a593Smuzhiyun 				  fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
601*4882a593Smuzhiyun 						   OSD_OSDWINADH_O1AH_SHIFT),
602*4882a593Smuzhiyun 				  OSD_OSDWINADH);
603*4882a593Smuzhiyun 			osd_write(sd, fb_offset_32 & OSD_OSDWIN1ADL_O1AL,
604*4882a593Smuzhiyun 				  OSD_OSDWIN1ADL);
605*4882a593Smuzhiyun 			break;
606*4882a593Smuzhiyun 		case WIN_VID1:
607*4882a593Smuzhiyun 			osd_modify(sd, OSD_VIDWINADH_V1AH,
608*4882a593Smuzhiyun 				  fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
609*4882a593Smuzhiyun 						   OSD_VIDWINADH_V1AH_SHIFT),
610*4882a593Smuzhiyun 				  OSD_VIDWINADH);
611*4882a593Smuzhiyun 			osd_write(sd, fb_offset_32 & OSD_VIDWIN1ADL_V1AL,
612*4882a593Smuzhiyun 				  OSD_VIDWIN1ADL);
613*4882a593Smuzhiyun 			break;
614*4882a593Smuzhiyun 		}
615*4882a593Smuzhiyun 	} else if (sd->vpbe_type == VPBE_VERSION_2) {
616*4882a593Smuzhiyun 		struct osd_window_state *win = &sd->win[layer];
617*4882a593Smuzhiyun 		unsigned long fb_offset_32, cbcr_offset_32;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		fb_offset_32 = fb_base_phys - VPBE_REG_BASE;
620*4882a593Smuzhiyun 		if (cbcr_ofst)
621*4882a593Smuzhiyun 			cbcr_offset_32 = cbcr_ofst;
622*4882a593Smuzhiyun 		else
623*4882a593Smuzhiyun 			cbcr_offset_32 = win->lconfig.line_length *
624*4882a593Smuzhiyun 					 win->lconfig.ysize;
625*4882a593Smuzhiyun 		cbcr_offset_32 += fb_offset_32;
626*4882a593Smuzhiyun 		fb_offset_32 = fb_offset_32 >> 5;
627*4882a593Smuzhiyun 		cbcr_offset_32 = cbcr_offset_32 >> 5;
628*4882a593Smuzhiyun 		/*
629*4882a593Smuzhiyun 		 * DM365: start address is 27-bit long address b26 - b23 are
630*4882a593Smuzhiyun 		 * in offset register b12 - b9, and * bit 26 has to be '1'
631*4882a593Smuzhiyun 		 */
632*4882a593Smuzhiyun 		if (win->lconfig.pixfmt == PIXFMT_NV12) {
633*4882a593Smuzhiyun 			switch (layer) {
634*4882a593Smuzhiyun 			case WIN_VID0:
635*4882a593Smuzhiyun 			case WIN_VID1:
636*4882a593Smuzhiyun 				/* Y is in VID0 */
637*4882a593Smuzhiyun 				osd_modify(sd, OSD_VIDWIN0OFST_V0AH,
638*4882a593Smuzhiyun 					 ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
639*4882a593Smuzhiyun 					 (OSD_SRCADD_OFSET_SFT -
640*4882a593Smuzhiyun 					 OSD_WINOFST_AH_SHIFT)) |
641*4882a593Smuzhiyun 					 OSD_WINOFST_MASK, OSD_VIDWIN0OFST);
642*4882a593Smuzhiyun 				osd_modify(sd, OSD_VIDWINADH_V0AH,
643*4882a593Smuzhiyun 					  (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
644*4882a593Smuzhiyun 					  (OSD_SRCADD_ADD_SFT -
645*4882a593Smuzhiyun 					  OSD_VIDWINADH_V0AH_SHIFT),
646*4882a593Smuzhiyun 					   OSD_VIDWINADH);
647*4882a593Smuzhiyun 				osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
648*4882a593Smuzhiyun 					  OSD_VIDWIN0ADL);
649*4882a593Smuzhiyun 				/* CbCr is in VID1 */
650*4882a593Smuzhiyun 				osd_modify(sd, OSD_VIDWIN1OFST_V1AH,
651*4882a593Smuzhiyun 					 ((cbcr_offset_32 &
652*4882a593Smuzhiyun 					 OSD_SRC_ADDR_HIGH4) >>
653*4882a593Smuzhiyun 					 (OSD_SRCADD_OFSET_SFT -
654*4882a593Smuzhiyun 					 OSD_WINOFST_AH_SHIFT)) |
655*4882a593Smuzhiyun 					 OSD_WINOFST_MASK, OSD_VIDWIN1OFST);
656*4882a593Smuzhiyun 				osd_modify(sd, OSD_VIDWINADH_V1AH,
657*4882a593Smuzhiyun 					  (cbcr_offset_32 &
658*4882a593Smuzhiyun 					  OSD_SRC_ADDR_HIGH7) >>
659*4882a593Smuzhiyun 					  (OSD_SRCADD_ADD_SFT -
660*4882a593Smuzhiyun 					  OSD_VIDWINADH_V1AH_SHIFT),
661*4882a593Smuzhiyun 					  OSD_VIDWINADH);
662*4882a593Smuzhiyun 				osd_write(sd, cbcr_offset_32 & OSD_WINADL_MASK,
663*4882a593Smuzhiyun 					  OSD_VIDWIN1ADL);
664*4882a593Smuzhiyun 				break;
665*4882a593Smuzhiyun 			default:
666*4882a593Smuzhiyun 				break;
667*4882a593Smuzhiyun 			}
668*4882a593Smuzhiyun 		}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		switch (layer) {
671*4882a593Smuzhiyun 		case WIN_OSD0:
672*4882a593Smuzhiyun 			osd_modify(sd, OSD_OSDWIN0OFST_O0AH,
673*4882a593Smuzhiyun 				 ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
674*4882a593Smuzhiyun 				 (OSD_SRCADD_OFSET_SFT -
675*4882a593Smuzhiyun 				 OSD_WINOFST_AH_SHIFT)) | OSD_WINOFST_MASK,
676*4882a593Smuzhiyun 				  OSD_OSDWIN0OFST);
677*4882a593Smuzhiyun 			osd_modify(sd, OSD_OSDWINADH_O0AH,
678*4882a593Smuzhiyun 				 (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
679*4882a593Smuzhiyun 				 (OSD_SRCADD_ADD_SFT -
680*4882a593Smuzhiyun 				 OSD_OSDWINADH_O0AH_SHIFT), OSD_OSDWINADH);
681*4882a593Smuzhiyun 			osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
682*4882a593Smuzhiyun 					OSD_OSDWIN0ADL);
683*4882a593Smuzhiyun 			break;
684*4882a593Smuzhiyun 		case WIN_VID0:
685*4882a593Smuzhiyun 			if (win->lconfig.pixfmt != PIXFMT_NV12) {
686*4882a593Smuzhiyun 				osd_modify(sd, OSD_VIDWIN0OFST_V0AH,
687*4882a593Smuzhiyun 					 ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
688*4882a593Smuzhiyun 					 (OSD_SRCADD_OFSET_SFT -
689*4882a593Smuzhiyun 					 OSD_WINOFST_AH_SHIFT)) |
690*4882a593Smuzhiyun 					 OSD_WINOFST_MASK, OSD_VIDWIN0OFST);
691*4882a593Smuzhiyun 				osd_modify(sd, OSD_VIDWINADH_V0AH,
692*4882a593Smuzhiyun 					  (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
693*4882a593Smuzhiyun 					  (OSD_SRCADD_ADD_SFT -
694*4882a593Smuzhiyun 					  OSD_VIDWINADH_V0AH_SHIFT),
695*4882a593Smuzhiyun 					  OSD_VIDWINADH);
696*4882a593Smuzhiyun 				osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
697*4882a593Smuzhiyun 					  OSD_VIDWIN0ADL);
698*4882a593Smuzhiyun 			}
699*4882a593Smuzhiyun 			break;
700*4882a593Smuzhiyun 		case WIN_OSD1:
701*4882a593Smuzhiyun 			osd_modify(sd, OSD_OSDWIN1OFST_O1AH,
702*4882a593Smuzhiyun 				 ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
703*4882a593Smuzhiyun 				 (OSD_SRCADD_OFSET_SFT -
704*4882a593Smuzhiyun 				 OSD_WINOFST_AH_SHIFT)) | OSD_WINOFST_MASK,
705*4882a593Smuzhiyun 				  OSD_OSDWIN1OFST);
706*4882a593Smuzhiyun 			osd_modify(sd, OSD_OSDWINADH_O1AH,
707*4882a593Smuzhiyun 				  (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
708*4882a593Smuzhiyun 				  (OSD_SRCADD_ADD_SFT -
709*4882a593Smuzhiyun 				  OSD_OSDWINADH_O1AH_SHIFT),
710*4882a593Smuzhiyun 				  OSD_OSDWINADH);
711*4882a593Smuzhiyun 			osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
712*4882a593Smuzhiyun 					OSD_OSDWIN1ADL);
713*4882a593Smuzhiyun 			break;
714*4882a593Smuzhiyun 		case WIN_VID1:
715*4882a593Smuzhiyun 			if (win->lconfig.pixfmt != PIXFMT_NV12) {
716*4882a593Smuzhiyun 				osd_modify(sd, OSD_VIDWIN1OFST_V1AH,
717*4882a593Smuzhiyun 					 ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
718*4882a593Smuzhiyun 					 (OSD_SRCADD_OFSET_SFT -
719*4882a593Smuzhiyun 					 OSD_WINOFST_AH_SHIFT)) |
720*4882a593Smuzhiyun 					 OSD_WINOFST_MASK, OSD_VIDWIN1OFST);
721*4882a593Smuzhiyun 				osd_modify(sd, OSD_VIDWINADH_V1AH,
722*4882a593Smuzhiyun 					  (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
723*4882a593Smuzhiyun 					  (OSD_SRCADD_ADD_SFT -
724*4882a593Smuzhiyun 					  OSD_VIDWINADH_V1AH_SHIFT),
725*4882a593Smuzhiyun 					  OSD_VIDWINADH);
726*4882a593Smuzhiyun 				osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
727*4882a593Smuzhiyun 					  OSD_VIDWIN1ADL);
728*4882a593Smuzhiyun 			}
729*4882a593Smuzhiyun 			break;
730*4882a593Smuzhiyun 		}
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
osd_start_layer(struct osd_state * sd,enum osd_layer layer,unsigned long fb_base_phys,unsigned long cbcr_ofst)734*4882a593Smuzhiyun static void osd_start_layer(struct osd_state *sd, enum osd_layer layer,
735*4882a593Smuzhiyun 			    unsigned long fb_base_phys,
736*4882a593Smuzhiyun 			    unsigned long cbcr_ofst)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	struct osd_state *osd = sd;
739*4882a593Smuzhiyun 	struct osd_window_state *win = &osd->win[layer];
740*4882a593Smuzhiyun 	struct osd_layer_config *cfg = &win->lconfig;
741*4882a593Smuzhiyun 	unsigned long flags;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	spin_lock_irqsave(&osd->lock, flags);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	win->fb_base_phys = fb_base_phys & ~0x1F;
746*4882a593Smuzhiyun 	_osd_start_layer(sd, layer, fb_base_phys, cbcr_ofst);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	if (layer == WIN_VID0) {
749*4882a593Smuzhiyun 		osd->pingpong =
750*4882a593Smuzhiyun 		    _osd_dm6446_vid0_pingpong(sd, osd->field_inversion,
751*4882a593Smuzhiyun 						       win->fb_base_phys,
752*4882a593Smuzhiyun 						       cfg);
753*4882a593Smuzhiyun 	}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	spin_unlock_irqrestore(&osd->lock, flags);
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
osd_get_layer_config(struct osd_state * sd,enum osd_layer layer,struct osd_layer_config * lconfig)758*4882a593Smuzhiyun static void osd_get_layer_config(struct osd_state *sd, enum osd_layer layer,
759*4882a593Smuzhiyun 				 struct osd_layer_config *lconfig)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	struct osd_state *osd = sd;
762*4882a593Smuzhiyun 	struct osd_window_state *win = &osd->win[layer];
763*4882a593Smuzhiyun 	unsigned long flags;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	spin_lock_irqsave(&osd->lock, flags);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	*lconfig = win->lconfig;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	spin_unlock_irqrestore(&osd->lock, flags);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun /**
773*4882a593Smuzhiyun  * try_layer_config() - Try a specific configuration for the layer
774*4882a593Smuzhiyun  * @sd: ptr to struct osd_state
775*4882a593Smuzhiyun  * @layer: layer to configure
776*4882a593Smuzhiyun  * @lconfig: layer configuration to try
777*4882a593Smuzhiyun  *
778*4882a593Smuzhiyun  * If the requested lconfig is completely rejected and the value of lconfig on
779*4882a593Smuzhiyun  * exit is the current lconfig, then try_layer_config() returns 1.  Otherwise,
780*4882a593Smuzhiyun  * try_layer_config() returns 0.  A return value of 0 does not necessarily mean
781*4882a593Smuzhiyun  * that the value of lconfig on exit is identical to the value of lconfig on
782*4882a593Smuzhiyun  * entry, but merely that it represents a change from the current lconfig.
783*4882a593Smuzhiyun  */
try_layer_config(struct osd_state * sd,enum osd_layer layer,struct osd_layer_config * lconfig)784*4882a593Smuzhiyun static int try_layer_config(struct osd_state *sd, enum osd_layer layer,
785*4882a593Smuzhiyun 			    struct osd_layer_config *lconfig)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	struct osd_state *osd = sd;
788*4882a593Smuzhiyun 	struct osd_window_state *win = &osd->win[layer];
789*4882a593Smuzhiyun 	int bad_config = 0;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/* verify that the pixel format is compatible with the layer */
792*4882a593Smuzhiyun 	switch (lconfig->pixfmt) {
793*4882a593Smuzhiyun 	case PIXFMT_1BPP:
794*4882a593Smuzhiyun 	case PIXFMT_2BPP:
795*4882a593Smuzhiyun 	case PIXFMT_4BPP:
796*4882a593Smuzhiyun 	case PIXFMT_8BPP:
797*4882a593Smuzhiyun 	case PIXFMT_RGB565:
798*4882a593Smuzhiyun 		if (osd->vpbe_type == VPBE_VERSION_1)
799*4882a593Smuzhiyun 			bad_config = !is_vid_win(layer);
800*4882a593Smuzhiyun 		break;
801*4882a593Smuzhiyun 	case PIXFMT_YCBCRI:
802*4882a593Smuzhiyun 	case PIXFMT_YCRCBI:
803*4882a593Smuzhiyun 		bad_config = !is_vid_win(layer);
804*4882a593Smuzhiyun 		break;
805*4882a593Smuzhiyun 	case PIXFMT_RGB888:
806*4882a593Smuzhiyun 		if (osd->vpbe_type == VPBE_VERSION_1)
807*4882a593Smuzhiyun 			bad_config = !is_vid_win(layer);
808*4882a593Smuzhiyun 		else if ((osd->vpbe_type == VPBE_VERSION_3) ||
809*4882a593Smuzhiyun 			 (osd->vpbe_type == VPBE_VERSION_2))
810*4882a593Smuzhiyun 			bad_config = !is_osd_win(layer);
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 	case PIXFMT_NV12:
813*4882a593Smuzhiyun 		if (osd->vpbe_type != VPBE_VERSION_2)
814*4882a593Smuzhiyun 			bad_config = 1;
815*4882a593Smuzhiyun 		else
816*4882a593Smuzhiyun 			bad_config = is_osd_win(layer);
817*4882a593Smuzhiyun 		break;
818*4882a593Smuzhiyun 	case PIXFMT_OSD_ATTR:
819*4882a593Smuzhiyun 		bad_config = (layer != WIN_OSD1);
820*4882a593Smuzhiyun 		break;
821*4882a593Smuzhiyun 	default:
822*4882a593Smuzhiyun 		bad_config = 1;
823*4882a593Smuzhiyun 		break;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 	if (bad_config) {
826*4882a593Smuzhiyun 		/*
827*4882a593Smuzhiyun 		 * The requested pixel format is incompatible with the layer,
828*4882a593Smuzhiyun 		 * so keep the current layer configuration.
829*4882a593Smuzhiyun 		 */
830*4882a593Smuzhiyun 		*lconfig = win->lconfig;
831*4882a593Smuzhiyun 		return bad_config;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	/* DM6446: */
835*4882a593Smuzhiyun 	/* only one OSD window at a time can use RGB pixel formats */
836*4882a593Smuzhiyun 	if ((osd->vpbe_type == VPBE_VERSION_1) &&
837*4882a593Smuzhiyun 	    is_osd_win(layer) && is_rgb_pixfmt(lconfig->pixfmt)) {
838*4882a593Smuzhiyun 		enum osd_pix_format pixfmt;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		if (layer == WIN_OSD0)
841*4882a593Smuzhiyun 			pixfmt = osd->win[WIN_OSD1].lconfig.pixfmt;
842*4882a593Smuzhiyun 		else
843*4882a593Smuzhiyun 			pixfmt = osd->win[WIN_OSD0].lconfig.pixfmt;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 		if (is_rgb_pixfmt(pixfmt)) {
846*4882a593Smuzhiyun 			/*
847*4882a593Smuzhiyun 			 * The other OSD window is already configured for an
848*4882a593Smuzhiyun 			 * RGB, so keep the current layer configuration.
849*4882a593Smuzhiyun 			 */
850*4882a593Smuzhiyun 			*lconfig = win->lconfig;
851*4882a593Smuzhiyun 			return 1;
852*4882a593Smuzhiyun 		}
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* DM6446: only one video window at a time can use RGB888 */
856*4882a593Smuzhiyun 	if ((osd->vpbe_type == VPBE_VERSION_1) && is_vid_win(layer) &&
857*4882a593Smuzhiyun 		lconfig->pixfmt == PIXFMT_RGB888) {
858*4882a593Smuzhiyun 		enum osd_pix_format pixfmt;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		if (layer == WIN_VID0)
861*4882a593Smuzhiyun 			pixfmt = osd->win[WIN_VID1].lconfig.pixfmt;
862*4882a593Smuzhiyun 		else
863*4882a593Smuzhiyun 			pixfmt = osd->win[WIN_VID0].lconfig.pixfmt;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		if (pixfmt == PIXFMT_RGB888) {
866*4882a593Smuzhiyun 			/*
867*4882a593Smuzhiyun 			 * The other video window is already configured for
868*4882a593Smuzhiyun 			 * RGB888, so keep the current layer configuration.
869*4882a593Smuzhiyun 			 */
870*4882a593Smuzhiyun 			*lconfig = win->lconfig;
871*4882a593Smuzhiyun 			return 1;
872*4882a593Smuzhiyun 		}
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	/* window dimensions must be non-zero */
876*4882a593Smuzhiyun 	if (!lconfig->line_length || !lconfig->xsize || !lconfig->ysize) {
877*4882a593Smuzhiyun 		*lconfig = win->lconfig;
878*4882a593Smuzhiyun 		return 1;
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* round line_length up to a multiple of 32 */
882*4882a593Smuzhiyun 	lconfig->line_length = ((lconfig->line_length + 31) / 32) * 32;
883*4882a593Smuzhiyun 	lconfig->line_length =
884*4882a593Smuzhiyun 	    min(lconfig->line_length, (unsigned)MAX_LINE_LENGTH);
885*4882a593Smuzhiyun 	lconfig->xsize = min(lconfig->xsize, (unsigned)MAX_WIN_SIZE);
886*4882a593Smuzhiyun 	lconfig->ysize = min(lconfig->ysize, (unsigned)MAX_WIN_SIZE);
887*4882a593Smuzhiyun 	lconfig->xpos = min(lconfig->xpos, (unsigned)MAX_WIN_SIZE);
888*4882a593Smuzhiyun 	lconfig->ypos = min(lconfig->ypos, (unsigned)MAX_WIN_SIZE);
889*4882a593Smuzhiyun 	lconfig->interlaced = (lconfig->interlaced != 0);
890*4882a593Smuzhiyun 	if (lconfig->interlaced) {
891*4882a593Smuzhiyun 		/* ysize and ypos must be even for interlaced displays */
892*4882a593Smuzhiyun 		lconfig->ysize &= ~1;
893*4882a593Smuzhiyun 		lconfig->ypos &= ~1;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	return 0;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
_osd_disable_vid_rgb888(struct osd_state * sd)899*4882a593Smuzhiyun static void _osd_disable_vid_rgb888(struct osd_state *sd)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	/*
902*4882a593Smuzhiyun 	 * The DM6446 supports RGB888 pixel format in a single video window.
903*4882a593Smuzhiyun 	 * This routine disables RGB888 pixel format for both video windows.
904*4882a593Smuzhiyun 	 * The caller must ensure that neither video window is currently
905*4882a593Smuzhiyun 	 * configured for RGB888 pixel format.
906*4882a593Smuzhiyun 	 */
907*4882a593Smuzhiyun 	if (sd->vpbe_type == VPBE_VERSION_1)
908*4882a593Smuzhiyun 		osd_clear(sd, OSD_MISCCTL_RGBEN, OSD_MISCCTL);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
_osd_enable_vid_rgb888(struct osd_state * sd,enum osd_layer layer)911*4882a593Smuzhiyun static void _osd_enable_vid_rgb888(struct osd_state *sd,
912*4882a593Smuzhiyun 				   enum osd_layer layer)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun 	/*
915*4882a593Smuzhiyun 	 * The DM6446 supports RGB888 pixel format in a single video window.
916*4882a593Smuzhiyun 	 * This routine enables RGB888 pixel format for the specified video
917*4882a593Smuzhiyun 	 * window.  The caller must ensure that the other video window is not
918*4882a593Smuzhiyun 	 * currently configured for RGB888 pixel format, as this routine will
919*4882a593Smuzhiyun 	 * disable RGB888 pixel format for the other window.
920*4882a593Smuzhiyun 	 */
921*4882a593Smuzhiyun 	if (sd->vpbe_type == VPBE_VERSION_1) {
922*4882a593Smuzhiyun 		if (layer == WIN_VID0)
923*4882a593Smuzhiyun 			osd_modify(sd, OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
924*4882a593Smuzhiyun 				  OSD_MISCCTL_RGBEN, OSD_MISCCTL);
925*4882a593Smuzhiyun 		else if (layer == WIN_VID1)
926*4882a593Smuzhiyun 			osd_modify(sd, OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
927*4882a593Smuzhiyun 				  OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
928*4882a593Smuzhiyun 				  OSD_MISCCTL);
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
_osd_set_cbcr_order(struct osd_state * sd,enum osd_pix_format pixfmt)932*4882a593Smuzhiyun static void _osd_set_cbcr_order(struct osd_state *sd,
933*4882a593Smuzhiyun 				enum osd_pix_format pixfmt)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	/*
936*4882a593Smuzhiyun 	 * The caller must ensure that all windows using YC pixfmt use the same
937*4882a593Smuzhiyun 	 * Cb/Cr order.
938*4882a593Smuzhiyun 	 */
939*4882a593Smuzhiyun 	if (pixfmt == PIXFMT_YCBCRI)
940*4882a593Smuzhiyun 		osd_clear(sd, OSD_MODE_CS, OSD_MODE);
941*4882a593Smuzhiyun 	else if (pixfmt == PIXFMT_YCRCBI)
942*4882a593Smuzhiyun 		osd_set(sd, OSD_MODE_CS, OSD_MODE);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun 
_osd_set_layer_config(struct osd_state * sd,enum osd_layer layer,const struct osd_layer_config * lconfig)945*4882a593Smuzhiyun static void _osd_set_layer_config(struct osd_state *sd, enum osd_layer layer,
946*4882a593Smuzhiyun 				  const struct osd_layer_config *lconfig)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	u32 winmd = 0, winmd_mask = 0, bmw = 0;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	_osd_set_cbcr_order(sd, lconfig->pixfmt);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	switch (layer) {
953*4882a593Smuzhiyun 	case WIN_OSD0:
954*4882a593Smuzhiyun 		if (sd->vpbe_type == VPBE_VERSION_1) {
955*4882a593Smuzhiyun 			winmd_mask |= OSD_OSDWIN0MD_RGB0E;
956*4882a593Smuzhiyun 			if (lconfig->pixfmt == PIXFMT_RGB565)
957*4882a593Smuzhiyun 				winmd |= OSD_OSDWIN0MD_RGB0E;
958*4882a593Smuzhiyun 		} else if ((sd->vpbe_type == VPBE_VERSION_3) ||
959*4882a593Smuzhiyun 		  (sd->vpbe_type == VPBE_VERSION_2)) {
960*4882a593Smuzhiyun 			winmd_mask |= OSD_OSDWIN0MD_BMP0MD;
961*4882a593Smuzhiyun 			switch (lconfig->pixfmt) {
962*4882a593Smuzhiyun 			case PIXFMT_RGB565:
963*4882a593Smuzhiyun 					winmd |= (1 <<
964*4882a593Smuzhiyun 					OSD_OSDWIN0MD_BMP0MD_SHIFT);
965*4882a593Smuzhiyun 					break;
966*4882a593Smuzhiyun 			case PIXFMT_RGB888:
967*4882a593Smuzhiyun 				winmd |= (2 << OSD_OSDWIN0MD_BMP0MD_SHIFT);
968*4882a593Smuzhiyun 				_osd_enable_rgb888_pixblend(sd, OSDWIN_OSD0);
969*4882a593Smuzhiyun 				break;
970*4882a593Smuzhiyun 			case PIXFMT_YCBCRI:
971*4882a593Smuzhiyun 			case PIXFMT_YCRCBI:
972*4882a593Smuzhiyun 				winmd |= (3 << OSD_OSDWIN0MD_BMP0MD_SHIFT);
973*4882a593Smuzhiyun 				break;
974*4882a593Smuzhiyun 			default:
975*4882a593Smuzhiyun 				break;
976*4882a593Smuzhiyun 			}
977*4882a593Smuzhiyun 		}
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 		winmd_mask |= OSD_OSDWIN0MD_BMW0 | OSD_OSDWIN0MD_OFF0;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 		switch (lconfig->pixfmt) {
982*4882a593Smuzhiyun 		case PIXFMT_1BPP:
983*4882a593Smuzhiyun 			bmw = 0;
984*4882a593Smuzhiyun 			break;
985*4882a593Smuzhiyun 		case PIXFMT_2BPP:
986*4882a593Smuzhiyun 			bmw = 1;
987*4882a593Smuzhiyun 			break;
988*4882a593Smuzhiyun 		case PIXFMT_4BPP:
989*4882a593Smuzhiyun 			bmw = 2;
990*4882a593Smuzhiyun 			break;
991*4882a593Smuzhiyun 		case PIXFMT_8BPP:
992*4882a593Smuzhiyun 			bmw = 3;
993*4882a593Smuzhiyun 			break;
994*4882a593Smuzhiyun 		default:
995*4882a593Smuzhiyun 			break;
996*4882a593Smuzhiyun 		}
997*4882a593Smuzhiyun 		winmd |= (bmw << OSD_OSDWIN0MD_BMW0_SHIFT);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 		if (lconfig->interlaced)
1000*4882a593Smuzhiyun 			winmd |= OSD_OSDWIN0MD_OFF0;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 		osd_modify(sd, winmd_mask, winmd, OSD_OSDWIN0MD);
1003*4882a593Smuzhiyun 		osd_write(sd, lconfig->line_length >> 5, OSD_OSDWIN0OFST);
1004*4882a593Smuzhiyun 		osd_write(sd, lconfig->xpos, OSD_OSDWIN0XP);
1005*4882a593Smuzhiyun 		osd_write(sd, lconfig->xsize, OSD_OSDWIN0XL);
1006*4882a593Smuzhiyun 		if (lconfig->interlaced) {
1007*4882a593Smuzhiyun 			osd_write(sd, lconfig->ypos >> 1, OSD_OSDWIN0YP);
1008*4882a593Smuzhiyun 			osd_write(sd, lconfig->ysize >> 1, OSD_OSDWIN0YL);
1009*4882a593Smuzhiyun 		} else {
1010*4882a593Smuzhiyun 			osd_write(sd, lconfig->ypos, OSD_OSDWIN0YP);
1011*4882a593Smuzhiyun 			osd_write(sd, lconfig->ysize, OSD_OSDWIN0YL);
1012*4882a593Smuzhiyun 		}
1013*4882a593Smuzhiyun 		break;
1014*4882a593Smuzhiyun 	case WIN_VID0:
1015*4882a593Smuzhiyun 		winmd_mask |= OSD_VIDWINMD_VFF0;
1016*4882a593Smuzhiyun 		if (lconfig->interlaced)
1017*4882a593Smuzhiyun 			winmd |= OSD_VIDWINMD_VFF0;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		osd_modify(sd, winmd_mask, winmd, OSD_VIDWINMD);
1020*4882a593Smuzhiyun 		osd_write(sd, lconfig->line_length >> 5, OSD_VIDWIN0OFST);
1021*4882a593Smuzhiyun 		osd_write(sd, lconfig->xpos, OSD_VIDWIN0XP);
1022*4882a593Smuzhiyun 		osd_write(sd, lconfig->xsize, OSD_VIDWIN0XL);
1023*4882a593Smuzhiyun 		/*
1024*4882a593Smuzhiyun 		 * For YUV420P format the register contents are
1025*4882a593Smuzhiyun 		 * duplicated in both VID registers
1026*4882a593Smuzhiyun 		 */
1027*4882a593Smuzhiyun 		if ((sd->vpbe_type == VPBE_VERSION_2) &&
1028*4882a593Smuzhiyun 				(lconfig->pixfmt == PIXFMT_NV12)) {
1029*4882a593Smuzhiyun 			/* other window also */
1030*4882a593Smuzhiyun 			if (lconfig->interlaced) {
1031*4882a593Smuzhiyun 				winmd_mask |= OSD_VIDWINMD_VFF1;
1032*4882a593Smuzhiyun 				winmd |= OSD_VIDWINMD_VFF1;
1033*4882a593Smuzhiyun 				osd_modify(sd, winmd_mask, winmd,
1034*4882a593Smuzhiyun 					  OSD_VIDWINMD);
1035*4882a593Smuzhiyun 			}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 			osd_modify(sd, OSD_MISCCTL_S420D,
1038*4882a593Smuzhiyun 				    OSD_MISCCTL_S420D, OSD_MISCCTL);
1039*4882a593Smuzhiyun 			osd_write(sd, lconfig->line_length >> 5,
1040*4882a593Smuzhiyun 				  OSD_VIDWIN1OFST);
1041*4882a593Smuzhiyun 			osd_write(sd, lconfig->xpos, OSD_VIDWIN1XP);
1042*4882a593Smuzhiyun 			osd_write(sd, lconfig->xsize, OSD_VIDWIN1XL);
1043*4882a593Smuzhiyun 			/*
1044*4882a593Smuzhiyun 			  * if NV21 pixfmt and line length not 32B
1045*4882a593Smuzhiyun 			  * aligned (e.g. NTSC), Need to set window
1046*4882a593Smuzhiyun 			  * X pixel size to be 32B aligned as well
1047*4882a593Smuzhiyun 			  */
1048*4882a593Smuzhiyun 			if (lconfig->xsize % 32) {
1049*4882a593Smuzhiyun 				osd_write(sd,
1050*4882a593Smuzhiyun 					  ((lconfig->xsize + 31) & ~31),
1051*4882a593Smuzhiyun 					  OSD_VIDWIN1XL);
1052*4882a593Smuzhiyun 				osd_write(sd,
1053*4882a593Smuzhiyun 					  ((lconfig->xsize + 31) & ~31),
1054*4882a593Smuzhiyun 					  OSD_VIDWIN0XL);
1055*4882a593Smuzhiyun 			}
1056*4882a593Smuzhiyun 		} else if ((sd->vpbe_type == VPBE_VERSION_2) &&
1057*4882a593Smuzhiyun 				(lconfig->pixfmt != PIXFMT_NV12)) {
1058*4882a593Smuzhiyun 			osd_modify(sd, OSD_MISCCTL_S420D, ~OSD_MISCCTL_S420D,
1059*4882a593Smuzhiyun 						OSD_MISCCTL);
1060*4882a593Smuzhiyun 		}
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 		if (lconfig->interlaced) {
1063*4882a593Smuzhiyun 			osd_write(sd, lconfig->ypos >> 1, OSD_VIDWIN0YP);
1064*4882a593Smuzhiyun 			osd_write(sd, lconfig->ysize >> 1, OSD_VIDWIN0YL);
1065*4882a593Smuzhiyun 			if ((sd->vpbe_type == VPBE_VERSION_2) &&
1066*4882a593Smuzhiyun 				lconfig->pixfmt == PIXFMT_NV12) {
1067*4882a593Smuzhiyun 				osd_write(sd, lconfig->ypos >> 1,
1068*4882a593Smuzhiyun 					  OSD_VIDWIN1YP);
1069*4882a593Smuzhiyun 				osd_write(sd, lconfig->ysize >> 1,
1070*4882a593Smuzhiyun 					  OSD_VIDWIN1YL);
1071*4882a593Smuzhiyun 			}
1072*4882a593Smuzhiyun 		} else {
1073*4882a593Smuzhiyun 			osd_write(sd, lconfig->ypos, OSD_VIDWIN0YP);
1074*4882a593Smuzhiyun 			osd_write(sd, lconfig->ysize, OSD_VIDWIN0YL);
1075*4882a593Smuzhiyun 			if ((sd->vpbe_type == VPBE_VERSION_2) &&
1076*4882a593Smuzhiyun 				lconfig->pixfmt == PIXFMT_NV12) {
1077*4882a593Smuzhiyun 				osd_write(sd, lconfig->ypos, OSD_VIDWIN1YP);
1078*4882a593Smuzhiyun 				osd_write(sd, lconfig->ysize, OSD_VIDWIN1YL);
1079*4882a593Smuzhiyun 			}
1080*4882a593Smuzhiyun 		}
1081*4882a593Smuzhiyun 		break;
1082*4882a593Smuzhiyun 	case WIN_OSD1:
1083*4882a593Smuzhiyun 		/*
1084*4882a593Smuzhiyun 		 * The caller must ensure that OSD1 is disabled prior to
1085*4882a593Smuzhiyun 		 * switching from a normal mode to attribute mode or from
1086*4882a593Smuzhiyun 		 * attribute mode to a normal mode.
1087*4882a593Smuzhiyun 		 */
1088*4882a593Smuzhiyun 		if (lconfig->pixfmt == PIXFMT_OSD_ATTR) {
1089*4882a593Smuzhiyun 			if (sd->vpbe_type == VPBE_VERSION_1) {
1090*4882a593Smuzhiyun 				winmd_mask |= OSD_OSDWIN1MD_ATN1E |
1091*4882a593Smuzhiyun 				OSD_OSDWIN1MD_RGB1E | OSD_OSDWIN1MD_CLUTS1 |
1092*4882a593Smuzhiyun 				OSD_OSDWIN1MD_BLND1 | OSD_OSDWIN1MD_TE1;
1093*4882a593Smuzhiyun 			} else {
1094*4882a593Smuzhiyun 				winmd_mask |= OSD_OSDWIN1MD_BMP1MD |
1095*4882a593Smuzhiyun 				OSD_OSDWIN1MD_CLUTS1 | OSD_OSDWIN1MD_BLND1 |
1096*4882a593Smuzhiyun 				OSD_OSDWIN1MD_TE1;
1097*4882a593Smuzhiyun 			}
1098*4882a593Smuzhiyun 		} else {
1099*4882a593Smuzhiyun 			if (sd->vpbe_type == VPBE_VERSION_1) {
1100*4882a593Smuzhiyun 				winmd_mask |= OSD_OSDWIN1MD_RGB1E;
1101*4882a593Smuzhiyun 				if (lconfig->pixfmt == PIXFMT_RGB565)
1102*4882a593Smuzhiyun 					winmd |= OSD_OSDWIN1MD_RGB1E;
1103*4882a593Smuzhiyun 			} else if ((sd->vpbe_type == VPBE_VERSION_3)
1104*4882a593Smuzhiyun 				   || (sd->vpbe_type == VPBE_VERSION_2)) {
1105*4882a593Smuzhiyun 				winmd_mask |= OSD_OSDWIN1MD_BMP1MD;
1106*4882a593Smuzhiyun 				switch (lconfig->pixfmt) {
1107*4882a593Smuzhiyun 				case PIXFMT_RGB565:
1108*4882a593Smuzhiyun 					winmd |=
1109*4882a593Smuzhiyun 					    (1 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
1110*4882a593Smuzhiyun 					break;
1111*4882a593Smuzhiyun 				case PIXFMT_RGB888:
1112*4882a593Smuzhiyun 					winmd |=
1113*4882a593Smuzhiyun 					    (2 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
1114*4882a593Smuzhiyun 					_osd_enable_rgb888_pixblend(sd,
1115*4882a593Smuzhiyun 							OSDWIN_OSD1);
1116*4882a593Smuzhiyun 					break;
1117*4882a593Smuzhiyun 				case PIXFMT_YCBCRI:
1118*4882a593Smuzhiyun 				case PIXFMT_YCRCBI:
1119*4882a593Smuzhiyun 					winmd |=
1120*4882a593Smuzhiyun 					    (3 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
1121*4882a593Smuzhiyun 					break;
1122*4882a593Smuzhiyun 				default:
1123*4882a593Smuzhiyun 					break;
1124*4882a593Smuzhiyun 				}
1125*4882a593Smuzhiyun 			}
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 			winmd_mask |= OSD_OSDWIN1MD_BMW1;
1128*4882a593Smuzhiyun 			switch (lconfig->pixfmt) {
1129*4882a593Smuzhiyun 			case PIXFMT_1BPP:
1130*4882a593Smuzhiyun 				bmw = 0;
1131*4882a593Smuzhiyun 				break;
1132*4882a593Smuzhiyun 			case PIXFMT_2BPP:
1133*4882a593Smuzhiyun 				bmw = 1;
1134*4882a593Smuzhiyun 				break;
1135*4882a593Smuzhiyun 			case PIXFMT_4BPP:
1136*4882a593Smuzhiyun 				bmw = 2;
1137*4882a593Smuzhiyun 				break;
1138*4882a593Smuzhiyun 			case PIXFMT_8BPP:
1139*4882a593Smuzhiyun 				bmw = 3;
1140*4882a593Smuzhiyun 				break;
1141*4882a593Smuzhiyun 			default:
1142*4882a593Smuzhiyun 				break;
1143*4882a593Smuzhiyun 			}
1144*4882a593Smuzhiyun 			winmd |= (bmw << OSD_OSDWIN1MD_BMW1_SHIFT);
1145*4882a593Smuzhiyun 		}
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 		winmd_mask |= OSD_OSDWIN1MD_OFF1;
1148*4882a593Smuzhiyun 		if (lconfig->interlaced)
1149*4882a593Smuzhiyun 			winmd |= OSD_OSDWIN1MD_OFF1;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 		osd_modify(sd, winmd_mask, winmd, OSD_OSDWIN1MD);
1152*4882a593Smuzhiyun 		osd_write(sd, lconfig->line_length >> 5, OSD_OSDWIN1OFST);
1153*4882a593Smuzhiyun 		osd_write(sd, lconfig->xpos, OSD_OSDWIN1XP);
1154*4882a593Smuzhiyun 		osd_write(sd, lconfig->xsize, OSD_OSDWIN1XL);
1155*4882a593Smuzhiyun 		if (lconfig->interlaced) {
1156*4882a593Smuzhiyun 			osd_write(sd, lconfig->ypos >> 1, OSD_OSDWIN1YP);
1157*4882a593Smuzhiyun 			osd_write(sd, lconfig->ysize >> 1, OSD_OSDWIN1YL);
1158*4882a593Smuzhiyun 		} else {
1159*4882a593Smuzhiyun 			osd_write(sd, lconfig->ypos, OSD_OSDWIN1YP);
1160*4882a593Smuzhiyun 			osd_write(sd, lconfig->ysize, OSD_OSDWIN1YL);
1161*4882a593Smuzhiyun 		}
1162*4882a593Smuzhiyun 		break;
1163*4882a593Smuzhiyun 	case WIN_VID1:
1164*4882a593Smuzhiyun 		winmd_mask |= OSD_VIDWINMD_VFF1;
1165*4882a593Smuzhiyun 		if (lconfig->interlaced)
1166*4882a593Smuzhiyun 			winmd |= OSD_VIDWINMD_VFF1;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 		osd_modify(sd, winmd_mask, winmd, OSD_VIDWINMD);
1169*4882a593Smuzhiyun 		osd_write(sd, lconfig->line_length >> 5, OSD_VIDWIN1OFST);
1170*4882a593Smuzhiyun 		osd_write(sd, lconfig->xpos, OSD_VIDWIN1XP);
1171*4882a593Smuzhiyun 		osd_write(sd, lconfig->xsize, OSD_VIDWIN1XL);
1172*4882a593Smuzhiyun 		/*
1173*4882a593Smuzhiyun 		 * For YUV420P format the register contents are
1174*4882a593Smuzhiyun 		 * duplicated in both VID registers
1175*4882a593Smuzhiyun 		 */
1176*4882a593Smuzhiyun 		if (sd->vpbe_type == VPBE_VERSION_2) {
1177*4882a593Smuzhiyun 			if (lconfig->pixfmt == PIXFMT_NV12) {
1178*4882a593Smuzhiyun 				/* other window also */
1179*4882a593Smuzhiyun 				if (lconfig->interlaced) {
1180*4882a593Smuzhiyun 					winmd_mask |= OSD_VIDWINMD_VFF0;
1181*4882a593Smuzhiyun 					winmd |= OSD_VIDWINMD_VFF0;
1182*4882a593Smuzhiyun 					osd_modify(sd, winmd_mask, winmd,
1183*4882a593Smuzhiyun 						  OSD_VIDWINMD);
1184*4882a593Smuzhiyun 				}
1185*4882a593Smuzhiyun 				osd_modify(sd, OSD_MISCCTL_S420D,
1186*4882a593Smuzhiyun 					   OSD_MISCCTL_S420D, OSD_MISCCTL);
1187*4882a593Smuzhiyun 				osd_write(sd, lconfig->line_length >> 5,
1188*4882a593Smuzhiyun 					  OSD_VIDWIN0OFST);
1189*4882a593Smuzhiyun 				osd_write(sd, lconfig->xpos, OSD_VIDWIN0XP);
1190*4882a593Smuzhiyun 				osd_write(sd, lconfig->xsize, OSD_VIDWIN0XL);
1191*4882a593Smuzhiyun 			} else {
1192*4882a593Smuzhiyun 				osd_modify(sd, OSD_MISCCTL_S420D,
1193*4882a593Smuzhiyun 					   ~OSD_MISCCTL_S420D, OSD_MISCCTL);
1194*4882a593Smuzhiyun 			}
1195*4882a593Smuzhiyun 		}
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 		if (lconfig->interlaced) {
1198*4882a593Smuzhiyun 			osd_write(sd, lconfig->ypos >> 1, OSD_VIDWIN1YP);
1199*4882a593Smuzhiyun 			osd_write(sd, lconfig->ysize >> 1, OSD_VIDWIN1YL);
1200*4882a593Smuzhiyun 			if ((sd->vpbe_type == VPBE_VERSION_2) &&
1201*4882a593Smuzhiyun 				lconfig->pixfmt == PIXFMT_NV12) {
1202*4882a593Smuzhiyun 				osd_write(sd, lconfig->ypos >> 1,
1203*4882a593Smuzhiyun 					  OSD_VIDWIN0YP);
1204*4882a593Smuzhiyun 				osd_write(sd, lconfig->ysize >> 1,
1205*4882a593Smuzhiyun 					  OSD_VIDWIN0YL);
1206*4882a593Smuzhiyun 			}
1207*4882a593Smuzhiyun 		} else {
1208*4882a593Smuzhiyun 			osd_write(sd, lconfig->ypos, OSD_VIDWIN1YP);
1209*4882a593Smuzhiyun 			osd_write(sd, lconfig->ysize, OSD_VIDWIN1YL);
1210*4882a593Smuzhiyun 			if ((sd->vpbe_type == VPBE_VERSION_2) &&
1211*4882a593Smuzhiyun 				lconfig->pixfmt == PIXFMT_NV12) {
1212*4882a593Smuzhiyun 				osd_write(sd, lconfig->ypos, OSD_VIDWIN0YP);
1213*4882a593Smuzhiyun 				osd_write(sd, lconfig->ysize, OSD_VIDWIN0YL);
1214*4882a593Smuzhiyun 			}
1215*4882a593Smuzhiyun 		}
1216*4882a593Smuzhiyun 		break;
1217*4882a593Smuzhiyun 	}
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun 
osd_set_layer_config(struct osd_state * sd,enum osd_layer layer,struct osd_layer_config * lconfig)1220*4882a593Smuzhiyun static int osd_set_layer_config(struct osd_state *sd, enum osd_layer layer,
1221*4882a593Smuzhiyun 				struct osd_layer_config *lconfig)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	struct osd_state *osd = sd;
1224*4882a593Smuzhiyun 	struct osd_window_state *win = &osd->win[layer];
1225*4882a593Smuzhiyun 	struct osd_layer_config *cfg = &win->lconfig;
1226*4882a593Smuzhiyun 	unsigned long flags;
1227*4882a593Smuzhiyun 	int reject_config;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	spin_lock_irqsave(&osd->lock, flags);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	reject_config = try_layer_config(sd, layer, lconfig);
1232*4882a593Smuzhiyun 	if (reject_config) {
1233*4882a593Smuzhiyun 		spin_unlock_irqrestore(&osd->lock, flags);
1234*4882a593Smuzhiyun 		return reject_config;
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/* update the current Cb/Cr order */
1238*4882a593Smuzhiyun 	if (is_yc_pixfmt(lconfig->pixfmt))
1239*4882a593Smuzhiyun 		osd->yc_pixfmt = lconfig->pixfmt;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	/*
1242*4882a593Smuzhiyun 	 * If we are switching OSD1 from normal mode to attribute mode or from
1243*4882a593Smuzhiyun 	 * attribute mode to normal mode, then we must disable the window.
1244*4882a593Smuzhiyun 	 */
1245*4882a593Smuzhiyun 	if (layer == WIN_OSD1) {
1246*4882a593Smuzhiyun 		if (((lconfig->pixfmt == PIXFMT_OSD_ATTR) &&
1247*4882a593Smuzhiyun 		  (cfg->pixfmt != PIXFMT_OSD_ATTR)) ||
1248*4882a593Smuzhiyun 		  ((lconfig->pixfmt != PIXFMT_OSD_ATTR) &&
1249*4882a593Smuzhiyun 		  (cfg->pixfmt == PIXFMT_OSD_ATTR))) {
1250*4882a593Smuzhiyun 			win->is_enabled = 0;
1251*4882a593Smuzhiyun 			_osd_disable_layer(sd, layer);
1252*4882a593Smuzhiyun 		}
1253*4882a593Smuzhiyun 	}
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	_osd_set_layer_config(sd, layer, lconfig);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	if (layer == WIN_OSD1) {
1258*4882a593Smuzhiyun 		struct osd_osdwin_state *osdwin_state =
1259*4882a593Smuzhiyun 		    &osd->osdwin[OSDWIN_OSD1];
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 		if ((lconfig->pixfmt != PIXFMT_OSD_ATTR) &&
1262*4882a593Smuzhiyun 		  (cfg->pixfmt == PIXFMT_OSD_ATTR)) {
1263*4882a593Smuzhiyun 			/*
1264*4882a593Smuzhiyun 			 * We just switched OSD1 from attribute mode to normal
1265*4882a593Smuzhiyun 			 * mode, so we must initialize the CLUT select, the
1266*4882a593Smuzhiyun 			 * blend factor, transparency colorkey enable, and
1267*4882a593Smuzhiyun 			 * attenuation enable (DM6446 only) bits in the
1268*4882a593Smuzhiyun 			 * OSDWIN1MD register.
1269*4882a593Smuzhiyun 			 */
1270*4882a593Smuzhiyun 			_osd_set_osd_clut(sd, OSDWIN_OSD1,
1271*4882a593Smuzhiyun 						   osdwin_state->clut);
1272*4882a593Smuzhiyun 			_osd_set_blending_factor(sd, OSDWIN_OSD1,
1273*4882a593Smuzhiyun 							  osdwin_state->blend);
1274*4882a593Smuzhiyun 			if (osdwin_state->colorkey_blending) {
1275*4882a593Smuzhiyun 				_osd_enable_color_key(sd, OSDWIN_OSD1,
1276*4882a593Smuzhiyun 							       osdwin_state->
1277*4882a593Smuzhiyun 							       colorkey,
1278*4882a593Smuzhiyun 							       lconfig->pixfmt);
1279*4882a593Smuzhiyun 			} else
1280*4882a593Smuzhiyun 				_osd_disable_color_key(sd, OSDWIN_OSD1);
1281*4882a593Smuzhiyun 			_osd_set_rec601_attenuation(sd, OSDWIN_OSD1,
1282*4882a593Smuzhiyun 						    osdwin_state->
1283*4882a593Smuzhiyun 						    rec601_attenuation);
1284*4882a593Smuzhiyun 		} else if ((lconfig->pixfmt == PIXFMT_OSD_ATTR) &&
1285*4882a593Smuzhiyun 		  (cfg->pixfmt != PIXFMT_OSD_ATTR)) {
1286*4882a593Smuzhiyun 			/*
1287*4882a593Smuzhiyun 			 * We just switched OSD1 from normal mode to attribute
1288*4882a593Smuzhiyun 			 * mode, so we must initialize the blink enable and
1289*4882a593Smuzhiyun 			 * blink interval bits in the OSDATRMD register.
1290*4882a593Smuzhiyun 			 */
1291*4882a593Smuzhiyun 			_osd_set_blink_attribute(sd, osd->is_blinking,
1292*4882a593Smuzhiyun 							  osd->blink);
1293*4882a593Smuzhiyun 		}
1294*4882a593Smuzhiyun 	}
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	/*
1297*4882a593Smuzhiyun 	 * If we just switched to a 1-, 2-, or 4-bits-per-pixel bitmap format
1298*4882a593Smuzhiyun 	 * then configure a default palette map.
1299*4882a593Smuzhiyun 	 */
1300*4882a593Smuzhiyun 	if ((lconfig->pixfmt != cfg->pixfmt) &&
1301*4882a593Smuzhiyun 	  ((lconfig->pixfmt == PIXFMT_1BPP) ||
1302*4882a593Smuzhiyun 	  (lconfig->pixfmt == PIXFMT_2BPP) ||
1303*4882a593Smuzhiyun 	  (lconfig->pixfmt == PIXFMT_4BPP))) {
1304*4882a593Smuzhiyun 		enum osd_win_layer osdwin =
1305*4882a593Smuzhiyun 		    ((layer == WIN_OSD0) ? OSDWIN_OSD0 : OSDWIN_OSD1);
1306*4882a593Smuzhiyun 		struct osd_osdwin_state *osdwin_state =
1307*4882a593Smuzhiyun 		    &osd->osdwin[osdwin];
1308*4882a593Smuzhiyun 		unsigned char clut_index;
1309*4882a593Smuzhiyun 		unsigned char clut_entries = 0;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 		switch (lconfig->pixfmt) {
1312*4882a593Smuzhiyun 		case PIXFMT_1BPP:
1313*4882a593Smuzhiyun 			clut_entries = 2;
1314*4882a593Smuzhiyun 			break;
1315*4882a593Smuzhiyun 		case PIXFMT_2BPP:
1316*4882a593Smuzhiyun 			clut_entries = 4;
1317*4882a593Smuzhiyun 			break;
1318*4882a593Smuzhiyun 		case PIXFMT_4BPP:
1319*4882a593Smuzhiyun 			clut_entries = 16;
1320*4882a593Smuzhiyun 			break;
1321*4882a593Smuzhiyun 		default:
1322*4882a593Smuzhiyun 			break;
1323*4882a593Smuzhiyun 		}
1324*4882a593Smuzhiyun 		/*
1325*4882a593Smuzhiyun 		 * The default palette map maps the pixel value to the clut
1326*4882a593Smuzhiyun 		 * index, i.e. pixel value 0 maps to clut entry 0, pixel value
1327*4882a593Smuzhiyun 		 * 1 maps to clut entry 1, etc.
1328*4882a593Smuzhiyun 		 */
1329*4882a593Smuzhiyun 		for (clut_index = 0; clut_index < 16; clut_index++) {
1330*4882a593Smuzhiyun 			osdwin_state->palette_map[clut_index] = clut_index;
1331*4882a593Smuzhiyun 			if (clut_index < clut_entries) {
1332*4882a593Smuzhiyun 				_osd_set_palette_map(sd, osdwin, clut_index,
1333*4882a593Smuzhiyun 						     clut_index,
1334*4882a593Smuzhiyun 						     lconfig->pixfmt);
1335*4882a593Smuzhiyun 			}
1336*4882a593Smuzhiyun 		}
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	*cfg = *lconfig;
1340*4882a593Smuzhiyun 	/* DM6446: configure the RGB888 enable and window selection */
1341*4882a593Smuzhiyun 	if (osd->win[WIN_VID0].lconfig.pixfmt == PIXFMT_RGB888)
1342*4882a593Smuzhiyun 		_osd_enable_vid_rgb888(sd, WIN_VID0);
1343*4882a593Smuzhiyun 	else if (osd->win[WIN_VID1].lconfig.pixfmt == PIXFMT_RGB888)
1344*4882a593Smuzhiyun 		_osd_enable_vid_rgb888(sd, WIN_VID1);
1345*4882a593Smuzhiyun 	else
1346*4882a593Smuzhiyun 		_osd_disable_vid_rgb888(sd);
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	if (layer == WIN_VID0) {
1349*4882a593Smuzhiyun 		osd->pingpong =
1350*4882a593Smuzhiyun 		    _osd_dm6446_vid0_pingpong(sd, osd->field_inversion,
1351*4882a593Smuzhiyun 						       win->fb_base_phys,
1352*4882a593Smuzhiyun 						       cfg);
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	spin_unlock_irqrestore(&osd->lock, flags);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	return 0;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun 
osd_init_layer(struct osd_state * sd,enum osd_layer layer)1360*4882a593Smuzhiyun static void osd_init_layer(struct osd_state *sd, enum osd_layer layer)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	struct osd_state *osd = sd;
1363*4882a593Smuzhiyun 	struct osd_window_state *win = &osd->win[layer];
1364*4882a593Smuzhiyun 	enum osd_win_layer osdwin;
1365*4882a593Smuzhiyun 	struct osd_osdwin_state *osdwin_state;
1366*4882a593Smuzhiyun 	struct osd_layer_config *cfg = &win->lconfig;
1367*4882a593Smuzhiyun 	unsigned long flags;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	spin_lock_irqsave(&osd->lock, flags);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	win->is_enabled = 0;
1372*4882a593Smuzhiyun 	_osd_disable_layer(sd, layer);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	win->h_zoom = ZOOM_X1;
1375*4882a593Smuzhiyun 	win->v_zoom = ZOOM_X1;
1376*4882a593Smuzhiyun 	_osd_set_zoom(sd, layer, win->h_zoom, win->v_zoom);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	win->fb_base_phys = 0;
1379*4882a593Smuzhiyun 	_osd_start_layer(sd, layer, win->fb_base_phys, 0);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	cfg->line_length = 0;
1382*4882a593Smuzhiyun 	cfg->xsize = 0;
1383*4882a593Smuzhiyun 	cfg->ysize = 0;
1384*4882a593Smuzhiyun 	cfg->xpos = 0;
1385*4882a593Smuzhiyun 	cfg->ypos = 0;
1386*4882a593Smuzhiyun 	cfg->interlaced = 0;
1387*4882a593Smuzhiyun 	switch (layer) {
1388*4882a593Smuzhiyun 	case WIN_OSD0:
1389*4882a593Smuzhiyun 	case WIN_OSD1:
1390*4882a593Smuzhiyun 		osdwin = (layer == WIN_OSD0) ? OSDWIN_OSD0 : OSDWIN_OSD1;
1391*4882a593Smuzhiyun 		osdwin_state = &osd->osdwin[osdwin];
1392*4882a593Smuzhiyun 		/*
1393*4882a593Smuzhiyun 		 * Other code relies on the fact that OSD windows default to a
1394*4882a593Smuzhiyun 		 * bitmap pixel format when they are deallocated, so don't
1395*4882a593Smuzhiyun 		 * change this default pixel format.
1396*4882a593Smuzhiyun 		 */
1397*4882a593Smuzhiyun 		cfg->pixfmt = PIXFMT_8BPP;
1398*4882a593Smuzhiyun 		_osd_set_layer_config(sd, layer, cfg);
1399*4882a593Smuzhiyun 		osdwin_state->clut = RAM_CLUT;
1400*4882a593Smuzhiyun 		_osd_set_osd_clut(sd, osdwin, osdwin_state->clut);
1401*4882a593Smuzhiyun 		osdwin_state->colorkey_blending = 0;
1402*4882a593Smuzhiyun 		_osd_disable_color_key(sd, osdwin);
1403*4882a593Smuzhiyun 		osdwin_state->blend = OSD_8_VID_0;
1404*4882a593Smuzhiyun 		_osd_set_blending_factor(sd, osdwin, osdwin_state->blend);
1405*4882a593Smuzhiyun 		osdwin_state->rec601_attenuation = 0;
1406*4882a593Smuzhiyun 		_osd_set_rec601_attenuation(sd, osdwin,
1407*4882a593Smuzhiyun 						     osdwin_state->
1408*4882a593Smuzhiyun 						     rec601_attenuation);
1409*4882a593Smuzhiyun 		if (osdwin == OSDWIN_OSD1) {
1410*4882a593Smuzhiyun 			osd->is_blinking = 0;
1411*4882a593Smuzhiyun 			osd->blink = BLINK_X1;
1412*4882a593Smuzhiyun 		}
1413*4882a593Smuzhiyun 		break;
1414*4882a593Smuzhiyun 	case WIN_VID0:
1415*4882a593Smuzhiyun 	case WIN_VID1:
1416*4882a593Smuzhiyun 		cfg->pixfmt = osd->yc_pixfmt;
1417*4882a593Smuzhiyun 		_osd_set_layer_config(sd, layer, cfg);
1418*4882a593Smuzhiyun 		break;
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	spin_unlock_irqrestore(&osd->lock, flags);
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun 
osd_release_layer(struct osd_state * sd,enum osd_layer layer)1424*4882a593Smuzhiyun static void osd_release_layer(struct osd_state *sd, enum osd_layer layer)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun 	struct osd_state *osd = sd;
1427*4882a593Smuzhiyun 	struct osd_window_state *win = &osd->win[layer];
1428*4882a593Smuzhiyun 	unsigned long flags;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	spin_lock_irqsave(&osd->lock, flags);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	if (!win->is_allocated) {
1433*4882a593Smuzhiyun 		spin_unlock_irqrestore(&osd->lock, flags);
1434*4882a593Smuzhiyun 		return;
1435*4882a593Smuzhiyun 	}
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	spin_unlock_irqrestore(&osd->lock, flags);
1438*4882a593Smuzhiyun 	osd_init_layer(sd, layer);
1439*4882a593Smuzhiyun 	spin_lock_irqsave(&osd->lock, flags);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	win->is_allocated = 0;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	spin_unlock_irqrestore(&osd->lock, flags);
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun 
osd_request_layer(struct osd_state * sd,enum osd_layer layer)1446*4882a593Smuzhiyun static int osd_request_layer(struct osd_state *sd, enum osd_layer layer)
1447*4882a593Smuzhiyun {
1448*4882a593Smuzhiyun 	struct osd_state *osd = sd;
1449*4882a593Smuzhiyun 	struct osd_window_state *win = &osd->win[layer];
1450*4882a593Smuzhiyun 	unsigned long flags;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	spin_lock_irqsave(&osd->lock, flags);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	if (win->is_allocated) {
1455*4882a593Smuzhiyun 		spin_unlock_irqrestore(&osd->lock, flags);
1456*4882a593Smuzhiyun 		return -1;
1457*4882a593Smuzhiyun 	}
1458*4882a593Smuzhiyun 	win->is_allocated = 1;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	spin_unlock_irqrestore(&osd->lock, flags);
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	return 0;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun 
_osd_init(struct osd_state * sd)1465*4882a593Smuzhiyun static void _osd_init(struct osd_state *sd)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun 	osd_write(sd, 0, OSD_MODE);
1468*4882a593Smuzhiyun 	osd_write(sd, 0, OSD_VIDWINMD);
1469*4882a593Smuzhiyun 	osd_write(sd, 0, OSD_OSDWIN0MD);
1470*4882a593Smuzhiyun 	osd_write(sd, 0, OSD_OSDWIN1MD);
1471*4882a593Smuzhiyun 	osd_write(sd, 0, OSD_RECTCUR);
1472*4882a593Smuzhiyun 	osd_write(sd, 0, OSD_MISCCTL);
1473*4882a593Smuzhiyun 	if (sd->vpbe_type == VPBE_VERSION_3) {
1474*4882a593Smuzhiyun 		osd_write(sd, 0, OSD_VBNDRY);
1475*4882a593Smuzhiyun 		osd_write(sd, 0, OSD_EXTMODE);
1476*4882a593Smuzhiyun 		osd_write(sd, OSD_MISCCTL_DMANG, OSD_MISCCTL);
1477*4882a593Smuzhiyun 	}
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun 
osd_set_left_margin(struct osd_state * sd,u32 val)1480*4882a593Smuzhiyun static void osd_set_left_margin(struct osd_state *sd, u32 val)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun 	osd_write(sd, val, OSD_BASEPX);
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
osd_set_top_margin(struct osd_state * sd,u32 val)1485*4882a593Smuzhiyun static void osd_set_top_margin(struct osd_state *sd, u32 val)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun 	osd_write(sd, val, OSD_BASEPY);
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun 
osd_initialize(struct osd_state * osd)1490*4882a593Smuzhiyun static int osd_initialize(struct osd_state *osd)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun 	if (osd == NULL)
1493*4882a593Smuzhiyun 		return -ENODEV;
1494*4882a593Smuzhiyun 	_osd_init(osd);
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	/* set default Cb/Cr order */
1497*4882a593Smuzhiyun 	osd->yc_pixfmt = PIXFMT_YCBCRI;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	if (osd->vpbe_type == VPBE_VERSION_3) {
1500*4882a593Smuzhiyun 		/*
1501*4882a593Smuzhiyun 		 * ROM CLUT1 on the DM355 is similar (identical?) to ROM CLUT0
1502*4882a593Smuzhiyun 		 * on the DM6446, so make ROM_CLUT1 the default on the DM355.
1503*4882a593Smuzhiyun 		 */
1504*4882a593Smuzhiyun 		osd->rom_clut = ROM_CLUT1;
1505*4882a593Smuzhiyun 	}
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	_osd_set_field_inversion(osd, osd->field_inversion);
1508*4882a593Smuzhiyun 	_osd_set_rom_clut(osd, osd->rom_clut);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	osd_init_layer(osd, WIN_OSD0);
1511*4882a593Smuzhiyun 	osd_init_layer(osd, WIN_VID0);
1512*4882a593Smuzhiyun 	osd_init_layer(osd, WIN_OSD1);
1513*4882a593Smuzhiyun 	osd_init_layer(osd, WIN_VID1);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	return 0;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun static const struct vpbe_osd_ops osd_ops = {
1519*4882a593Smuzhiyun 	.initialize = osd_initialize,
1520*4882a593Smuzhiyun 	.request_layer = osd_request_layer,
1521*4882a593Smuzhiyun 	.release_layer = osd_release_layer,
1522*4882a593Smuzhiyun 	.enable_layer = osd_enable_layer,
1523*4882a593Smuzhiyun 	.disable_layer = osd_disable_layer,
1524*4882a593Smuzhiyun 	.set_layer_config = osd_set_layer_config,
1525*4882a593Smuzhiyun 	.get_layer_config = osd_get_layer_config,
1526*4882a593Smuzhiyun 	.start_layer = osd_start_layer,
1527*4882a593Smuzhiyun 	.set_left_margin = osd_set_left_margin,
1528*4882a593Smuzhiyun 	.set_top_margin = osd_set_top_margin,
1529*4882a593Smuzhiyun };
1530*4882a593Smuzhiyun 
osd_probe(struct platform_device * pdev)1531*4882a593Smuzhiyun static int osd_probe(struct platform_device *pdev)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun 	const struct platform_device_id *pdev_id;
1534*4882a593Smuzhiyun 	struct osd_state *osd;
1535*4882a593Smuzhiyun 	struct resource *res;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	pdev_id = platform_get_device_id(pdev);
1538*4882a593Smuzhiyun 	if (!pdev_id)
1539*4882a593Smuzhiyun 		return -EINVAL;
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	osd = devm_kzalloc(&pdev->dev, sizeof(struct osd_state), GFP_KERNEL);
1542*4882a593Smuzhiyun 	if (osd == NULL)
1543*4882a593Smuzhiyun 		return -ENOMEM;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	osd->dev = &pdev->dev;
1547*4882a593Smuzhiyun 	osd->vpbe_type = pdev_id->driver_data;
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1550*4882a593Smuzhiyun 	osd->osd_base = devm_ioremap_resource(&pdev->dev, res);
1551*4882a593Smuzhiyun 	if (IS_ERR(osd->osd_base))
1552*4882a593Smuzhiyun 		return PTR_ERR(osd->osd_base);
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	osd->osd_base_phys = res->start;
1555*4882a593Smuzhiyun 	osd->osd_size = resource_size(res);
1556*4882a593Smuzhiyun 	spin_lock_init(&osd->lock);
1557*4882a593Smuzhiyun 	osd->ops = osd_ops;
1558*4882a593Smuzhiyun 	platform_set_drvdata(pdev, osd);
1559*4882a593Smuzhiyun 	dev_notice(osd->dev, "OSD sub device probe success\n");
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	return 0;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun 
osd_remove(struct platform_device * pdev)1564*4882a593Smuzhiyun static int osd_remove(struct platform_device *pdev)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	return 0;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun static struct platform_driver osd_driver = {
1570*4882a593Smuzhiyun 	.probe		= osd_probe,
1571*4882a593Smuzhiyun 	.remove		= osd_remove,
1572*4882a593Smuzhiyun 	.driver		= {
1573*4882a593Smuzhiyun 		.name	= MODULE_NAME,
1574*4882a593Smuzhiyun 	},
1575*4882a593Smuzhiyun 	.id_table	= vpbe_osd_devtype
1576*4882a593Smuzhiyun };
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun module_platform_driver(osd_driver);
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1581*4882a593Smuzhiyun MODULE_DESCRIPTION("DaVinci OSD Manager Driver");
1582*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments");
1583