1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Cadence MIPI-CSI2 RX Controller v1.3
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Cadence Design Systems Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_graph.h>
14*4882a593Smuzhiyun #include <linux/phy/phy.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
19*4882a593Smuzhiyun #include <media/v4l2-device.h>
20*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
21*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define CSI2RX_DEVICE_CFG_REG 0x000
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define CSI2RX_SOFT_RESET_REG 0x004
26*4882a593Smuzhiyun #define CSI2RX_SOFT_RESET_PROTOCOL BIT(1)
27*4882a593Smuzhiyun #define CSI2RX_SOFT_RESET_FRONT BIT(0)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define CSI2RX_STATIC_CFG_REG 0x008
30*4882a593Smuzhiyun #define CSI2RX_STATIC_CFG_DLANE_MAP(llane, plane) ((plane) << (16 + (llane) * 4))
31*4882a593Smuzhiyun #define CSI2RX_STATIC_CFG_LANES_MASK GENMASK(11, 8)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define CSI2RX_STREAM_BASE(n) (((n) + 1) * 0x100)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define CSI2RX_STREAM_CTRL_REG(n) (CSI2RX_STREAM_BASE(n) + 0x000)
36*4882a593Smuzhiyun #define CSI2RX_STREAM_CTRL_START BIT(0)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define CSI2RX_STREAM_DATA_CFG_REG(n) (CSI2RX_STREAM_BASE(n) + 0x008)
39*4882a593Smuzhiyun #define CSI2RX_STREAM_DATA_CFG_EN_VC_SELECT BIT(31)
40*4882a593Smuzhiyun #define CSI2RX_STREAM_DATA_CFG_VC_SELECT(n) BIT((n) + 16)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define CSI2RX_STREAM_CFG_REG(n) (CSI2RX_STREAM_BASE(n) + 0x00c)
43*4882a593Smuzhiyun #define CSI2RX_STREAM_CFG_FIFO_MODE_LARGE_BUF (1 << 8)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define CSI2RX_LANES_MAX 4
46*4882a593Smuzhiyun #define CSI2RX_STREAMS_MAX 4
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun enum csi2rx_pads {
49*4882a593Smuzhiyun CSI2RX_PAD_SINK,
50*4882a593Smuzhiyun CSI2RX_PAD_SOURCE_STREAM0,
51*4882a593Smuzhiyun CSI2RX_PAD_SOURCE_STREAM1,
52*4882a593Smuzhiyun CSI2RX_PAD_SOURCE_STREAM2,
53*4882a593Smuzhiyun CSI2RX_PAD_SOURCE_STREAM3,
54*4882a593Smuzhiyun CSI2RX_PAD_MAX,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct csi2rx_priv {
58*4882a593Smuzhiyun struct device *dev;
59*4882a593Smuzhiyun unsigned int count;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * Used to prevent race conditions between multiple,
63*4882a593Smuzhiyun * concurrent calls to start and stop.
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun struct mutex lock;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun void __iomem *base;
68*4882a593Smuzhiyun struct clk *sys_clk;
69*4882a593Smuzhiyun struct clk *p_clk;
70*4882a593Smuzhiyun struct clk *pixel_clk[CSI2RX_STREAMS_MAX];
71*4882a593Smuzhiyun struct phy *dphy;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun u8 lanes[CSI2RX_LANES_MAX];
74*4882a593Smuzhiyun u8 num_lanes;
75*4882a593Smuzhiyun u8 max_lanes;
76*4882a593Smuzhiyun u8 max_streams;
77*4882a593Smuzhiyun bool has_internal_dphy;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct v4l2_subdev subdev;
80*4882a593Smuzhiyun struct v4l2_async_notifier notifier;
81*4882a593Smuzhiyun struct media_pad pads[CSI2RX_PAD_MAX];
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Remote source */
84*4882a593Smuzhiyun struct v4l2_async_subdev asd;
85*4882a593Smuzhiyun struct v4l2_subdev *source_subdev;
86*4882a593Smuzhiyun int source_pad;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static inline
v4l2_subdev_to_csi2rx(struct v4l2_subdev * subdev)90*4882a593Smuzhiyun struct csi2rx_priv *v4l2_subdev_to_csi2rx(struct v4l2_subdev *subdev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun return container_of(subdev, struct csi2rx_priv, subdev);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
csi2rx_reset(struct csi2rx_priv * csi2rx)95*4882a593Smuzhiyun static void csi2rx_reset(struct csi2rx_priv *csi2rx)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun writel(CSI2RX_SOFT_RESET_PROTOCOL | CSI2RX_SOFT_RESET_FRONT,
98*4882a593Smuzhiyun csi2rx->base + CSI2RX_SOFT_RESET_REG);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun udelay(10);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun writel(0, csi2rx->base + CSI2RX_SOFT_RESET_REG);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
csi2rx_start(struct csi2rx_priv * csi2rx)105*4882a593Smuzhiyun static int csi2rx_start(struct csi2rx_priv *csi2rx)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun unsigned int i;
108*4882a593Smuzhiyun unsigned long lanes_used = 0;
109*4882a593Smuzhiyun u32 reg;
110*4882a593Smuzhiyun int ret;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ret = clk_prepare_enable(csi2rx->p_clk);
113*4882a593Smuzhiyun if (ret)
114*4882a593Smuzhiyun return ret;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun csi2rx_reset(csi2rx);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun reg = csi2rx->num_lanes << 8;
119*4882a593Smuzhiyun for (i = 0; i < csi2rx->num_lanes; i++) {
120*4882a593Smuzhiyun reg |= CSI2RX_STATIC_CFG_DLANE_MAP(i, csi2rx->lanes[i]);
121*4882a593Smuzhiyun set_bit(csi2rx->lanes[i], &lanes_used);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Even the unused lanes need to be mapped. In order to avoid
126*4882a593Smuzhiyun * to map twice to the same physical lane, keep the lanes used
127*4882a593Smuzhiyun * in the previous loop, and only map unused physical lanes to
128*4882a593Smuzhiyun * the rest of our logical lanes.
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun for (i = csi2rx->num_lanes; i < csi2rx->max_lanes; i++) {
131*4882a593Smuzhiyun unsigned int idx = find_first_zero_bit(&lanes_used,
132*4882a593Smuzhiyun csi2rx->max_lanes);
133*4882a593Smuzhiyun set_bit(idx, &lanes_used);
134*4882a593Smuzhiyun reg |= CSI2RX_STATIC_CFG_DLANE_MAP(i, i + 1);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun writel(reg, csi2rx->base + CSI2RX_STATIC_CFG_REG);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ret = v4l2_subdev_call(csi2rx->source_subdev, video, s_stream, true);
140*4882a593Smuzhiyun if (ret)
141*4882a593Smuzhiyun goto err_disable_pclk;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * Create a static mapping between the CSI virtual channels
145*4882a593Smuzhiyun * and the output stream.
146*4882a593Smuzhiyun *
147*4882a593Smuzhiyun * This should be enhanced, but v4l2 lacks the support for
148*4882a593Smuzhiyun * changing that mapping dynamically.
149*4882a593Smuzhiyun *
150*4882a593Smuzhiyun * We also cannot enable and disable independent streams here,
151*4882a593Smuzhiyun * hence the reference counting.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun for (i = 0; i < csi2rx->max_streams; i++) {
154*4882a593Smuzhiyun ret = clk_prepare_enable(csi2rx->pixel_clk[i]);
155*4882a593Smuzhiyun if (ret)
156*4882a593Smuzhiyun goto err_disable_pixclk;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun writel(CSI2RX_STREAM_CFG_FIFO_MODE_LARGE_BUF,
159*4882a593Smuzhiyun csi2rx->base + CSI2RX_STREAM_CFG_REG(i));
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun writel(CSI2RX_STREAM_DATA_CFG_EN_VC_SELECT |
162*4882a593Smuzhiyun CSI2RX_STREAM_DATA_CFG_VC_SELECT(i),
163*4882a593Smuzhiyun csi2rx->base + CSI2RX_STREAM_DATA_CFG_REG(i));
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun writel(CSI2RX_STREAM_CTRL_START,
166*4882a593Smuzhiyun csi2rx->base + CSI2RX_STREAM_CTRL_REG(i));
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun ret = clk_prepare_enable(csi2rx->sys_clk);
170*4882a593Smuzhiyun if (ret)
171*4882a593Smuzhiyun goto err_disable_pixclk;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun clk_disable_unprepare(csi2rx->p_clk);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun err_disable_pixclk:
178*4882a593Smuzhiyun for (; i > 0; i--)
179*4882a593Smuzhiyun clk_disable_unprepare(csi2rx->pixel_clk[i - 1]);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun err_disable_pclk:
182*4882a593Smuzhiyun clk_disable_unprepare(csi2rx->p_clk);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return ret;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
csi2rx_stop(struct csi2rx_priv * csi2rx)187*4882a593Smuzhiyun static void csi2rx_stop(struct csi2rx_priv *csi2rx)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun unsigned int i;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun clk_prepare_enable(csi2rx->p_clk);
192*4882a593Smuzhiyun clk_disable_unprepare(csi2rx->sys_clk);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun for (i = 0; i < csi2rx->max_streams; i++) {
195*4882a593Smuzhiyun writel(0, csi2rx->base + CSI2RX_STREAM_CTRL_REG(i));
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun clk_disable_unprepare(csi2rx->pixel_clk[i]);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun clk_disable_unprepare(csi2rx->p_clk);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (v4l2_subdev_call(csi2rx->source_subdev, video, s_stream, false))
203*4882a593Smuzhiyun dev_warn(csi2rx->dev, "Couldn't disable our subdev\n");
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
csi2rx_s_stream(struct v4l2_subdev * subdev,int enable)206*4882a593Smuzhiyun static int csi2rx_s_stream(struct v4l2_subdev *subdev, int enable)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct csi2rx_priv *csi2rx = v4l2_subdev_to_csi2rx(subdev);
209*4882a593Smuzhiyun int ret = 0;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun mutex_lock(&csi2rx->lock);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (enable) {
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * If we're not the first users, there's no need to
216*4882a593Smuzhiyun * enable the whole controller.
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun if (!csi2rx->count) {
219*4882a593Smuzhiyun ret = csi2rx_start(csi2rx);
220*4882a593Smuzhiyun if (ret)
221*4882a593Smuzhiyun goto out;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun csi2rx->count++;
225*4882a593Smuzhiyun } else {
226*4882a593Smuzhiyun csi2rx->count--;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun * Let the last user turn off the lights.
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun if (!csi2rx->count)
232*4882a593Smuzhiyun csi2rx_stop(csi2rx);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun out:
236*4882a593Smuzhiyun mutex_unlock(&csi2rx->lock);
237*4882a593Smuzhiyun return ret;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops csi2rx_video_ops = {
241*4882a593Smuzhiyun .s_stream = csi2rx_s_stream,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static const struct v4l2_subdev_ops csi2rx_subdev_ops = {
245*4882a593Smuzhiyun .video = &csi2rx_video_ops,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
csi2rx_async_bound(struct v4l2_async_notifier * notifier,struct v4l2_subdev * s_subdev,struct v4l2_async_subdev * asd)248*4882a593Smuzhiyun static int csi2rx_async_bound(struct v4l2_async_notifier *notifier,
249*4882a593Smuzhiyun struct v4l2_subdev *s_subdev,
250*4882a593Smuzhiyun struct v4l2_async_subdev *asd)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct v4l2_subdev *subdev = notifier->sd;
253*4882a593Smuzhiyun struct csi2rx_priv *csi2rx = v4l2_subdev_to_csi2rx(subdev);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun csi2rx->source_pad = media_entity_get_fwnode_pad(&s_subdev->entity,
256*4882a593Smuzhiyun s_subdev->fwnode,
257*4882a593Smuzhiyun MEDIA_PAD_FL_SOURCE);
258*4882a593Smuzhiyun if (csi2rx->source_pad < 0) {
259*4882a593Smuzhiyun dev_err(csi2rx->dev, "Couldn't find output pad for subdev %s\n",
260*4882a593Smuzhiyun s_subdev->name);
261*4882a593Smuzhiyun return csi2rx->source_pad;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun csi2rx->source_subdev = s_subdev;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun dev_dbg(csi2rx->dev, "Bound %s pad: %d\n", s_subdev->name,
267*4882a593Smuzhiyun csi2rx->source_pad);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return media_create_pad_link(&csi2rx->source_subdev->entity,
270*4882a593Smuzhiyun csi2rx->source_pad,
271*4882a593Smuzhiyun &csi2rx->subdev.entity, 0,
272*4882a593Smuzhiyun MEDIA_LNK_FL_ENABLED |
273*4882a593Smuzhiyun MEDIA_LNK_FL_IMMUTABLE);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static const struct v4l2_async_notifier_operations csi2rx_notifier_ops = {
277*4882a593Smuzhiyun .bound = csi2rx_async_bound,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
csi2rx_get_resources(struct csi2rx_priv * csi2rx,struct platform_device * pdev)280*4882a593Smuzhiyun static int csi2rx_get_resources(struct csi2rx_priv *csi2rx,
281*4882a593Smuzhiyun struct platform_device *pdev)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct resource *res;
284*4882a593Smuzhiyun unsigned char i;
285*4882a593Smuzhiyun u32 dev_cfg;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
288*4882a593Smuzhiyun csi2rx->base = devm_ioremap_resource(&pdev->dev, res);
289*4882a593Smuzhiyun if (IS_ERR(csi2rx->base))
290*4882a593Smuzhiyun return PTR_ERR(csi2rx->base);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun csi2rx->sys_clk = devm_clk_get(&pdev->dev, "sys_clk");
293*4882a593Smuzhiyun if (IS_ERR(csi2rx->sys_clk)) {
294*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get sys clock\n");
295*4882a593Smuzhiyun return PTR_ERR(csi2rx->sys_clk);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun csi2rx->p_clk = devm_clk_get(&pdev->dev, "p_clk");
299*4882a593Smuzhiyun if (IS_ERR(csi2rx->p_clk)) {
300*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get P clock\n");
301*4882a593Smuzhiyun return PTR_ERR(csi2rx->p_clk);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun csi2rx->dphy = devm_phy_optional_get(&pdev->dev, "dphy");
305*4882a593Smuzhiyun if (IS_ERR(csi2rx->dphy)) {
306*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get external D-PHY\n");
307*4882a593Smuzhiyun return PTR_ERR(csi2rx->dphy);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * FIXME: Once we'll have external D-PHY support, the check
312*4882a593Smuzhiyun * will need to be removed.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun if (csi2rx->dphy) {
315*4882a593Smuzhiyun dev_err(&pdev->dev, "External D-PHY not supported yet\n");
316*4882a593Smuzhiyun return -EINVAL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun clk_prepare_enable(csi2rx->p_clk);
320*4882a593Smuzhiyun dev_cfg = readl(csi2rx->base + CSI2RX_DEVICE_CFG_REG);
321*4882a593Smuzhiyun clk_disable_unprepare(csi2rx->p_clk);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun csi2rx->max_lanes = dev_cfg & 7;
324*4882a593Smuzhiyun if (csi2rx->max_lanes > CSI2RX_LANES_MAX) {
325*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid number of lanes: %u\n",
326*4882a593Smuzhiyun csi2rx->max_lanes);
327*4882a593Smuzhiyun return -EINVAL;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun csi2rx->max_streams = (dev_cfg >> 4) & 7;
331*4882a593Smuzhiyun if (csi2rx->max_streams > CSI2RX_STREAMS_MAX) {
332*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid number of streams: %u\n",
333*4882a593Smuzhiyun csi2rx->max_streams);
334*4882a593Smuzhiyun return -EINVAL;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun csi2rx->has_internal_dphy = dev_cfg & BIT(3) ? true : false;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /*
340*4882a593Smuzhiyun * FIXME: Once we'll have internal D-PHY support, the check
341*4882a593Smuzhiyun * will need to be removed.
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun if (csi2rx->has_internal_dphy) {
344*4882a593Smuzhiyun dev_err(&pdev->dev, "Internal D-PHY not supported yet\n");
345*4882a593Smuzhiyun return -EINVAL;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun for (i = 0; i < csi2rx->max_streams; i++) {
349*4882a593Smuzhiyun char clk_name[16];
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun snprintf(clk_name, sizeof(clk_name), "pixel_if%u_clk", i);
352*4882a593Smuzhiyun csi2rx->pixel_clk[i] = devm_clk_get(&pdev->dev, clk_name);
353*4882a593Smuzhiyun if (IS_ERR(csi2rx->pixel_clk[i])) {
354*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get clock %s\n", clk_name);
355*4882a593Smuzhiyun return PTR_ERR(csi2rx->pixel_clk[i]);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
csi2rx_parse_dt(struct csi2rx_priv * csi2rx)362*4882a593Smuzhiyun static int csi2rx_parse_dt(struct csi2rx_priv *csi2rx)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct v4l2_fwnode_endpoint v4l2_ep = { .bus_type = 0 };
365*4882a593Smuzhiyun struct fwnode_handle *fwh;
366*4882a593Smuzhiyun struct device_node *ep;
367*4882a593Smuzhiyun int ret;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ep = of_graph_get_endpoint_by_regs(csi2rx->dev->of_node, 0, 0);
370*4882a593Smuzhiyun if (!ep)
371*4882a593Smuzhiyun return -EINVAL;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun fwh = of_fwnode_handle(ep);
374*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(fwh, &v4l2_ep);
375*4882a593Smuzhiyun if (ret) {
376*4882a593Smuzhiyun dev_err(csi2rx->dev, "Could not parse v4l2 endpoint\n");
377*4882a593Smuzhiyun of_node_put(ep);
378*4882a593Smuzhiyun return ret;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (v4l2_ep.bus_type != V4L2_MBUS_CSI2_DPHY) {
382*4882a593Smuzhiyun dev_err(csi2rx->dev, "Unsupported media bus type: 0x%x\n",
383*4882a593Smuzhiyun v4l2_ep.bus_type);
384*4882a593Smuzhiyun of_node_put(ep);
385*4882a593Smuzhiyun return -EINVAL;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun memcpy(csi2rx->lanes, v4l2_ep.bus.mipi_csi2.data_lanes,
389*4882a593Smuzhiyun sizeof(csi2rx->lanes));
390*4882a593Smuzhiyun csi2rx->num_lanes = v4l2_ep.bus.mipi_csi2.num_data_lanes;
391*4882a593Smuzhiyun if (csi2rx->num_lanes > csi2rx->max_lanes) {
392*4882a593Smuzhiyun dev_err(csi2rx->dev, "Unsupported number of data-lanes: %d\n",
393*4882a593Smuzhiyun csi2rx->num_lanes);
394*4882a593Smuzhiyun of_node_put(ep);
395*4882a593Smuzhiyun return -EINVAL;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun csi2rx->asd.match.fwnode = fwnode_graph_get_remote_port_parent(fwh);
399*4882a593Smuzhiyun csi2rx->asd.match_type = V4L2_ASYNC_MATCH_FWNODE;
400*4882a593Smuzhiyun of_node_put(ep);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun v4l2_async_notifier_init(&csi2rx->notifier);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun ret = v4l2_async_notifier_add_subdev(&csi2rx->notifier, &csi2rx->asd);
405*4882a593Smuzhiyun if (ret) {
406*4882a593Smuzhiyun fwnode_handle_put(csi2rx->asd.match.fwnode);
407*4882a593Smuzhiyun return ret;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun csi2rx->notifier.ops = &csi2rx_notifier_ops;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun ret = v4l2_async_subdev_notifier_register(&csi2rx->subdev,
413*4882a593Smuzhiyun &csi2rx->notifier);
414*4882a593Smuzhiyun if (ret)
415*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&csi2rx->notifier);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return ret;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
csi2rx_probe(struct platform_device * pdev)420*4882a593Smuzhiyun static int csi2rx_probe(struct platform_device *pdev)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct csi2rx_priv *csi2rx;
423*4882a593Smuzhiyun unsigned int i;
424*4882a593Smuzhiyun int ret;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun csi2rx = kzalloc(sizeof(*csi2rx), GFP_KERNEL);
427*4882a593Smuzhiyun if (!csi2rx)
428*4882a593Smuzhiyun return -ENOMEM;
429*4882a593Smuzhiyun platform_set_drvdata(pdev, csi2rx);
430*4882a593Smuzhiyun csi2rx->dev = &pdev->dev;
431*4882a593Smuzhiyun mutex_init(&csi2rx->lock);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun ret = csi2rx_get_resources(csi2rx, pdev);
434*4882a593Smuzhiyun if (ret)
435*4882a593Smuzhiyun goto err_free_priv;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun ret = csi2rx_parse_dt(csi2rx);
438*4882a593Smuzhiyun if (ret)
439*4882a593Smuzhiyun goto err_free_priv;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun csi2rx->subdev.owner = THIS_MODULE;
442*4882a593Smuzhiyun csi2rx->subdev.dev = &pdev->dev;
443*4882a593Smuzhiyun v4l2_subdev_init(&csi2rx->subdev, &csi2rx_subdev_ops);
444*4882a593Smuzhiyun v4l2_set_subdevdata(&csi2rx->subdev, &pdev->dev);
445*4882a593Smuzhiyun snprintf(csi2rx->subdev.name, V4L2_SUBDEV_NAME_SIZE, "%s.%s",
446*4882a593Smuzhiyun KBUILD_MODNAME, dev_name(&pdev->dev));
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* Create our media pads */
449*4882a593Smuzhiyun csi2rx->subdev.entity.function = MEDIA_ENT_F_VID_IF_BRIDGE;
450*4882a593Smuzhiyun csi2rx->pads[CSI2RX_PAD_SINK].flags = MEDIA_PAD_FL_SINK;
451*4882a593Smuzhiyun for (i = CSI2RX_PAD_SOURCE_STREAM0; i < CSI2RX_PAD_MAX; i++)
452*4882a593Smuzhiyun csi2rx->pads[i].flags = MEDIA_PAD_FL_SOURCE;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun ret = media_entity_pads_init(&csi2rx->subdev.entity, CSI2RX_PAD_MAX,
455*4882a593Smuzhiyun csi2rx->pads);
456*4882a593Smuzhiyun if (ret)
457*4882a593Smuzhiyun goto err_cleanup;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun ret = v4l2_async_register_subdev(&csi2rx->subdev);
460*4882a593Smuzhiyun if (ret < 0)
461*4882a593Smuzhiyun goto err_cleanup;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun dev_info(&pdev->dev,
464*4882a593Smuzhiyun "Probed CSI2RX with %u/%u lanes, %u streams, %s D-PHY\n",
465*4882a593Smuzhiyun csi2rx->num_lanes, csi2rx->max_lanes, csi2rx->max_streams,
466*4882a593Smuzhiyun csi2rx->has_internal_dphy ? "internal" : "no");
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun err_cleanup:
471*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&csi2rx->notifier);
472*4882a593Smuzhiyun err_free_priv:
473*4882a593Smuzhiyun kfree(csi2rx);
474*4882a593Smuzhiyun return ret;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
csi2rx_remove(struct platform_device * pdev)477*4882a593Smuzhiyun static int csi2rx_remove(struct platform_device *pdev)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct csi2rx_priv *csi2rx = platform_get_drvdata(pdev);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun v4l2_async_unregister_subdev(&csi2rx->subdev);
482*4882a593Smuzhiyun kfree(csi2rx);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun return 0;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun static const struct of_device_id csi2rx_of_table[] = {
488*4882a593Smuzhiyun { .compatible = "cdns,csi2rx" },
489*4882a593Smuzhiyun { },
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, csi2rx_of_table);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun static struct platform_driver csi2rx_driver = {
494*4882a593Smuzhiyun .probe = csi2rx_probe,
495*4882a593Smuzhiyun .remove = csi2rx_remove,
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun .driver = {
498*4882a593Smuzhiyun .name = "cdns-csi2rx",
499*4882a593Smuzhiyun .of_match_table = csi2rx_of_table,
500*4882a593Smuzhiyun },
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun module_platform_driver(csi2rx_driver);
503*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Ripard <maxime.ripard@bootlin.com>");
504*4882a593Smuzhiyun MODULE_DESCRIPTION("Cadence CSI2-RX controller");
505*4882a593Smuzhiyun MODULE_LICENSE("GPL");
506