xref: /OK3568_Linux_fs/kernel/drivers/media/pci/tw686x/tw686x-video.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 VanguardiaSur - www.vanguardiasur.com.ar
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on original driver by Krzysztof Ha?asa:
6*4882a593Smuzhiyun  * Copyright (C) 2015 Industrial Research Institute for Automation
7*4882a593Smuzhiyun  * and Measurements PIAP
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/list.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <media/v4l2-common.h>
17*4882a593Smuzhiyun #include <media/v4l2-event.h>
18*4882a593Smuzhiyun #include <media/videobuf2-dma-contig.h>
19*4882a593Smuzhiyun #include <media/videobuf2-dma-sg.h>
20*4882a593Smuzhiyun #include <media/videobuf2-vmalloc.h>
21*4882a593Smuzhiyun #include "tw686x.h"
22*4882a593Smuzhiyun #include "tw686x-regs.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define TW686X_INPUTS_PER_CH		4
25*4882a593Smuzhiyun #define TW686X_VIDEO_WIDTH		720
26*4882a593Smuzhiyun #define TW686X_VIDEO_HEIGHT(id)		((id & V4L2_STD_525_60) ? 480 : 576)
27*4882a593Smuzhiyun #define TW686X_MAX_FPS(id)		((id & V4L2_STD_525_60) ? 30 : 25)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define TW686X_MAX_SG_ENTRY_SIZE	4096
30*4882a593Smuzhiyun #define TW686X_MAX_SG_DESC_COUNT	256 /* PAL 720x576 needs 203 4-KB pages */
31*4882a593Smuzhiyun #define TW686X_SG_TABLE_SIZE		(TW686X_MAX_SG_DESC_COUNT * sizeof(struct tw686x_sg_desc))
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static const struct tw686x_format formats[] = {
34*4882a593Smuzhiyun 	{
35*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_UYVY,
36*4882a593Smuzhiyun 		.mode = 0,
37*4882a593Smuzhiyun 		.depth = 16,
38*4882a593Smuzhiyun 	}, {
39*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_RGB565,
40*4882a593Smuzhiyun 		.mode = 5,
41*4882a593Smuzhiyun 		.depth = 16,
42*4882a593Smuzhiyun 	}, {
43*4882a593Smuzhiyun 		.fourcc = V4L2_PIX_FMT_YUYV,
44*4882a593Smuzhiyun 		.mode = 6,
45*4882a593Smuzhiyun 		.depth = 16,
46*4882a593Smuzhiyun 	}
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
tw686x_buf_done(struct tw686x_video_channel * vc,unsigned int pb)49*4882a593Smuzhiyun static void tw686x_buf_done(struct tw686x_video_channel *vc,
50*4882a593Smuzhiyun 			    unsigned int pb)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	struct tw686x_dma_desc *desc = &vc->dma_descs[pb];
53*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
54*4882a593Smuzhiyun 	struct vb2_v4l2_buffer *vb;
55*4882a593Smuzhiyun 	struct vb2_buffer *vb2_buf;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if (vc->curr_bufs[pb]) {
58*4882a593Smuzhiyun 		vb = &vc->curr_bufs[pb]->vb;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 		vb->field = dev->dma_ops->field;
61*4882a593Smuzhiyun 		vb->sequence = vc->sequence++;
62*4882a593Smuzhiyun 		vb2_buf = &vb->vb2_buf;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 		if (dev->dma_mode == TW686X_DMA_MODE_MEMCPY)
65*4882a593Smuzhiyun 			memcpy(vb2_plane_vaddr(vb2_buf, 0), desc->virt,
66*4882a593Smuzhiyun 			       desc->size);
67*4882a593Smuzhiyun 		vb2_buf->timestamp = ktime_get_ns();
68*4882a593Smuzhiyun 		vb2_buffer_done(vb2_buf, VB2_BUF_STATE_DONE);
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	vc->pb = !pb;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun  * We can call this even when alloc_dma failed for the given channel
76*4882a593Smuzhiyun  */
tw686x_memcpy_dma_free(struct tw686x_video_channel * vc,unsigned int pb)77*4882a593Smuzhiyun static void tw686x_memcpy_dma_free(struct tw686x_video_channel *vc,
78*4882a593Smuzhiyun 				   unsigned int pb)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct tw686x_dma_desc *desc = &vc->dma_descs[pb];
81*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
82*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
83*4882a593Smuzhiyun 	unsigned long flags;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* Check device presence. Shouldn't really happen! */
86*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->lock, flags);
87*4882a593Smuzhiyun 	pci_dev = dev->pci_dev;
88*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
89*4882a593Smuzhiyun 	if (!pci_dev) {
90*4882a593Smuzhiyun 		WARN(1, "trying to deallocate on missing device\n");
91*4882a593Smuzhiyun 		return;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (desc->virt) {
95*4882a593Smuzhiyun 		pci_free_consistent(dev->pci_dev, desc->size,
96*4882a593Smuzhiyun 				    desc->virt, desc->phys);
97*4882a593Smuzhiyun 		desc->virt = NULL;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
tw686x_memcpy_dma_alloc(struct tw686x_video_channel * vc,unsigned int pb)101*4882a593Smuzhiyun static int tw686x_memcpy_dma_alloc(struct tw686x_video_channel *vc,
102*4882a593Smuzhiyun 				   unsigned int pb)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
105*4882a593Smuzhiyun 	u32 reg = pb ? VDMA_B_ADDR[vc->ch] : VDMA_P_ADDR[vc->ch];
106*4882a593Smuzhiyun 	unsigned int len;
107*4882a593Smuzhiyun 	void *virt;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	WARN(vc->dma_descs[pb].virt,
110*4882a593Smuzhiyun 	     "Allocating buffer but previous still here\n");
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	len = (vc->width * vc->height * vc->format->depth) >> 3;
113*4882a593Smuzhiyun 	virt = pci_alloc_consistent(dev->pci_dev, len,
114*4882a593Smuzhiyun 				    &vc->dma_descs[pb].phys);
115*4882a593Smuzhiyun 	if (!virt) {
116*4882a593Smuzhiyun 		v4l2_err(&dev->v4l2_dev,
117*4882a593Smuzhiyun 			 "dma%d: unable to allocate %s-buffer\n",
118*4882a593Smuzhiyun 			 vc->ch, pb ? "B" : "P");
119*4882a593Smuzhiyun 		return -ENOMEM;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 	vc->dma_descs[pb].size = len;
122*4882a593Smuzhiyun 	vc->dma_descs[pb].virt = virt;
123*4882a593Smuzhiyun 	reg_write(dev, reg, vc->dma_descs[pb].phys);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
tw686x_memcpy_buf_refill(struct tw686x_video_channel * vc,unsigned int pb)128*4882a593Smuzhiyun static void tw686x_memcpy_buf_refill(struct tw686x_video_channel *vc,
129*4882a593Smuzhiyun 				     unsigned int pb)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct tw686x_v4l2_buf *buf;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	while (!list_empty(&vc->vidq_queued)) {
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		buf = list_first_entry(&vc->vidq_queued,
136*4882a593Smuzhiyun 			struct tw686x_v4l2_buf, list);
137*4882a593Smuzhiyun 		list_del(&buf->list);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 		vc->curr_bufs[pb] = buf;
140*4882a593Smuzhiyun 		return;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 	vc->curr_bufs[pb] = NULL;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const struct tw686x_dma_ops memcpy_dma_ops = {
146*4882a593Smuzhiyun 	.alloc		= tw686x_memcpy_dma_alloc,
147*4882a593Smuzhiyun 	.free		= tw686x_memcpy_dma_free,
148*4882a593Smuzhiyun 	.buf_refill	= tw686x_memcpy_buf_refill,
149*4882a593Smuzhiyun 	.mem_ops	= &vb2_vmalloc_memops,
150*4882a593Smuzhiyun 	.hw_dma_mode	= TW686X_FRAME_MODE,
151*4882a593Smuzhiyun 	.field		= V4L2_FIELD_INTERLACED,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
tw686x_contig_buf_refill(struct tw686x_video_channel * vc,unsigned int pb)154*4882a593Smuzhiyun static void tw686x_contig_buf_refill(struct tw686x_video_channel *vc,
155*4882a593Smuzhiyun 				     unsigned int pb)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct tw686x_v4l2_buf *buf;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	while (!list_empty(&vc->vidq_queued)) {
160*4882a593Smuzhiyun 		u32 reg = pb ? VDMA_B_ADDR[vc->ch] : VDMA_P_ADDR[vc->ch];
161*4882a593Smuzhiyun 		dma_addr_t phys;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		buf = list_first_entry(&vc->vidq_queued,
164*4882a593Smuzhiyun 			struct tw686x_v4l2_buf, list);
165*4882a593Smuzhiyun 		list_del(&buf->list);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 		phys = vb2_dma_contig_plane_dma_addr(&buf->vb.vb2_buf, 0);
168*4882a593Smuzhiyun 		reg_write(vc->dev, reg, phys);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 		buf->vb.vb2_buf.state = VB2_BUF_STATE_ACTIVE;
171*4882a593Smuzhiyun 		vc->curr_bufs[pb] = buf;
172*4882a593Smuzhiyun 		return;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 	vc->curr_bufs[pb] = NULL;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static const struct tw686x_dma_ops contig_dma_ops = {
178*4882a593Smuzhiyun 	.buf_refill	= tw686x_contig_buf_refill,
179*4882a593Smuzhiyun 	.mem_ops	= &vb2_dma_contig_memops,
180*4882a593Smuzhiyun 	.hw_dma_mode	= TW686X_FRAME_MODE,
181*4882a593Smuzhiyun 	.field		= V4L2_FIELD_INTERLACED,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
tw686x_sg_desc_fill(struct tw686x_sg_desc * descs,struct tw686x_v4l2_buf * buf,unsigned int buf_len)184*4882a593Smuzhiyun static int tw686x_sg_desc_fill(struct tw686x_sg_desc *descs,
185*4882a593Smuzhiyun 			       struct tw686x_v4l2_buf *buf,
186*4882a593Smuzhiyun 			       unsigned int buf_len)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct sg_table *vbuf = vb2_dma_sg_plane_desc(&buf->vb.vb2_buf, 0);
189*4882a593Smuzhiyun 	unsigned int len, entry_len;
190*4882a593Smuzhiyun 	struct scatterlist *sg;
191*4882a593Smuzhiyun 	int i, count;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Clear the scatter-gather table */
194*4882a593Smuzhiyun 	memset(descs, 0, TW686X_SG_TABLE_SIZE);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	count = 0;
197*4882a593Smuzhiyun 	for_each_sg(vbuf->sgl, sg, vbuf->nents, i) {
198*4882a593Smuzhiyun 		dma_addr_t phys = sg_dma_address(sg);
199*4882a593Smuzhiyun 		len = sg_dma_len(sg);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 		while (len && buf_len) {
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 			if (count == TW686X_MAX_SG_DESC_COUNT)
204*4882a593Smuzhiyun 				return -ENOMEM;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 			entry_len = min_t(unsigned int, len,
207*4882a593Smuzhiyun 					  TW686X_MAX_SG_ENTRY_SIZE);
208*4882a593Smuzhiyun 			entry_len = min_t(unsigned int, entry_len, buf_len);
209*4882a593Smuzhiyun 			descs[count].phys = cpu_to_le32(phys);
210*4882a593Smuzhiyun 			descs[count++].flags_length =
211*4882a593Smuzhiyun 					cpu_to_le32(BIT(30) | entry_len);
212*4882a593Smuzhiyun 			phys += entry_len;
213*4882a593Smuzhiyun 			len -= entry_len;
214*4882a593Smuzhiyun 			buf_len -= entry_len;
215*4882a593Smuzhiyun 		}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		if (!buf_len)
218*4882a593Smuzhiyun 			return 0;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	return -ENOMEM;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
tw686x_sg_buf_refill(struct tw686x_video_channel * vc,unsigned int pb)224*4882a593Smuzhiyun static void tw686x_sg_buf_refill(struct tw686x_video_channel *vc,
225*4882a593Smuzhiyun 				 unsigned int pb)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
228*4882a593Smuzhiyun 	struct tw686x_v4l2_buf *buf;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	while (!list_empty(&vc->vidq_queued)) {
231*4882a593Smuzhiyun 		unsigned int buf_len;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		buf = list_first_entry(&vc->vidq_queued,
234*4882a593Smuzhiyun 			struct tw686x_v4l2_buf, list);
235*4882a593Smuzhiyun 		list_del(&buf->list);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 		buf_len = (vc->width * vc->height * vc->format->depth) >> 3;
238*4882a593Smuzhiyun 		if (tw686x_sg_desc_fill(vc->sg_descs[pb], buf, buf_len)) {
239*4882a593Smuzhiyun 			v4l2_err(&dev->v4l2_dev,
240*4882a593Smuzhiyun 				 "dma%d: unable to fill %s-buffer\n",
241*4882a593Smuzhiyun 				 vc->ch, pb ? "B" : "P");
242*4882a593Smuzhiyun 			vb2_buffer_done(&buf->vb.vb2_buf, VB2_BUF_STATE_ERROR);
243*4882a593Smuzhiyun 			continue;
244*4882a593Smuzhiyun 		}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		buf->vb.vb2_buf.state = VB2_BUF_STATE_ACTIVE;
247*4882a593Smuzhiyun 		vc->curr_bufs[pb] = buf;
248*4882a593Smuzhiyun 		return;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	vc->curr_bufs[pb] = NULL;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
tw686x_sg_dma_free(struct tw686x_video_channel * vc,unsigned int pb)254*4882a593Smuzhiyun static void tw686x_sg_dma_free(struct tw686x_video_channel *vc,
255*4882a593Smuzhiyun 			       unsigned int pb)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	struct tw686x_dma_desc *desc = &vc->dma_descs[pb];
258*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (desc->size) {
261*4882a593Smuzhiyun 		pci_free_consistent(dev->pci_dev, desc->size,
262*4882a593Smuzhiyun 				    desc->virt, desc->phys);
263*4882a593Smuzhiyun 		desc->virt = NULL;
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	vc->sg_descs[pb] = NULL;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
tw686x_sg_dma_alloc(struct tw686x_video_channel * vc,unsigned int pb)269*4882a593Smuzhiyun static int tw686x_sg_dma_alloc(struct tw686x_video_channel *vc,
270*4882a593Smuzhiyun 			       unsigned int pb)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct tw686x_dma_desc *desc = &vc->dma_descs[pb];
273*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
274*4882a593Smuzhiyun 	u32 reg = pb ? DMA_PAGE_TABLE1_ADDR[vc->ch] :
275*4882a593Smuzhiyun 		       DMA_PAGE_TABLE0_ADDR[vc->ch];
276*4882a593Smuzhiyun 	void *virt;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (desc->size) {
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		virt = pci_alloc_consistent(dev->pci_dev, desc->size,
281*4882a593Smuzhiyun 					    &desc->phys);
282*4882a593Smuzhiyun 		if (!virt) {
283*4882a593Smuzhiyun 			v4l2_err(&dev->v4l2_dev,
284*4882a593Smuzhiyun 				 "dma%d: unable to allocate %s-buffer\n",
285*4882a593Smuzhiyun 				 vc->ch, pb ? "B" : "P");
286*4882a593Smuzhiyun 			return -ENOMEM;
287*4882a593Smuzhiyun 		}
288*4882a593Smuzhiyun 		desc->virt = virt;
289*4882a593Smuzhiyun 		reg_write(dev, reg, desc->phys);
290*4882a593Smuzhiyun 	} else {
291*4882a593Smuzhiyun 		virt = dev->video_channels[0].dma_descs[pb].virt +
292*4882a593Smuzhiyun 		       vc->ch * TW686X_SG_TABLE_SIZE;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	vc->sg_descs[pb] = virt;
296*4882a593Smuzhiyun 	return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
tw686x_sg_setup(struct tw686x_dev * dev)299*4882a593Smuzhiyun static int tw686x_sg_setup(struct tw686x_dev *dev)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	unsigned int sg_table_size, pb, ch, channels;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	if (is_second_gen(dev)) {
304*4882a593Smuzhiyun 		/*
305*4882a593Smuzhiyun 		 * TW6865/TW6869: each channel needs a pair of
306*4882a593Smuzhiyun 		 * P-B descriptor tables.
307*4882a593Smuzhiyun 		 */
308*4882a593Smuzhiyun 		channels = max_channels(dev);
309*4882a593Smuzhiyun 		sg_table_size = TW686X_SG_TABLE_SIZE;
310*4882a593Smuzhiyun 	} else {
311*4882a593Smuzhiyun 		/*
312*4882a593Smuzhiyun 		 * TW6864/TW6868: we need to allocate a pair of
313*4882a593Smuzhiyun 		 * P-B descriptor tables, common for all channels.
314*4882a593Smuzhiyun 		 * Each table will be bigger than 4 KB.
315*4882a593Smuzhiyun 		 */
316*4882a593Smuzhiyun 		channels = 1;
317*4882a593Smuzhiyun 		sg_table_size = max_channels(dev) * TW686X_SG_TABLE_SIZE;
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	for (ch = 0; ch < channels; ch++) {
321*4882a593Smuzhiyun 		struct tw686x_video_channel *vc = &dev->video_channels[ch];
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		for (pb = 0; pb < 2; pb++)
324*4882a593Smuzhiyun 			vc->dma_descs[pb].size = sg_table_size;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const struct tw686x_dma_ops sg_dma_ops = {
331*4882a593Smuzhiyun 	.setup		= tw686x_sg_setup,
332*4882a593Smuzhiyun 	.alloc		= tw686x_sg_dma_alloc,
333*4882a593Smuzhiyun 	.free		= tw686x_sg_dma_free,
334*4882a593Smuzhiyun 	.buf_refill	= tw686x_sg_buf_refill,
335*4882a593Smuzhiyun 	.mem_ops	= &vb2_dma_sg_memops,
336*4882a593Smuzhiyun 	.hw_dma_mode	= TW686X_SG_MODE,
337*4882a593Smuzhiyun 	.field		= V4L2_FIELD_SEQ_TB,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const unsigned int fps_map[15] = {
341*4882a593Smuzhiyun 	/*
342*4882a593Smuzhiyun 	 * bit 31 enables selecting the field control register
343*4882a593Smuzhiyun 	 * bits 0-29 are a bitmask with fields that will be output.
344*4882a593Smuzhiyun 	 * For NTSC (and PAL-M, PAL-60), all 30 bits are used.
345*4882a593Smuzhiyun 	 * For other PAL standards, only the first 25 bits are used.
346*4882a593Smuzhiyun 	 */
347*4882a593Smuzhiyun 	0x00000000, /* output all fields */
348*4882a593Smuzhiyun 	0x80000006, /* 2 fps (60Hz), 2 fps (50Hz) */
349*4882a593Smuzhiyun 	0x80018006, /* 4 fps (60Hz), 4 fps (50Hz) */
350*4882a593Smuzhiyun 	0x80618006, /* 6 fps (60Hz), 6 fps (50Hz) */
351*4882a593Smuzhiyun 	0x81818186, /* 8 fps (60Hz), 8 fps (50Hz) */
352*4882a593Smuzhiyun 	0x86186186, /* 10 fps (60Hz), 8 fps (50Hz) */
353*4882a593Smuzhiyun 	0x86619866, /* 12 fps (60Hz), 10 fps (50Hz) */
354*4882a593Smuzhiyun 	0x86666666, /* 14 fps (60Hz), 12 fps (50Hz) */
355*4882a593Smuzhiyun 	0x9999999e, /* 16 fps (60Hz), 14 fps (50Hz) */
356*4882a593Smuzhiyun 	0x99e6799e, /* 18 fps (60Hz), 16 fps (50Hz) */
357*4882a593Smuzhiyun 	0x9e79e79e, /* 20 fps (60Hz), 16 fps (50Hz) */
358*4882a593Smuzhiyun 	0x9e7e7e7e, /* 22 fps (60Hz), 18 fps (50Hz) */
359*4882a593Smuzhiyun 	0x9fe7f9fe, /* 24 fps (60Hz), 20 fps (50Hz) */
360*4882a593Smuzhiyun 	0x9ffe7ffe, /* 26 fps (60Hz), 22 fps (50Hz) */
361*4882a593Smuzhiyun 	0x9ffffffe, /* 28 fps (60Hz), 24 fps (50Hz) */
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
tw686x_real_fps(unsigned int index,unsigned int max_fps)364*4882a593Smuzhiyun static unsigned int tw686x_real_fps(unsigned int index, unsigned int max_fps)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	unsigned long mask;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (!index || index >= ARRAY_SIZE(fps_map))
369*4882a593Smuzhiyun 		return max_fps;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	mask = GENMASK(max_fps - 1, 0);
372*4882a593Smuzhiyun 	return hweight_long(fps_map[index] & mask);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
tw686x_fps_idx(unsigned int fps,unsigned int max_fps)375*4882a593Smuzhiyun static unsigned int tw686x_fps_idx(unsigned int fps, unsigned int max_fps)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	unsigned int idx, real_fps;
378*4882a593Smuzhiyun 	int delta;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* First guess */
381*4882a593Smuzhiyun 	idx = (12 + 15 * fps) / max_fps;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* Minimal possible framerate is 2 frames per second */
384*4882a593Smuzhiyun 	if (!idx)
385*4882a593Smuzhiyun 		return 1;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/* Check if the difference is bigger than abs(1) and adjust */
388*4882a593Smuzhiyun 	real_fps = tw686x_real_fps(idx, max_fps);
389*4882a593Smuzhiyun 	delta = real_fps - fps;
390*4882a593Smuzhiyun 	if (delta < -1)
391*4882a593Smuzhiyun 		idx++;
392*4882a593Smuzhiyun 	else if (delta > 1)
393*4882a593Smuzhiyun 		idx--;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* Max framerate */
396*4882a593Smuzhiyun 	if (idx >= 15)
397*4882a593Smuzhiyun 		return 0;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return idx;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
tw686x_set_framerate(struct tw686x_video_channel * vc,unsigned int fps)402*4882a593Smuzhiyun static void tw686x_set_framerate(struct tw686x_video_channel *vc,
403*4882a593Smuzhiyun 				 unsigned int fps)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	unsigned int i;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	i = tw686x_fps_idx(fps, TW686X_MAX_FPS(vc->video_standard));
408*4882a593Smuzhiyun 	reg_write(vc->dev, VIDEO_FIELD_CTRL[vc->ch], fps_map[i]);
409*4882a593Smuzhiyun 	vc->fps = tw686x_real_fps(i, TW686X_MAX_FPS(vc->video_standard));
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
format_by_fourcc(unsigned int fourcc)412*4882a593Smuzhiyun static const struct tw686x_format *format_by_fourcc(unsigned int fourcc)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	unsigned int cnt;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	for (cnt = 0; cnt < ARRAY_SIZE(formats); cnt++)
417*4882a593Smuzhiyun 		if (formats[cnt].fourcc == fourcc)
418*4882a593Smuzhiyun 			return &formats[cnt];
419*4882a593Smuzhiyun 	return NULL;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
tw686x_queue_setup(struct vb2_queue * vq,unsigned int * nbuffers,unsigned int * nplanes,unsigned int sizes[],struct device * alloc_devs[])422*4882a593Smuzhiyun static int tw686x_queue_setup(struct vb2_queue *vq,
423*4882a593Smuzhiyun 			      unsigned int *nbuffers, unsigned int *nplanes,
424*4882a593Smuzhiyun 			      unsigned int sizes[], struct device *alloc_devs[])
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = vb2_get_drv_priv(vq);
427*4882a593Smuzhiyun 	unsigned int szimage =
428*4882a593Smuzhiyun 		(vc->width * vc->height * vc->format->depth) >> 3;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/*
431*4882a593Smuzhiyun 	 * Let's request at least three buffers: two for the
432*4882a593Smuzhiyun 	 * DMA engine and one for userspace.
433*4882a593Smuzhiyun 	 */
434*4882a593Smuzhiyun 	if (vq->num_buffers + *nbuffers < 3)
435*4882a593Smuzhiyun 		*nbuffers = 3 - vq->num_buffers;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (*nplanes) {
438*4882a593Smuzhiyun 		if (*nplanes != 1 || sizes[0] < szimage)
439*4882a593Smuzhiyun 			return -EINVAL;
440*4882a593Smuzhiyun 		return 0;
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	sizes[0] = szimage;
444*4882a593Smuzhiyun 	*nplanes = 1;
445*4882a593Smuzhiyun 	return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
tw686x_buf_queue(struct vb2_buffer * vb)448*4882a593Smuzhiyun static void tw686x_buf_queue(struct vb2_buffer *vb)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = vb2_get_drv_priv(vb->vb2_queue);
451*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
452*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
453*4882a593Smuzhiyun 	unsigned long flags;
454*4882a593Smuzhiyun 	struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
455*4882a593Smuzhiyun 	struct tw686x_v4l2_buf *buf =
456*4882a593Smuzhiyun 		container_of(vbuf, struct tw686x_v4l2_buf, vb);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* Check device presence */
459*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->lock, flags);
460*4882a593Smuzhiyun 	pci_dev = dev->pci_dev;
461*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
462*4882a593Smuzhiyun 	if (!pci_dev) {
463*4882a593Smuzhiyun 		vb2_buffer_done(&buf->vb.vb2_buf, VB2_BUF_STATE_ERROR);
464*4882a593Smuzhiyun 		return;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->qlock, flags);
468*4882a593Smuzhiyun 	list_add_tail(&buf->list, &vc->vidq_queued);
469*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->qlock, flags);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
tw686x_clear_queue(struct tw686x_video_channel * vc,enum vb2_buffer_state state)472*4882a593Smuzhiyun static void tw686x_clear_queue(struct tw686x_video_channel *vc,
473*4882a593Smuzhiyun 			       enum vb2_buffer_state state)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	unsigned int pb;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	while (!list_empty(&vc->vidq_queued)) {
478*4882a593Smuzhiyun 		struct tw686x_v4l2_buf *buf;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		buf = list_first_entry(&vc->vidq_queued,
481*4882a593Smuzhiyun 			struct tw686x_v4l2_buf, list);
482*4882a593Smuzhiyun 		list_del(&buf->list);
483*4882a593Smuzhiyun 		vb2_buffer_done(&buf->vb.vb2_buf, state);
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	for (pb = 0; pb < 2; pb++) {
487*4882a593Smuzhiyun 		if (vc->curr_bufs[pb])
488*4882a593Smuzhiyun 			vb2_buffer_done(&vc->curr_bufs[pb]->vb.vb2_buf, state);
489*4882a593Smuzhiyun 		vc->curr_bufs[pb] = NULL;
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
tw686x_start_streaming(struct vb2_queue * vq,unsigned int count)493*4882a593Smuzhiyun static int tw686x_start_streaming(struct vb2_queue *vq, unsigned int count)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = vb2_get_drv_priv(vq);
496*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
497*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
498*4882a593Smuzhiyun 	unsigned long flags;
499*4882a593Smuzhiyun 	int pb, err;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* Check device presence */
502*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->lock, flags);
503*4882a593Smuzhiyun 	pci_dev = dev->pci_dev;
504*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
505*4882a593Smuzhiyun 	if (!pci_dev) {
506*4882a593Smuzhiyun 		err = -ENODEV;
507*4882a593Smuzhiyun 		goto err_clear_queue;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->qlock, flags);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* Sanity check */
513*4882a593Smuzhiyun 	if (dev->dma_mode == TW686X_DMA_MODE_MEMCPY &&
514*4882a593Smuzhiyun 	    (!vc->dma_descs[0].virt || !vc->dma_descs[1].virt)) {
515*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vc->qlock, flags);
516*4882a593Smuzhiyun 		v4l2_err(&dev->v4l2_dev,
517*4882a593Smuzhiyun 			 "video%d: refusing to start without DMA buffers\n",
518*4882a593Smuzhiyun 			 vc->num);
519*4882a593Smuzhiyun 		err = -ENOMEM;
520*4882a593Smuzhiyun 		goto err_clear_queue;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	for (pb = 0; pb < 2; pb++)
524*4882a593Smuzhiyun 		dev->dma_ops->buf_refill(vc, pb);
525*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->qlock, flags);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	vc->sequence = 0;
528*4882a593Smuzhiyun 	vc->pb = 0;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->lock, flags);
531*4882a593Smuzhiyun 	tw686x_enable_channel(dev, vc->ch);
532*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	mod_timer(&dev->dma_delay_timer, jiffies + msecs_to_jiffies(100));
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return 0;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun err_clear_queue:
539*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->qlock, flags);
540*4882a593Smuzhiyun 	tw686x_clear_queue(vc, VB2_BUF_STATE_QUEUED);
541*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->qlock, flags);
542*4882a593Smuzhiyun 	return err;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
tw686x_stop_streaming(struct vb2_queue * vq)545*4882a593Smuzhiyun static void tw686x_stop_streaming(struct vb2_queue *vq)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = vb2_get_drv_priv(vq);
548*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
549*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
550*4882a593Smuzhiyun 	unsigned long flags;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* Check device presence */
553*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->lock, flags);
554*4882a593Smuzhiyun 	pci_dev = dev->pci_dev;
555*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->lock, flags);
556*4882a593Smuzhiyun 	if (pci_dev)
557*4882a593Smuzhiyun 		tw686x_disable_channel(dev, vc->ch);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	spin_lock_irqsave(&vc->qlock, flags);
560*4882a593Smuzhiyun 	tw686x_clear_queue(vc, VB2_BUF_STATE_ERROR);
561*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vc->qlock, flags);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
tw686x_buf_prepare(struct vb2_buffer * vb)564*4882a593Smuzhiyun static int tw686x_buf_prepare(struct vb2_buffer *vb)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = vb2_get_drv_priv(vb->vb2_queue);
567*4882a593Smuzhiyun 	unsigned int size =
568*4882a593Smuzhiyun 		(vc->width * vc->height * vc->format->depth) >> 3;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	if (vb2_plane_size(vb, 0) < size)
571*4882a593Smuzhiyun 		return -EINVAL;
572*4882a593Smuzhiyun 	vb2_set_plane_payload(vb, 0, size);
573*4882a593Smuzhiyun 	return 0;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun static const struct vb2_ops tw686x_video_qops = {
577*4882a593Smuzhiyun 	.queue_setup		= tw686x_queue_setup,
578*4882a593Smuzhiyun 	.buf_queue		= tw686x_buf_queue,
579*4882a593Smuzhiyun 	.buf_prepare		= tw686x_buf_prepare,
580*4882a593Smuzhiyun 	.start_streaming	= tw686x_start_streaming,
581*4882a593Smuzhiyun 	.stop_streaming		= tw686x_stop_streaming,
582*4882a593Smuzhiyun 	.wait_prepare		= vb2_ops_wait_prepare,
583*4882a593Smuzhiyun 	.wait_finish		= vb2_ops_wait_finish,
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun 
tw686x_s_ctrl(struct v4l2_ctrl * ctrl)586*4882a593Smuzhiyun static int tw686x_s_ctrl(struct v4l2_ctrl *ctrl)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	struct tw686x_video_channel *vc;
589*4882a593Smuzhiyun 	struct tw686x_dev *dev;
590*4882a593Smuzhiyun 	unsigned int ch;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	vc = container_of(ctrl->handler, struct tw686x_video_channel,
593*4882a593Smuzhiyun 			  ctrl_handler);
594*4882a593Smuzhiyun 	dev = vc->dev;
595*4882a593Smuzhiyun 	ch = vc->ch;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	switch (ctrl->id) {
598*4882a593Smuzhiyun 	case V4L2_CID_BRIGHTNESS:
599*4882a593Smuzhiyun 		reg_write(dev, BRIGHT[ch], ctrl->val & 0xff);
600*4882a593Smuzhiyun 		return 0;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	case V4L2_CID_CONTRAST:
603*4882a593Smuzhiyun 		reg_write(dev, CONTRAST[ch], ctrl->val);
604*4882a593Smuzhiyun 		return 0;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	case V4L2_CID_SATURATION:
607*4882a593Smuzhiyun 		reg_write(dev, SAT_U[ch], ctrl->val);
608*4882a593Smuzhiyun 		reg_write(dev, SAT_V[ch], ctrl->val);
609*4882a593Smuzhiyun 		return 0;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	case V4L2_CID_HUE:
612*4882a593Smuzhiyun 		reg_write(dev, HUE[ch], ctrl->val & 0xff);
613*4882a593Smuzhiyun 		return 0;
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return -EINVAL;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ctrl_ops = {
620*4882a593Smuzhiyun 	.s_ctrl = tw686x_s_ctrl,
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun 
tw686x_g_fmt_vid_cap(struct file * file,void * priv,struct v4l2_format * f)623*4882a593Smuzhiyun static int tw686x_g_fmt_vid_cap(struct file *file, void *priv,
624*4882a593Smuzhiyun 				struct v4l2_format *f)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
627*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	f->fmt.pix.width = vc->width;
630*4882a593Smuzhiyun 	f->fmt.pix.height = vc->height;
631*4882a593Smuzhiyun 	f->fmt.pix.field = dev->dma_ops->field;
632*4882a593Smuzhiyun 	f->fmt.pix.pixelformat = vc->format->fourcc;
633*4882a593Smuzhiyun 	f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
634*4882a593Smuzhiyun 	f->fmt.pix.bytesperline = (f->fmt.pix.width * vc->format->depth) / 8;
635*4882a593Smuzhiyun 	f->fmt.pix.sizeimage = f->fmt.pix.height * f->fmt.pix.bytesperline;
636*4882a593Smuzhiyun 	return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
tw686x_try_fmt_vid_cap(struct file * file,void * priv,struct v4l2_format * f)639*4882a593Smuzhiyun static int tw686x_try_fmt_vid_cap(struct file *file, void *priv,
640*4882a593Smuzhiyun 				  struct v4l2_format *f)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
643*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
644*4882a593Smuzhiyun 	unsigned int video_height = TW686X_VIDEO_HEIGHT(vc->video_standard);
645*4882a593Smuzhiyun 	const struct tw686x_format *format;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	format = format_by_fourcc(f->fmt.pix.pixelformat);
648*4882a593Smuzhiyun 	if (!format) {
649*4882a593Smuzhiyun 		format = &formats[0];
650*4882a593Smuzhiyun 		f->fmt.pix.pixelformat = format->fourcc;
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	if (f->fmt.pix.width <= TW686X_VIDEO_WIDTH / 2)
654*4882a593Smuzhiyun 		f->fmt.pix.width = TW686X_VIDEO_WIDTH / 2;
655*4882a593Smuzhiyun 	else
656*4882a593Smuzhiyun 		f->fmt.pix.width = TW686X_VIDEO_WIDTH;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (f->fmt.pix.height <= video_height / 2)
659*4882a593Smuzhiyun 		f->fmt.pix.height = video_height / 2;
660*4882a593Smuzhiyun 	else
661*4882a593Smuzhiyun 		f->fmt.pix.height = video_height;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	f->fmt.pix.bytesperline = (f->fmt.pix.width * format->depth) / 8;
664*4882a593Smuzhiyun 	f->fmt.pix.sizeimage = f->fmt.pix.height * f->fmt.pix.bytesperline;
665*4882a593Smuzhiyun 	f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
666*4882a593Smuzhiyun 	f->fmt.pix.field = dev->dma_ops->field;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	return 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
tw686x_set_format(struct tw686x_video_channel * vc,unsigned int pixelformat,unsigned int width,unsigned int height,bool realloc)671*4882a593Smuzhiyun static int tw686x_set_format(struct tw686x_video_channel *vc,
672*4882a593Smuzhiyun 			     unsigned int pixelformat, unsigned int width,
673*4882a593Smuzhiyun 			     unsigned int height, bool realloc)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
676*4882a593Smuzhiyun 	u32 val, dma_width, dma_height, dma_line_width;
677*4882a593Smuzhiyun 	int err, pb;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	vc->format = format_by_fourcc(pixelformat);
680*4882a593Smuzhiyun 	vc->width = width;
681*4882a593Smuzhiyun 	vc->height = height;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/* We need new DMA buffers if the framesize has changed */
684*4882a593Smuzhiyun 	if (dev->dma_ops->alloc && realloc) {
685*4882a593Smuzhiyun 		for (pb = 0; pb < 2; pb++)
686*4882a593Smuzhiyun 			dev->dma_ops->free(vc, pb);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		for (pb = 0; pb < 2; pb++) {
689*4882a593Smuzhiyun 			err = dev->dma_ops->alloc(vc, pb);
690*4882a593Smuzhiyun 			if (err) {
691*4882a593Smuzhiyun 				if (pb > 0)
692*4882a593Smuzhiyun 					dev->dma_ops->free(vc, 0);
693*4882a593Smuzhiyun 				return err;
694*4882a593Smuzhiyun 			}
695*4882a593Smuzhiyun 		}
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	val = reg_read(vc->dev, VDMA_CHANNEL_CONFIG[vc->ch]);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	if (vc->width <= TW686X_VIDEO_WIDTH / 2)
701*4882a593Smuzhiyun 		val |= BIT(23);
702*4882a593Smuzhiyun 	else
703*4882a593Smuzhiyun 		val &= ~BIT(23);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (vc->height <= TW686X_VIDEO_HEIGHT(vc->video_standard) / 2)
706*4882a593Smuzhiyun 		val |= BIT(24);
707*4882a593Smuzhiyun 	else
708*4882a593Smuzhiyun 		val &= ~BIT(24);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	val &= ~0x7ffff;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/* Program the DMA scatter-gather */
713*4882a593Smuzhiyun 	if (dev->dma_mode == TW686X_DMA_MODE_SG) {
714*4882a593Smuzhiyun 		u32 start_idx, end_idx;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		start_idx = is_second_gen(dev) ?
717*4882a593Smuzhiyun 				0 : vc->ch * TW686X_MAX_SG_DESC_COUNT;
718*4882a593Smuzhiyun 		end_idx = start_idx + TW686X_MAX_SG_DESC_COUNT - 1;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 		val |= (end_idx << 10) | start_idx;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	val &= ~(0x7 << 20);
724*4882a593Smuzhiyun 	val |= vc->format->mode << 20;
725*4882a593Smuzhiyun 	reg_write(vc->dev, VDMA_CHANNEL_CONFIG[vc->ch], val);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	/* Program the DMA frame size */
728*4882a593Smuzhiyun 	dma_width = (vc->width * 2) & 0x7ff;
729*4882a593Smuzhiyun 	dma_height = vc->height / 2;
730*4882a593Smuzhiyun 	dma_line_width = (vc->width * 2) & 0x7ff;
731*4882a593Smuzhiyun 	val = (dma_height << 22) | (dma_line_width << 11)  | dma_width;
732*4882a593Smuzhiyun 	reg_write(vc->dev, VDMA_WHP[vc->ch], val);
733*4882a593Smuzhiyun 	return 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
tw686x_s_fmt_vid_cap(struct file * file,void * priv,struct v4l2_format * f)736*4882a593Smuzhiyun static int tw686x_s_fmt_vid_cap(struct file *file, void *priv,
737*4882a593Smuzhiyun 				struct v4l2_format *f)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
740*4882a593Smuzhiyun 	unsigned long area;
741*4882a593Smuzhiyun 	bool realloc;
742*4882a593Smuzhiyun 	int err;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (vb2_is_busy(&vc->vidq))
745*4882a593Smuzhiyun 		return -EBUSY;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	area = vc->width * vc->height;
748*4882a593Smuzhiyun 	err = tw686x_try_fmt_vid_cap(file, priv, f);
749*4882a593Smuzhiyun 	if (err)
750*4882a593Smuzhiyun 		return err;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	realloc = area != (f->fmt.pix.width * f->fmt.pix.height);
753*4882a593Smuzhiyun 	return tw686x_set_format(vc, f->fmt.pix.pixelformat,
754*4882a593Smuzhiyun 				 f->fmt.pix.width, f->fmt.pix.height,
755*4882a593Smuzhiyun 				 realloc);
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
tw686x_querycap(struct file * file,void * priv,struct v4l2_capability * cap)758*4882a593Smuzhiyun static int tw686x_querycap(struct file *file, void *priv,
759*4882a593Smuzhiyun 			   struct v4l2_capability *cap)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
762*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	strscpy(cap->driver, "tw686x", sizeof(cap->driver));
765*4882a593Smuzhiyun 	strscpy(cap->card, dev->name, sizeof(cap->card));
766*4882a593Smuzhiyun 	snprintf(cap->bus_info, sizeof(cap->bus_info),
767*4882a593Smuzhiyun 		 "PCI:%s", pci_name(dev->pci_dev));
768*4882a593Smuzhiyun 	return 0;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
tw686x_set_standard(struct tw686x_video_channel * vc,v4l2_std_id id)771*4882a593Smuzhiyun static int tw686x_set_standard(struct tw686x_video_channel *vc, v4l2_std_id id)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	u32 val;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (id & V4L2_STD_NTSC)
776*4882a593Smuzhiyun 		val = 0;
777*4882a593Smuzhiyun 	else if (id & V4L2_STD_PAL)
778*4882a593Smuzhiyun 		val = 1;
779*4882a593Smuzhiyun 	else if (id & V4L2_STD_SECAM)
780*4882a593Smuzhiyun 		val = 2;
781*4882a593Smuzhiyun 	else if (id & V4L2_STD_NTSC_443)
782*4882a593Smuzhiyun 		val = 3;
783*4882a593Smuzhiyun 	else if (id & V4L2_STD_PAL_M)
784*4882a593Smuzhiyun 		val = 4;
785*4882a593Smuzhiyun 	else if (id & V4L2_STD_PAL_Nc)
786*4882a593Smuzhiyun 		val = 5;
787*4882a593Smuzhiyun 	else if (id & V4L2_STD_PAL_60)
788*4882a593Smuzhiyun 		val = 6;
789*4882a593Smuzhiyun 	else
790*4882a593Smuzhiyun 		return -EINVAL;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	vc->video_standard = id;
793*4882a593Smuzhiyun 	reg_write(vc->dev, SDT[vc->ch], val);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	val = reg_read(vc->dev, VIDEO_CONTROL1);
796*4882a593Smuzhiyun 	if (id & V4L2_STD_525_60)
797*4882a593Smuzhiyun 		val &= ~(1 << (SYS_MODE_DMA_SHIFT + vc->ch));
798*4882a593Smuzhiyun 	else
799*4882a593Smuzhiyun 		val |= (1 << (SYS_MODE_DMA_SHIFT + vc->ch));
800*4882a593Smuzhiyun 	reg_write(vc->dev, VIDEO_CONTROL1, val);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
tw686x_s_std(struct file * file,void * priv,v4l2_std_id id)805*4882a593Smuzhiyun static int tw686x_s_std(struct file *file, void *priv, v4l2_std_id id)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
808*4882a593Smuzhiyun 	struct v4l2_format f;
809*4882a593Smuzhiyun 	int ret;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (vc->video_standard == id)
812*4882a593Smuzhiyun 		return 0;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	if (vb2_is_busy(&vc->vidq))
815*4882a593Smuzhiyun 		return -EBUSY;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	ret = tw686x_set_standard(vc, id);
818*4882a593Smuzhiyun 	if (ret)
819*4882a593Smuzhiyun 		return ret;
820*4882a593Smuzhiyun 	/*
821*4882a593Smuzhiyun 	 * Adjust format after V4L2_STD_525_60/V4L2_STD_625_50 change,
822*4882a593Smuzhiyun 	 * calling g_fmt and s_fmt will sanitize the height
823*4882a593Smuzhiyun 	 * according to the standard.
824*4882a593Smuzhiyun 	 */
825*4882a593Smuzhiyun 	tw686x_g_fmt_vid_cap(file, priv, &f);
826*4882a593Smuzhiyun 	tw686x_s_fmt_vid_cap(file, priv, &f);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/*
829*4882a593Smuzhiyun 	 * Frame decimation depends on the chosen standard,
830*4882a593Smuzhiyun 	 * so reset it to the current value.
831*4882a593Smuzhiyun 	 */
832*4882a593Smuzhiyun 	tw686x_set_framerate(vc, vc->fps);
833*4882a593Smuzhiyun 	return 0;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
tw686x_querystd(struct file * file,void * priv,v4l2_std_id * std)836*4882a593Smuzhiyun static int tw686x_querystd(struct file *file, void *priv, v4l2_std_id *std)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
839*4882a593Smuzhiyun 	struct tw686x_dev *dev = vc->dev;
840*4882a593Smuzhiyun 	unsigned int old_std, detected_std = 0;
841*4882a593Smuzhiyun 	unsigned long end;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (vb2_is_streaming(&vc->vidq))
844*4882a593Smuzhiyun 		return -EBUSY;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	/* Enable and start standard detection */
847*4882a593Smuzhiyun 	old_std = reg_read(dev, SDT[vc->ch]);
848*4882a593Smuzhiyun 	reg_write(dev, SDT[vc->ch], 0x7);
849*4882a593Smuzhiyun 	reg_write(dev, SDT_EN[vc->ch], 0xff);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	end = jiffies + msecs_to_jiffies(500);
852*4882a593Smuzhiyun 	while (time_is_after_jiffies(end)) {
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 		detected_std = reg_read(dev, SDT[vc->ch]);
855*4882a593Smuzhiyun 		if (!(detected_std & BIT(7)))
856*4882a593Smuzhiyun 			break;
857*4882a593Smuzhiyun 		msleep(100);
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 	reg_write(dev, SDT[vc->ch], old_std);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	/* Exit if still busy */
862*4882a593Smuzhiyun 	if (detected_std & BIT(7))
863*4882a593Smuzhiyun 		return 0;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	detected_std = (detected_std >> 4) & 0x7;
866*4882a593Smuzhiyun 	switch (detected_std) {
867*4882a593Smuzhiyun 	case TW686X_STD_NTSC_M:
868*4882a593Smuzhiyun 		*std &= V4L2_STD_NTSC;
869*4882a593Smuzhiyun 		break;
870*4882a593Smuzhiyun 	case TW686X_STD_NTSC_443:
871*4882a593Smuzhiyun 		*std &= V4L2_STD_NTSC_443;
872*4882a593Smuzhiyun 		break;
873*4882a593Smuzhiyun 	case TW686X_STD_PAL_M:
874*4882a593Smuzhiyun 		*std &= V4L2_STD_PAL_M;
875*4882a593Smuzhiyun 		break;
876*4882a593Smuzhiyun 	case TW686X_STD_PAL_60:
877*4882a593Smuzhiyun 		*std &= V4L2_STD_PAL_60;
878*4882a593Smuzhiyun 		break;
879*4882a593Smuzhiyun 	case TW686X_STD_PAL:
880*4882a593Smuzhiyun 		*std &= V4L2_STD_PAL;
881*4882a593Smuzhiyun 		break;
882*4882a593Smuzhiyun 	case TW686X_STD_PAL_CN:
883*4882a593Smuzhiyun 		*std &= V4L2_STD_PAL_Nc;
884*4882a593Smuzhiyun 		break;
885*4882a593Smuzhiyun 	case TW686X_STD_SECAM:
886*4882a593Smuzhiyun 		*std &= V4L2_STD_SECAM;
887*4882a593Smuzhiyun 		break;
888*4882a593Smuzhiyun 	default:
889*4882a593Smuzhiyun 		*std = 0;
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 	return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
tw686x_g_std(struct file * file,void * priv,v4l2_std_id * id)894*4882a593Smuzhiyun static int tw686x_g_std(struct file *file, void *priv, v4l2_std_id *id)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	*id = vc->video_standard;
899*4882a593Smuzhiyun 	return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
tw686x_enum_framesizes(struct file * file,void * priv,struct v4l2_frmsizeenum * fsize)902*4882a593Smuzhiyun static int tw686x_enum_framesizes(struct file *file, void *priv,
903*4882a593Smuzhiyun 				  struct v4l2_frmsizeenum *fsize)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (fsize->index)
908*4882a593Smuzhiyun 		return -EINVAL;
909*4882a593Smuzhiyun 	fsize->type = V4L2_FRMSIZE_TYPE_STEPWISE;
910*4882a593Smuzhiyun 	fsize->stepwise.max_width = TW686X_VIDEO_WIDTH;
911*4882a593Smuzhiyun 	fsize->stepwise.min_width = fsize->stepwise.max_width / 2;
912*4882a593Smuzhiyun 	fsize->stepwise.step_width = fsize->stepwise.min_width;
913*4882a593Smuzhiyun 	fsize->stepwise.max_height = TW686X_VIDEO_HEIGHT(vc->video_standard);
914*4882a593Smuzhiyun 	fsize->stepwise.min_height = fsize->stepwise.max_height / 2;
915*4882a593Smuzhiyun 	fsize->stepwise.step_height = fsize->stepwise.min_height;
916*4882a593Smuzhiyun 	return 0;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
tw686x_enum_frameintervals(struct file * file,void * priv,struct v4l2_frmivalenum * ival)919*4882a593Smuzhiyun static int tw686x_enum_frameintervals(struct file *file, void *priv,
920*4882a593Smuzhiyun 				      struct v4l2_frmivalenum *ival)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
923*4882a593Smuzhiyun 	int max_fps = TW686X_MAX_FPS(vc->video_standard);
924*4882a593Smuzhiyun 	int max_rates = DIV_ROUND_UP(max_fps, 2);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	if (ival->index >= max_rates)
927*4882a593Smuzhiyun 		return -EINVAL;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	ival->type = V4L2_FRMIVAL_TYPE_DISCRETE;
930*4882a593Smuzhiyun 	ival->discrete.numerator = 1;
931*4882a593Smuzhiyun 	if (ival->index < (max_rates - 1))
932*4882a593Smuzhiyun 		ival->discrete.denominator = (ival->index + 1) * 2;
933*4882a593Smuzhiyun 	else
934*4882a593Smuzhiyun 		ival->discrete.denominator = max_fps;
935*4882a593Smuzhiyun 	return 0;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun 
tw686x_g_parm(struct file * file,void * priv,struct v4l2_streamparm * sp)938*4882a593Smuzhiyun static int tw686x_g_parm(struct file *file, void *priv,
939*4882a593Smuzhiyun 			 struct v4l2_streamparm *sp)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
942*4882a593Smuzhiyun 	struct v4l2_captureparm *cp = &sp->parm.capture;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	if (sp->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
945*4882a593Smuzhiyun 		return -EINVAL;
946*4882a593Smuzhiyun 	sp->parm.capture.readbuffers = 3;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	cp->capability = V4L2_CAP_TIMEPERFRAME;
949*4882a593Smuzhiyun 	cp->timeperframe.numerator = 1;
950*4882a593Smuzhiyun 	cp->timeperframe.denominator = vc->fps;
951*4882a593Smuzhiyun 	return 0;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
tw686x_s_parm(struct file * file,void * priv,struct v4l2_streamparm * sp)954*4882a593Smuzhiyun static int tw686x_s_parm(struct file *file, void *priv,
955*4882a593Smuzhiyun 			 struct v4l2_streamparm *sp)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
958*4882a593Smuzhiyun 	struct v4l2_captureparm *cp = &sp->parm.capture;
959*4882a593Smuzhiyun 	unsigned int denominator = cp->timeperframe.denominator;
960*4882a593Smuzhiyun 	unsigned int numerator = cp->timeperframe.numerator;
961*4882a593Smuzhiyun 	unsigned int fps;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	if (vb2_is_busy(&vc->vidq))
964*4882a593Smuzhiyun 		return -EBUSY;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	fps = (!numerator || !denominator) ? 0 : denominator / numerator;
967*4882a593Smuzhiyun 	if (vc->fps != fps)
968*4882a593Smuzhiyun 		tw686x_set_framerate(vc, fps);
969*4882a593Smuzhiyun 	return tw686x_g_parm(file, priv, sp);
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
tw686x_enum_fmt_vid_cap(struct file * file,void * priv,struct v4l2_fmtdesc * f)972*4882a593Smuzhiyun static int tw686x_enum_fmt_vid_cap(struct file *file, void *priv,
973*4882a593Smuzhiyun 				   struct v4l2_fmtdesc *f)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	if (f->index >= ARRAY_SIZE(formats))
976*4882a593Smuzhiyun 		return -EINVAL;
977*4882a593Smuzhiyun 	f->pixelformat = formats[f->index].fourcc;
978*4882a593Smuzhiyun 	return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun 
tw686x_set_input(struct tw686x_video_channel * vc,unsigned int i)981*4882a593Smuzhiyun static void tw686x_set_input(struct tw686x_video_channel *vc, unsigned int i)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	u32 val;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	vc->input = i;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	val = reg_read(vc->dev, VDMA_CHANNEL_CONFIG[vc->ch]);
988*4882a593Smuzhiyun 	val &= ~(0x3 << 30);
989*4882a593Smuzhiyun 	val |= i << 30;
990*4882a593Smuzhiyun 	reg_write(vc->dev, VDMA_CHANNEL_CONFIG[vc->ch], val);
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun 
tw686x_s_input(struct file * file,void * priv,unsigned int i)993*4882a593Smuzhiyun static int tw686x_s_input(struct file *file, void *priv, unsigned int i)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	if (i >= TW686X_INPUTS_PER_CH)
998*4882a593Smuzhiyun 		return -EINVAL;
999*4882a593Smuzhiyun 	if (i == vc->input)
1000*4882a593Smuzhiyun 		return 0;
1001*4882a593Smuzhiyun 	/*
1002*4882a593Smuzhiyun 	 * Not sure we are able to support on the fly input change
1003*4882a593Smuzhiyun 	 */
1004*4882a593Smuzhiyun 	if (vb2_is_busy(&vc->vidq))
1005*4882a593Smuzhiyun 		return -EBUSY;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	tw686x_set_input(vc, i);
1008*4882a593Smuzhiyun 	return 0;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
tw686x_g_input(struct file * file,void * priv,unsigned int * i)1011*4882a593Smuzhiyun static int tw686x_g_input(struct file *file, void *priv, unsigned int *i)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	*i = vc->input;
1016*4882a593Smuzhiyun 	return 0;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
tw686x_enum_input(struct file * file,void * priv,struct v4l2_input * i)1019*4882a593Smuzhiyun static int tw686x_enum_input(struct file *file, void *priv,
1020*4882a593Smuzhiyun 			     struct v4l2_input *i)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	struct tw686x_video_channel *vc = video_drvdata(file);
1023*4882a593Smuzhiyun 	unsigned int vidstat;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	if (i->index >= TW686X_INPUTS_PER_CH)
1026*4882a593Smuzhiyun 		return -EINVAL;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	snprintf(i->name, sizeof(i->name), "Composite%d", i->index);
1029*4882a593Smuzhiyun 	i->type = V4L2_INPUT_TYPE_CAMERA;
1030*4882a593Smuzhiyun 	i->std = vc->device->tvnorms;
1031*4882a593Smuzhiyun 	i->capabilities = V4L2_IN_CAP_STD;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	vidstat = reg_read(vc->dev, VIDSTAT[vc->ch]);
1034*4882a593Smuzhiyun 	i->status = 0;
1035*4882a593Smuzhiyun 	if (vidstat & TW686X_VIDSTAT_VDLOSS)
1036*4882a593Smuzhiyun 		i->status |= V4L2_IN_ST_NO_SIGNAL;
1037*4882a593Smuzhiyun 	if (!(vidstat & TW686X_VIDSTAT_HLOCK))
1038*4882a593Smuzhiyun 		i->status |= V4L2_IN_ST_NO_H_LOCK;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	return 0;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun static const struct v4l2_file_operations tw686x_video_fops = {
1044*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1045*4882a593Smuzhiyun 	.open		= v4l2_fh_open,
1046*4882a593Smuzhiyun 	.unlocked_ioctl	= video_ioctl2,
1047*4882a593Smuzhiyun 	.release	= vb2_fop_release,
1048*4882a593Smuzhiyun 	.poll		= vb2_fop_poll,
1049*4882a593Smuzhiyun 	.read		= vb2_fop_read,
1050*4882a593Smuzhiyun 	.mmap		= vb2_fop_mmap,
1051*4882a593Smuzhiyun };
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun static const struct v4l2_ioctl_ops tw686x_video_ioctl_ops = {
1054*4882a593Smuzhiyun 	.vidioc_querycap		= tw686x_querycap,
1055*4882a593Smuzhiyun 	.vidioc_g_fmt_vid_cap		= tw686x_g_fmt_vid_cap,
1056*4882a593Smuzhiyun 	.vidioc_s_fmt_vid_cap		= tw686x_s_fmt_vid_cap,
1057*4882a593Smuzhiyun 	.vidioc_enum_fmt_vid_cap	= tw686x_enum_fmt_vid_cap,
1058*4882a593Smuzhiyun 	.vidioc_try_fmt_vid_cap		= tw686x_try_fmt_vid_cap,
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	.vidioc_querystd		= tw686x_querystd,
1061*4882a593Smuzhiyun 	.vidioc_g_std			= tw686x_g_std,
1062*4882a593Smuzhiyun 	.vidioc_s_std			= tw686x_s_std,
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	.vidioc_g_parm			= tw686x_g_parm,
1065*4882a593Smuzhiyun 	.vidioc_s_parm			= tw686x_s_parm,
1066*4882a593Smuzhiyun 	.vidioc_enum_framesizes		= tw686x_enum_framesizes,
1067*4882a593Smuzhiyun 	.vidioc_enum_frameintervals	= tw686x_enum_frameintervals,
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	.vidioc_enum_input		= tw686x_enum_input,
1070*4882a593Smuzhiyun 	.vidioc_g_input			= tw686x_g_input,
1071*4882a593Smuzhiyun 	.vidioc_s_input			= tw686x_s_input,
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	.vidioc_reqbufs			= vb2_ioctl_reqbufs,
1074*4882a593Smuzhiyun 	.vidioc_querybuf		= vb2_ioctl_querybuf,
1075*4882a593Smuzhiyun 	.vidioc_qbuf			= vb2_ioctl_qbuf,
1076*4882a593Smuzhiyun 	.vidioc_dqbuf			= vb2_ioctl_dqbuf,
1077*4882a593Smuzhiyun 	.vidioc_create_bufs		= vb2_ioctl_create_bufs,
1078*4882a593Smuzhiyun 	.vidioc_streamon		= vb2_ioctl_streamon,
1079*4882a593Smuzhiyun 	.vidioc_streamoff		= vb2_ioctl_streamoff,
1080*4882a593Smuzhiyun 	.vidioc_prepare_buf		= vb2_ioctl_prepare_buf,
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	.vidioc_log_status		= v4l2_ctrl_log_status,
1083*4882a593Smuzhiyun 	.vidioc_subscribe_event		= v4l2_ctrl_subscribe_event,
1084*4882a593Smuzhiyun 	.vidioc_unsubscribe_event	= v4l2_event_unsubscribe,
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun 
tw686x_video_irq(struct tw686x_dev * dev,unsigned long requests,unsigned int pb_status,unsigned int fifo_status,unsigned int * reset_ch)1087*4882a593Smuzhiyun void tw686x_video_irq(struct tw686x_dev *dev, unsigned long requests,
1088*4882a593Smuzhiyun 		      unsigned int pb_status, unsigned int fifo_status,
1089*4882a593Smuzhiyun 		      unsigned int *reset_ch)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun 	struct tw686x_video_channel *vc;
1092*4882a593Smuzhiyun 	unsigned long flags;
1093*4882a593Smuzhiyun 	unsigned int ch, pb;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	for_each_set_bit(ch, &requests, max_channels(dev)) {
1096*4882a593Smuzhiyun 		vc = &dev->video_channels[ch];
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 		/*
1099*4882a593Smuzhiyun 		 * This can either be a blue frame (with signal-lost bit set)
1100*4882a593Smuzhiyun 		 * or a good frame (with signal-lost bit clear). If we have just
1101*4882a593Smuzhiyun 		 * got signal, then this channel needs resetting.
1102*4882a593Smuzhiyun 		 */
1103*4882a593Smuzhiyun 		if (vc->no_signal && !(fifo_status & BIT(ch))) {
1104*4882a593Smuzhiyun 			v4l2_printk(KERN_DEBUG, &dev->v4l2_dev,
1105*4882a593Smuzhiyun 				    "video%d: signal recovered\n", vc->num);
1106*4882a593Smuzhiyun 			vc->no_signal = false;
1107*4882a593Smuzhiyun 			*reset_ch |= BIT(ch);
1108*4882a593Smuzhiyun 			vc->pb = 0;
1109*4882a593Smuzhiyun 			continue;
1110*4882a593Smuzhiyun 		}
1111*4882a593Smuzhiyun 		vc->no_signal = !!(fifo_status & BIT(ch));
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 		/* Check FIFO errors only if there's signal */
1114*4882a593Smuzhiyun 		if (!vc->no_signal) {
1115*4882a593Smuzhiyun 			u32 fifo_ov, fifo_bad;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 			fifo_ov = (fifo_status >> 24) & BIT(ch);
1118*4882a593Smuzhiyun 			fifo_bad = (fifo_status >> 16) & BIT(ch);
1119*4882a593Smuzhiyun 			if (fifo_ov || fifo_bad) {
1120*4882a593Smuzhiyun 				/* Mark this channel for reset */
1121*4882a593Smuzhiyun 				v4l2_printk(KERN_DEBUG, &dev->v4l2_dev,
1122*4882a593Smuzhiyun 					    "video%d: FIFO error\n", vc->num);
1123*4882a593Smuzhiyun 				*reset_ch |= BIT(ch);
1124*4882a593Smuzhiyun 				vc->pb = 0;
1125*4882a593Smuzhiyun 				continue;
1126*4882a593Smuzhiyun 			}
1127*4882a593Smuzhiyun 		}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 		pb = !!(pb_status & BIT(ch));
1130*4882a593Smuzhiyun 		if (vc->pb != pb) {
1131*4882a593Smuzhiyun 			/* Mark this channel for reset */
1132*4882a593Smuzhiyun 			v4l2_printk(KERN_DEBUG, &dev->v4l2_dev,
1133*4882a593Smuzhiyun 				    "video%d: unexpected p-b buffer!\n",
1134*4882a593Smuzhiyun 				    vc->num);
1135*4882a593Smuzhiyun 			*reset_ch |= BIT(ch);
1136*4882a593Smuzhiyun 			vc->pb = 0;
1137*4882a593Smuzhiyun 			continue;
1138*4882a593Smuzhiyun 		}
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 		spin_lock_irqsave(&vc->qlock, flags);
1141*4882a593Smuzhiyun 		tw686x_buf_done(vc, pb);
1142*4882a593Smuzhiyun 		dev->dma_ops->buf_refill(vc, pb);
1143*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vc->qlock, flags);
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun 
tw686x_video_free(struct tw686x_dev * dev)1147*4882a593Smuzhiyun void tw686x_video_free(struct tw686x_dev *dev)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun 	unsigned int ch, pb;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	for (ch = 0; ch < max_channels(dev); ch++) {
1152*4882a593Smuzhiyun 		struct tw686x_video_channel *vc = &dev->video_channels[ch];
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 		video_unregister_device(vc->device);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 		if (dev->dma_ops->free)
1157*4882a593Smuzhiyun 			for (pb = 0; pb < 2; pb++)
1158*4882a593Smuzhiyun 				dev->dma_ops->free(vc, pb);
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
tw686x_video_init(struct tw686x_dev * dev)1162*4882a593Smuzhiyun int tw686x_video_init(struct tw686x_dev *dev)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	unsigned int ch, val;
1165*4882a593Smuzhiyun 	int err;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	if (dev->dma_mode == TW686X_DMA_MODE_MEMCPY)
1168*4882a593Smuzhiyun 		dev->dma_ops = &memcpy_dma_ops;
1169*4882a593Smuzhiyun 	else if (dev->dma_mode == TW686X_DMA_MODE_CONTIG)
1170*4882a593Smuzhiyun 		dev->dma_ops = &contig_dma_ops;
1171*4882a593Smuzhiyun 	else if (dev->dma_mode == TW686X_DMA_MODE_SG)
1172*4882a593Smuzhiyun 		dev->dma_ops = &sg_dma_ops;
1173*4882a593Smuzhiyun 	else
1174*4882a593Smuzhiyun 		return -EINVAL;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	err = v4l2_device_register(&dev->pci_dev->dev, &dev->v4l2_dev);
1177*4882a593Smuzhiyun 	if (err)
1178*4882a593Smuzhiyun 		return err;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	if (dev->dma_ops->setup) {
1181*4882a593Smuzhiyun 		err = dev->dma_ops->setup(dev);
1182*4882a593Smuzhiyun 		if (err)
1183*4882a593Smuzhiyun 			return err;
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	/* Initialize vc->dev and vc->ch for the error path */
1187*4882a593Smuzhiyun 	for (ch = 0; ch < max_channels(dev); ch++) {
1188*4882a593Smuzhiyun 		struct tw686x_video_channel *vc = &dev->video_channels[ch];
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 		vc->dev = dev;
1191*4882a593Smuzhiyun 		vc->ch = ch;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	for (ch = 0; ch < max_channels(dev); ch++) {
1195*4882a593Smuzhiyun 		struct tw686x_video_channel *vc = &dev->video_channels[ch];
1196*4882a593Smuzhiyun 		struct video_device *vdev;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 		mutex_init(&vc->vb_mutex);
1199*4882a593Smuzhiyun 		spin_lock_init(&vc->qlock);
1200*4882a593Smuzhiyun 		INIT_LIST_HEAD(&vc->vidq_queued);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 		/* default settings */
1203*4882a593Smuzhiyun 		err = tw686x_set_standard(vc, V4L2_STD_NTSC);
1204*4882a593Smuzhiyun 		if (err)
1205*4882a593Smuzhiyun 			goto error;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 		err = tw686x_set_format(vc, formats[0].fourcc,
1208*4882a593Smuzhiyun 				TW686X_VIDEO_WIDTH,
1209*4882a593Smuzhiyun 				TW686X_VIDEO_HEIGHT(vc->video_standard),
1210*4882a593Smuzhiyun 				true);
1211*4882a593Smuzhiyun 		if (err)
1212*4882a593Smuzhiyun 			goto error;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 		tw686x_set_input(vc, 0);
1215*4882a593Smuzhiyun 		tw686x_set_framerate(vc, 30);
1216*4882a593Smuzhiyun 		reg_write(dev, VDELAY_LO[ch], 0x14);
1217*4882a593Smuzhiyun 		reg_write(dev, HACTIVE_LO[ch], 0xd0);
1218*4882a593Smuzhiyun 		reg_write(dev, VIDEO_SIZE[ch], 0);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 		vc->vidq.io_modes = VB2_READ | VB2_MMAP | VB2_DMABUF;
1221*4882a593Smuzhiyun 		vc->vidq.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
1222*4882a593Smuzhiyun 		vc->vidq.drv_priv = vc;
1223*4882a593Smuzhiyun 		vc->vidq.buf_struct_size = sizeof(struct tw686x_v4l2_buf);
1224*4882a593Smuzhiyun 		vc->vidq.ops = &tw686x_video_qops;
1225*4882a593Smuzhiyun 		vc->vidq.mem_ops = dev->dma_ops->mem_ops;
1226*4882a593Smuzhiyun 		vc->vidq.timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
1227*4882a593Smuzhiyun 		vc->vidq.min_buffers_needed = 2;
1228*4882a593Smuzhiyun 		vc->vidq.lock = &vc->vb_mutex;
1229*4882a593Smuzhiyun 		vc->vidq.gfp_flags = dev->dma_mode != TW686X_DMA_MODE_MEMCPY ?
1230*4882a593Smuzhiyun 				     GFP_DMA32 : 0;
1231*4882a593Smuzhiyun 		vc->vidq.dev = &dev->pci_dev->dev;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 		err = vb2_queue_init(&vc->vidq);
1234*4882a593Smuzhiyun 		if (err) {
1235*4882a593Smuzhiyun 			v4l2_err(&dev->v4l2_dev,
1236*4882a593Smuzhiyun 				 "dma%d: cannot init vb2 queue\n", ch);
1237*4882a593Smuzhiyun 			goto error;
1238*4882a593Smuzhiyun 		}
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 		err = v4l2_ctrl_handler_init(&vc->ctrl_handler, 4);
1241*4882a593Smuzhiyun 		if (err) {
1242*4882a593Smuzhiyun 			v4l2_err(&dev->v4l2_dev,
1243*4882a593Smuzhiyun 				 "dma%d: cannot init ctrl handler\n", ch);
1244*4882a593Smuzhiyun 			goto error;
1245*4882a593Smuzhiyun 		}
1246*4882a593Smuzhiyun 		v4l2_ctrl_new_std(&vc->ctrl_handler, &ctrl_ops,
1247*4882a593Smuzhiyun 				  V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
1248*4882a593Smuzhiyun 		v4l2_ctrl_new_std(&vc->ctrl_handler, &ctrl_ops,
1249*4882a593Smuzhiyun 				  V4L2_CID_CONTRAST, 0, 255, 1, 100);
1250*4882a593Smuzhiyun 		v4l2_ctrl_new_std(&vc->ctrl_handler, &ctrl_ops,
1251*4882a593Smuzhiyun 				  V4L2_CID_SATURATION, 0, 255, 1, 128);
1252*4882a593Smuzhiyun 		v4l2_ctrl_new_std(&vc->ctrl_handler, &ctrl_ops,
1253*4882a593Smuzhiyun 				  V4L2_CID_HUE, -128, 127, 1, 0);
1254*4882a593Smuzhiyun 		err = vc->ctrl_handler.error;
1255*4882a593Smuzhiyun 		if (err)
1256*4882a593Smuzhiyun 			goto error;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		err = v4l2_ctrl_handler_setup(&vc->ctrl_handler);
1259*4882a593Smuzhiyun 		if (err)
1260*4882a593Smuzhiyun 			goto error;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 		vdev = video_device_alloc();
1263*4882a593Smuzhiyun 		if (!vdev) {
1264*4882a593Smuzhiyun 			v4l2_err(&dev->v4l2_dev,
1265*4882a593Smuzhiyun 				 "dma%d: unable to allocate device\n", ch);
1266*4882a593Smuzhiyun 			err = -ENOMEM;
1267*4882a593Smuzhiyun 			goto error;
1268*4882a593Smuzhiyun 		}
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 		snprintf(vdev->name, sizeof(vdev->name), "%s video", dev->name);
1271*4882a593Smuzhiyun 		vdev->fops = &tw686x_video_fops;
1272*4882a593Smuzhiyun 		vdev->ioctl_ops = &tw686x_video_ioctl_ops;
1273*4882a593Smuzhiyun 		vdev->release = video_device_release;
1274*4882a593Smuzhiyun 		vdev->v4l2_dev = &dev->v4l2_dev;
1275*4882a593Smuzhiyun 		vdev->queue = &vc->vidq;
1276*4882a593Smuzhiyun 		vdev->tvnorms = V4L2_STD_525_60 | V4L2_STD_625_50;
1277*4882a593Smuzhiyun 		vdev->minor = -1;
1278*4882a593Smuzhiyun 		vdev->lock = &vc->vb_mutex;
1279*4882a593Smuzhiyun 		vdev->ctrl_handler = &vc->ctrl_handler;
1280*4882a593Smuzhiyun 		vdev->device_caps = V4L2_CAP_VIDEO_CAPTURE |
1281*4882a593Smuzhiyun 				    V4L2_CAP_STREAMING | V4L2_CAP_READWRITE;
1282*4882a593Smuzhiyun 		vc->device = vdev;
1283*4882a593Smuzhiyun 		video_set_drvdata(vdev, vc);
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 		err = video_register_device(vdev, VFL_TYPE_VIDEO, -1);
1286*4882a593Smuzhiyun 		if (err < 0) {
1287*4882a593Smuzhiyun 			video_device_release(vdev);
1288*4882a593Smuzhiyun 			goto error;
1289*4882a593Smuzhiyun 		}
1290*4882a593Smuzhiyun 		vc->num = vdev->num;
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	val = TW686X_DEF_PHASE_REF;
1294*4882a593Smuzhiyun 	for (ch = 0; ch < max_channels(dev); ch++)
1295*4882a593Smuzhiyun 		val |= dev->dma_ops->hw_dma_mode << (16 + ch * 2);
1296*4882a593Smuzhiyun 	reg_write(dev, PHASE_REF, val);
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	reg_write(dev, MISC2[0], 0xe7);
1299*4882a593Smuzhiyun 	reg_write(dev, VCTRL1[0], 0xcc);
1300*4882a593Smuzhiyun 	reg_write(dev, LOOP[0], 0xa5);
1301*4882a593Smuzhiyun 	if (max_channels(dev) > 4) {
1302*4882a593Smuzhiyun 		reg_write(dev, VCTRL1[1], 0xcc);
1303*4882a593Smuzhiyun 		reg_write(dev, LOOP[1], 0xa5);
1304*4882a593Smuzhiyun 		reg_write(dev, MISC2[1], 0xe7);
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 	return 0;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun error:
1309*4882a593Smuzhiyun 	tw686x_video_free(dev);
1310*4882a593Smuzhiyun 	return err;
1311*4882a593Smuzhiyun }
1312