1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * TW5864 driver - registers description 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2016 Bluecherry, LLC <maintainers@bluecherrydvr.com> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun /* According to TW5864_datasheet_0.6d.pdf, tw5864b1-ds.pdf */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* Register Description - Direct Map Space */ 11*4882a593Smuzhiyun /* 0x0000 ~ 0x1ffc - H264 Register Map */ 12*4882a593Smuzhiyun /* [15:0] The Version register for H264 core (Read Only) */ 13*4882a593Smuzhiyun #define TW5864_H264REV 0x0000 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define TW5864_EMU 0x0004 16*4882a593Smuzhiyun /* Define controls in register TW5864_EMU */ 17*4882a593Smuzhiyun /* DDR controller enabled */ 18*4882a593Smuzhiyun #define TW5864_EMU_EN_DDR BIT(0) 19*4882a593Smuzhiyun /* Enable bit for Inter module */ 20*4882a593Smuzhiyun #define TW5864_EMU_EN_ME BIT(1) 21*4882a593Smuzhiyun /* Enable bit for Sensor Interface module */ 22*4882a593Smuzhiyun #define TW5864_EMU_EN_SEN BIT(2) 23*4882a593Smuzhiyun /* Enable bit for Host Burst Access */ 24*4882a593Smuzhiyun #define TW5864_EMU_EN_BHOST BIT(3) 25*4882a593Smuzhiyun /* Enable bit for Loop Filter module */ 26*4882a593Smuzhiyun #define TW5864_EMU_EN_LPF BIT(4) 27*4882a593Smuzhiyun /* Enable bit for PLBK module */ 28*4882a593Smuzhiyun #define TW5864_EMU_EN_PLBK BIT(5) 29*4882a593Smuzhiyun /* 30*4882a593Smuzhiyun * Video Frame mapping in DDR 31*4882a593Smuzhiyun * 00 CIF 32*4882a593Smuzhiyun * 01 D1 33*4882a593Smuzhiyun * 10 Reserved 34*4882a593Smuzhiyun * 11 Reserved 35*4882a593Smuzhiyun * 36*4882a593Smuzhiyun */ 37*4882a593Smuzhiyun #define TW5864_DSP_FRAME_TYPE (3 << 6) 38*4882a593Smuzhiyun #define TW5864_DSP_FRAME_TYPE_D1 BIT(6) 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define TW5864_UNDECLARED_H264REV_PART2 0x0008 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define TW5864_SLICE 0x000c 43*4882a593Smuzhiyun /* Define controls in register TW5864_SLICE */ 44*4882a593Smuzhiyun /* VLC Slice end flag */ 45*4882a593Smuzhiyun #define TW5864_VLC_SLICE_END BIT(0) 46*4882a593Smuzhiyun /* Master Slice End Flag */ 47*4882a593Smuzhiyun #define TW5864_MAS_SLICE_END BIT(4) 48*4882a593Smuzhiyun /* Host to start a new slice Address */ 49*4882a593Smuzhiyun #define TW5864_START_NSLICE BIT(15) 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* 52*4882a593Smuzhiyun * [15:0] Two bit for each channel (channel 0 ~ 7). Each two bits are the buffer 53*4882a593Smuzhiyun * pointer for the last encoded frame of the corresponding channel. 54*4882a593Smuzhiyun */ 55*4882a593Smuzhiyun #define TW5864_ENC_BUF_PTR_REC1 0x0010 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* [5:0] DSP_MB_QP and [15:10] DSP_LPF_OFFSET */ 58*4882a593Smuzhiyun #define TW5864_DSP_QP 0x0018 59*4882a593Smuzhiyun /* Define controls in register TW5864_DSP_QP */ 60*4882a593Smuzhiyun /* [5:0] H264 QP Value for codec */ 61*4882a593Smuzhiyun #define TW5864_DSP_MB_QP 0x003f 62*4882a593Smuzhiyun /* 63*4882a593Smuzhiyun * [15:10] H264 LPF_OFFSET Address 64*4882a593Smuzhiyun * (Default 0) 65*4882a593Smuzhiyun */ 66*4882a593Smuzhiyun #define TW5864_DSP_LPF_OFFSET 0xfc00 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define TW5864_DSP_CODEC 0x001c 69*4882a593Smuzhiyun /* Define controls in register TW5864_DSP_CODEC */ 70*4882a593Smuzhiyun /* 71*4882a593Smuzhiyun * 0: Encode (TW5864 Default) 72*4882a593Smuzhiyun * 1: Decode 73*4882a593Smuzhiyun */ 74*4882a593Smuzhiyun #define TW5864_DSP_CODEC_MODE BIT(0) 75*4882a593Smuzhiyun /* 76*4882a593Smuzhiyun * 0->3 4 VLC data buffer in DDR (1M each) 77*4882a593Smuzhiyun * 0->7 8 VLC data buffer in DDR (512k each) 78*4882a593Smuzhiyun */ 79*4882a593Smuzhiyun #define TW5864_VLC_BUF_ID (7 << 2) 80*4882a593Smuzhiyun /* 81*4882a593Smuzhiyun * 0 4CIF in 1 MB 82*4882a593Smuzhiyun * 1 1CIF in 1 MB 83*4882a593Smuzhiyun */ 84*4882a593Smuzhiyun #define TW5864_CIF_MAP_MD BIT(6) 85*4882a593Smuzhiyun /* 86*4882a593Smuzhiyun * 0 2 falf D1 in 1 MB 87*4882a593Smuzhiyun * 1 1 half D1 in 1 MB 88*4882a593Smuzhiyun */ 89*4882a593Smuzhiyun #define TW5864_HD1_MAP_MD BIT(7) 90*4882a593Smuzhiyun /* VLC Stream valid */ 91*4882a593Smuzhiyun #define TW5864_VLC_VLD BIT(8) 92*4882a593Smuzhiyun /* MV Vector Valid */ 93*4882a593Smuzhiyun #define TW5864_MV_VECT_VLD BIT(9) 94*4882a593Smuzhiyun /* MV Flag Valid */ 95*4882a593Smuzhiyun #define TW5864_MV_FLAG_VLD BIT(10) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define TW5864_DSP_SEN 0x0020 98*4882a593Smuzhiyun /* Define controls in register TW5864_DSP_SEN */ 99*4882a593Smuzhiyun /* Org Buffer Base for Luma (default 0) */ 100*4882a593Smuzhiyun #define TW5864_DSP_SEN_PIC_LU 0x000f 101*4882a593Smuzhiyun /* Org Buffer Base for Chroma (default 4) */ 102*4882a593Smuzhiyun #define TW5864_DSP_SEN_PIC_CHM 0x00f0 103*4882a593Smuzhiyun /* Maximum Number of Buffers (default 4) */ 104*4882a593Smuzhiyun #define TW5864_DSP_SEN_PIC_MAX 0x0700 105*4882a593Smuzhiyun /* 106*4882a593Smuzhiyun * Original Frame D1 or HD1 switch 107*4882a593Smuzhiyun * (Default 0) 108*4882a593Smuzhiyun */ 109*4882a593Smuzhiyun #define TW5864_DSP_SEN_HFULL 0x1000 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define TW5864_DSP_REF_PIC 0x0024 112*4882a593Smuzhiyun /* Define controls in register TW5864_DSP_REF_PIC */ 113*4882a593Smuzhiyun /* Ref Buffer Base for Luma (default 0) */ 114*4882a593Smuzhiyun #define TW5864_DSP_REF_PIC_LU 0x000f 115*4882a593Smuzhiyun /* Ref Buffer Base for Chroma (default 4) */ 116*4882a593Smuzhiyun #define TW5864_DSP_REF_PIC_CHM 0x00f0 117*4882a593Smuzhiyun /* Maximum Number of Buffers (default 4) */ 118*4882a593Smuzhiyun #define TW5864_DSP_REF_PIC_MAX 0x0700 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* [15:0] SEN_EN_CH[n] SENIF original frame capture enable for each channel */ 121*4882a593Smuzhiyun #define TW5864_SEN_EN_CH 0x0028 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define TW5864_DSP 0x002c 124*4882a593Smuzhiyun /* Define controls in register TW5864_DSP */ 125*4882a593Smuzhiyun /* The ID for channel selected for encoding operation */ 126*4882a593Smuzhiyun #define TW5864_DSP_ENC_CHN 0x000f 127*4882a593Smuzhiyun /* See DSP_MB_DELAY below */ 128*4882a593Smuzhiyun #define TW5864_DSP_MB_WAIT 0x0010 129*4882a593Smuzhiyun /* 130*4882a593Smuzhiyun * DSP Chroma Switch 131*4882a593Smuzhiyun * 0 DDRB 132*4882a593Smuzhiyun * 1 DDRA 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun #define TW5864_DSP_CHROM_SW 0x0020 135*4882a593Smuzhiyun /* VLC Flow Control: 1 for enable */ 136*4882a593Smuzhiyun #define TW5864_DSP_FLW_CNTL 0x0040 137*4882a593Smuzhiyun /* 138*4882a593Smuzhiyun * If DSP_MB_WAIT == 0, MB delay is DSP_MB_DELAY * 16 139*4882a593Smuzhiyun * If DSP_MB_DELAY == 1, MB delay is DSP_MB_DELAY * 128 140*4882a593Smuzhiyun */ 141*4882a593Smuzhiyun #define TW5864_DSP_MB_DELAY 0x0f00 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define TW5864_DDR 0x0030 144*4882a593Smuzhiyun /* Define controls in register TW5864_DDR */ 145*4882a593Smuzhiyun /* DDR Single Access Page Number */ 146*4882a593Smuzhiyun #define TW5864_DDR_PAGE_CNTL 0x00ff 147*4882a593Smuzhiyun /* DDR-DPR Burst Read Enable */ 148*4882a593Smuzhiyun #define TW5864_DDR_BRST_EN BIT(13) 149*4882a593Smuzhiyun /* 150*4882a593Smuzhiyun * DDR A/B Select as HOST access 151*4882a593Smuzhiyun * 0 Select DDRA 152*4882a593Smuzhiyun * 1 Select DDRB 153*4882a593Smuzhiyun */ 154*4882a593Smuzhiyun #define TW5864_DDR_AB_SEL BIT(14) 155*4882a593Smuzhiyun /* 156*4882a593Smuzhiyun * DDR Access Mode Select 157*4882a593Smuzhiyun * 0 Single R/W Access (Host <-> DDR) 158*4882a593Smuzhiyun * 1 Burst R/W Access (Host <-> DPR) 159*4882a593Smuzhiyun */ 160*4882a593Smuzhiyun #define TW5864_DDR_MODE BIT(15) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* The original frame capture pointer. Two bits for each channel */ 163*4882a593Smuzhiyun /* SENIF_ORG_FRM_PTR [15:0] */ 164*4882a593Smuzhiyun #define TW5864_SENIF_ORG_FRM_PTR1 0x0038 165*4882a593Smuzhiyun /* SENIF_ORG_FRM_PTR [31:16] */ 166*4882a593Smuzhiyun #define TW5864_SENIF_ORG_FRM_PTR2 0x003c 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define TW5864_DSP_SEN_MODE 0x0040 169*4882a593Smuzhiyun /* Define controls in register TW5864_DSP_SEN_MODE */ 170*4882a593Smuzhiyun #define TW5864_DSP_SEN_MODE_CH0 0x000f 171*4882a593Smuzhiyun #define TW5864_DSP_SEN_MODE_CH1 0x00f0 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* 174*4882a593Smuzhiyun * [15:0]: ENC_BUF_PTR_REC[31:16] Two bit for each channel (channel 8 ~ 15). 175*4882a593Smuzhiyun * Each two bits are the buffer pointer for the last encoded frame of a channel 176*4882a593Smuzhiyun */ 177*4882a593Smuzhiyun #define TW5864_ENC_BUF_PTR_REC2 0x004c 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* Current MV Flag Status Pointer for Channel n. (Read only) */ 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun * [1:0] CH0_MV_PTR, ..., [15:14] CH7_MV_PTR 182*4882a593Smuzhiyun */ 183*4882a593Smuzhiyun #define TW5864_CH_MV_PTR1 0x0060 184*4882a593Smuzhiyun /* 185*4882a593Smuzhiyun * [1:0] CH8_MV_PTR, ..., [15:14] CH15_MV_PTR 186*4882a593Smuzhiyun */ 187*4882a593Smuzhiyun #define TW5864_CH_MV_PTR2 0x0064 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* 190*4882a593Smuzhiyun * [15:0] Reset Current MV Flag Status Pointer for Channel n (one bit each) 191*4882a593Smuzhiyun */ 192*4882a593Smuzhiyun #define TW5864_RST_MV_PTR 0x0068 193*4882a593Smuzhiyun #define TW5864_INTERLACING 0x0200 194*4882a593Smuzhiyun /* Define controls in register TW5864_INTERLACING */ 195*4882a593Smuzhiyun /* 196*4882a593Smuzhiyun * Inter_Mode Start. 2-nd bit? A guess. Missing in datasheet. Without this bit 197*4882a593Smuzhiyun * set, the output video is interlaced (stripy). 198*4882a593Smuzhiyun */ 199*4882a593Smuzhiyun #define TW5864_DSP_INTER_ST BIT(1) 200*4882a593Smuzhiyun /* Deinterlacer Enable */ 201*4882a593Smuzhiyun #define TW5864_DI_EN BIT(2) 202*4882a593Smuzhiyun /* 203*4882a593Smuzhiyun * De-interlacer Mode 204*4882a593Smuzhiyun * 1 Shuffled frame 205*4882a593Smuzhiyun * 0 Normal Un-Shuffled Frame 206*4882a593Smuzhiyun */ 207*4882a593Smuzhiyun #define TW5864_DI_MD BIT(3) 208*4882a593Smuzhiyun /* 209*4882a593Smuzhiyun * Down scale original frame in X direction 210*4882a593Smuzhiyun * 11: Un-used 211*4882a593Smuzhiyun * 10: down-sample to 1/4 212*4882a593Smuzhiyun * 01: down-sample to 1/2 213*4882a593Smuzhiyun * 00: down-sample disabled 214*4882a593Smuzhiyun */ 215*4882a593Smuzhiyun #define TW5864_DSP_DWN_X (3 << 4) 216*4882a593Smuzhiyun /* 217*4882a593Smuzhiyun * Down scale original frame in Y direction 218*4882a593Smuzhiyun * 11: Un-used 219*4882a593Smuzhiyun * 10: down-sample to 1/4 220*4882a593Smuzhiyun * 01: down-sample to 1/2 221*4882a593Smuzhiyun * 00: down-sample disabled 222*4882a593Smuzhiyun */ 223*4882a593Smuzhiyun #define TW5864_DSP_DWN_Y (3 << 6) 224*4882a593Smuzhiyun /* 225*4882a593Smuzhiyun * 1 Dual Stream 226*4882a593Smuzhiyun * 0 Single Stream 227*4882a593Smuzhiyun */ 228*4882a593Smuzhiyun #define TW5864_DUAL_STR BIT(8) 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define TW5864_DSP_REF 0x0204 231*4882a593Smuzhiyun /* Define controls in register TW5864_DSP_REF */ 232*4882a593Smuzhiyun /* Number of reference frame (Default 1 for TW5864B) */ 233*4882a593Smuzhiyun #define TW5864_DSP_REF_FRM 0x000f 234*4882a593Smuzhiyun /* Window size */ 235*4882a593Smuzhiyun #define TW5864_DSP_WIN_SIZE 0x02f0 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun #define TW5864_DSP_SKIP 0x0208 238*4882a593Smuzhiyun /* Define controls in register TW5864_DSP_SKIP */ 239*4882a593Smuzhiyun /* 240*4882a593Smuzhiyun * Skip Offset Enable bit 241*4882a593Smuzhiyun * 0 DSP_SKIP_OFFSET value is not used (default 8) 242*4882a593Smuzhiyun * 1 DSP_SKIP_OFFSET value is used in HW 243*4882a593Smuzhiyun */ 244*4882a593Smuzhiyun #define TW5864_DSP_SKIP_OFEN 0x0080 245*4882a593Smuzhiyun /* Skip mode cost offset (default 8) */ 246*4882a593Smuzhiyun #define TW5864_DSP_SKIP_OFFSET 0x007f 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define TW5864_MOTION_SEARCH_ETC 0x020c 249*4882a593Smuzhiyun /* Define controls in register TW5864_MOTION_SEARCH_ETC */ 250*4882a593Smuzhiyun /* Enable quarter pel search mode */ 251*4882a593Smuzhiyun #define TW5864_QPEL_EN BIT(0) 252*4882a593Smuzhiyun /* Enable half pel search mode */ 253*4882a593Smuzhiyun #define TW5864_HPEL_EN BIT(1) 254*4882a593Smuzhiyun /* Enable motion search mode */ 255*4882a593Smuzhiyun #define TW5864_ME_EN BIT(2) 256*4882a593Smuzhiyun /* Enable Intra mode */ 257*4882a593Smuzhiyun #define TW5864_INTRA_EN BIT(3) 258*4882a593Smuzhiyun /* Enable Skip Mode */ 259*4882a593Smuzhiyun #define TW5864_SKIP_EN BIT(4) 260*4882a593Smuzhiyun /* Search Option (Default 2"b01) */ 261*4882a593Smuzhiyun #define TW5864_SRCH_OPT (3 << 5) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define TW5864_DSP_ENC_REC 0x0210 264*4882a593Smuzhiyun /* Define controls in register TW5864_DSP_ENC_REC */ 265*4882a593Smuzhiyun /* Reference Buffer Pointer for encoding */ 266*4882a593Smuzhiyun #define TW5864_DSP_ENC_REF_PTR 0x0007 267*4882a593Smuzhiyun /* Reconstruct Buffer pointer */ 268*4882a593Smuzhiyun #define TW5864_DSP_REC_BUF_PTR 0x7000 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* [15:0] Lambda Value for H264 */ 271*4882a593Smuzhiyun #define TW5864_DSP_REF_MVP_LAMBDA 0x0214 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun #define TW5864_DSP_PIC_MAX_MB 0x0218 274*4882a593Smuzhiyun /* Define controls in register TW5864_DSP_PIC_MAX_MB */ 275*4882a593Smuzhiyun /* The MB number in Y direction for a frame */ 276*4882a593Smuzhiyun #define TW5864_DSP_PIC_MAX_MB_Y 0x007f 277*4882a593Smuzhiyun /* The MB number in X direction for a frame */ 278*4882a593Smuzhiyun #define TW5864_DSP_PIC_MAX_MB_X 0x7f00 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* The original frame pointer for encoding */ 281*4882a593Smuzhiyun #define TW5864_DSP_ENC_ORG_PTR_REG 0x021c 282*4882a593Smuzhiyun /* Mask to use with TW5864_DSP_ENC_ORG_PTR */ 283*4882a593Smuzhiyun #define TW5864_DSP_ENC_ORG_PTR_MASK 0x7000 284*4882a593Smuzhiyun /* Number of bits to shift with TW5864_DSP_ENC_ORG_PTR */ 285*4882a593Smuzhiyun #define TW5864_DSP_ENC_ORG_PTR_SHIFT 12 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* DDR base address of OSD rectangle attribute data */ 288*4882a593Smuzhiyun #define TW5864_DSP_OSD_ATTRI_BASE 0x0220 289*4882a593Smuzhiyun /* OSD enable bit for each channel */ 290*4882a593Smuzhiyun #define TW5864_DSP_OSD_ENABLE 0x0228 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* 0x0280 ~ 0x029c – Motion Vector for 1st 4x4 Block, e.g., 80 (X), 84 (Y) */ 293*4882a593Smuzhiyun #define TW5864_ME_MV_VEC1 0x0280 294*4882a593Smuzhiyun /* 0x02a0 ~ 0x02bc – Motion Vector for 2nd 4x4 Block, e.g., A0 (X), A4 (Y) */ 295*4882a593Smuzhiyun #define TW5864_ME_MV_VEC2 0x02a0 296*4882a593Smuzhiyun /* 0x02c0 ~ 0x02dc – Motion Vector for 3rd 4x4 Block, e.g., C0 (X), C4 (Y) */ 297*4882a593Smuzhiyun #define TW5864_ME_MV_VEC3 0x02c0 298*4882a593Smuzhiyun /* 0x02e0 ~ 0x02fc – Motion Vector for 4th 4x4 Block, e.g., E0 (X), E4 (Y) */ 299*4882a593Smuzhiyun #define TW5864_ME_MV_VEC4 0x02e0 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun /* 302*4882a593Smuzhiyun * [5:0] 303*4882a593Smuzhiyun * if (intra16x16_cost < (intra4x4_cost+dsp_i4x4_offset)) 304*4882a593Smuzhiyun * Intra_mode = intra16x16_mode 305*4882a593Smuzhiyun * Else 306*4882a593Smuzhiyun * Intra_mode = intra4x4_mode 307*4882a593Smuzhiyun */ 308*4882a593Smuzhiyun #define TW5864_DSP_I4x4_OFFSET 0x040c 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /* 311*4882a593Smuzhiyun * [6:4] 312*4882a593Smuzhiyun * 0x5 Only 4x4 313*4882a593Smuzhiyun * 0x6 Only 16x16 314*4882a593Smuzhiyun * 0x7 16x16 & 4x4 315*4882a593Smuzhiyun */ 316*4882a593Smuzhiyun #define TW5864_DSP_INTRA_MODE 0x0410 317*4882a593Smuzhiyun #define TW5864_DSP_INTRA_MODE_SHIFT 4 318*4882a593Smuzhiyun #define TW5864_DSP_INTRA_MODE_MASK (7 << 4) 319*4882a593Smuzhiyun #define TW5864_DSP_INTRA_MODE_4x4 0x5 320*4882a593Smuzhiyun #define TW5864_DSP_INTRA_MODE_16x16 0x6 321*4882a593Smuzhiyun #define TW5864_DSP_INTRA_MODE_4x4_AND_16x16 0x7 322*4882a593Smuzhiyun /* 323*4882a593Smuzhiyun * [5:0] WEIGHT Factor for I4x4 cost calculation (QP dependent) 324*4882a593Smuzhiyun */ 325*4882a593Smuzhiyun #define TW5864_DSP_I4x4_WEIGHT 0x0414 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun /* 328*4882a593Smuzhiyun * [7:0] Offset used to affect Intra/ME model decision 329*4882a593Smuzhiyun * If (me_cost < intra_cost + dsp_resid_mode_offset) 330*4882a593Smuzhiyun * Pred_Mode = me_mode 331*4882a593Smuzhiyun * Else 332*4882a593Smuzhiyun * Pred_mode = intra_mode 333*4882a593Smuzhiyun */ 334*4882a593Smuzhiyun #define TW5864_DSP_RESID_MODE_OFFSET 0x0604 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /* 0x0800 ~ 0x09ff - Quantization TABLE Values */ 337*4882a593Smuzhiyun #define TW5864_QUAN_TAB 0x0800 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /* Valid channel value [0; f], frame value [0; 3] */ 340*4882a593Smuzhiyun #define TW5864_RT_CNTR_CH_FRM(channel, frame) \ 341*4882a593Smuzhiyun (0x0c00 | (channel << 4) | (frame << 2)) 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun #define TW5864_FRAME_BUS1 0x0d00 344*4882a593Smuzhiyun /* 345*4882a593Smuzhiyun * 1 Progressive in part A in bus n 346*4882a593Smuzhiyun * 0 Interlaced in part A in bus n 347*4882a593Smuzhiyun */ 348*4882a593Smuzhiyun #define TW5864_PROG_A BIT(0) 349*4882a593Smuzhiyun /* 350*4882a593Smuzhiyun * 1 Progressive in part B in bus n 351*4882a593Smuzhiyun * 0 Interlaced in part B in bus n 352*4882a593Smuzhiyun */ 353*4882a593Smuzhiyun #define TW5864_PROG_B BIT(1) 354*4882a593Smuzhiyun /* 355*4882a593Smuzhiyun * 1 Frame Mode in bus n 356*4882a593Smuzhiyun * 0 Field Mode in bus n 357*4882a593Smuzhiyun */ 358*4882a593Smuzhiyun #define TW5864_FRAME BIT(2) 359*4882a593Smuzhiyun /* 360*4882a593Smuzhiyun * 0 4CIF in bus n 361*4882a593Smuzhiyun * 1 1D1 + 4 CIF in bus n 362*4882a593Smuzhiyun * 2 2D1 in bus n 363*4882a593Smuzhiyun */ 364*4882a593Smuzhiyun #define TW5864_BUS_D1 (3 << 3) 365*4882a593Smuzhiyun /* Bus 1 goes in TW5864_FRAME_BUS1 in [4:0] */ 366*4882a593Smuzhiyun /* Bus 2 goes in TW5864_FRAME_BUS1 in [12:8] */ 367*4882a593Smuzhiyun #define TW5864_FRAME_BUS2 0x0d04 368*4882a593Smuzhiyun /* Bus 3 goes in TW5864_FRAME_BUS2 in [4:0] */ 369*4882a593Smuzhiyun /* Bus 4 goes in TW5864_FRAME_BUS2 in [12:8] */ 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun /* [15:0] Horizontal Mirror for channel n */ 372*4882a593Smuzhiyun #define TW5864_SENIF_HOR_MIR 0x0d08 373*4882a593Smuzhiyun /* [15:0] Vertical Mirror for channel n */ 374*4882a593Smuzhiyun #define TW5864_SENIF_VER_MIR 0x0d0c 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun /* 377*4882a593Smuzhiyun * FRAME_WIDTH_BUSn_A 378*4882a593Smuzhiyun * 0x15f: 4 CIF 379*4882a593Smuzhiyun * 0x2cf: 1 D1 + 3 CIF 380*4882a593Smuzhiyun * 0x2cf: 2 D1 381*4882a593Smuzhiyun * FRAME_WIDTH_BUSn_B 382*4882a593Smuzhiyun * 0x15f: 4 CIF 383*4882a593Smuzhiyun * 0x2cf: 1 D1 + 3 CIF 384*4882a593Smuzhiyun * 0x2cf: 2 D1 385*4882a593Smuzhiyun * FRAME_HEIGHT_BUSn_A 386*4882a593Smuzhiyun * 0x11f: 4CIF (PAL) 387*4882a593Smuzhiyun * 0x23f: 1D1 + 3CIF (PAL) 388*4882a593Smuzhiyun * 0x23f: 2 D1 (PAL) 389*4882a593Smuzhiyun * 0x0ef: 4CIF (NTSC) 390*4882a593Smuzhiyun * 0x1df: 1D1 + 3CIF (NTSC) 391*4882a593Smuzhiyun * 0x1df: 2 D1 (NTSC) 392*4882a593Smuzhiyun * FRAME_HEIGHT_BUSn_B 393*4882a593Smuzhiyun * 0x11f: 4CIF (PAL) 394*4882a593Smuzhiyun * 0x23f: 1D1 + 3CIF (PAL) 395*4882a593Smuzhiyun * 0x23f: 2 D1 (PAL) 396*4882a593Smuzhiyun * 0x0ef: 4CIF (NTSC) 397*4882a593Smuzhiyun * 0x1df: 1D1 + 3CIF (NTSC) 398*4882a593Smuzhiyun * 0x1df: 2 D1 (NTSC) 399*4882a593Smuzhiyun */ 400*4882a593Smuzhiyun #define TW5864_FRAME_WIDTH_BUS_A(bus) (0x0d10 + 0x0010 * bus) 401*4882a593Smuzhiyun #define TW5864_FRAME_WIDTH_BUS_B(bus) (0x0d14 + 0x0010 * bus) 402*4882a593Smuzhiyun #define TW5864_FRAME_HEIGHT_BUS_A(bus) (0x0d18 + 0x0010 * bus) 403*4882a593Smuzhiyun #define TW5864_FRAME_HEIGHT_BUS_B(bus) (0x0d1c + 0x0010 * bus) 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun /* 406*4882a593Smuzhiyun * 1: the bus mapped Channel n Full D1 407*4882a593Smuzhiyun * 0: the bus mapped Channel n Half D1 408*4882a593Smuzhiyun */ 409*4882a593Smuzhiyun #define TW5864_FULL_HALF_FLAG 0x0d50 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun /* 412*4882a593Smuzhiyun * 0 The bus mapped Channel select partA Mode 413*4882a593Smuzhiyun * 1 The bus mapped Channel select partB Mode 414*4882a593Smuzhiyun */ 415*4882a593Smuzhiyun #define TW5864_FULL_HALF_MODE_SEL 0x0d54 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun #define TW5864_VLC 0x1000 418*4882a593Smuzhiyun /* Define controls in register TW5864_VLC */ 419*4882a593Smuzhiyun /* QP Value used by H264 CAVLC */ 420*4882a593Smuzhiyun #define TW5864_VLC_SLICE_QP 0x003f 421*4882a593Smuzhiyun /* 422*4882a593Smuzhiyun * Swap byte order of VLC stream in d-word. 423*4882a593Smuzhiyun * 1 Normal (VLC output= [31:0]) 424*4882a593Smuzhiyun * 0 Swap (VLC output={[23:16],[31:24],[7:0], [15:8]}) 425*4882a593Smuzhiyun */ 426*4882a593Smuzhiyun #define TW5864_VLC_BYTE_SWP BIT(6) 427*4882a593Smuzhiyun /* Enable Adding 03 circuit for VLC stream */ 428*4882a593Smuzhiyun #define TW5864_VLC_ADD03_EN BIT(7) 429*4882a593Smuzhiyun /* Number of bit for VLC bit Align */ 430*4882a593Smuzhiyun #define TW5864_VLC_BIT_ALIGN_SHIFT 8 431*4882a593Smuzhiyun #define TW5864_VLC_BIT_ALIGN_MASK (0x1f << 8) 432*4882a593Smuzhiyun /* 433*4882a593Smuzhiyun * Synchronous Interface select for VLC Stream 434*4882a593Smuzhiyun * 1 CDC_VLCS_MAS read VLC stream 435*4882a593Smuzhiyun * 0 CPU read VLC stream 436*4882a593Smuzhiyun */ 437*4882a593Smuzhiyun #define TW5864_VLC_INF_SEL BIT(13) 438*4882a593Smuzhiyun /* Enable VLC overflow control */ 439*4882a593Smuzhiyun #define TW5864_VLC_OVFL_CNTL BIT(14) 440*4882a593Smuzhiyun /* 441*4882a593Smuzhiyun * 1 PCI Master Mode 442*4882a593Smuzhiyun * 0 Non PCI Master Mode 443*4882a593Smuzhiyun */ 444*4882a593Smuzhiyun #define TW5864_VLC_PCI_SEL BIT(15) 445*4882a593Smuzhiyun /* 446*4882a593Smuzhiyun * 0 Enable Adding 03 to VLC header and stream 447*4882a593Smuzhiyun * 1 Disable Adding 03 to VLC header of "00000001" 448*4882a593Smuzhiyun */ 449*4882a593Smuzhiyun #define TW5864_VLC_A03_DISAB BIT(16) 450*4882a593Smuzhiyun /* 451*4882a593Smuzhiyun * Status of VLC stream in DDR (one bit for each buffer) 452*4882a593Smuzhiyun * 1 VLC is ready in buffer n (HW set) 453*4882a593Smuzhiyun * 0 VLC is not ready in buffer n (SW clear) 454*4882a593Smuzhiyun */ 455*4882a593Smuzhiyun #define TW5864_VLC_BUF_RDY_SHIFT 24 456*4882a593Smuzhiyun #define TW5864_VLC_BUF_RDY_MASK (0xff << 24) 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* Total number of bit in the slice */ 459*4882a593Smuzhiyun #define TW5864_SLICE_TOTAL_BIT 0x1004 460*4882a593Smuzhiyun /* Total number of bit in the residue */ 461*4882a593Smuzhiyun #define TW5864_RES_TOTAL_BIT 0x1008 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define TW5864_VLC_BUF 0x100c 464*4882a593Smuzhiyun /* Define controls in register TW5864_VLC_BUF */ 465*4882a593Smuzhiyun /* VLC BK0 full status, write ‘1’ to clear */ 466*4882a593Smuzhiyun #define TW5864_VLC_BK0_FULL BIT(0) 467*4882a593Smuzhiyun /* VLC BK1 full status, write ‘1’ to clear */ 468*4882a593Smuzhiyun #define TW5864_VLC_BK1_FULL BIT(1) 469*4882a593Smuzhiyun /* VLC end slice status, write ‘1’ to clear */ 470*4882a593Smuzhiyun #define TW5864_VLC_END_SLICE BIT(2) 471*4882a593Smuzhiyun /* VLC Buffer overflow status, write ‘1’ to clear */ 472*4882a593Smuzhiyun #define TW5864_DSP_RD_OF BIT(3) 473*4882a593Smuzhiyun /* VLC string length in either buffer 0 or 1 at end of frame */ 474*4882a593Smuzhiyun #define TW5864_VLC_STREAM_LEN_SHIFT 4 475*4882a593Smuzhiyun #define TW5864_VLC_STREAM_LEN_MASK (0x1ff << 4) 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun /* [15:0] Total coefficient number in a frame */ 478*4882a593Smuzhiyun #define TW5864_TOTAL_COEF_NO 0x1010 479*4882a593Smuzhiyun /* [0] VLC Encoder Interrupt. Write ‘1’ to clear */ 480*4882a593Smuzhiyun #define TW5864_VLC_DSP_INTR 0x1014 481*4882a593Smuzhiyun /* [31:0] VLC stream CRC checksum */ 482*4882a593Smuzhiyun #define TW5864_VLC_STREAM_CRC 0x1018 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun #define TW5864_VLC_RD 0x101c 485*4882a593Smuzhiyun /* Define controls in register TW5864_VLC_RD */ 486*4882a593Smuzhiyun /* 487*4882a593Smuzhiyun * 1 Read VLC lookup Memory 488*4882a593Smuzhiyun * 0 Read VLC Stream Memory 489*4882a593Smuzhiyun */ 490*4882a593Smuzhiyun #define TW5864_VLC_RD_MEM BIT(0) 491*4882a593Smuzhiyun /* 492*4882a593Smuzhiyun * 1 Read VLC Stream Memory in burst mode 493*4882a593Smuzhiyun * 0 Read VLC Stream Memory in single mode 494*4882a593Smuzhiyun */ 495*4882a593Smuzhiyun #define TW5864_VLC_RD_BRST BIT(1) 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun /* 0x2000 ~ 0x2ffc -- H264 Stream Memory Map */ 498*4882a593Smuzhiyun /* 499*4882a593Smuzhiyun * A word is 4 bytes. I.e., 500*4882a593Smuzhiyun * VLC_STREAM_MEM[0] address: 0x2000 501*4882a593Smuzhiyun * VLC_STREAM_MEM[1] address: 0x2004 502*4882a593Smuzhiyun * ... 503*4882a593Smuzhiyun * VLC_STREAM_MEM[3FF] address: 0x2ffc 504*4882a593Smuzhiyun */ 505*4882a593Smuzhiyun #define TW5864_VLC_STREAM_MEM_START 0x2000 506*4882a593Smuzhiyun #define TW5864_VLC_STREAM_MEM_MAX_OFFSET 0x3ff 507*4882a593Smuzhiyun #define TW5864_VLC_STREAM_MEM(offset) (TW5864_VLC_STREAM_MEM_START + 4 * offset) 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun /* 0x4000 ~ 0x4ffc -- Audio Register Map */ 510*4882a593Smuzhiyun /* [31:0] config 1ms cnt = Realtime clk/1000 */ 511*4882a593Smuzhiyun #define TW5864_CFG_1MS_CNT 0x4000 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define TW5864_ADPCM 0x4004 514*4882a593Smuzhiyun /* Define controls in register TW5864_ADPCM */ 515*4882a593Smuzhiyun /* ADPCM decoder enable */ 516*4882a593Smuzhiyun #define TW5864_ADPCM_DEC BIT(0) 517*4882a593Smuzhiyun /* ADPCM input data enable */ 518*4882a593Smuzhiyun #define TW5864_ADPCM_IN_DATA BIT(1) 519*4882a593Smuzhiyun /* ADPCM encoder enable */ 520*4882a593Smuzhiyun #define TW5864_ADPCM_ENC BIT(2) 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun #define TW5864_AUD 0x4008 523*4882a593Smuzhiyun /* Define controls in register TW5864_AUD */ 524*4882a593Smuzhiyun /* Record path PCM Audio enable bit for each channel */ 525*4882a593Smuzhiyun #define TW5864_AUD_ORG_CH_EN 0x00ff 526*4882a593Smuzhiyun /* Speaker path PCM Audio Enable */ 527*4882a593Smuzhiyun #define TW5864_SPK_ORG_EN BIT(16) 528*4882a593Smuzhiyun /* 529*4882a593Smuzhiyun * 0 16bit 530*4882a593Smuzhiyun * 1 8bit 531*4882a593Smuzhiyun */ 532*4882a593Smuzhiyun #define TW5864_AD_BIT_MODE BIT(17) 533*4882a593Smuzhiyun #define TW5864_AUD_TYPE_SHIFT 18 534*4882a593Smuzhiyun /* 535*4882a593Smuzhiyun * 0 PCM 536*4882a593Smuzhiyun * 3 ADPCM 537*4882a593Smuzhiyun */ 538*4882a593Smuzhiyun #define TW5864_AUD_TYPE (0xf << 18) 539*4882a593Smuzhiyun #define TW5864_AUD_SAMPLE_RATE_SHIFT 22 540*4882a593Smuzhiyun /* 541*4882a593Smuzhiyun * 0 8K 542*4882a593Smuzhiyun * 1 16K 543*4882a593Smuzhiyun */ 544*4882a593Smuzhiyun #define TW5864_AUD_SAMPLE_RATE (3 << 22) 545*4882a593Smuzhiyun /* Channel ID used to select audio channel (0 to 16) for loopback */ 546*4882a593Smuzhiyun #define TW5864_TESTLOOP_CHID_SHIFT 24 547*4882a593Smuzhiyun #define TW5864_TESTLOOP_CHID (0x1f << 24) 548*4882a593Smuzhiyun /* Enable AD Loopback Test */ 549*4882a593Smuzhiyun #define TW5864_TEST_ADLOOP_EN BIT(30) 550*4882a593Smuzhiyun /* 551*4882a593Smuzhiyun * 0 Asynchronous Mode or PCI target mode 552*4882a593Smuzhiyun * 1 PCI Initiator Mode 553*4882a593Smuzhiyun */ 554*4882a593Smuzhiyun #define TW5864_AUD_MODE BIT(31) 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun #define TW5864_AUD_ADPCM 0x400c 557*4882a593Smuzhiyun /* Define controls in register TW5864_AUD_ADPCM */ 558*4882a593Smuzhiyun /* Record path ADPCM audio channel enable, one bit for each */ 559*4882a593Smuzhiyun #define TW5864_AUD_ADPCM_CH_EN 0x00ff 560*4882a593Smuzhiyun /* Speaker path ADPCM audio channel enable */ 561*4882a593Smuzhiyun #define TW5864_SPK_ADPCM_EN BIT(16) 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun #define TW5864_PC_BLOCK_ADPCM_RD_NO 0x4018 564*4882a593Smuzhiyun #define TW5864_PC_BLOCK_ADPCM_RD_NO_MASK 0x1f 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun /* 567*4882a593Smuzhiyun * For ADPCM_ENC_WR_PTR, ADPCM_ENC_RD_PTR (see below): 568*4882a593Smuzhiyun * Bit[2:0] ch0 569*4882a593Smuzhiyun * Bit[5:3] ch1 570*4882a593Smuzhiyun * Bit[8:6] ch2 571*4882a593Smuzhiyun * Bit[11:9] ch3 572*4882a593Smuzhiyun * Bit[14:12] ch4 573*4882a593Smuzhiyun * Bit[17:15] ch5 574*4882a593Smuzhiyun * Bit[20:18] ch6 575*4882a593Smuzhiyun * Bit[23:21] ch7 576*4882a593Smuzhiyun * Bit[26:24] ch8 577*4882a593Smuzhiyun * Bit[29:27] ch9 578*4882a593Smuzhiyun * Bit[32:30] ch10 579*4882a593Smuzhiyun * Bit[35:33] ch11 580*4882a593Smuzhiyun * Bit[38:36] ch12 581*4882a593Smuzhiyun * Bit[41:39] ch13 582*4882a593Smuzhiyun * Bit[44:42] ch14 583*4882a593Smuzhiyun * Bit[47:45] ch15 584*4882a593Smuzhiyun * Bit[50:48] ch16 585*4882a593Smuzhiyun */ 586*4882a593Smuzhiyun #define TW5864_ADPCM_ENC_XX_MASK 0x3fff 587*4882a593Smuzhiyun #define TW5864_ADPCM_ENC_XX_PTR2_SHIFT 30 588*4882a593Smuzhiyun /* ADPCM_ENC_WR_PTR[29:0] */ 589*4882a593Smuzhiyun #define TW5864_ADPCM_ENC_WR_PTR1 0x401c 590*4882a593Smuzhiyun /* ADPCM_ENC_WR_PTR[50:30] */ 591*4882a593Smuzhiyun #define TW5864_ADPCM_ENC_WR_PTR2 0x4020 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun /* ADPCM_ENC_RD_PTR[29:0] */ 594*4882a593Smuzhiyun #define TW5864_ADPCM_ENC_RD_PTR1 0x4024 595*4882a593Smuzhiyun /* ADPCM_ENC_RD_PTR[50:30] */ 596*4882a593Smuzhiyun #define TW5864_ADPCM_ENC_RD_PTR2 0x4028 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun /* [3:0] rd ch0, [7:4] rd ch1, [11:8] wr ch0, [15:12] wr ch1 */ 599*4882a593Smuzhiyun #define TW5864_ADPCM_DEC_RD_WR_PTR 0x402c 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun /* 602*4882a593Smuzhiyun * For TW5864_AD_ORIG_WR_PTR, TW5864_AD_ORIG_RD_PTR: 603*4882a593Smuzhiyun * Bit[3:0] ch0 604*4882a593Smuzhiyun * Bit[7:4] ch1 605*4882a593Smuzhiyun * Bit[11:8] ch2 606*4882a593Smuzhiyun * Bit[15:12] ch3 607*4882a593Smuzhiyun * Bit[19:16] ch4 608*4882a593Smuzhiyun * Bit[23:20] ch5 609*4882a593Smuzhiyun * Bit[27:24] ch6 610*4882a593Smuzhiyun * Bit[31:28] ch7 611*4882a593Smuzhiyun * Bit[35:32] ch8 612*4882a593Smuzhiyun * Bit[39:36] ch9 613*4882a593Smuzhiyun * Bit[43:40] ch10 614*4882a593Smuzhiyun * Bit[47:44] ch11 615*4882a593Smuzhiyun * Bit[51:48] ch12 616*4882a593Smuzhiyun * Bit[55:52] ch13 617*4882a593Smuzhiyun * Bit[59:56] ch14 618*4882a593Smuzhiyun * Bit[63:60] ch15 619*4882a593Smuzhiyun * Bit[67:64] ch16 620*4882a593Smuzhiyun */ 621*4882a593Smuzhiyun /* AD_ORIG_WR_PTR[31:0] */ 622*4882a593Smuzhiyun #define TW5864_AD_ORIG_WR_PTR1 0x4030 623*4882a593Smuzhiyun /* AD_ORIG_WR_PTR[63:32] */ 624*4882a593Smuzhiyun #define TW5864_AD_ORIG_WR_PTR2 0x4034 625*4882a593Smuzhiyun /* AD_ORIG_WR_PTR[67:64] */ 626*4882a593Smuzhiyun #define TW5864_AD_ORIG_WR_PTR3 0x4038 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun /* AD_ORIG_RD_PTR[31:0] */ 629*4882a593Smuzhiyun #define TW5864_AD_ORIG_RD_PTR1 0x403c 630*4882a593Smuzhiyun /* AD_ORIG_RD_PTR[63:32] */ 631*4882a593Smuzhiyun #define TW5864_AD_ORIG_RD_PTR2 0x4040 632*4882a593Smuzhiyun /* AD_ORIG_RD_PTR[67:64] */ 633*4882a593Smuzhiyun #define TW5864_AD_ORIG_RD_PTR3 0x4044 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun #define TW5864_PC_BLOCK_ORIG_RD_NO 0x4048 636*4882a593Smuzhiyun #define TW5864_PC_BLOCK_ORIG_RD_NO_MASK 0x1f 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun #define TW5864_PCI_AUD 0x404c 639*4882a593Smuzhiyun /* Define controls in register TW5864_PCI_AUD */ 640*4882a593Smuzhiyun /* 641*4882a593Smuzhiyun * The register is applicable to PCI initiator mode only. Used to select PCM(0) 642*4882a593Smuzhiyun * or ADPCM(1) audio data sent to PC. One bit for each channel 643*4882a593Smuzhiyun */ 644*4882a593Smuzhiyun #define TW5864_PCI_DATA_SEL 0xffff 645*4882a593Smuzhiyun /* 646*4882a593Smuzhiyun * Audio flow control mode selection bit. 647*4882a593Smuzhiyun * 0 Flow control disabled. TW5864 continuously sends audio frame to PC 648*4882a593Smuzhiyun * (initiator mode) 649*4882a593Smuzhiyun * 1 Flow control enabled 650*4882a593Smuzhiyun */ 651*4882a593Smuzhiyun #define TW5864_PCI_FLOW_EN BIT(16) 652*4882a593Smuzhiyun /* 653*4882a593Smuzhiyun * When PCI_FLOW_EN is set, PCI need to toggle this bit to send an audio frame 654*4882a593Smuzhiyun * to PC. One toggle to send one frame. 655*4882a593Smuzhiyun */ 656*4882a593Smuzhiyun #define TW5864_PCI_AUD_FRM_EN BIT(17) 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun /* [1:0] CS valid to data valid CLK cycles when writing operation */ 659*4882a593Smuzhiyun #define TW5864_CS2DAT_CNT 0x8000 660*4882a593Smuzhiyun /* [2:0] Data valid signal width by system clock cycles */ 661*4882a593Smuzhiyun #define TW5864_DATA_VLD_WIDTH 0x8004 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun #define TW5864_SYNC 0x8008 664*4882a593Smuzhiyun /* Define controls in register TW5864_SYNC */ 665*4882a593Smuzhiyun /* 666*4882a593Smuzhiyun * 0 vlc stream to syncrous port 667*4882a593Smuzhiyun * 1 vlc stream to ddr buffers 668*4882a593Smuzhiyun */ 669*4882a593Smuzhiyun #define TW5864_SYNC_CFG BIT(7) 670*4882a593Smuzhiyun /* 671*4882a593Smuzhiyun * 0 SYNC Address sampled on Rising edge 672*4882a593Smuzhiyun * 1 SYNC Address sampled on Falling edge 673*4882a593Smuzhiyun */ 674*4882a593Smuzhiyun #define TW5864_SYNC_ADR_EDGE BIT(0) 675*4882a593Smuzhiyun #define TW5864_VLC_STR_DELAY_SHIFT 1 676*4882a593Smuzhiyun /* 677*4882a593Smuzhiyun * 0 No system delay 678*4882a593Smuzhiyun * 1 One system clock delay 679*4882a593Smuzhiyun * 2 Two system clock delay 680*4882a593Smuzhiyun * 3 Three system clock delay 681*4882a593Smuzhiyun */ 682*4882a593Smuzhiyun #define TW5864_VLC_STR_DELAY (3 << 1) 683*4882a593Smuzhiyun /* 684*4882a593Smuzhiyun * 0 Rising edge output 685*4882a593Smuzhiyun * 1 Falling edge output 686*4882a593Smuzhiyun */ 687*4882a593Smuzhiyun #define TW5864_VLC_OUT_EDGE BIT(3) 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun /* 690*4882a593Smuzhiyun * [1:0] 691*4882a593Smuzhiyun * 2’b00 phase set to 180 degree 692*4882a593Smuzhiyun * 2’b01 phase set to 270 degree 693*4882a593Smuzhiyun * 2’b10 phase set to 0 degree 694*4882a593Smuzhiyun * 2’b11 phase set to 90 degree 695*4882a593Smuzhiyun */ 696*4882a593Smuzhiyun #define TW5864_I2C_PHASE_CFG 0x800c 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun /* 699*4882a593Smuzhiyun * The system / DDR clock (166 MHz) is generated with an on-chip system clock 700*4882a593Smuzhiyun * PLL (SYSPLL) using input crystal clock of 27 MHz. The system clock PLL 701*4882a593Smuzhiyun * frequency is controlled with the following equation. 702*4882a593Smuzhiyun * CLK_OUT = CLK_IN * (M+1) / ((N+1) * P) 703*4882a593Smuzhiyun * SYSPLL_M M parameter 704*4882a593Smuzhiyun * SYSPLL_N N parameter 705*4882a593Smuzhiyun * SYSPLL_P P parameter 706*4882a593Smuzhiyun */ 707*4882a593Smuzhiyun /* SYSPLL_M[7:0] */ 708*4882a593Smuzhiyun #define TW5864_SYSPLL1 0x8018 709*4882a593Smuzhiyun /* Define controls in register TW5864_SYSPLL1 */ 710*4882a593Smuzhiyun #define TW5864_SYSPLL_M_LOW 0x00ff 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun /* [2:0]: SYSPLL_M[10:8], [7:3]: SYSPLL_N[4:0] */ 713*4882a593Smuzhiyun #define TW5864_SYSPLL2 0x8019 714*4882a593Smuzhiyun /* Define controls in register TW5864_SYSPLL2 */ 715*4882a593Smuzhiyun #define TW5864_SYSPLL_M_HI 0x07 716*4882a593Smuzhiyun #define TW5864_SYSPLL_N_LOW_SHIFT 3 717*4882a593Smuzhiyun #define TW5864_SYSPLL_N_LOW (0x1f << 3) 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun /* 720*4882a593Smuzhiyun * [1:0]: SYSPLL_N[6:5], [3:2]: SYSPLL_P, [4]: SYSPLL_IREF, [7:5]: SYSPLL_CP_SEL 721*4882a593Smuzhiyun */ 722*4882a593Smuzhiyun #define TW5864_SYSPLL3 0x8020 723*4882a593Smuzhiyun /* Define controls in register TW5864_SYSPLL3 */ 724*4882a593Smuzhiyun #define TW5864_SYSPLL_N_HI 0x03 725*4882a593Smuzhiyun #define TW5864_SYSPLL_P_SHIFT 2 726*4882a593Smuzhiyun #define TW5864_SYSPLL_P (0x03 << 2) 727*4882a593Smuzhiyun /* 728*4882a593Smuzhiyun * SYSPLL bias current control 729*4882a593Smuzhiyun * 0 Lower current (default) 730*4882a593Smuzhiyun * 1 30% higher current 731*4882a593Smuzhiyun */ 732*4882a593Smuzhiyun #define TW5864_SYSPLL_IREF BIT(4) 733*4882a593Smuzhiyun /* 734*4882a593Smuzhiyun * SYSPLL charge pump current selection 735*4882a593Smuzhiyun * 0 1,5 uA 736*4882a593Smuzhiyun * 1 4 uA 737*4882a593Smuzhiyun * 2 9 uA 738*4882a593Smuzhiyun * 3 19 uA 739*4882a593Smuzhiyun * 4 39 uA 740*4882a593Smuzhiyun * 5 79 uA 741*4882a593Smuzhiyun * 6 159 uA 742*4882a593Smuzhiyun * 7 319 uA 743*4882a593Smuzhiyun */ 744*4882a593Smuzhiyun #define TW5864_SYSPLL_CP_SEL_SHIFT 5 745*4882a593Smuzhiyun #define TW5864_SYSPLL_CP_SEL (0x07 << 5) 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun /* 748*4882a593Smuzhiyun * [1:0]: SYSPLL_VCO, [3:2]: SYSPLL_LP_X8, [5:4]: SYSPLL_ICP_SEL, 749*4882a593Smuzhiyun * [6]: SYSPLL_LPF_5PF, [7]: SYSPLL_ED_SEL 750*4882a593Smuzhiyun */ 751*4882a593Smuzhiyun #define TW5864_SYSPLL4 0x8021 752*4882a593Smuzhiyun /* Define controls in register TW5864_SYSPLL4 */ 753*4882a593Smuzhiyun /* 754*4882a593Smuzhiyun * SYSPLL_VCO VCO Range selection 755*4882a593Smuzhiyun * 00 5 ~ 75 MHz 756*4882a593Smuzhiyun * 01 50 ~ 140 MHz 757*4882a593Smuzhiyun * 10 110 ~ 320 MHz 758*4882a593Smuzhiyun * 11 270 ~ 700 MHz 759*4882a593Smuzhiyun */ 760*4882a593Smuzhiyun #define TW5864_SYSPLL_VCO 0x03 761*4882a593Smuzhiyun #define TW5864_SYSPLL_LP_X8_SHIFT 2 762*4882a593Smuzhiyun /* 763*4882a593Smuzhiyun * Loop resister 764*4882a593Smuzhiyun * 0 38.5K ohms 765*4882a593Smuzhiyun * 1 6.6K ohms (default) 766*4882a593Smuzhiyun * 2 2.2K ohms 767*4882a593Smuzhiyun * 3 1.1K ohms 768*4882a593Smuzhiyun */ 769*4882a593Smuzhiyun #define TW5864_SYSPLL_LP_X8 (0x03 << 2) 770*4882a593Smuzhiyun #define TW5864_SYSPLL_ICP_SEL_SHIFT 4 771*4882a593Smuzhiyun /* 772*4882a593Smuzhiyun * PLL charge pump fine tune 773*4882a593Smuzhiyun * 00 x1 (default) 774*4882a593Smuzhiyun * 01 x1/2 775*4882a593Smuzhiyun * 10 x1/7 776*4882a593Smuzhiyun * 11 x1/8 777*4882a593Smuzhiyun */ 778*4882a593Smuzhiyun #define TW5864_SYSPLL_ICP_SEL (0x03 << 4) 779*4882a593Smuzhiyun /* 780*4882a593Smuzhiyun * PLL low pass filter phase margin adjustment 781*4882a593Smuzhiyun * 0 no 5pF (default) 782*4882a593Smuzhiyun * 1 5pF added 783*4882a593Smuzhiyun */ 784*4882a593Smuzhiyun #define TW5864_SYSPLL_LPF_5PF BIT(6) 785*4882a593Smuzhiyun /* 786*4882a593Smuzhiyun * PFD select edge for detection 787*4882a593Smuzhiyun * 0 Falling edge (default) 788*4882a593Smuzhiyun * 1 Rising edge 789*4882a593Smuzhiyun */ 790*4882a593Smuzhiyun #define TW5864_SYSPLL_ED_SEL BIT(7) 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun /* [0]: SYSPLL_RST, [4]: SYSPLL_PD */ 793*4882a593Smuzhiyun #define TW5864_SYSPLL5 0x8024 794*4882a593Smuzhiyun /* Define controls in register TW5864_SYSPLL5 */ 795*4882a593Smuzhiyun /* Reset SYSPLL */ 796*4882a593Smuzhiyun #define TW5864_SYSPLL_RST BIT(0) 797*4882a593Smuzhiyun /* Power down SYSPLL */ 798*4882a593Smuzhiyun #define TW5864_SYSPLL_PD BIT(4) 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun #define TW5864_PLL_CFG 0x801c 801*4882a593Smuzhiyun /* Define controls in register TW5864_PLL_CFG */ 802*4882a593Smuzhiyun /* 803*4882a593Smuzhiyun * Issue Soft Reset from Async Host Interface / PCI Interface clock domain. 804*4882a593Smuzhiyun * Become valid after sync to the xtal clock domain. This bit is set only if 805*4882a593Smuzhiyun * LOAD register bit is also set to 1. 806*4882a593Smuzhiyun */ 807*4882a593Smuzhiyun #define TW5864_SRST BIT(0) 808*4882a593Smuzhiyun /* 809*4882a593Smuzhiyun * Issue SYSPLL (166 MHz) configuration latch from Async host interface / PCI 810*4882a593Smuzhiyun * Interface clock domain. The configuration setting becomes effective only if 811*4882a593Smuzhiyun * LOAD register bit is also set to 1. 812*4882a593Smuzhiyun */ 813*4882a593Smuzhiyun #define TW5864_SYSPLL_CFG BIT(2) 814*4882a593Smuzhiyun /* 815*4882a593Smuzhiyun * Issue SPLL (108 MHz) configuration load from Async host interface / PCI 816*4882a593Smuzhiyun * Interface clock domain. The configuration setting becomes effective only if 817*4882a593Smuzhiyun * the LOAD register bit is also set to 1. 818*4882a593Smuzhiyun */ 819*4882a593Smuzhiyun #define TW5864_SPLL_CFG BIT(4) 820*4882a593Smuzhiyun /* 821*4882a593Smuzhiyun * Set this bit to latch the SRST, SYSPLL_CFG, SPLL_CFG setting into the xtal 822*4882a593Smuzhiyun * clock domain to restart the PLL. This bit is self cleared. 823*4882a593Smuzhiyun */ 824*4882a593Smuzhiyun #define TW5864_LOAD BIT(3) 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun /* SPLL_IREF, SPLL_LPX4, SPLL_CPX4, SPLL_PD, SPLL_DBG */ 827*4882a593Smuzhiyun #define TW5864_SPLL 0x8028 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun /* 0x8800 ~ 0x88fc -- Interrupt Register Map */ 830*4882a593Smuzhiyun /* 831*4882a593Smuzhiyun * Trigger mode of interrupt source 0 ~ 15 832*4882a593Smuzhiyun * 1 Edge trigger mode 833*4882a593Smuzhiyun * 0 Level trigger mode 834*4882a593Smuzhiyun */ 835*4882a593Smuzhiyun #define TW5864_TRIGGER_MODE_L 0x8800 836*4882a593Smuzhiyun /* Trigger mode of interrupt source 16 ~ 31 */ 837*4882a593Smuzhiyun #define TW5864_TRIGGER_MODE_H 0x8804 838*4882a593Smuzhiyun /* Enable of interrupt source 0 ~ 15 */ 839*4882a593Smuzhiyun #define TW5864_INTR_ENABLE_L 0x8808 840*4882a593Smuzhiyun /* Enable of interrupt source 16 ~ 31 */ 841*4882a593Smuzhiyun #define TW5864_INTR_ENABLE_H 0x880c 842*4882a593Smuzhiyun /* Clear interrupt command of interrupt source 0 ~ 15 */ 843*4882a593Smuzhiyun #define TW5864_INTR_CLR_L 0x8810 844*4882a593Smuzhiyun /* Clear interrupt command of interrupt source 16 ~ 31 */ 845*4882a593Smuzhiyun #define TW5864_INTR_CLR_H 0x8814 846*4882a593Smuzhiyun /* 847*4882a593Smuzhiyun * Assertion of interrupt source 0 ~ 15 848*4882a593Smuzhiyun * 1 High level or pos-edge is assertion 849*4882a593Smuzhiyun * 0 Low level or neg-edge is assertion 850*4882a593Smuzhiyun */ 851*4882a593Smuzhiyun #define TW5864_INTR_ASSERT_L 0x8818 852*4882a593Smuzhiyun /* Assertion of interrupt source 16 ~ 31 */ 853*4882a593Smuzhiyun #define TW5864_INTR_ASSERT_H 0x881c 854*4882a593Smuzhiyun /* 855*4882a593Smuzhiyun * Output level of interrupt 856*4882a593Smuzhiyun * 1 Interrupt output is high assertion 857*4882a593Smuzhiyun * 0 Interrupt output is low assertion 858*4882a593Smuzhiyun */ 859*4882a593Smuzhiyun #define TW5864_INTR_OUT_LEVEL 0x8820 860*4882a593Smuzhiyun /* 861*4882a593Smuzhiyun * Status of interrupt source 0 ~ 15 862*4882a593Smuzhiyun * Bit[0]: VLC 4k RAM interrupt 863*4882a593Smuzhiyun * Bit[1]: BURST DDR RAM interrupt 864*4882a593Smuzhiyun * Bit[2]: MV DSP interrupt 865*4882a593Smuzhiyun * Bit[3]: video lost interrupt 866*4882a593Smuzhiyun * Bit[4]: gpio 0 interrupt 867*4882a593Smuzhiyun * Bit[5]: gpio 1 interrupt 868*4882a593Smuzhiyun * Bit[6]: gpio 2 interrupt 869*4882a593Smuzhiyun * Bit[7]: gpio 3 interrupt 870*4882a593Smuzhiyun * Bit[8]: gpio 4 interrupt 871*4882a593Smuzhiyun * Bit[9]: gpio 5 interrupt 872*4882a593Smuzhiyun * Bit[10]: gpio 6 interrupt 873*4882a593Smuzhiyun * Bit[11]: gpio 7 interrupt 874*4882a593Smuzhiyun * Bit[12]: JPEG interrupt 875*4882a593Smuzhiyun * Bit[13:15]: Reserved 876*4882a593Smuzhiyun */ 877*4882a593Smuzhiyun #define TW5864_INTR_STATUS_L 0x8838 878*4882a593Smuzhiyun /* 879*4882a593Smuzhiyun * Status of interrupt source 16 ~ 31 880*4882a593Smuzhiyun * Bit[0]: Reserved 881*4882a593Smuzhiyun * Bit[1]: VLC done interrupt 882*4882a593Smuzhiyun * Bit[2]: Reserved 883*4882a593Smuzhiyun * Bit[3]: AD Vsync interrupt 884*4882a593Smuzhiyun * Bit[4]: Preview eof interrupt 885*4882a593Smuzhiyun * Bit[5]: Preview overflow interrupt 886*4882a593Smuzhiyun * Bit[6]: Timer interrupt 887*4882a593Smuzhiyun * Bit[7]: Reserved 888*4882a593Smuzhiyun * Bit[8]: Audio eof interrupt 889*4882a593Smuzhiyun * Bit[9]: I2C done interrupt 890*4882a593Smuzhiyun * Bit[10]: AD interrupt 891*4882a593Smuzhiyun * Bit[11:15]: Reserved 892*4882a593Smuzhiyun */ 893*4882a593Smuzhiyun #define TW5864_INTR_STATUS_H 0x883c 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun /* Defines of interrupt bits, united for both low and high word registers */ 896*4882a593Smuzhiyun #define TW5864_INTR_VLC_RAM BIT(0) 897*4882a593Smuzhiyun #define TW5864_INTR_BURST BIT(1) 898*4882a593Smuzhiyun #define TW5864_INTR_MV_DSP BIT(2) 899*4882a593Smuzhiyun #define TW5864_INTR_VIN_LOST BIT(3) 900*4882a593Smuzhiyun /* n belongs to [0; 7] */ 901*4882a593Smuzhiyun #define TW5864_INTR_GPIO(n) (1 << (4 + n)) 902*4882a593Smuzhiyun #define TW5864_INTR_JPEG BIT(12) 903*4882a593Smuzhiyun #define TW5864_INTR_VLC_DONE BIT(17) 904*4882a593Smuzhiyun #define TW5864_INTR_AD_VSYNC BIT(19) 905*4882a593Smuzhiyun #define TW5864_INTR_PV_EOF BIT(20) 906*4882a593Smuzhiyun #define TW5864_INTR_PV_OVERFLOW BIT(21) 907*4882a593Smuzhiyun #define TW5864_INTR_TIMER BIT(22) 908*4882a593Smuzhiyun #define TW5864_INTR_AUD_EOF BIT(24) 909*4882a593Smuzhiyun #define TW5864_INTR_I2C_DONE BIT(25) 910*4882a593Smuzhiyun #define TW5864_INTR_AD BIT(26) 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun /* 0x9000 ~ 0x920c -- Video Capture (VIF) Register Map */ 913*4882a593Smuzhiyun /* 914*4882a593Smuzhiyun * H264EN_CH_STATUS[n] Status of Vsync synchronized H264EN_CH_EN (Read Only) 915*4882a593Smuzhiyun * 1 Channel Enabled 916*4882a593Smuzhiyun * 0 Channel Disabled 917*4882a593Smuzhiyun */ 918*4882a593Smuzhiyun #define TW5864_H264EN_CH_STATUS 0x9000 919*4882a593Smuzhiyun /* 920*4882a593Smuzhiyun * [15:0] H264EN_CH_EN[n] H264 Encoding Path Enable for channel 921*4882a593Smuzhiyun * 1 Channel Enabled 922*4882a593Smuzhiyun * 0 Channel Disabled 923*4882a593Smuzhiyun */ 924*4882a593Smuzhiyun #define TW5864_H264EN_CH_EN 0x9004 925*4882a593Smuzhiyun /* 926*4882a593Smuzhiyun * H264EN_CH_DNS[n] H264 Encoding Path Downscale Video Decoder Input for 927*4882a593Smuzhiyun * channel n 928*4882a593Smuzhiyun * 1 Downscale Y to 1/2 929*4882a593Smuzhiyun * 0 Does not downscale 930*4882a593Smuzhiyun */ 931*4882a593Smuzhiyun #define TW5864_H264EN_CH_DNS 0x9008 932*4882a593Smuzhiyun /* 933*4882a593Smuzhiyun * H264EN_CH_PROG[n] H264 Encoding Path channel n is progressive 934*4882a593Smuzhiyun * 1 Progressive (Not valid for TW5864) 935*4882a593Smuzhiyun * 0 Interlaced (TW5864 default) 936*4882a593Smuzhiyun */ 937*4882a593Smuzhiyun #define TW5864_H264EN_CH_PROG 0x900c 938*4882a593Smuzhiyun /* 939*4882a593Smuzhiyun * [3:0] H264EN_BUS_MAX_CH[n] 940*4882a593Smuzhiyun * H264 Encoding Path maximum number of channel on BUS n 941*4882a593Smuzhiyun * 0 Max 4 channels 942*4882a593Smuzhiyun * 1 Max 2 channels 943*4882a593Smuzhiyun */ 944*4882a593Smuzhiyun #define TW5864_H264EN_BUS_MAX_CH 0x9010 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun /* 947*4882a593Smuzhiyun * H264EN_RATE_MAX_LINE_n H264 Encoding path Rate Mapping Maximum Line Number 948*4882a593Smuzhiyun * on Bus n 949*4882a593Smuzhiyun */ 950*4882a593Smuzhiyun #define TW5864_H264EN_RATE_MAX_LINE_EVEN 0x1f 951*4882a593Smuzhiyun #define TW5864_H264EN_RATE_MAX_LINE_ODD_SHIFT 5 952*4882a593Smuzhiyun #define TW5864_H264EN_RATE_MAX_LINE_ODD (0x1f << 5) 953*4882a593Smuzhiyun /* 954*4882a593Smuzhiyun * [4:0] H264EN_RATE_MAX_LINE_0 955*4882a593Smuzhiyun * [9:5] H264EN_RATE_MAX_LINE_1 956*4882a593Smuzhiyun */ 957*4882a593Smuzhiyun #define TW5864_H264EN_RATE_MAX_LINE_REG1 0x9014 958*4882a593Smuzhiyun /* 959*4882a593Smuzhiyun * [4:0] H264EN_RATE_MAX_LINE_2 960*4882a593Smuzhiyun * [9:5] H264EN_RATE_MAX_LINE_3 961*4882a593Smuzhiyun */ 962*4882a593Smuzhiyun #define TW5864_H264EN_RATE_MAX_LINE_REG2 0x9018 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun /* 965*4882a593Smuzhiyun * H264EN_CHn_FMT H264 Encoding Path Format configuration of Channel n 966*4882a593Smuzhiyun * 00 D1 (For D1 and hD1 frame) 967*4882a593Smuzhiyun * 01 (Reserved) 968*4882a593Smuzhiyun * 10 (Reserved) 969*4882a593Smuzhiyun * 11 D1 with 1/2 size in X (for CIF frame) 970*4882a593Smuzhiyun * Note: To be used with 0x9008 register to configure the frame size 971*4882a593Smuzhiyun */ 972*4882a593Smuzhiyun /* 973*4882a593Smuzhiyun * [1:0]: H264EN_CH0_FMT, 974*4882a593Smuzhiyun * ..., [15:14]: H264EN_CH7_FMT 975*4882a593Smuzhiyun */ 976*4882a593Smuzhiyun #define TW5864_H264EN_CH_FMT_REG1 0x9020 977*4882a593Smuzhiyun /* 978*4882a593Smuzhiyun * [1:0]: H264EN_CH8_FMT (?), 979*4882a593Smuzhiyun * ..., [15:14]: H264EN_CH15_FMT (?) 980*4882a593Smuzhiyun */ 981*4882a593Smuzhiyun #define TW5864_H264EN_CH_FMT_REG2 0x9024 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun /* 984*4882a593Smuzhiyun * H264EN_RATE_CNTL_BUSm_CHn H264 Encoding Path BUS m Rate Control for Channel n 985*4882a593Smuzhiyun */ 986*4882a593Smuzhiyun #define TW5864_H264EN_RATE_CNTL_LO_WORD(bus, channel) \ 987*4882a593Smuzhiyun (0x9100 + bus * 0x20 + channel * 0x08) 988*4882a593Smuzhiyun #define TW5864_H264EN_RATE_CNTL_HI_WORD(bus, channel) \ 989*4882a593Smuzhiyun (0x9104 + bus * 0x20 + channel * 0x08) 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun /* 992*4882a593Smuzhiyun * H264EN_BUSm_MAP_CHn The 16-to-1 MUX configuration register for each encoding 993*4882a593Smuzhiyun * channel (total of 16 channels). Four bits for each channel. 994*4882a593Smuzhiyun */ 995*4882a593Smuzhiyun #define TW5864_H264EN_BUS0_MAP 0x9200 996*4882a593Smuzhiyun #define TW5864_H264EN_BUS1_MAP 0x9204 997*4882a593Smuzhiyun #define TW5864_H264EN_BUS2_MAP 0x9208 998*4882a593Smuzhiyun #define TW5864_H264EN_BUS3_MAP 0x920c 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun /* This register is not defined in datasheet, but used in reference driver */ 1001*4882a593Smuzhiyun #define TW5864_UNDECLARED_ERROR_FLAGS_0x9218 0x9218 1002*4882a593Smuzhiyun 1003*4882a593Smuzhiyun #define TW5864_GPIO1 0x9800 1004*4882a593Smuzhiyun #define TW5864_GPIO2 0x9804 1005*4882a593Smuzhiyun /* Define controls in registers TW5864_GPIO1, TW5864_GPIO2 */ 1006*4882a593Smuzhiyun /* GPIO DATA of Group n */ 1007*4882a593Smuzhiyun #define TW5864_GPIO_DATA 0x00ff 1008*4882a593Smuzhiyun #define TW5864_GPIO_OEN_SHIFT 8 1009*4882a593Smuzhiyun /* GPIO Output Enable of Group n */ 1010*4882a593Smuzhiyun #define TW5864_GPIO_OEN (0xff << 8) 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun /* 0xa000 ~ 0xa8ff – DDR Controller Register Map */ 1013*4882a593Smuzhiyun /* DDR Controller A */ 1014*4882a593Smuzhiyun /* 1015*4882a593Smuzhiyun * [2:0] Data valid counter after read command to DDR. This is the delay value 1016*4882a593Smuzhiyun * to show how many cycles the data will be back from DDR after we issue a read 1017*4882a593Smuzhiyun * command. 1018*4882a593Smuzhiyun */ 1019*4882a593Smuzhiyun #define TW5864_RD_ACK_VLD_MUX 0xa000 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun #define TW5864_DDR_PERIODS 0xa004 1022*4882a593Smuzhiyun /* Define controls in register TW5864_DDR_PERIODS */ 1023*4882a593Smuzhiyun /* 1024*4882a593Smuzhiyun * Tras value, the minimum cycle of active to precharge command period, 1025*4882a593Smuzhiyun * default is 7 1026*4882a593Smuzhiyun */ 1027*4882a593Smuzhiyun #define TW5864_TRAS_CNT_MAX 0x000f 1028*4882a593Smuzhiyun /* 1029*4882a593Smuzhiyun * Trfc value, the minimum cycle of refresh to active or refresh command period, 1030*4882a593Smuzhiyun * default is 4"hf 1031*4882a593Smuzhiyun */ 1032*4882a593Smuzhiyun #define TW5864_RFC_CNT_MAX_SHIFT 8 1033*4882a593Smuzhiyun #define TW5864_RFC_CNT_MAX (0x0f << 8) 1034*4882a593Smuzhiyun /* 1035*4882a593Smuzhiyun * Trcd value, the minimum cycle of active to internal read/write command 1036*4882a593Smuzhiyun * period, default is 4"h2 1037*4882a593Smuzhiyun */ 1038*4882a593Smuzhiyun #define TW5864_TCD_CNT_MAX_SHIFT 4 1039*4882a593Smuzhiyun #define TW5864_TCD_CNT_MAX (0x0f << 4) 1040*4882a593Smuzhiyun /* Twr value, write recovery time, default is 4"h3 */ 1041*4882a593Smuzhiyun #define TW5864_TWR_CNT_MAX_SHIFT 12 1042*4882a593Smuzhiyun #define TW5864_TWR_CNT_MAX (0x0f << 12) 1043*4882a593Smuzhiyun 1044*4882a593Smuzhiyun /* 1045*4882a593Smuzhiyun * [2:0] CAS latency, the delay cycle between internal read command and the 1046*4882a593Smuzhiyun * availability of the first bit of output data, default is 3 1047*4882a593Smuzhiyun */ 1048*4882a593Smuzhiyun #define TW5864_CAS_LATENCY 0xa008 1049*4882a593Smuzhiyun /* 1050*4882a593Smuzhiyun * [15:0] Maximum average periodic refresh, the value is based on the current 1051*4882a593Smuzhiyun * frequency to match 7.8mcs 1052*4882a593Smuzhiyun */ 1053*4882a593Smuzhiyun #define TW5864_DDR_REF_CNTR_MAX 0xa00c 1054*4882a593Smuzhiyun /* 1055*4882a593Smuzhiyun * DDR_ON_CHIP_MAP [1:0] 1056*4882a593Smuzhiyun * 0 256M DDR on board 1057*4882a593Smuzhiyun * 1 512M DDR on board 1058*4882a593Smuzhiyun * 2 1G DDR on board 1059*4882a593Smuzhiyun * DDR_ON_CHIP_MAP [2] 1060*4882a593Smuzhiyun * 0 Only one DDR chip 1061*4882a593Smuzhiyun * 1 Two DDR chips 1062*4882a593Smuzhiyun */ 1063*4882a593Smuzhiyun #define TW5864_DDR_ON_CHIP_MAP 0xa01c 1064*4882a593Smuzhiyun #define TW5864_DDR_SELFTEST_MODE 0xa020 1065*4882a593Smuzhiyun /* Define controls in register TW5864_DDR_SELFTEST_MODE */ 1066*4882a593Smuzhiyun /* 1067*4882a593Smuzhiyun * 0 Common read/write mode 1068*4882a593Smuzhiyun * 1 DDR self-test mode 1069*4882a593Smuzhiyun */ 1070*4882a593Smuzhiyun #define TW5864_MASTER_MODE BIT(0) 1071*4882a593Smuzhiyun /* 1072*4882a593Smuzhiyun * 0 DDR self-test single read/write 1073*4882a593Smuzhiyun * 1 DDR self-test burst read/write 1074*4882a593Smuzhiyun */ 1075*4882a593Smuzhiyun #define TW5864_SINGLE_PROC BIT(1) 1076*4882a593Smuzhiyun /* 1077*4882a593Smuzhiyun * 0 DDR self-test write command 1078*4882a593Smuzhiyun * 1 DDR self-test read command 1079*4882a593Smuzhiyun */ 1080*4882a593Smuzhiyun #define TW5864_WRITE_FLAG BIT(2) 1081*4882a593Smuzhiyun #define TW5864_DATA_MODE_SHIFT 4 1082*4882a593Smuzhiyun /* 1083*4882a593Smuzhiyun * 0 write 32'haaaa5555 to DDR 1084*4882a593Smuzhiyun * 1 write 32'hffffffff to DDR 1085*4882a593Smuzhiyun * 2 write 32'hha5a55a5a to DDR 1086*4882a593Smuzhiyun * 3 write increasing data to DDR 1087*4882a593Smuzhiyun */ 1088*4882a593Smuzhiyun #define TW5864_DATA_MODE (0x3 << 4) 1089*4882a593Smuzhiyun 1090*4882a593Smuzhiyun /* [7:0] The maximum data of one burst in DDR self-test mode */ 1091*4882a593Smuzhiyun #define TW5864_BURST_CNTR_MAX 0xa024 1092*4882a593Smuzhiyun /* [15:0] The maximum burst counter (bit 15~0) in DDR self-test mode */ 1093*4882a593Smuzhiyun #define TW5864_DDR_PROC_CNTR_MAX_L 0xa028 1094*4882a593Smuzhiyun /* The maximum burst counter (bit 31~16) in DDR self-test mode */ 1095*4882a593Smuzhiyun #define TW5864_DDR_PROC_CNTR_MAX_H 0xa02c 1096*4882a593Smuzhiyun /* [0]: Start one DDR self-test */ 1097*4882a593Smuzhiyun #define TW5864_DDR_SELF_TEST_CMD 0xa030 1098*4882a593Smuzhiyun /* The maximum error counter (bit 15 ~ 0) in DDR self-test */ 1099*4882a593Smuzhiyun #define TW5864_ERR_CNTR_L 0xa034 1100*4882a593Smuzhiyun 1101*4882a593Smuzhiyun #define TW5864_ERR_CNTR_H_AND_FLAG 0xa038 1102*4882a593Smuzhiyun /* Define controls in register TW5864_ERR_CNTR_H_AND_FLAG */ 1103*4882a593Smuzhiyun /* The maximum error counter (bit 30 ~ 16) in DDR self-test */ 1104*4882a593Smuzhiyun #define TW5864_ERR_CNTR_H_MASK 0x3fff 1105*4882a593Smuzhiyun /* DDR self-test end flag */ 1106*4882a593Smuzhiyun #define TW5864_END_FLAG 0x8000 1107*4882a593Smuzhiyun 1108*4882a593Smuzhiyun /* 1109*4882a593Smuzhiyun * DDR Controller B: same as 0xa000 ~ 0xa038, but add TW5864_DDR_B_OFFSET to all 1110*4882a593Smuzhiyun * addresses 1111*4882a593Smuzhiyun */ 1112*4882a593Smuzhiyun #define TW5864_DDR_B_OFFSET 0x0800 1113*4882a593Smuzhiyun 1114*4882a593Smuzhiyun /* 0xb004 ~ 0xb018 – HW version/ARB12 Register Map */ 1115*4882a593Smuzhiyun /* [15:0] Default is C013 */ 1116*4882a593Smuzhiyun #define TW5864_HW_VERSION 0xb004 1117*4882a593Smuzhiyun 1118*4882a593Smuzhiyun #define TW5864_REQS_ENABLE 0xb010 1119*4882a593Smuzhiyun /* Define controls in register TW5864_REQS_ENABLE */ 1120*4882a593Smuzhiyun /* Audio data in to DDR enable (default 1) */ 1121*4882a593Smuzhiyun #define TW5864_AUD_DATA_IN_ENB BIT(0) 1122*4882a593Smuzhiyun /* Audio encode request to DDR enable (default 1) */ 1123*4882a593Smuzhiyun #define TW5864_AUD_ENC_REQ_ENB BIT(1) 1124*4882a593Smuzhiyun /* Audio decode request0 to DDR enable (default 1) */ 1125*4882a593Smuzhiyun #define TW5864_AUD_DEC_REQ0_ENB BIT(2) 1126*4882a593Smuzhiyun /* Audio decode request1 to DDR enable (default 1) */ 1127*4882a593Smuzhiyun #define TW5864_AUD_DEC_REQ1_ENB BIT(3) 1128*4882a593Smuzhiyun /* VLC stream request to DDR enable (default 1) */ 1129*4882a593Smuzhiyun #define TW5864_VLC_STRM_REQ_ENB BIT(4) 1130*4882a593Smuzhiyun /* H264 MV request to DDR enable (default 1) */ 1131*4882a593Smuzhiyun #define TW5864_DVM_MV_REQ_ENB BIT(5) 1132*4882a593Smuzhiyun /* mux_core MVD request to DDR enable (default 1) */ 1133*4882a593Smuzhiyun #define TW5864_MVD_REQ_ENB BIT(6) 1134*4882a593Smuzhiyun /* mux_core MVD temp data request to DDR enable (default 1) */ 1135*4882a593Smuzhiyun #define TW5864_MVD_TMP_REQ_ENB BIT(7) 1136*4882a593Smuzhiyun /* JPEG request to DDR enable (default 1) */ 1137*4882a593Smuzhiyun #define TW5864_JPEG_REQ_ENB BIT(8) 1138*4882a593Smuzhiyun /* mv_flag request to DDR enable (default 1) */ 1139*4882a593Smuzhiyun #define TW5864_MV_FLAG_REQ_ENB BIT(9) 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun #define TW5864_ARB12 0xb018 1142*4882a593Smuzhiyun /* Define controls in register TW5864_ARB12 */ 1143*4882a593Smuzhiyun /* ARB12 Enable (default 1) */ 1144*4882a593Smuzhiyun #define TW5864_ARB12_ENB BIT(15) 1145*4882a593Smuzhiyun /* ARB12 maximum value of time out counter (default 15"h1FF) */ 1146*4882a593Smuzhiyun #define TW5864_ARB12_TIME_OUT_CNT 0x7fff 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun /* 0xb800 ~ 0xb80c -- Indirect Access Register Map */ 1149*4882a593Smuzhiyun /* 1150*4882a593Smuzhiyun * Spec says: 1151*4882a593Smuzhiyun * In order to access the indirect register space, the following procedure is 1152*4882a593Smuzhiyun * followed. 1153*4882a593Smuzhiyun * But reference driver implementation, and current driver, too, does it 1154*4882a593Smuzhiyun * differently. 1155*4882a593Smuzhiyun * 1156*4882a593Smuzhiyun * Write Registers: 1157*4882a593Smuzhiyun * (1) Write IND_DATA at 0xb804 ~ 0xb807 1158*4882a593Smuzhiyun * (2) Read BUSY flag from 0xb803. Wait until BUSY signal is 0. 1159*4882a593Smuzhiyun * (3) Write IND_ADDR at 0xb800 ~ 0xb801. Set R/W to "1", ENABLE to "1" 1160*4882a593Smuzhiyun * Read Registers: 1161*4882a593Smuzhiyun * (1) Read BUSY flag from 0xb803. Wait until BUSY signal is 0. 1162*4882a593Smuzhiyun * (2) Write IND_ADDR at 0xb800 ~ 0xb801. Set R/W to "0", ENABLE to "1" 1163*4882a593Smuzhiyun * (3) Read BUSY flag from 0xb803. Wait until BUSY signal is 0. 1164*4882a593Smuzhiyun * (4) Read IND_DATA from 0xb804 ~ 0xb807 1165*4882a593Smuzhiyun */ 1166*4882a593Smuzhiyun #define TW5864_IND_CTL 0xb800 1167*4882a593Smuzhiyun /* Define controls in register TW5864_IND_CTL */ 1168*4882a593Smuzhiyun /* Address used to access indirect register space */ 1169*4882a593Smuzhiyun #define TW5864_IND_ADDR 0x0000ffff 1170*4882a593Smuzhiyun /* Wait until this bit is "0" before using indirect access */ 1171*4882a593Smuzhiyun #define TW5864_BUSY BIT(31) 1172*4882a593Smuzhiyun /* Activate the indirect access. This bit is self cleared */ 1173*4882a593Smuzhiyun #define TW5864_ENABLE BIT(25) 1174*4882a593Smuzhiyun /* Read/Write command */ 1175*4882a593Smuzhiyun #define TW5864_RW BIT(24) 1176*4882a593Smuzhiyun 1177*4882a593Smuzhiyun /* [31:0] Data used to read/write indirect register space */ 1178*4882a593Smuzhiyun #define TW5864_IND_DATA 0xb804 1179*4882a593Smuzhiyun 1180*4882a593Smuzhiyun /* 0xc000 ~ 0xc7fc -- Preview Register Map */ 1181*4882a593Smuzhiyun /* Mostly skipped this section. */ 1182*4882a593Smuzhiyun /* 1183*4882a593Smuzhiyun * [15:0] Status of Vsync Synchronized PCI_PV_CH_EN (Read Only) 1184*4882a593Smuzhiyun * 1 Channel Enabled 1185*4882a593Smuzhiyun * 0 Channel Disabled 1186*4882a593Smuzhiyun */ 1187*4882a593Smuzhiyun #define TW5864_PCI_PV_CH_STATUS 0xc000 1188*4882a593Smuzhiyun /* 1189*4882a593Smuzhiyun * [15:0] PCI Preview Path Enable for channel n 1190*4882a593Smuzhiyun * 1 Channel Enable 1191*4882a593Smuzhiyun * 0 Channel Disable 1192*4882a593Smuzhiyun */ 1193*4882a593Smuzhiyun #define TW5864_PCI_PV_CH_EN 0xc004 1194*4882a593Smuzhiyun 1195*4882a593Smuzhiyun /* 0xc800 ~ 0xc804 -- JPEG Capture Register Map */ 1196*4882a593Smuzhiyun /* Skipped. */ 1197*4882a593Smuzhiyun /* 0xd000 ~ 0xd0fc -- JPEG Control Register Map */ 1198*4882a593Smuzhiyun /* Skipped. */ 1199*4882a593Smuzhiyun 1200*4882a593Smuzhiyun /* 0xe000 ~ 0xfc04 – Motion Vector Register Map */ 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun /* ME Motion Vector data (Four Byte Each) 0xe000 ~ 0xe7fc */ 1203*4882a593Smuzhiyun #define TW5864_ME_MV_VEC_START 0xe000 1204*4882a593Smuzhiyun #define TW5864_ME_MV_VEC_MAX_OFFSET 0x1ff 1205*4882a593Smuzhiyun #define TW5864_ME_MV_VEC(offset) (TW5864_ME_MV_VEC_START + 4 * offset) 1206*4882a593Smuzhiyun 1207*4882a593Smuzhiyun #define TW5864_MV 0xfc00 1208*4882a593Smuzhiyun /* Define controls in register TW5864_MV */ 1209*4882a593Smuzhiyun /* mv bank0 full status , write "1" to clear */ 1210*4882a593Smuzhiyun #define TW5864_MV_BK0_FULL BIT(0) 1211*4882a593Smuzhiyun /* mv bank1 full status , write "1" to clear */ 1212*4882a593Smuzhiyun #define TW5864_MV_BK1_FULL BIT(1) 1213*4882a593Smuzhiyun /* slice end status; write "1" to clear */ 1214*4882a593Smuzhiyun #define TW5864_MV_EOF BIT(2) 1215*4882a593Smuzhiyun /* mv encode interrupt status; write "1" to clear */ 1216*4882a593Smuzhiyun #define TW5864_MV_DSP_INTR BIT(3) 1217*4882a593Smuzhiyun /* mv write memory overflow, write "1" to clear */ 1218*4882a593Smuzhiyun #define TW5864_DSP_WR_OF BIT(4) 1219*4882a593Smuzhiyun #define TW5864_MV_LEN_SHIFT 5 1220*4882a593Smuzhiyun /* mv stream length */ 1221*4882a593Smuzhiyun #define TW5864_MV_LEN (0xff << 5) 1222*4882a593Smuzhiyun /* The configured status bit written into bit 15 of 0xfc04 */ 1223*4882a593Smuzhiyun #define TW5864_MPI_DDR_SEL BIT(13) 1224*4882a593Smuzhiyun 1225*4882a593Smuzhiyun #define TW5864_MPI_DDR_SEL_REG 0xfc04 1226*4882a593Smuzhiyun /* Define controls in register TW5864_MPI_DDR_SEL_REG */ 1227*4882a593Smuzhiyun /* 1228*4882a593Smuzhiyun * SW configure register 1229*4882a593Smuzhiyun * 0 MV is saved in internal DPR 1230*4882a593Smuzhiyun * 1 MV is saved in DDR 1231*4882a593Smuzhiyun */ 1232*4882a593Smuzhiyun #define TW5864_MPI_DDR_SEL2 BIT(15) 1233*4882a593Smuzhiyun 1234*4882a593Smuzhiyun /* 0x18000 ~ 0x181fc – PCI Master/Slave Control Map */ 1235*4882a593Smuzhiyun #define TW5864_PCI_INTR_STATUS 0x18000 1236*4882a593Smuzhiyun /* Define controls in register TW5864_PCI_INTR_STATUS */ 1237*4882a593Smuzhiyun /* vlc done */ 1238*4882a593Smuzhiyun #define TW5864_VLC_DONE_INTR BIT(1) 1239*4882a593Smuzhiyun /* ad vsync */ 1240*4882a593Smuzhiyun #define TW5864_AD_VSYNC_INTR BIT(3) 1241*4882a593Smuzhiyun /* preview eof */ 1242*4882a593Smuzhiyun #define TW5864_PREV_EOF_INTR BIT(4) 1243*4882a593Smuzhiyun /* preview overflow interrupt */ 1244*4882a593Smuzhiyun #define TW5864_PREV_OVERFLOW_INTR BIT(5) 1245*4882a593Smuzhiyun /* timer interrupt */ 1246*4882a593Smuzhiyun #define TW5864_TIMER_INTR BIT(6) 1247*4882a593Smuzhiyun /* audio eof */ 1248*4882a593Smuzhiyun #define TW5864_AUDIO_EOF_INTR BIT(8) 1249*4882a593Smuzhiyun /* IIC done */ 1250*4882a593Smuzhiyun #define TW5864_IIC_DONE_INTR BIT(24) 1251*4882a593Smuzhiyun /* ad interrupt (e.g.: video lost, video format changed) */ 1252*4882a593Smuzhiyun #define TW5864_AD_INTR_REG BIT(25) 1253*4882a593Smuzhiyun 1254*4882a593Smuzhiyun #define TW5864_PCI_INTR_CTL 0x18004 1255*4882a593Smuzhiyun /* Define controls in register TW5864_PCI_INTR_CTL */ 1256*4882a593Smuzhiyun /* master enable */ 1257*4882a593Smuzhiyun #define TW5864_PCI_MAST_ENB BIT(0) 1258*4882a593Smuzhiyun /* mvd&vlc master enable */ 1259*4882a593Smuzhiyun #define TW5864_MVD_VLC_MAST_ENB 0x06 1260*4882a593Smuzhiyun /* (Need to set 0 in TW5864A) */ 1261*4882a593Smuzhiyun #define TW5864_AD_MAST_ENB BIT(3) 1262*4882a593Smuzhiyun /* preview master enable */ 1263*4882a593Smuzhiyun #define TW5864_PREV_MAST_ENB BIT(4) 1264*4882a593Smuzhiyun /* preview overflow enable */ 1265*4882a593Smuzhiyun #define TW5864_PREV_OVERFLOW_ENB BIT(5) 1266*4882a593Smuzhiyun /* timer interrupt enable */ 1267*4882a593Smuzhiyun #define TW5864_TIMER_INTR_ENB BIT(6) 1268*4882a593Smuzhiyun /* JPEG master (push mode) enable */ 1269*4882a593Smuzhiyun #define TW5864_JPEG_MAST_ENB BIT(7) 1270*4882a593Smuzhiyun #define TW5864_AU_MAST_ENB_CHN_SHIFT 8 1271*4882a593Smuzhiyun /* audio master channel enable */ 1272*4882a593Smuzhiyun #define TW5864_AU_MAST_ENB_CHN (0xffff << 8) 1273*4882a593Smuzhiyun /* IIC interrupt enable */ 1274*4882a593Smuzhiyun #define TW5864_IIC_INTR_ENB BIT(24) 1275*4882a593Smuzhiyun /* ad interrupt enable */ 1276*4882a593Smuzhiyun #define TW5864_AD_INTR_ENB BIT(25) 1277*4882a593Smuzhiyun /* target burst enable */ 1278*4882a593Smuzhiyun #define TW5864_PCI_TAR_BURST_ENB BIT(26) 1279*4882a593Smuzhiyun /* vlc stream burst enable */ 1280*4882a593Smuzhiyun #define TW5864_PCI_VLC_BURST_ENB BIT(27) 1281*4882a593Smuzhiyun /* ddr burst enable (1 enable, and must set DDR_BRST_EN) */ 1282*4882a593Smuzhiyun #define TW5864_PCI_DDR_BURST_ENB BIT(28) 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun /* 1285*4882a593Smuzhiyun * Because preview and audio have 16 channels separately, so using this 1286*4882a593Smuzhiyun * registers to indicate interrupt status for every channels. This is secondary 1287*4882a593Smuzhiyun * interrupt status register. OR operating of the PREV_INTR_REG is 1288*4882a593Smuzhiyun * PREV_EOF_INTR, OR operating of the AU_INTR_REG bits is AUDIO_EOF_INTR 1289*4882a593Smuzhiyun */ 1290*4882a593Smuzhiyun #define TW5864_PREV_AND_AU_INTR 0x18008 1291*4882a593Smuzhiyun /* Define controls in register TW5864_PREV_AND_AU_INTR */ 1292*4882a593Smuzhiyun /* preview eof interrupt flag */ 1293*4882a593Smuzhiyun #define TW5864_PREV_INTR_REG 0x0000ffff 1294*4882a593Smuzhiyun #define TW5864_AU_INTR_REG_SHIFT 16 1295*4882a593Smuzhiyun /* audio eof interrupt flag */ 1296*4882a593Smuzhiyun #define TW5864_AU_INTR_REG (0xffff << 16) 1297*4882a593Smuzhiyun 1298*4882a593Smuzhiyun #define TW5864_MASTER_ENB_REG 0x1800c 1299*4882a593Smuzhiyun /* Define controls in register TW5864_MASTER_ENB_REG */ 1300*4882a593Smuzhiyun /* master enable */ 1301*4882a593Smuzhiyun #define TW5864_PCI_VLC_INTR_ENB BIT(1) 1302*4882a593Smuzhiyun /* mvd and vlc master enable */ 1303*4882a593Smuzhiyun #define TW5864_PCI_PREV_INTR_ENB BIT(4) 1304*4882a593Smuzhiyun /* ad vsync master enable */ 1305*4882a593Smuzhiyun #define TW5864_PCI_PREV_OF_INTR_ENB BIT(5) 1306*4882a593Smuzhiyun /* jpeg master enable */ 1307*4882a593Smuzhiyun #define TW5864_PCI_JPEG_INTR_ENB BIT(7) 1308*4882a593Smuzhiyun /* preview master enable */ 1309*4882a593Smuzhiyun #define TW5864_PCI_AUD_INTR_ENB BIT(8) 1310*4882a593Smuzhiyun 1311*4882a593Smuzhiyun /* 1312*4882a593Smuzhiyun * Every channel of preview and audio have ping-pong buffers in system memory, 1313*4882a593Smuzhiyun * this register is the buffer flag to notify software which buffer is been 1314*4882a593Smuzhiyun * operated. 1315*4882a593Smuzhiyun */ 1316*4882a593Smuzhiyun #define TW5864_PREV_AND_AU_BUF_FLAG 0x18010 1317*4882a593Smuzhiyun /* Define controls in register TW5864_PREV_AND_AU_BUF_FLAG */ 1318*4882a593Smuzhiyun /* preview buffer A/B flag */ 1319*4882a593Smuzhiyun #define TW5864_PREV_BUF_FLAG 0xffff 1320*4882a593Smuzhiyun #define TW5864_AUDIO_BUF_FLAG_SHIFT 16 1321*4882a593Smuzhiyun /* audio buffer A/B flag */ 1322*4882a593Smuzhiyun #define TW5864_AUDIO_BUF_FLAG (0xffff << 16) 1323*4882a593Smuzhiyun 1324*4882a593Smuzhiyun #define TW5864_IIC 0x18014 1325*4882a593Smuzhiyun /* Define controls in register TW5864_IIC */ 1326*4882a593Smuzhiyun /* register data */ 1327*4882a593Smuzhiyun #define TW5864_IIC_DATA 0x00ff 1328*4882a593Smuzhiyun #define TW5864_IIC_REG_ADDR_SHIFT 8 1329*4882a593Smuzhiyun /* register addr */ 1330*4882a593Smuzhiyun #define TW5864_IIC_REG_ADDR (0xff << 8) 1331*4882a593Smuzhiyun /* rd/wr flag rd=1,wr=0 */ 1332*4882a593Smuzhiyun #define TW5864_IIC_RW BIT(16) 1333*4882a593Smuzhiyun #define TW5864_IIC_DEV_ADDR_SHIFT 17 1334*4882a593Smuzhiyun /* device addr */ 1335*4882a593Smuzhiyun #define TW5864_IIC_DEV_ADDR (0x7f << 17) 1336*4882a593Smuzhiyun /* 1337*4882a593Smuzhiyun * iic done, software kick off one time iic transaction through setting this 1338*4882a593Smuzhiyun * bit to 1. Then poll this bit, value 1 indicate iic transaction have 1339*4882a593Smuzhiyun * completed, if read, valid data have been stored in iic_data 1340*4882a593Smuzhiyun */ 1341*4882a593Smuzhiyun #define TW5864_IIC_DONE BIT(24) 1342*4882a593Smuzhiyun 1343*4882a593Smuzhiyun #define TW5864_RST_AND_IF_INFO 0x18018 1344*4882a593Smuzhiyun /* Define controls in register TW5864_RST_AND_IF_INFO */ 1345*4882a593Smuzhiyun /* application software soft reset */ 1346*4882a593Smuzhiyun #define TW5864_APP_SOFT_RST BIT(0) 1347*4882a593Smuzhiyun #define TW5864_PCI_INF_VERSION_SHIFT 16 1348*4882a593Smuzhiyun /* PCI interface version, read only */ 1349*4882a593Smuzhiyun #define TW5864_PCI_INF_VERSION (0xffff << 16) 1350*4882a593Smuzhiyun 1351*4882a593Smuzhiyun /* vlc stream crc value, it is calculated in pci module */ 1352*4882a593Smuzhiyun #define TW5864_VLC_CRC_REG 0x1801c 1353*4882a593Smuzhiyun /* 1354*4882a593Smuzhiyun * vlc max length, it is defined by software based on software assign memory 1355*4882a593Smuzhiyun * space for vlc 1356*4882a593Smuzhiyun */ 1357*4882a593Smuzhiyun #define TW5864_VLC_MAX_LENGTH 0x18020 1358*4882a593Smuzhiyun /* vlc length of one frame */ 1359*4882a593Smuzhiyun #define TW5864_VLC_LENGTH 0x18024 1360*4882a593Smuzhiyun /* vlc original crc value */ 1361*4882a593Smuzhiyun #define TW5864_VLC_INTRA_CRC_I_REG 0x18028 1362*4882a593Smuzhiyun /* vlc original crc value */ 1363*4882a593Smuzhiyun #define TW5864_VLC_INTRA_CRC_O_REG 0x1802c 1364*4882a593Smuzhiyun /* mv stream crc value, it is calculated in pci module */ 1365*4882a593Smuzhiyun #define TW5864_VLC_PAR_CRC_REG 0x18030 1366*4882a593Smuzhiyun /* mv length */ 1367*4882a593Smuzhiyun #define TW5864_VLC_PAR_LENGTH_REG 0x18034 1368*4882a593Smuzhiyun /* mv original crc value */ 1369*4882a593Smuzhiyun #define TW5864_VLC_PAR_I_REG 0x18038 1370*4882a593Smuzhiyun /* mv original crc value */ 1371*4882a593Smuzhiyun #define TW5864_VLC_PAR_O_REG 0x1803c 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun /* 1374*4882a593Smuzhiyun * Configuration register for 9[or 10] CIFs or 1D1+15QCIF Preview mode. 1375*4882a593Smuzhiyun * PREV_PCI_ENB_CHN[0] Enable 9th preview channel (9CIF prev) or 1D1 channel in 1376*4882a593Smuzhiyun * (1D1+15QCIF prev) 1377*4882a593Smuzhiyun * PREV_PCI_ENB_CHN[1] Enable 10th preview channel 1378*4882a593Smuzhiyun */ 1379*4882a593Smuzhiyun #define TW5864_PREV_PCI_ENB_CHN 0x18040 1380*4882a593Smuzhiyun /* Description skipped. */ 1381*4882a593Smuzhiyun #define TW5864_PREV_FRAME_FORMAT_IN 0x18044 1382*4882a593Smuzhiyun /* IIC enable */ 1383*4882a593Smuzhiyun #define TW5864_IIC_ENB 0x18048 1384*4882a593Smuzhiyun /* 1385*4882a593Smuzhiyun * Timer interrupt interval 1386*4882a593Smuzhiyun * 0 1ms 1387*4882a593Smuzhiyun * 1 2ms 1388*4882a593Smuzhiyun * 2 4ms 1389*4882a593Smuzhiyun * 3 8ms 1390*4882a593Smuzhiyun */ 1391*4882a593Smuzhiyun #define TW5864_PCI_INTTM_SCALE 0x1804c 1392*4882a593Smuzhiyun 1393*4882a593Smuzhiyun /* 1394*4882a593Smuzhiyun * The above register is pci base address registers. Application software will 1395*4882a593Smuzhiyun * initialize them to tell chip where the corresponding stream will be dumped 1396*4882a593Smuzhiyun * to. Application software will select appropriate base address interval based 1397*4882a593Smuzhiyun * on the stream length. 1398*4882a593Smuzhiyun */ 1399*4882a593Smuzhiyun /* VLC stream base address */ 1400*4882a593Smuzhiyun #define TW5864_VLC_STREAM_BASE_ADDR 0x18080 1401*4882a593Smuzhiyun /* MV stream base address */ 1402*4882a593Smuzhiyun #define TW5864_MV_STREAM_BASE_ADDR 0x18084 1403*4882a593Smuzhiyun /* 0x180a0 – 0x180bc: audio burst base address. Skipped. */ 1404*4882a593Smuzhiyun /* 0x180c0 ~ 0x180dc – JPEG Push Mode Buffer Base Address. Skipped. */ 1405*4882a593Smuzhiyun /* 0x18100 – 0x1817c: preview burst base address. Skipped. */ 1406*4882a593Smuzhiyun 1407*4882a593Smuzhiyun /* 0x80000 ~ 0x87fff -- DDR Burst RW Register Map */ 1408*4882a593Smuzhiyun #define TW5864_DDR_CTL 0x80000 1409*4882a593Smuzhiyun /* Define controls in register TW5864_DDR_CTL */ 1410*4882a593Smuzhiyun #define TW5864_BRST_LENGTH_SHIFT 2 1411*4882a593Smuzhiyun /* Length of 32-bit data burst */ 1412*4882a593Smuzhiyun #define TW5864_BRST_LENGTH (0x3fff << 2) 1413*4882a593Smuzhiyun /* 1414*4882a593Smuzhiyun * Burst Read/Write 1415*4882a593Smuzhiyun * 0 Read Burst from DDR 1416*4882a593Smuzhiyun * 1 Write Burst to DDR 1417*4882a593Smuzhiyun */ 1418*4882a593Smuzhiyun #define TW5864_BRST_RW BIT(16) 1419*4882a593Smuzhiyun /* Begin a new DDR Burst. This bit is self cleared */ 1420*4882a593Smuzhiyun #define TW5864_NEW_BRST_CMD BIT(17) 1421*4882a593Smuzhiyun /* DDR Burst End Flag */ 1422*4882a593Smuzhiyun #define TW5864_BRST_END BIT(24) 1423*4882a593Smuzhiyun /* Enable Error Interrupt for Single DDR Access */ 1424*4882a593Smuzhiyun #define TW5864_SING_ERR_INTR BIT(25) 1425*4882a593Smuzhiyun /* Enable Error Interrupt for Burst DDR Access */ 1426*4882a593Smuzhiyun #define TW5864_BRST_ERR_INTR BIT(26) 1427*4882a593Smuzhiyun /* Enable Interrupt for End of DDR Burst Access */ 1428*4882a593Smuzhiyun #define TW5864_BRST_END_INTR BIT(27) 1429*4882a593Smuzhiyun /* DDR Single Access Error Flag */ 1430*4882a593Smuzhiyun #define TW5864_SINGLE_ERR BIT(28) 1431*4882a593Smuzhiyun /* DDR Single Access Busy Flag */ 1432*4882a593Smuzhiyun #define TW5864_SINGLE_BUSY BIT(29) 1433*4882a593Smuzhiyun /* DDR Burst Access Error Flag */ 1434*4882a593Smuzhiyun #define TW5864_BRST_ERR BIT(30) 1435*4882a593Smuzhiyun /* DDR Burst Access Busy Flag */ 1436*4882a593Smuzhiyun #define TW5864_BRST_BUSY BIT(31) 1437*4882a593Smuzhiyun 1438*4882a593Smuzhiyun /* [27:0] DDR Access Address. Bit [1:0] has to be 0 */ 1439*4882a593Smuzhiyun #define TW5864_DDR_ADDR 0x80004 1440*4882a593Smuzhiyun /* DDR Access Internal Buffer Address. Bit [1:0] has to be 0 */ 1441*4882a593Smuzhiyun #define TW5864_DPR_BUF_ADDR 0x80008 1442*4882a593Smuzhiyun /* SRAM Buffer MPI Access Space. Totally 16 KB */ 1443*4882a593Smuzhiyun #define TW5864_DPR_BUF_START 0x84000 1444*4882a593Smuzhiyun /* 0x84000 - 0x87ffc */ 1445*4882a593Smuzhiyun #define TW5864_DPR_BUF_SIZE 0x4000 1446*4882a593Smuzhiyun 1447*4882a593Smuzhiyun /* Indirect Map Space */ 1448*4882a593Smuzhiyun /* 1449*4882a593Smuzhiyun * The indirect space is accessed through 0xb800 ~ 0xb807 registers in direct 1450*4882a593Smuzhiyun * access space 1451*4882a593Smuzhiyun */ 1452*4882a593Smuzhiyun /* Analog Video / Audio Decoder / Encoder */ 1453*4882a593Smuzhiyun /* Allowed channel values: [0; 3] */ 1454*4882a593Smuzhiyun /* Read-only register */ 1455*4882a593Smuzhiyun #define TW5864_INDIR_VIN_0(channel) (0x000 + channel * 0x010) 1456*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_VIN_0 */ 1457*4882a593Smuzhiyun /* 1458*4882a593Smuzhiyun * 1 Video not present. (sync is not detected in number of consecutive line 1459*4882a593Smuzhiyun * periods specified by MISSCNT register) 1460*4882a593Smuzhiyun * 0 Video detected. 1461*4882a593Smuzhiyun */ 1462*4882a593Smuzhiyun #define TW5864_INDIR_VIN_0_VDLOSS BIT(7) 1463*4882a593Smuzhiyun /* 1464*4882a593Smuzhiyun * 1 Horizontal sync PLL is locked to the incoming video source. 1465*4882a593Smuzhiyun * 0 Horizontal sync PLL is not locked. 1466*4882a593Smuzhiyun */ 1467*4882a593Smuzhiyun #define TW5864_INDIR_VIN_0_HLOCK BIT(6) 1468*4882a593Smuzhiyun /* 1469*4882a593Smuzhiyun * 1 Sub-carrier PLL is locked to the incoming video source. 1470*4882a593Smuzhiyun * 0 Sub-carrier PLL is not locked. 1471*4882a593Smuzhiyun */ 1472*4882a593Smuzhiyun #define TW5864_INDIR_VIN_0_SLOCK BIT(5) 1473*4882a593Smuzhiyun /* 1474*4882a593Smuzhiyun * 1 Even field is being decoded. 1475*4882a593Smuzhiyun * 0 Odd field is being decoded. 1476*4882a593Smuzhiyun */ 1477*4882a593Smuzhiyun #define TW5864_INDIR_VIN_0_FLD BIT(4) 1478*4882a593Smuzhiyun /* 1479*4882a593Smuzhiyun * 1 Vertical logic is locked to the incoming video source. 1480*4882a593Smuzhiyun * 0 Vertical logic is not locked. 1481*4882a593Smuzhiyun */ 1482*4882a593Smuzhiyun #define TW5864_INDIR_VIN_0_VLOCK BIT(3) 1483*4882a593Smuzhiyun /* 1484*4882a593Smuzhiyun * 1 No color burst signal detected. 1485*4882a593Smuzhiyun * 0 Color burst signal detected. 1486*4882a593Smuzhiyun */ 1487*4882a593Smuzhiyun #define TW5864_INDIR_VIN_0_MONO BIT(1) 1488*4882a593Smuzhiyun /* 1489*4882a593Smuzhiyun * 0 60Hz source detected 1490*4882a593Smuzhiyun * 1 50Hz source detected 1491*4882a593Smuzhiyun * The actual vertical scanning frequency depends on the current standard 1492*4882a593Smuzhiyun * invoked. 1493*4882a593Smuzhiyun */ 1494*4882a593Smuzhiyun #define TW5864_INDIR_VIN_0_DET50 BIT(0) 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun #define TW5864_INDIR_VIN_1(channel) (0x001 + channel * 0x010) 1497*4882a593Smuzhiyun /* VCR signal indicator. Read-only. */ 1498*4882a593Smuzhiyun #define TW5864_INDIR_VIN_1_VCR BIT(7) 1499*4882a593Smuzhiyun /* Weak signal indicator 2. Read-only. */ 1500*4882a593Smuzhiyun #define TW5864_INDIR_VIN_1_WKAIR BIT(6) 1501*4882a593Smuzhiyun /* Weak signal indicator controlled by WKTH. Read-only. */ 1502*4882a593Smuzhiyun #define TW5864_INDIR_VIN_1_WKAIR1 BIT(5) 1503*4882a593Smuzhiyun /* 1504*4882a593Smuzhiyun * 1 = Standard signal 1505*4882a593Smuzhiyun * 0 = Non-standard signal 1506*4882a593Smuzhiyun * Read-only 1507*4882a593Smuzhiyun */ 1508*4882a593Smuzhiyun #define TW5864_INDIR_VIN_1_VSTD BIT(4) 1509*4882a593Smuzhiyun /* 1510*4882a593Smuzhiyun * 1 = Non-interlaced signal 1511*4882a593Smuzhiyun * 0 = interlaced signal 1512*4882a593Smuzhiyun * Read-only 1513*4882a593Smuzhiyun */ 1514*4882a593Smuzhiyun #define TW5864_INDIR_VIN_1_NINTL BIT(3) 1515*4882a593Smuzhiyun /* 1516*4882a593Smuzhiyun * Vertical Sharpness Control. Writable. 1517*4882a593Smuzhiyun * 0 = None (default) 1518*4882a593Smuzhiyun * 7 = Highest 1519*4882a593Smuzhiyun * **Note: VSHP must be set to ‘0’ if COMB = 0 1520*4882a593Smuzhiyun */ 1521*4882a593Smuzhiyun #define TW5864_INDIR_VIN_1_VSHP 0x07 1522*4882a593Smuzhiyun 1523*4882a593Smuzhiyun /* HDELAY_XY[7:0] */ 1524*4882a593Smuzhiyun #define TW5864_INDIR_VIN_2_HDELAY_XY_LO(channel) (0x002 + channel * 0x010) 1525*4882a593Smuzhiyun /* HACTIVE_XY[7:0] */ 1526*4882a593Smuzhiyun #define TW5864_INDIR_VIN_3_HACTIVE_XY_LO(channel) (0x003 + channel * 0x010) 1527*4882a593Smuzhiyun /* VDELAY_XY[7:0] */ 1528*4882a593Smuzhiyun #define TW5864_INDIR_VIN_4_VDELAY_XY_LO(channel) (0x004 + channel * 0x010) 1529*4882a593Smuzhiyun /* VACTIVE_XY[7:0] */ 1530*4882a593Smuzhiyun #define TW5864_INDIR_VIN_5_VACTIVE_XY_LO(channel) (0x005 + channel * 0x010) 1531*4882a593Smuzhiyun 1532*4882a593Smuzhiyun #define TW5864_INDIR_VIN_6(channel) (0x006 + channel * 0x010) 1533*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_VIN_6 */ 1534*4882a593Smuzhiyun #define TW5864_INDIR_VIN_6_HDELAY_XY_HI 0x03 1535*4882a593Smuzhiyun #define TW5864_INDIR_VIN_6_HACTIVE_XY_HI_SHIFT 2 1536*4882a593Smuzhiyun #define TW5864_INDIR_VIN_6_HACTIVE_XY_HI (0x03 << 2) 1537*4882a593Smuzhiyun #define TW5864_INDIR_VIN_6_VDELAY_XY_HI BIT(4) 1538*4882a593Smuzhiyun #define TW5864_INDIR_VIN_6_VACTIVE_XY_HI BIT(5) 1539*4882a593Smuzhiyun 1540*4882a593Smuzhiyun /* 1541*4882a593Smuzhiyun * HDELAY_XY This 10bit register defines the starting location of horizontal 1542*4882a593Smuzhiyun * active pixel for display / record path. A unit is 1 pixel. The default value 1543*4882a593Smuzhiyun * is 0x00f for NTSC and 0x00a for PAL. 1544*4882a593Smuzhiyun * 1545*4882a593Smuzhiyun * HACTIVE_XY This 10bit register defines the number of horizontal active pixel 1546*4882a593Smuzhiyun * for display / record path. A unit is 1 pixel. The default value is decimal 1547*4882a593Smuzhiyun * 720. 1548*4882a593Smuzhiyun * 1549*4882a593Smuzhiyun * VDELAY_XY This 9bit register defines the starting location of vertical 1550*4882a593Smuzhiyun * active for display / record path. A unit is 1 line. The default value is 1551*4882a593Smuzhiyun * decimal 6. 1552*4882a593Smuzhiyun * 1553*4882a593Smuzhiyun * VACTIVE_XY This 9bit register defines the number of vertical active lines 1554*4882a593Smuzhiyun * for display / record path. A unit is 1 line. The default value is decimal 1555*4882a593Smuzhiyun * 240. 1556*4882a593Smuzhiyun */ 1557*4882a593Smuzhiyun 1558*4882a593Smuzhiyun /* HUE These bits control the color hue as 2's complement number. They have 1559*4882a593Smuzhiyun * value from +36o (7Fh) to -36o (80h) with an increment of 2.8o. The 2 LSB has 1560*4882a593Smuzhiyun * no effect. The positive value gives greenish tone and negative value gives 1561*4882a593Smuzhiyun * purplish tone. The default value is 0o (00h). This is effective only on NTSC 1562*4882a593Smuzhiyun * system. The default is 00h. 1563*4882a593Smuzhiyun */ 1564*4882a593Smuzhiyun #define TW5864_INDIR_VIN_7_HUE(channel) (0x007 + channel * 0x010) 1565*4882a593Smuzhiyun 1566*4882a593Smuzhiyun #define TW5864_INDIR_VIN_8(channel) (0x008 + channel * 0x010) 1567*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_VIN_8 */ 1568*4882a593Smuzhiyun /* 1569*4882a593Smuzhiyun * This bit controls the center frequency of the peaking filter. 1570*4882a593Smuzhiyun * The corresponding gain adjustment is HFLT. 1571*4882a593Smuzhiyun * 0 Low 1572*4882a593Smuzhiyun * 1 center 1573*4882a593Smuzhiyun */ 1574*4882a593Smuzhiyun #define TW5864_INDIR_VIN_8_SCURVE BIT(7) 1575*4882a593Smuzhiyun /* CTI level selection. The default is 1. 1576*4882a593Smuzhiyun * 0 None 1577*4882a593Smuzhiyun * 3 Highest 1578*4882a593Smuzhiyun */ 1579*4882a593Smuzhiyun #define TW5864_INDIR_VIN_8_CTI_SHIFT 4 1580*4882a593Smuzhiyun #define TW5864_INDIR_VIN_8_CTI (0x03 << 4) 1581*4882a593Smuzhiyun 1582*4882a593Smuzhiyun /* 1583*4882a593Smuzhiyun * These bits control the amount of sharpness enhancement on the luminance 1584*4882a593Smuzhiyun * signals. There are 16 levels of control with "0" having no effect on the 1585*4882a593Smuzhiyun * output image. 1 through 15 provides sharpness enhancement with "F" being the 1586*4882a593Smuzhiyun * strongest. The default is 1. 1587*4882a593Smuzhiyun */ 1588*4882a593Smuzhiyun #define TW5864_INDIR_VIN_8_SHARPNESS 0x0f 1589*4882a593Smuzhiyun 1590*4882a593Smuzhiyun /* 1591*4882a593Smuzhiyun * These bits control the luminance contrast gain. A value of 100 (64h) has a 1592*4882a593Smuzhiyun * gain of 1. The range adjustment is from 0% to 255% at 1% per step. The 1593*4882a593Smuzhiyun * default is 64h. 1594*4882a593Smuzhiyun */ 1595*4882a593Smuzhiyun #define TW5864_INDIR_VIN_9_CNTRST(channel) (0x009 + channel * 0x010) 1596*4882a593Smuzhiyun 1597*4882a593Smuzhiyun /* 1598*4882a593Smuzhiyun * These bits control the brightness. They have value of –128 to 127 in 2's 1599*4882a593Smuzhiyun * complement form. Positive value increases brightness. A value 0 has no 1600*4882a593Smuzhiyun * effect on the data. The default is 00h. 1601*4882a593Smuzhiyun */ 1602*4882a593Smuzhiyun #define TW5864_INDIR_VIN_A_BRIGHT(channel) (0x00a + channel * 0x010) 1603*4882a593Smuzhiyun 1604*4882a593Smuzhiyun /* 1605*4882a593Smuzhiyun * These bits control the digital gain adjustment to the U (or Cb) component of 1606*4882a593Smuzhiyun * the digital video signal. The color saturation can be adjusted by adjusting 1607*4882a593Smuzhiyun * the U and V color gain components by the same amount in the normal 1608*4882a593Smuzhiyun * situation. The U and V can also be adjusted independently to provide greater 1609*4882a593Smuzhiyun * flexibility. The range of adjustment is 0 to 200%. A value of 128 (80h) has 1610*4882a593Smuzhiyun * gain of 100%. The default is 80h. 1611*4882a593Smuzhiyun */ 1612*4882a593Smuzhiyun #define TW5864_INDIR_VIN_B_SAT_U(channel) (0x00b + channel * 0x010) 1613*4882a593Smuzhiyun 1614*4882a593Smuzhiyun /* 1615*4882a593Smuzhiyun * These bits control the digital gain adjustment to the V (or Cr) component of 1616*4882a593Smuzhiyun * the digital video signal. The color saturation can be adjusted by adjusting 1617*4882a593Smuzhiyun * the U and V color gain components by the same amount in the normal 1618*4882a593Smuzhiyun * situation. The U and V can also be adjusted independently to provide greater 1619*4882a593Smuzhiyun * flexibility. The range of adjustment is 0 to 200%. A value of 128 (80h) has 1620*4882a593Smuzhiyun * gain of 100%. The default is 80h. 1621*4882a593Smuzhiyun */ 1622*4882a593Smuzhiyun #define TW5864_INDIR_VIN_C_SAT_V(channel) (0x00c + channel * 0x010) 1623*4882a593Smuzhiyun 1624*4882a593Smuzhiyun /* Read-only */ 1625*4882a593Smuzhiyun #define TW5864_INDIR_VIN_D(channel) (0x00d + channel * 0x010) 1626*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_VIN_D */ 1627*4882a593Smuzhiyun /* Macrovision color stripe detection may be un-reliable */ 1628*4882a593Smuzhiyun #define TW5864_INDIR_VIN_D_CSBAD BIT(3) 1629*4882a593Smuzhiyun /* Macrovision AGC pulse detected */ 1630*4882a593Smuzhiyun #define TW5864_INDIR_VIN_D_MCVSN BIT(2) 1631*4882a593Smuzhiyun /* Macrovision color stripe protection burst detected */ 1632*4882a593Smuzhiyun #define TW5864_INDIR_VIN_D_CSTRIPE BIT(1) 1633*4882a593Smuzhiyun /* 1634*4882a593Smuzhiyun * This bit is valid only when color stripe protection is detected, i.e. if 1635*4882a593Smuzhiyun * CSTRIPE=1, 1636*4882a593Smuzhiyun * 1 Type 2 color stripe protection 1637*4882a593Smuzhiyun * 0 Type 3 color stripe protection 1638*4882a593Smuzhiyun */ 1639*4882a593Smuzhiyun #define TW5864_INDIR_VIN_D_CTYPE2 BIT(0) 1640*4882a593Smuzhiyun 1641*4882a593Smuzhiyun /* Read-only */ 1642*4882a593Smuzhiyun #define TW5864_INDIR_VIN_E(channel) (0x00e + channel * 0x010) 1643*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_VIN_E */ 1644*4882a593Smuzhiyun /* 1645*4882a593Smuzhiyun * Read-only. 1646*4882a593Smuzhiyun * 0 Idle 1647*4882a593Smuzhiyun * 1 Detection in progress 1648*4882a593Smuzhiyun */ 1649*4882a593Smuzhiyun #define TW5864_INDIR_VIN_E_DETSTUS BIT(7) 1650*4882a593Smuzhiyun /* 1651*4882a593Smuzhiyun * STDNOW Current standard invoked 1652*4882a593Smuzhiyun * 0 NTSC (M) 1653*4882a593Smuzhiyun * 1 PAL (B, D, G, H, I) 1654*4882a593Smuzhiyun * 2 SECAM 1655*4882a593Smuzhiyun * 3 NTSC4.43 1656*4882a593Smuzhiyun * 4 PAL (M) 1657*4882a593Smuzhiyun * 5 PAL (CN) 1658*4882a593Smuzhiyun * 6 PAL 60 1659*4882a593Smuzhiyun * 7 Not valid 1660*4882a593Smuzhiyun */ 1661*4882a593Smuzhiyun #define TW5864_INDIR_VIN_E_STDNOW_SHIFT 4 1662*4882a593Smuzhiyun #define TW5864_INDIR_VIN_E_STDNOW (0x07 << 4) 1663*4882a593Smuzhiyun 1664*4882a593Smuzhiyun /* 1665*4882a593Smuzhiyun * 1 Disable the shadow registers 1666*4882a593Smuzhiyun * 0 Enable VACTIVE and HDELAY shadow registers value depending on STANDARD. 1667*4882a593Smuzhiyun * (Default) 1668*4882a593Smuzhiyun */ 1669*4882a593Smuzhiyun #define TW5864_INDIR_VIN_E_ATREG BIT(3) 1670*4882a593Smuzhiyun /* 1671*4882a593Smuzhiyun * STANDARD Standard selection 1672*4882a593Smuzhiyun * 0 NTSC (M) 1673*4882a593Smuzhiyun * 1 PAL (B, D, G, H, I) 1674*4882a593Smuzhiyun * 2 SECAM 1675*4882a593Smuzhiyun * 3 NTSC4.43 1676*4882a593Smuzhiyun * 4 PAL (M) 1677*4882a593Smuzhiyun * 5 PAL (CN) 1678*4882a593Smuzhiyun * 6 PAL 60 1679*4882a593Smuzhiyun * 7 Auto detection (Default) 1680*4882a593Smuzhiyun */ 1681*4882a593Smuzhiyun #define TW5864_INDIR_VIN_E_STANDARD 0x07 1682*4882a593Smuzhiyun 1683*4882a593Smuzhiyun #define TW5864_INDIR_VIN_F(channel) (0x00f + channel * 0x010) 1684*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_VIN_F */ 1685*4882a593Smuzhiyun /* 1686*4882a593Smuzhiyun * 1 Writing 1 to this bit will manually initiate the auto format detection 1687*4882a593Smuzhiyun * process. This bit is a self-clearing bit 1688*4882a593Smuzhiyun * 0 Manual initiation of auto format detection is done. (Default) 1689*4882a593Smuzhiyun */ 1690*4882a593Smuzhiyun #define TW5864_INDIR_VIN_F_ATSTART BIT(7) 1691*4882a593Smuzhiyun /* Enable recognition of PAL60 (Default) */ 1692*4882a593Smuzhiyun #define TW5864_INDIR_VIN_F_PAL60EN BIT(6) 1693*4882a593Smuzhiyun /* Enable recognition of PAL (CN). (Default) */ 1694*4882a593Smuzhiyun #define TW5864_INDIR_VIN_F_PALCNEN BIT(5) 1695*4882a593Smuzhiyun /* Enable recognition of PAL (M). (Default) */ 1696*4882a593Smuzhiyun #define TW5864_INDIR_VIN_F_PALMEN BIT(4) 1697*4882a593Smuzhiyun /* Enable recognition of NTSC 4.43. (Default) */ 1698*4882a593Smuzhiyun #define TW5864_INDIR_VIN_F_NTSC44EN BIT(3) 1699*4882a593Smuzhiyun /* Enable recognition of SECAM. (Default) */ 1700*4882a593Smuzhiyun #define TW5864_INDIR_VIN_F_SECAMEN BIT(2) 1701*4882a593Smuzhiyun /* Enable recognition of PAL (B, D, G, H, I). (Default) */ 1702*4882a593Smuzhiyun #define TW5864_INDIR_VIN_F_PALBEN BIT(1) 1703*4882a593Smuzhiyun /* Enable recognition of NTSC (M). (Default) */ 1704*4882a593Smuzhiyun #define TW5864_INDIR_VIN_F_NTSCEN BIT(0) 1705*4882a593Smuzhiyun 1706*4882a593Smuzhiyun /* Some registers skipped. */ 1707*4882a593Smuzhiyun 1708*4882a593Smuzhiyun /* Use falling edge to sample VD1-VD4 from 54 MHz to 108 MHz */ 1709*4882a593Smuzhiyun #define TW5864_INDIR_VD_108_POL 0x041 1710*4882a593Smuzhiyun #define TW5864_INDIR_VD_108_POL_VD12 BIT(0) 1711*4882a593Smuzhiyun #define TW5864_INDIR_VD_108_POL_VD34 BIT(1) 1712*4882a593Smuzhiyun #define TW5864_INDIR_VD_108_POL_BOTH \ 1713*4882a593Smuzhiyun (TW5864_INDIR_VD_108_POL_VD12 | TW5864_INDIR_VD_108_POL_VD34) 1714*4882a593Smuzhiyun 1715*4882a593Smuzhiyun /* Some registers skipped. */ 1716*4882a593Smuzhiyun 1717*4882a593Smuzhiyun /* 1718*4882a593Smuzhiyun * Audio Input ADC gain control 1719*4882a593Smuzhiyun * 0 0.25 1720*4882a593Smuzhiyun * 1 0.31 1721*4882a593Smuzhiyun * 2 0.38 1722*4882a593Smuzhiyun * 3 0.44 1723*4882a593Smuzhiyun * 4 0.50 1724*4882a593Smuzhiyun * 5 0.63 1725*4882a593Smuzhiyun * 6 0.75 1726*4882a593Smuzhiyun * 7 0.88 1727*4882a593Smuzhiyun * 8 1.00 (default) 1728*4882a593Smuzhiyun * 9 1.25 1729*4882a593Smuzhiyun * 10 1.50 1730*4882a593Smuzhiyun * 11 1.75 1731*4882a593Smuzhiyun * 12 2.00 1732*4882a593Smuzhiyun * 13 2.25 1733*4882a593Smuzhiyun * 14 2.50 1734*4882a593Smuzhiyun * 15 2.75 1735*4882a593Smuzhiyun */ 1736*4882a593Smuzhiyun /* [3:0] channel 0, [7:4] channel 1 */ 1737*4882a593Smuzhiyun #define TW5864_INDIR_AIGAIN1 0x060 1738*4882a593Smuzhiyun /* [3:0] channel 2, [7:4] channel 3 */ 1739*4882a593Smuzhiyun #define TW5864_INDIR_AIGAIN2 0x061 1740*4882a593Smuzhiyun 1741*4882a593Smuzhiyun /* Some registers skipped */ 1742*4882a593Smuzhiyun 1743*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x06D 0x06d 1744*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_AIN_0x06D */ 1745*4882a593Smuzhiyun /* 1746*4882a593Smuzhiyun * LAWMD Select u-Law/A-Law/PCM/SB data output format on ADATR and ADATM pin. 1747*4882a593Smuzhiyun * 0 PCM output (default) 1748*4882a593Smuzhiyun * 1 SB (Signed MSB bit in PCM data is inverted) output 1749*4882a593Smuzhiyun * 2 u-Law output 1750*4882a593Smuzhiyun * 3 A-Law output 1751*4882a593Smuzhiyun */ 1752*4882a593Smuzhiyun #define TW5864_INDIR_AIN_LAWMD_SHIFT 6 1753*4882a593Smuzhiyun #define TW5864_INDIR_AIN_LAWMD (0x03 << 6) 1754*4882a593Smuzhiyun /* 1755*4882a593Smuzhiyun * Disable the mixing ratio value for all audio. 1756*4882a593Smuzhiyun * 0 Apply individual mixing ratio value for each audio (default) 1757*4882a593Smuzhiyun * 1 Apply nominal value for all audio commonly 1758*4882a593Smuzhiyun */ 1759*4882a593Smuzhiyun #define TW5864_INDIR_AIN_MIX_DERATIO BIT(5) 1760*4882a593Smuzhiyun /* 1761*4882a593Smuzhiyun * Enable the mute function for audio channel AINn when n is 0 to 3. It effects 1762*4882a593Smuzhiyun * only for mixing. When n = 4, it enable the mute function of the playback 1763*4882a593Smuzhiyun * audio input. It effects only for single chip or the last stage chip 1764*4882a593Smuzhiyun * 0 Normal 1765*4882a593Smuzhiyun * 1 Muted (default) 1766*4882a593Smuzhiyun */ 1767*4882a593Smuzhiyun #define TW5864_INDIR_AIN_MIX_MUTE 0x1f 1768*4882a593Smuzhiyun 1769*4882a593Smuzhiyun /* Some registers skipped */ 1770*4882a593Smuzhiyun 1771*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E3 0x0e3 1772*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_AIN_0x0E3 */ 1773*4882a593Smuzhiyun /* 1774*4882a593Smuzhiyun * ADATP signal is coming from external ADPCM decoder, instead of on-chip ADPCM 1775*4882a593Smuzhiyun * decoder 1776*4882a593Smuzhiyun */ 1777*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E3_EXT_ADATP BIT(7) 1778*4882a593Smuzhiyun /* ACLKP output signal polarity inverse */ 1779*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E3_ACLKPPOLO BIT(6) 1780*4882a593Smuzhiyun /* 1781*4882a593Smuzhiyun * ACLKR input signal polarity inverse. 1782*4882a593Smuzhiyun * 0 Not inversed (Default) 1783*4882a593Smuzhiyun * 1 Inversed 1784*4882a593Smuzhiyun */ 1785*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E3_ACLKRPOL BIT(5) 1786*4882a593Smuzhiyun /* 1787*4882a593Smuzhiyun * ACLKP input signal polarity inverse. 1788*4882a593Smuzhiyun * 0 Not inversed (Default) 1789*4882a593Smuzhiyun * 1 Inversed 1790*4882a593Smuzhiyun */ 1791*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E3_ACLKPPOLI BIT(4) 1792*4882a593Smuzhiyun /* 1793*4882a593Smuzhiyun * ACKI [21:0] control automatic set up with AFMD registers 1794*4882a593Smuzhiyun * This mode is only effective when ACLKRMASTER=1 1795*4882a593Smuzhiyun * 0 ACKI [21:0] registers set up ACKI control 1796*4882a593Smuzhiyun * 1 ACKI control is automatically set up by AFMD register values 1797*4882a593Smuzhiyun */ 1798*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E3_AFAUTO BIT(3) 1799*4882a593Smuzhiyun /* 1800*4882a593Smuzhiyun * AFAUTO control mode 1801*4882a593Smuzhiyun * 0 8kHz setting (Default) 1802*4882a593Smuzhiyun * 1 16kHz setting 1803*4882a593Smuzhiyun * 2 32kHz setting 1804*4882a593Smuzhiyun * 3 44.1kHz setting 1805*4882a593Smuzhiyun * 4 48kHz setting 1806*4882a593Smuzhiyun */ 1807*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E3_AFMD 0x07 1808*4882a593Smuzhiyun 1809*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E4 0x0e4 1810*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_AIN_0x0ED */ 1811*4882a593Smuzhiyun /* 1812*4882a593Smuzhiyun * 8bit I2S Record output mode. 1813*4882a593Smuzhiyun * 0 L/R half length separated output (Default). 1814*4882a593Smuzhiyun * 1 One continuous packed output equal to DSP output format. 1815*4882a593Smuzhiyun */ 1816*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E4_I2S8MODE BIT(7) 1817*4882a593Smuzhiyun /* 1818*4882a593Smuzhiyun * Audio Clock Master ACLKR output wave format. 1819*4882a593Smuzhiyun * 0 High periods is one 27MHz clock period (default). 1820*4882a593Smuzhiyun * 1 Almost duty 50-50% clock output on ACLKR pin. If this mode is selected, two 1821*4882a593Smuzhiyun * times bigger number value need to be set up on the ACKI register. If 1822*4882a593Smuzhiyun * AFAUTO=1, ACKI control is automatically set up even if MASCKMD=1. 1823*4882a593Smuzhiyun */ 1824*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E4_MASCKMD BIT(6) 1825*4882a593Smuzhiyun /* Playback ACLKP/ASYNP/ADATP input data MSB-LSB swapping */ 1826*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E4_PBINSWAP BIT(5) 1827*4882a593Smuzhiyun /* 1828*4882a593Smuzhiyun * ASYNR input signal delay. 1829*4882a593Smuzhiyun * 0 No delay 1830*4882a593Smuzhiyun * 1 Add one 27MHz period delay in ASYNR signal input 1831*4882a593Smuzhiyun */ 1832*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E4_ASYNRDLY BIT(4) 1833*4882a593Smuzhiyun /* 1834*4882a593Smuzhiyun * ASYNP input signal delay. 1835*4882a593Smuzhiyun * 0 no delay 1836*4882a593Smuzhiyun * 1 add one 27MHz period delay in ASYNP signal input 1837*4882a593Smuzhiyun */ 1838*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E4_ASYNPDLY BIT(3) 1839*4882a593Smuzhiyun /* 1840*4882a593Smuzhiyun * ADATP input data delay by one ACLKP clock. 1841*4882a593Smuzhiyun * 0 No delay (Default). This is for I2S type 1T delay input interface. 1842*4882a593Smuzhiyun * 1 Add 1 ACLKP clock delay in ADATP input data. This is for left-justified 1843*4882a593Smuzhiyun * type 0T delay input interface. 1844*4882a593Smuzhiyun */ 1845*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E4_ADATPDLY BIT(2) 1846*4882a593Smuzhiyun /* 1847*4882a593Smuzhiyun * Select u-Law/A-Law/PCM/SB data input format on ADATP pin. 1848*4882a593Smuzhiyun * 0 PCM input (Default) 1849*4882a593Smuzhiyun * 1 SB (Signed MSB bit in PCM data is inverted) input 1850*4882a593Smuzhiyun * 2 u-Law input 1851*4882a593Smuzhiyun * 3 A-Law input 1852*4882a593Smuzhiyun */ 1853*4882a593Smuzhiyun #define TW5864_INDIR_AIN_0x0E4_INLAWMD 0x03 1854*4882a593Smuzhiyun 1855*4882a593Smuzhiyun /* 1856*4882a593Smuzhiyun * Enable state register updating and interrupt request of audio AIN5 detection 1857*4882a593Smuzhiyun * for each input 1858*4882a593Smuzhiyun */ 1859*4882a593Smuzhiyun #define TW5864_INDIR_AIN_A5DETENA 0x0e5 1860*4882a593Smuzhiyun 1861*4882a593Smuzhiyun /* Some registers skipped */ 1862*4882a593Smuzhiyun 1863*4882a593Smuzhiyun /* 1864*4882a593Smuzhiyun * [7:3]: DEV_ID The TW5864 product ID code is 01000 1865*4882a593Smuzhiyun * [2:0]: REV_ID The revision number is 0h 1866*4882a593Smuzhiyun */ 1867*4882a593Smuzhiyun #define TW5864_INDIR_ID 0x0fe 1868*4882a593Smuzhiyun 1869*4882a593Smuzhiyun #define TW5864_INDIR_IN_PIC_WIDTH(channel) (0x200 + 4 * channel) 1870*4882a593Smuzhiyun #define TW5864_INDIR_IN_PIC_HEIGHT(channel) (0x201 + 4 * channel) 1871*4882a593Smuzhiyun #define TW5864_INDIR_OUT_PIC_WIDTH(channel) (0x202 + 4 * channel) 1872*4882a593Smuzhiyun #define TW5864_INDIR_OUT_PIC_HEIGHT(channel) (0x203 + 4 * channel) 1873*4882a593Smuzhiyun 1874*4882a593Smuzhiyun /* Some registers skipped */ 1875*4882a593Smuzhiyun 1876*4882a593Smuzhiyun #define TW5864_INDIR_CROP_ETC 0x260 1877*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_CROP_ETC */ 1878*4882a593Smuzhiyun /* Enable cropping from 720 to 704 */ 1879*4882a593Smuzhiyun #define TW5864_INDIR_CROP_ETC_CROP_EN 0x4 1880*4882a593Smuzhiyun 1881*4882a593Smuzhiyun /* 1882*4882a593Smuzhiyun * Interrupt status register from the front-end. Write "1" to each bit to clear 1883*4882a593Smuzhiyun * the interrupt 1884*4882a593Smuzhiyun * 15:0 Motion detection interrupt for channel 0 ~ 15 1885*4882a593Smuzhiyun * 31:16 Night detection interrupt for channel 0 ~ 15 1886*4882a593Smuzhiyun * 47:32 Blind detection interrupt for channel 0 ~ 15 1887*4882a593Smuzhiyun * 63:48 No video interrupt for channel 0 ~ 15 1888*4882a593Smuzhiyun * 79:64 Line mode underflow interrupt for channel 0 ~ 15 1889*4882a593Smuzhiyun * 95:80 Line mode overflow interrupt for channel 0 ~ 15 1890*4882a593Smuzhiyun */ 1891*4882a593Smuzhiyun /* 0x2d0~0x2d7: [63:0] bits */ 1892*4882a593Smuzhiyun #define TW5864_INDIR_INTERRUPT1 0x2d0 1893*4882a593Smuzhiyun /* 0x2e0~0x2e3: [95:64] bits */ 1894*4882a593Smuzhiyun #define TW5864_INDIR_INTERRUPT2 0x2e0 1895*4882a593Smuzhiyun 1896*4882a593Smuzhiyun /* 1897*4882a593Smuzhiyun * Interrupt mask register for interrupts in 0x2d0 ~ 0x2d7 1898*4882a593Smuzhiyun * 15:0 Motion detection interrupt for channel 0 ~ 15 1899*4882a593Smuzhiyun * 31:16 Night detection interrupt for channel 0 ~ 15 1900*4882a593Smuzhiyun * 47:32 Blind detection interrupt for channel 0 ~ 15 1901*4882a593Smuzhiyun * 63:48 No video interrupt for channel 0 ~ 15 1902*4882a593Smuzhiyun * 79:64 Line mode underflow interrupt for channel 0 ~ 15 1903*4882a593Smuzhiyun * 95:80 Line mode overflow interrupt for channel 0 ~ 15 1904*4882a593Smuzhiyun */ 1905*4882a593Smuzhiyun /* 0x2d8~0x2df: [63:0] bits */ 1906*4882a593Smuzhiyun #define TW5864_INDIR_INTERRUPT_MASK1 0x2d8 1907*4882a593Smuzhiyun /* 0x2e8~0x2eb: [95:64] bits */ 1908*4882a593Smuzhiyun #define TW5864_INDIR_INTERRUPT_MASK2 0x2e8 1909*4882a593Smuzhiyun 1910*4882a593Smuzhiyun /* [11:0]: Interrupt summary register for interrupts & interrupt mask from in 1911*4882a593Smuzhiyun * 0x2d0 ~ 0x2d7 and 0x2d8 ~ 0x2df 1912*4882a593Smuzhiyun * bit 0: interrupt occurs in 0x2d0 & 0x2d8 1913*4882a593Smuzhiyun * bit 1: interrupt occurs in 0x2d1 & 0x2d9 1914*4882a593Smuzhiyun * bit 2: interrupt occurs in 0x2d2 & 0x2da 1915*4882a593Smuzhiyun * bit 3: interrupt occurs in 0x2d3 & 0x2db 1916*4882a593Smuzhiyun * bit 4: interrupt occurs in 0x2d4 & 0x2dc 1917*4882a593Smuzhiyun * bit 5: interrupt occurs in 0x2d5 & 0x2dd 1918*4882a593Smuzhiyun * bit 6: interrupt occurs in 0x2d6 & 0x2de 1919*4882a593Smuzhiyun * bit 7: interrupt occurs in 0x2d7 & 0x2df 1920*4882a593Smuzhiyun * bit 8: interrupt occurs in 0x2e0 & 0x2e8 1921*4882a593Smuzhiyun * bit 9: interrupt occurs in 0x2e1 & 0x2e9 1922*4882a593Smuzhiyun * bit 10: interrupt occurs in 0x2e2 & 0x2ea 1923*4882a593Smuzhiyun * bit 11: interrupt occurs in 0x2e3 & 0x2eb 1924*4882a593Smuzhiyun */ 1925*4882a593Smuzhiyun #define TW5864_INDIR_INTERRUPT_SUMMARY 0x2f0 1926*4882a593Smuzhiyun 1927*4882a593Smuzhiyun /* Motion / Blind / Night Detection */ 1928*4882a593Smuzhiyun /* valid value for channel is [0:15] */ 1929*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL0(channel) (0x300 + channel * 0x08) 1930*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_DETECTION_CTL0 */ 1931*4882a593Smuzhiyun /* 1932*4882a593Smuzhiyun * Disable the motion and blind detection. 1933*4882a593Smuzhiyun * 0 Enable motion and blind detection (default) 1934*4882a593Smuzhiyun * 1 Disable motion and blind detection 1935*4882a593Smuzhiyun */ 1936*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL0_MD_DIS BIT(5) 1937*4882a593Smuzhiyun /* 1938*4882a593Smuzhiyun * Request to start motion detection on manual trigger mode 1939*4882a593Smuzhiyun * 0 None Operation (default) 1940*4882a593Smuzhiyun * 1 Request to start motion detection 1941*4882a593Smuzhiyun */ 1942*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL0_MD_STRB BIT(3) 1943*4882a593Smuzhiyun /* 1944*4882a593Smuzhiyun * Select the trigger mode of motion detection 1945*4882a593Smuzhiyun * 0 Automatic trigger mode of motion detection (default) 1946*4882a593Smuzhiyun * 1 Manual trigger mode for motion detection 1947*4882a593Smuzhiyun */ 1948*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL0_MD_STRB_EN BIT(2) 1949*4882a593Smuzhiyun /* 1950*4882a593Smuzhiyun * Define the threshold of cell for blind detection. 1951*4882a593Smuzhiyun * 0 Low threshold (More sensitive) (default) 1952*4882a593Smuzhiyun * : : 1953*4882a593Smuzhiyun * 3 High threshold (Less sensitive) 1954*4882a593Smuzhiyun */ 1955*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL0_BD_CELSENS 0x03 1956*4882a593Smuzhiyun 1957*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL1(channel) (0x301 + channel * 0x08) 1958*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_DETECTION_CTL1 */ 1959*4882a593Smuzhiyun /* 1960*4882a593Smuzhiyun * Control the temporal sensitivity of motion detector. 1961*4882a593Smuzhiyun * 0 More Sensitive (default) 1962*4882a593Smuzhiyun * : : 1963*4882a593Smuzhiyun * 15 Less Sensitive 1964*4882a593Smuzhiyun */ 1965*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL1_MD_TMPSENS_SHIFT 4 1966*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL1_MD_TMPSENS (0x0f << 4) 1967*4882a593Smuzhiyun /* 1968*4882a593Smuzhiyun * Adjust the horizontal starting position for motion detection 1969*4882a593Smuzhiyun * 0 0 pixel (default) 1970*4882a593Smuzhiyun * : : 1971*4882a593Smuzhiyun * 15 15 pixels 1972*4882a593Smuzhiyun */ 1973*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL1_MD_PIXEL_OS 0x0f 1974*4882a593Smuzhiyun 1975*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL2(channel) (0x302 + channel * 0x08) 1976*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_DETECTION_CTL2 */ 1977*4882a593Smuzhiyun /* 1978*4882a593Smuzhiyun * Control the updating time of reference field for motion detection. 1979*4882a593Smuzhiyun * 0 Update reference field every field (default) 1980*4882a593Smuzhiyun * 1 Update reference field according to MD_SPEED 1981*4882a593Smuzhiyun */ 1982*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL2_MD_REFFLD BIT(7) 1983*4882a593Smuzhiyun /* 1984*4882a593Smuzhiyun * Select the field for motion detection. 1985*4882a593Smuzhiyun * 0 Detecting motion for only odd field (default) 1986*4882a593Smuzhiyun * 1 Detecting motion for only even field 1987*4882a593Smuzhiyun * 2 Detecting motion for any field 1988*4882a593Smuzhiyun * 3 Detecting motion for both odd and even field 1989*4882a593Smuzhiyun */ 1990*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL2_MD_FIELD_SHIFT 5 1991*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL2_MD_FIELD (0x03 << 5) 1992*4882a593Smuzhiyun /* 1993*4882a593Smuzhiyun * Control the level sensitivity of motion detector. 1994*4882a593Smuzhiyun * 0 More sensitive (default) 1995*4882a593Smuzhiyun * : : 1996*4882a593Smuzhiyun * 15 Less sensitive 1997*4882a593Smuzhiyun */ 1998*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL2_MD_LVSENS 0x1f 1999*4882a593Smuzhiyun 2000*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL3(channel) (0x303 + channel * 0x08) 2001*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_DETECTION_CTL3 */ 2002*4882a593Smuzhiyun /* 2003*4882a593Smuzhiyun * Define the threshold of sub-cell number for motion detection. 2004*4882a593Smuzhiyun * 0 Motion is detected if 1 sub-cell has motion (More sensitive) (default) 2005*4882a593Smuzhiyun * 1 Motion is detected if 2 sub-cells have motion 2006*4882a593Smuzhiyun * 2 Motion is detected if 3 sub-cells have motion 2007*4882a593Smuzhiyun * 3 Motion is detected if 4 sub-cells have motion (Less sensitive) 2008*4882a593Smuzhiyun */ 2009*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL3_MD_CELSENS_SHIFT 6 2010*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL3_MD_CELSENS (0x03 << 6) 2011*4882a593Smuzhiyun /* 2012*4882a593Smuzhiyun * Control the velocity of motion detector. 2013*4882a593Smuzhiyun * Large value is suitable for slow motion detection. 2014*4882a593Smuzhiyun * In MD_DUAL_EN = 1, MD_SPEED should be limited to 0 ~ 31. 2015*4882a593Smuzhiyun * 0 1 field intervals (default) 2016*4882a593Smuzhiyun * 1 2 field intervals 2017*4882a593Smuzhiyun * : : 2018*4882a593Smuzhiyun * 61 62 field intervals 2019*4882a593Smuzhiyun * 62 63 field intervals 2020*4882a593Smuzhiyun * 63 Not supported 2021*4882a593Smuzhiyun */ 2022*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL3_MD_SPEED 0x3f 2023*4882a593Smuzhiyun 2024*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL4(channel) (0x304 + channel * 0x08) 2025*4882a593Smuzhiyun /* Define controls in register TW5864_INDIR_DETECTION_CTL4 */ 2026*4882a593Smuzhiyun /* 2027*4882a593Smuzhiyun * Control the spatial sensitivity of motion detector. 2028*4882a593Smuzhiyun * 0 More Sensitive (default) 2029*4882a593Smuzhiyun * : : 2030*4882a593Smuzhiyun * 15 Less Sensitive 2031*4882a593Smuzhiyun */ 2032*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL4_MD_SPSENS_SHIFT 4 2033*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL4_MD_SPSENS (0x0f << 4) 2034*4882a593Smuzhiyun /* 2035*4882a593Smuzhiyun * Define the threshold of level for blind detection. 2036*4882a593Smuzhiyun * 0 Low threshold (More sensitive) (default) 2037*4882a593Smuzhiyun * : : 2038*4882a593Smuzhiyun * 15 High threshold (Less sensitive) 2039*4882a593Smuzhiyun */ 2040*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL4_BD_LVSENS 0x0f 2041*4882a593Smuzhiyun 2042*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL5(channel) (0x305 + channel * 0x08) 2043*4882a593Smuzhiyun /* 2044*4882a593Smuzhiyun * Define the threshold of temporal sensitivity for night detection. 2045*4882a593Smuzhiyun * 0 Low threshold (More sensitive) (default) 2046*4882a593Smuzhiyun * : : 2047*4882a593Smuzhiyun * 15 High threshold (Less sensitive) 2048*4882a593Smuzhiyun */ 2049*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL5_ND_TMPSENS_SHIFT 4 2050*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL5_ND_TMPSENS (0x0f << 4) 2051*4882a593Smuzhiyun /* 2052*4882a593Smuzhiyun * Define the threshold of level for night detection. 2053*4882a593Smuzhiyun * 0 Low threshold (More sensitive) (default) 2054*4882a593Smuzhiyun * : : 2055*4882a593Smuzhiyun * 3 High threshold (Less sensitive) 2056*4882a593Smuzhiyun */ 2057*4882a593Smuzhiyun #define TW5864_INDIR_DETECTION_CTL5_ND_LVSENS 0x0f 2058*4882a593Smuzhiyun 2059*4882a593Smuzhiyun /* 2060*4882a593Smuzhiyun * [11:0] The base address of the motion detection buffer. This address is in 2061*4882a593Smuzhiyun * unit of 64K bytes. The generated DDR address will be {MD_BASE_ADDR, 2062*4882a593Smuzhiyun * 16"h0000}. The default value should be 12"h000 2063*4882a593Smuzhiyun */ 2064*4882a593Smuzhiyun #define TW5864_INDIR_MD_BASE_ADDR 0x380 2065*4882a593Smuzhiyun 2066*4882a593Smuzhiyun /* 2067*4882a593Smuzhiyun * This controls the channel of the motion detection result shown in register 2068*4882a593Smuzhiyun * 0x3a0 ~ 0x3b7. Before reading back motion result, always set this first. 2069*4882a593Smuzhiyun */ 2070*4882a593Smuzhiyun #define TW5864_INDIR_RGR_MOTION_SEL 0x382 2071*4882a593Smuzhiyun 2072*4882a593Smuzhiyun /* [15:0] MD strobe has been performed at channel n (read only) */ 2073*4882a593Smuzhiyun #define TW5864_INDIR_MD_STRB 0x386 2074*4882a593Smuzhiyun /* NO_VIDEO Detected from channel n (read only) */ 2075*4882a593Smuzhiyun #define TW5864_INDIR_NOVID_DET 0x388 2076*4882a593Smuzhiyun /* Motion Detected from channel n (read only) */ 2077*4882a593Smuzhiyun #define TW5864_INDIR_MD_DET 0x38a 2078*4882a593Smuzhiyun /* Blind Detected from channel n (read only) */ 2079*4882a593Smuzhiyun #define TW5864_INDIR_BD_DET 0x38c 2080*4882a593Smuzhiyun /* Night Detected from channel n (read only) */ 2081*4882a593Smuzhiyun #define TW5864_INDIR_ND_DET 0x38e 2082*4882a593Smuzhiyun 2083*4882a593Smuzhiyun /* 192 bit motion flag of the channel specified by RGR_MOTION_SEL in 0x382 */ 2084*4882a593Smuzhiyun #define TW5864_INDIR_MOTION_FLAG 0x3a0 2085*4882a593Smuzhiyun #define TW5864_INDIR_MOTION_FLAG_BYTE_COUNT 24 2086*4882a593Smuzhiyun 2087*4882a593Smuzhiyun /* 2088*4882a593Smuzhiyun * [9:0] The motion cell count of a specific channel selected by 0x382. This is 2089*4882a593Smuzhiyun * for DI purpose 2090*4882a593Smuzhiyun */ 2091*4882a593Smuzhiyun #define TW5864_INDIR_MD_DI_CNT 0x3b8 2092*4882a593Smuzhiyun /* The motion detection cell sensitivity for DI purpose */ 2093*4882a593Smuzhiyun #define TW5864_INDIR_MD_DI_CELLSENS 0x3ba 2094*4882a593Smuzhiyun /* The motion detection threshold level for DI purpose */ 2095*4882a593Smuzhiyun #define TW5864_INDIR_MD_DI_LVSENS 0x3bb 2096*4882a593Smuzhiyun 2097*4882a593Smuzhiyun /* 192 bit motion mask of the channel specified by MASK_CH_SEL in 0x3fe */ 2098*4882a593Smuzhiyun #define TW5864_INDIR_MOTION_MASK 0x3e0 2099*4882a593Smuzhiyun #define TW5864_INDIR_MOTION_MASK_BYTE_COUNT 24 2100*4882a593Smuzhiyun 2101*4882a593Smuzhiyun /* [4:0] The channel selection to access masks in 0x3e0 ~ 0x3f7 */ 2102*4882a593Smuzhiyun #define TW5864_INDIR_MASK_CH_SEL 0x3fe 2103*4882a593Smuzhiyun 2104*4882a593Smuzhiyun /* Clock PLL / Analog IP Control */ 2105*4882a593Smuzhiyun /* Some registers skipped */ 2106*4882a593Smuzhiyun 2107*4882a593Smuzhiyun #define TW5864_INDIR_DDRA_DLL_DQS_SEL0 0xee6 2108*4882a593Smuzhiyun #define TW5864_INDIR_DDRA_DLL_DQS_SEL1 0xee7 2109*4882a593Smuzhiyun #define TW5864_INDIR_DDRA_DLL_CLK90_SEL 0xee8 2110*4882a593Smuzhiyun #define TW5864_INDIR_DDRA_DLL_TEST_SEL_AND_TAP_S 0xee9 2111*4882a593Smuzhiyun 2112*4882a593Smuzhiyun #define TW5864_INDIR_DDRB_DLL_DQS_SEL0 0xeeb 2113*4882a593Smuzhiyun #define TW5864_INDIR_DDRB_DLL_DQS_SEL1 0xeec 2114*4882a593Smuzhiyun #define TW5864_INDIR_DDRB_DLL_CLK90_SEL 0xeed 2115*4882a593Smuzhiyun #define TW5864_INDIR_DDRB_DLL_TEST_SEL_AND_TAP_S 0xeee 2116*4882a593Smuzhiyun 2117*4882a593Smuzhiyun #define TW5864_INDIR_RESET 0xef0 2118*4882a593Smuzhiyun #define TW5864_INDIR_RESET_VD BIT(7) 2119*4882a593Smuzhiyun #define TW5864_INDIR_RESET_DLL BIT(6) 2120*4882a593Smuzhiyun #define TW5864_INDIR_RESET_MUX_CORE BIT(5) 2121*4882a593Smuzhiyun 2122*4882a593Smuzhiyun #define TW5864_INDIR_PV_VD_CK_POL 0xefd 2123*4882a593Smuzhiyun #define TW5864_INDIR_PV_VD_CK_POL_PV(channel) BIT(channel) 2124*4882a593Smuzhiyun #define TW5864_INDIR_PV_VD_CK_POL_VD(channel) BIT(channel + 4) 2125*4882a593Smuzhiyun 2126*4882a593Smuzhiyun #define TW5864_INDIR_CLK0_SEL 0xefe 2127*4882a593Smuzhiyun #define TW5864_INDIR_CLK0_SEL_VD_SHIFT 0 2128*4882a593Smuzhiyun #define TW5864_INDIR_CLK0_SEL_VD_MASK 0x3 2129*4882a593Smuzhiyun #define TW5864_INDIR_CLK0_SEL_PV_SHIFT 2 2130*4882a593Smuzhiyun #define TW5864_INDIR_CLK0_SEL_PV_MASK (0x3 << 2) 2131*4882a593Smuzhiyun #define TW5864_INDIR_CLK0_SEL_PV2_SHIFT 4 2132*4882a593Smuzhiyun #define TW5864_INDIR_CLK0_SEL_PV2_MASK (0x3 << 4) 2133