1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * budget-ci.c: driver for the SAA7146 based Budget DVB cards
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Compiled from various sources by Michael Hunold <michael@mihu.de>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * msp430 IR support contributed by Jack Thomasson <jkt@Helius.COM>
8*4882a593Smuzhiyun * partially based on the Siemens DVB driver by Ralph+Marcus Metzler
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * CI interface support (c) 2004 Andrew de Quincey <adq_dvb@lidskialf.net>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * the project's page is at https://linuxtv.org
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun #include <media/rc-core.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "budget.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <media/dvb_ca_en50221.h>
25*4882a593Smuzhiyun #include "stv0299.h"
26*4882a593Smuzhiyun #include "stv0297.h"
27*4882a593Smuzhiyun #include "tda1004x.h"
28*4882a593Smuzhiyun #include "stb0899_drv.h"
29*4882a593Smuzhiyun #include "stb0899_reg.h"
30*4882a593Smuzhiyun #include "stb0899_cfg.h"
31*4882a593Smuzhiyun #include "stb6100.h"
32*4882a593Smuzhiyun #include "stb6100_cfg.h"
33*4882a593Smuzhiyun #include "lnbp21.h"
34*4882a593Smuzhiyun #include "bsbe1.h"
35*4882a593Smuzhiyun #include "bsru6.h"
36*4882a593Smuzhiyun #include "tda1002x.h"
37*4882a593Smuzhiyun #include "tda827x.h"
38*4882a593Smuzhiyun #include "bsbe1-d01a.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define MODULE_NAME "budget_ci"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * Regarding DEBIADDR_IR:
44*4882a593Smuzhiyun * Some CI modules hang if random addresses are read.
45*4882a593Smuzhiyun * Using address 0x4000 for the IR read means that we
46*4882a593Smuzhiyun * use the same address as for CI version, which should
47*4882a593Smuzhiyun * be a safe default.
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun #define DEBIADDR_IR 0x4000
50*4882a593Smuzhiyun #define DEBIADDR_CICONTROL 0x0000
51*4882a593Smuzhiyun #define DEBIADDR_CIVERSION 0x4000
52*4882a593Smuzhiyun #define DEBIADDR_IO 0x1000
53*4882a593Smuzhiyun #define DEBIADDR_ATTR 0x3000
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define CICONTROL_RESET 0x01
56*4882a593Smuzhiyun #define CICONTROL_ENABLETS 0x02
57*4882a593Smuzhiyun #define CICONTROL_CAMDETECT 0x08
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define DEBICICTL 0x00420000
60*4882a593Smuzhiyun #define DEBICICAM 0x02420000
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define SLOTSTATUS_NONE 1
63*4882a593Smuzhiyun #define SLOTSTATUS_PRESENT 2
64*4882a593Smuzhiyun #define SLOTSTATUS_RESET 4
65*4882a593Smuzhiyun #define SLOTSTATUS_READY 8
66*4882a593Smuzhiyun #define SLOTSTATUS_OCCUPIED (SLOTSTATUS_PRESENT|SLOTSTATUS_RESET|SLOTSTATUS_READY)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* RC5 device wildcard */
69*4882a593Smuzhiyun #define IR_DEVICE_ANY 255
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static int rc5_device = -1;
72*4882a593Smuzhiyun module_param(rc5_device, int, 0644);
73*4882a593Smuzhiyun MODULE_PARM_DESC(rc5_device, "only IR commands to given RC5 device (device = 0 - 31, any device = 255, default: autodetect)");
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static int ir_debug;
76*4882a593Smuzhiyun module_param(ir_debug, int, 0644);
77*4882a593Smuzhiyun MODULE_PARM_DESC(ir_debug, "enable debugging information for IR decoding");
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct budget_ci_ir {
82*4882a593Smuzhiyun struct rc_dev *dev;
83*4882a593Smuzhiyun struct tasklet_struct msp430_irq_tasklet;
84*4882a593Smuzhiyun char name[72]; /* 40 + 32 for (struct saa7146_dev).name */
85*4882a593Smuzhiyun char phys[32];
86*4882a593Smuzhiyun int rc5_device;
87*4882a593Smuzhiyun u32 ir_key;
88*4882a593Smuzhiyun bool have_command;
89*4882a593Smuzhiyun bool full_rc5; /* Outputs a full RC5 code */
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct budget_ci {
93*4882a593Smuzhiyun struct budget budget;
94*4882a593Smuzhiyun struct tasklet_struct ciintf_irq_tasklet;
95*4882a593Smuzhiyun int slot_status;
96*4882a593Smuzhiyun int ci_irq;
97*4882a593Smuzhiyun struct dvb_ca_en50221 ca;
98*4882a593Smuzhiyun struct budget_ci_ir ir;
99*4882a593Smuzhiyun u8 tuner_pll_address; /* used for philips_tdm1316l configs */
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
msp430_ir_interrupt(struct tasklet_struct * t)102*4882a593Smuzhiyun static void msp430_ir_interrupt(struct tasklet_struct *t)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct budget_ci_ir *ir = from_tasklet(ir, t, msp430_irq_tasklet);
105*4882a593Smuzhiyun struct budget_ci *budget_ci = container_of(ir, typeof(*budget_ci), ir);
106*4882a593Smuzhiyun struct rc_dev *dev = budget_ci->ir.dev;
107*4882a593Smuzhiyun u32 command = ttpci_budget_debiread(&budget_ci->budget, DEBINOSWAP, DEBIADDR_IR, 2, 1, 0) >> 8;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * The msp430 chip can generate two different bytes, command and device
111*4882a593Smuzhiyun *
112*4882a593Smuzhiyun * type1: X1CCCCCC, C = command bits (0 - 63)
113*4882a593Smuzhiyun * type2: X0TDDDDD, D = device bits (0 - 31), T = RC5 toggle bit
114*4882a593Smuzhiyun *
115*4882a593Smuzhiyun * Each signal from the remote control can generate one or more command
116*4882a593Smuzhiyun * bytes and one or more device bytes. For the repeated bytes, the
117*4882a593Smuzhiyun * highest bit (X) is set. The first command byte is always generated
118*4882a593Smuzhiyun * before the first device byte. Other than that, no specific order
119*4882a593Smuzhiyun * seems to apply. To make life interesting, bytes can also be lost.
120*4882a593Smuzhiyun *
121*4882a593Smuzhiyun * Only when we have a command and device byte, a keypress is
122*4882a593Smuzhiyun * generated.
123*4882a593Smuzhiyun */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (ir_debug)
126*4882a593Smuzhiyun printk("budget_ci: received byte 0x%02x\n", command);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Remove repeat bit, we use every command */
129*4882a593Smuzhiyun command = command & 0x7f;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Is this a RC5 command byte? */
132*4882a593Smuzhiyun if (command & 0x40) {
133*4882a593Smuzhiyun budget_ci->ir.have_command = true;
134*4882a593Smuzhiyun budget_ci->ir.ir_key = command & 0x3f;
135*4882a593Smuzhiyun return;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* It's a RC5 device byte */
139*4882a593Smuzhiyun if (!budget_ci->ir.have_command)
140*4882a593Smuzhiyun return;
141*4882a593Smuzhiyun budget_ci->ir.have_command = false;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (budget_ci->ir.rc5_device != IR_DEVICE_ANY &&
144*4882a593Smuzhiyun budget_ci->ir.rc5_device != (command & 0x1f))
145*4882a593Smuzhiyun return;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (budget_ci->ir.full_rc5) {
148*4882a593Smuzhiyun rc_keydown(dev, RC_PROTO_RC5,
149*4882a593Smuzhiyun RC_SCANCODE_RC5(budget_ci->ir.rc5_device, budget_ci->ir.ir_key),
150*4882a593Smuzhiyun !!(command & 0x20));
151*4882a593Smuzhiyun return;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* FIXME: We should generate complete scancodes for all devices */
155*4882a593Smuzhiyun rc_keydown(dev, RC_PROTO_UNKNOWN, budget_ci->ir.ir_key,
156*4882a593Smuzhiyun !!(command & 0x20));
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
msp430_ir_init(struct budget_ci * budget_ci)159*4882a593Smuzhiyun static int msp430_ir_init(struct budget_ci *budget_ci)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct saa7146_dev *saa = budget_ci->budget.dev;
162*4882a593Smuzhiyun struct rc_dev *dev;
163*4882a593Smuzhiyun int error;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun dev = rc_allocate_device(RC_DRIVER_SCANCODE);
166*4882a593Smuzhiyun if (!dev) {
167*4882a593Smuzhiyun printk(KERN_ERR "budget_ci: IR interface initialisation failed\n");
168*4882a593Smuzhiyun return -ENOMEM;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun snprintf(budget_ci->ir.name, sizeof(budget_ci->ir.name),
172*4882a593Smuzhiyun "Budget-CI dvb ir receiver %s", saa->name);
173*4882a593Smuzhiyun snprintf(budget_ci->ir.phys, sizeof(budget_ci->ir.phys),
174*4882a593Smuzhiyun "pci-%s/ir0", pci_name(saa->pci));
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun dev->driver_name = MODULE_NAME;
177*4882a593Smuzhiyun dev->device_name = budget_ci->ir.name;
178*4882a593Smuzhiyun dev->input_phys = budget_ci->ir.phys;
179*4882a593Smuzhiyun dev->input_id.bustype = BUS_PCI;
180*4882a593Smuzhiyun dev->input_id.version = 1;
181*4882a593Smuzhiyun if (saa->pci->subsystem_vendor) {
182*4882a593Smuzhiyun dev->input_id.vendor = saa->pci->subsystem_vendor;
183*4882a593Smuzhiyun dev->input_id.product = saa->pci->subsystem_device;
184*4882a593Smuzhiyun } else {
185*4882a593Smuzhiyun dev->input_id.vendor = saa->pci->vendor;
186*4882a593Smuzhiyun dev->input_id.product = saa->pci->device;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun dev->dev.parent = &saa->pci->dev;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (rc5_device < 0)
191*4882a593Smuzhiyun budget_ci->ir.rc5_device = IR_DEVICE_ANY;
192*4882a593Smuzhiyun else
193*4882a593Smuzhiyun budget_ci->ir.rc5_device = rc5_device;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Select keymap and address */
196*4882a593Smuzhiyun switch (budget_ci->budget.dev->pci->subsystem_device) {
197*4882a593Smuzhiyun case 0x100c:
198*4882a593Smuzhiyun case 0x100f:
199*4882a593Smuzhiyun case 0x1011:
200*4882a593Smuzhiyun case 0x1012:
201*4882a593Smuzhiyun /* The hauppauge keymap is a superset of these remotes */
202*4882a593Smuzhiyun dev->map_name = RC_MAP_HAUPPAUGE;
203*4882a593Smuzhiyun budget_ci->ir.full_rc5 = true;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (rc5_device < 0)
206*4882a593Smuzhiyun budget_ci->ir.rc5_device = 0x1f;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case 0x1010:
209*4882a593Smuzhiyun case 0x1017:
210*4882a593Smuzhiyun case 0x1019:
211*4882a593Smuzhiyun case 0x101a:
212*4882a593Smuzhiyun case 0x101b:
213*4882a593Smuzhiyun /* for the Technotrend 1500 bundled remote */
214*4882a593Smuzhiyun dev->map_name = RC_MAP_TT_1500;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun default:
217*4882a593Smuzhiyun /* unknown remote */
218*4882a593Smuzhiyun dev->map_name = RC_MAP_BUDGET_CI_OLD;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun if (!budget_ci->ir.full_rc5)
222*4882a593Smuzhiyun dev->scancode_mask = 0xff;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun error = rc_register_device(dev);
225*4882a593Smuzhiyun if (error) {
226*4882a593Smuzhiyun printk(KERN_ERR "budget_ci: could not init driver for IR device (code %d)\n", error);
227*4882a593Smuzhiyun rc_free_device(dev);
228*4882a593Smuzhiyun return error;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun budget_ci->ir.dev = dev;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun tasklet_setup(&budget_ci->ir.msp430_irq_tasklet, msp430_ir_interrupt);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun SAA7146_IER_ENABLE(saa, MASK_06);
236*4882a593Smuzhiyun saa7146_setgpio(saa, 3, SAA7146_GPIO_IRQHI);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
msp430_ir_deinit(struct budget_ci * budget_ci)241*4882a593Smuzhiyun static void msp430_ir_deinit(struct budget_ci *budget_ci)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct saa7146_dev *saa = budget_ci->budget.dev;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun SAA7146_IER_DISABLE(saa, MASK_06);
246*4882a593Smuzhiyun saa7146_setgpio(saa, 3, SAA7146_GPIO_INPUT);
247*4882a593Smuzhiyun tasklet_kill(&budget_ci->ir.msp430_irq_tasklet);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun rc_unregister_device(budget_ci->ir.dev);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
ciintf_read_attribute_mem(struct dvb_ca_en50221 * ca,int slot,int address)252*4882a593Smuzhiyun static int ciintf_read_attribute_mem(struct dvb_ca_en50221 *ca, int slot, int address)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) ca->data;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (slot != 0)
257*4882a593Smuzhiyun return -EINVAL;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return ttpci_budget_debiread(&budget_ci->budget, DEBICICAM,
260*4882a593Smuzhiyun DEBIADDR_ATTR | (address & 0xfff), 1, 1, 0);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
ciintf_write_attribute_mem(struct dvb_ca_en50221 * ca,int slot,int address,u8 value)263*4882a593Smuzhiyun static int ciintf_write_attribute_mem(struct dvb_ca_en50221 *ca, int slot, int address, u8 value)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) ca->data;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (slot != 0)
268*4882a593Smuzhiyun return -EINVAL;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return ttpci_budget_debiwrite(&budget_ci->budget, DEBICICAM,
271*4882a593Smuzhiyun DEBIADDR_ATTR | (address & 0xfff), 1, value, 1, 0);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
ciintf_read_cam_control(struct dvb_ca_en50221 * ca,int slot,u8 address)274*4882a593Smuzhiyun static int ciintf_read_cam_control(struct dvb_ca_en50221 *ca, int slot, u8 address)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) ca->data;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (slot != 0)
279*4882a593Smuzhiyun return -EINVAL;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return ttpci_budget_debiread(&budget_ci->budget, DEBICICAM,
282*4882a593Smuzhiyun DEBIADDR_IO | (address & 3), 1, 1, 0);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
ciintf_write_cam_control(struct dvb_ca_en50221 * ca,int slot,u8 address,u8 value)285*4882a593Smuzhiyun static int ciintf_write_cam_control(struct dvb_ca_en50221 *ca, int slot, u8 address, u8 value)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) ca->data;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (slot != 0)
290*4882a593Smuzhiyun return -EINVAL;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return ttpci_budget_debiwrite(&budget_ci->budget, DEBICICAM,
293*4882a593Smuzhiyun DEBIADDR_IO | (address & 3), 1, value, 1, 0);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
ciintf_slot_reset(struct dvb_ca_en50221 * ca,int slot)296*4882a593Smuzhiyun static int ciintf_slot_reset(struct dvb_ca_en50221 *ca, int slot)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) ca->data;
299*4882a593Smuzhiyun struct saa7146_dev *saa = budget_ci->budget.dev;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (slot != 0)
302*4882a593Smuzhiyun return -EINVAL;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (budget_ci->ci_irq) {
305*4882a593Smuzhiyun // trigger on RISING edge during reset so we know when READY is re-asserted
306*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_IRQHI);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun budget_ci->slot_status = SLOTSTATUS_RESET;
309*4882a593Smuzhiyun ttpci_budget_debiwrite(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1, 0, 1, 0);
310*4882a593Smuzhiyun msleep(1);
311*4882a593Smuzhiyun ttpci_budget_debiwrite(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1,
312*4882a593Smuzhiyun CICONTROL_RESET, 1, 0);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun saa7146_setgpio(saa, 1, SAA7146_GPIO_OUTHI);
315*4882a593Smuzhiyun ttpci_budget_set_video_port(saa, BUDGET_VIDEO_PORTB);
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
ciintf_slot_shutdown(struct dvb_ca_en50221 * ca,int slot)319*4882a593Smuzhiyun static int ciintf_slot_shutdown(struct dvb_ca_en50221 *ca, int slot)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) ca->data;
322*4882a593Smuzhiyun struct saa7146_dev *saa = budget_ci->budget.dev;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (slot != 0)
325*4882a593Smuzhiyun return -EINVAL;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun saa7146_setgpio(saa, 1, SAA7146_GPIO_OUTHI);
328*4882a593Smuzhiyun ttpci_budget_set_video_port(saa, BUDGET_VIDEO_PORTB);
329*4882a593Smuzhiyun return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
ciintf_slot_ts_enable(struct dvb_ca_en50221 * ca,int slot)332*4882a593Smuzhiyun static int ciintf_slot_ts_enable(struct dvb_ca_en50221 *ca, int slot)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) ca->data;
335*4882a593Smuzhiyun struct saa7146_dev *saa = budget_ci->budget.dev;
336*4882a593Smuzhiyun int tmp;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (slot != 0)
339*4882a593Smuzhiyun return -EINVAL;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun saa7146_setgpio(saa, 1, SAA7146_GPIO_OUTLO);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun tmp = ttpci_budget_debiread(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1, 1, 0);
344*4882a593Smuzhiyun ttpci_budget_debiwrite(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1,
345*4882a593Smuzhiyun tmp | CICONTROL_ENABLETS, 1, 0);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun ttpci_budget_set_video_port(saa, BUDGET_VIDEO_PORTA);
348*4882a593Smuzhiyun return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
ciintf_interrupt(struct tasklet_struct * t)351*4882a593Smuzhiyun static void ciintf_interrupt(struct tasklet_struct *t)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct budget_ci *budget_ci = from_tasklet(budget_ci, t,
354*4882a593Smuzhiyun ciintf_irq_tasklet);
355*4882a593Smuzhiyun struct saa7146_dev *saa = budget_ci->budget.dev;
356*4882a593Smuzhiyun unsigned int flags;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun // ensure we don't get spurious IRQs during initialisation
359*4882a593Smuzhiyun if (!budget_ci->budget.ci_present)
360*4882a593Smuzhiyun return;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun // read the CAM status
363*4882a593Smuzhiyun flags = ttpci_budget_debiread(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1, 1, 0);
364*4882a593Smuzhiyun if (flags & CICONTROL_CAMDETECT) {
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun // GPIO should be set to trigger on falling edge if a CAM is present
367*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_IRQLO);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (budget_ci->slot_status & SLOTSTATUS_NONE) {
370*4882a593Smuzhiyun // CAM insertion IRQ
371*4882a593Smuzhiyun budget_ci->slot_status = SLOTSTATUS_PRESENT;
372*4882a593Smuzhiyun dvb_ca_en50221_camchange_irq(&budget_ci->ca, 0,
373*4882a593Smuzhiyun DVB_CA_EN50221_CAMCHANGE_INSERTED);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun } else if (budget_ci->slot_status & SLOTSTATUS_RESET) {
376*4882a593Smuzhiyun // CAM ready (reset completed)
377*4882a593Smuzhiyun budget_ci->slot_status = SLOTSTATUS_READY;
378*4882a593Smuzhiyun dvb_ca_en50221_camready_irq(&budget_ci->ca, 0);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun } else if (budget_ci->slot_status & SLOTSTATUS_READY) {
381*4882a593Smuzhiyun // FR/DA IRQ
382*4882a593Smuzhiyun dvb_ca_en50221_frda_irq(&budget_ci->ca, 0);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun } else {
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun // trigger on rising edge if a CAM is not present - when a CAM is inserted, we
387*4882a593Smuzhiyun // only want to get the IRQ when it sets READY. If we trigger on the falling edge,
388*4882a593Smuzhiyun // the CAM might not actually be ready yet.
389*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_IRQHI);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun // generate a CAM removal IRQ if we haven't already
392*4882a593Smuzhiyun if (budget_ci->slot_status & SLOTSTATUS_OCCUPIED) {
393*4882a593Smuzhiyun // CAM removal IRQ
394*4882a593Smuzhiyun budget_ci->slot_status = SLOTSTATUS_NONE;
395*4882a593Smuzhiyun dvb_ca_en50221_camchange_irq(&budget_ci->ca, 0,
396*4882a593Smuzhiyun DVB_CA_EN50221_CAMCHANGE_REMOVED);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
ciintf_poll_slot_status(struct dvb_ca_en50221 * ca,int slot,int open)401*4882a593Smuzhiyun static int ciintf_poll_slot_status(struct dvb_ca_en50221 *ca, int slot, int open)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) ca->data;
404*4882a593Smuzhiyun unsigned int flags;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun // ensure we don't get spurious IRQs during initialisation
407*4882a593Smuzhiyun if (!budget_ci->budget.ci_present)
408*4882a593Smuzhiyun return -EINVAL;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun // read the CAM status
411*4882a593Smuzhiyun flags = ttpci_budget_debiread(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1, 1, 0);
412*4882a593Smuzhiyun if (flags & CICONTROL_CAMDETECT) {
413*4882a593Smuzhiyun // mark it as present if it wasn't before
414*4882a593Smuzhiyun if (budget_ci->slot_status & SLOTSTATUS_NONE) {
415*4882a593Smuzhiyun budget_ci->slot_status = SLOTSTATUS_PRESENT;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun // during a RESET, we check if we can read from IO memory to see when CAM is ready
419*4882a593Smuzhiyun if (budget_ci->slot_status & SLOTSTATUS_RESET) {
420*4882a593Smuzhiyun if (ciintf_read_attribute_mem(ca, slot, 0) == 0x1d) {
421*4882a593Smuzhiyun budget_ci->slot_status = SLOTSTATUS_READY;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun } else {
425*4882a593Smuzhiyun budget_ci->slot_status = SLOTSTATUS_NONE;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (budget_ci->slot_status != SLOTSTATUS_NONE) {
429*4882a593Smuzhiyun if (budget_ci->slot_status & SLOTSTATUS_READY) {
430*4882a593Smuzhiyun return DVB_CA_EN50221_POLL_CAM_PRESENT | DVB_CA_EN50221_POLL_CAM_READY;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun return DVB_CA_EN50221_POLL_CAM_PRESENT;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
ciintf_init(struct budget_ci * budget_ci)438*4882a593Smuzhiyun static int ciintf_init(struct budget_ci *budget_ci)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct saa7146_dev *saa = budget_ci->budget.dev;
441*4882a593Smuzhiyun int flags;
442*4882a593Smuzhiyun int result;
443*4882a593Smuzhiyun int ci_version;
444*4882a593Smuzhiyun int ca_flags;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun memset(&budget_ci->ca, 0, sizeof(struct dvb_ca_en50221));
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun // enable DEBI pins
449*4882a593Smuzhiyun saa7146_write(saa, MC1, MASK_27 | MASK_11);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun // test if it is there
452*4882a593Smuzhiyun ci_version = ttpci_budget_debiread(&budget_ci->budget, DEBICICTL, DEBIADDR_CIVERSION, 1, 1, 0);
453*4882a593Smuzhiyun if ((ci_version & 0xa0) != 0xa0) {
454*4882a593Smuzhiyun result = -ENODEV;
455*4882a593Smuzhiyun goto error;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun // determine whether a CAM is present or not
459*4882a593Smuzhiyun flags = ttpci_budget_debiread(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1, 1, 0);
460*4882a593Smuzhiyun budget_ci->slot_status = SLOTSTATUS_NONE;
461*4882a593Smuzhiyun if (flags & CICONTROL_CAMDETECT)
462*4882a593Smuzhiyun budget_ci->slot_status = SLOTSTATUS_PRESENT;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun // version 0xa2 of the CI firmware doesn't generate interrupts
465*4882a593Smuzhiyun if (ci_version == 0xa2) {
466*4882a593Smuzhiyun ca_flags = 0;
467*4882a593Smuzhiyun budget_ci->ci_irq = 0;
468*4882a593Smuzhiyun } else {
469*4882a593Smuzhiyun ca_flags = DVB_CA_EN50221_FLAG_IRQ_CAMCHANGE |
470*4882a593Smuzhiyun DVB_CA_EN50221_FLAG_IRQ_FR |
471*4882a593Smuzhiyun DVB_CA_EN50221_FLAG_IRQ_DA;
472*4882a593Smuzhiyun budget_ci->ci_irq = 1;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun // register CI interface
476*4882a593Smuzhiyun budget_ci->ca.owner = THIS_MODULE;
477*4882a593Smuzhiyun budget_ci->ca.read_attribute_mem = ciintf_read_attribute_mem;
478*4882a593Smuzhiyun budget_ci->ca.write_attribute_mem = ciintf_write_attribute_mem;
479*4882a593Smuzhiyun budget_ci->ca.read_cam_control = ciintf_read_cam_control;
480*4882a593Smuzhiyun budget_ci->ca.write_cam_control = ciintf_write_cam_control;
481*4882a593Smuzhiyun budget_ci->ca.slot_reset = ciintf_slot_reset;
482*4882a593Smuzhiyun budget_ci->ca.slot_shutdown = ciintf_slot_shutdown;
483*4882a593Smuzhiyun budget_ci->ca.slot_ts_enable = ciintf_slot_ts_enable;
484*4882a593Smuzhiyun budget_ci->ca.poll_slot_status = ciintf_poll_slot_status;
485*4882a593Smuzhiyun budget_ci->ca.data = budget_ci;
486*4882a593Smuzhiyun if ((result = dvb_ca_en50221_init(&budget_ci->budget.dvb_adapter,
487*4882a593Smuzhiyun &budget_ci->ca,
488*4882a593Smuzhiyun ca_flags, 1)) != 0) {
489*4882a593Smuzhiyun printk("budget_ci: CI interface detected, but initialisation failed.\n");
490*4882a593Smuzhiyun goto error;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun // Setup CI slot IRQ
494*4882a593Smuzhiyun if (budget_ci->ci_irq) {
495*4882a593Smuzhiyun tasklet_setup(&budget_ci->ciintf_irq_tasklet, ciintf_interrupt);
496*4882a593Smuzhiyun if (budget_ci->slot_status != SLOTSTATUS_NONE) {
497*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_IRQLO);
498*4882a593Smuzhiyun } else {
499*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_IRQHI);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun SAA7146_IER_ENABLE(saa, MASK_03);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun // enable interface
505*4882a593Smuzhiyun ttpci_budget_debiwrite(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1,
506*4882a593Smuzhiyun CICONTROL_RESET, 1, 0);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun // success!
509*4882a593Smuzhiyun printk("budget_ci: CI interface initialised\n");
510*4882a593Smuzhiyun budget_ci->budget.ci_present = 1;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun // forge a fake CI IRQ so the CAM state is setup correctly
513*4882a593Smuzhiyun if (budget_ci->ci_irq) {
514*4882a593Smuzhiyun flags = DVB_CA_EN50221_CAMCHANGE_REMOVED;
515*4882a593Smuzhiyun if (budget_ci->slot_status != SLOTSTATUS_NONE)
516*4882a593Smuzhiyun flags = DVB_CA_EN50221_CAMCHANGE_INSERTED;
517*4882a593Smuzhiyun dvb_ca_en50221_camchange_irq(&budget_ci->ca, 0, flags);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun return 0;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun error:
523*4882a593Smuzhiyun saa7146_write(saa, MC1, MASK_27);
524*4882a593Smuzhiyun return result;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
ciintf_deinit(struct budget_ci * budget_ci)527*4882a593Smuzhiyun static void ciintf_deinit(struct budget_ci *budget_ci)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun struct saa7146_dev *saa = budget_ci->budget.dev;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun // disable CI interrupts
532*4882a593Smuzhiyun if (budget_ci->ci_irq) {
533*4882a593Smuzhiyun SAA7146_IER_DISABLE(saa, MASK_03);
534*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_INPUT);
535*4882a593Smuzhiyun tasklet_kill(&budget_ci->ciintf_irq_tasklet);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun // reset interface
539*4882a593Smuzhiyun ttpci_budget_debiwrite(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1, 0, 1, 0);
540*4882a593Smuzhiyun msleep(1);
541*4882a593Smuzhiyun ttpci_budget_debiwrite(&budget_ci->budget, DEBICICTL, DEBIADDR_CICONTROL, 1,
542*4882a593Smuzhiyun CICONTROL_RESET, 1, 0);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun // disable TS data stream to CI interface
545*4882a593Smuzhiyun saa7146_setgpio(saa, 1, SAA7146_GPIO_INPUT);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun // release the CA device
548*4882a593Smuzhiyun dvb_ca_en50221_release(&budget_ci->ca);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun // disable DEBI pins
551*4882a593Smuzhiyun saa7146_write(saa, MC1, MASK_27);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
budget_ci_irq(struct saa7146_dev * dev,u32 * isr)554*4882a593Smuzhiyun static void budget_ci_irq(struct saa7146_dev *dev, u32 * isr)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) dev->ext_priv;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun dprintk(8, "dev: %p, budget_ci: %p\n", dev, budget_ci);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (*isr & MASK_06)
561*4882a593Smuzhiyun tasklet_schedule(&budget_ci->ir.msp430_irq_tasklet);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (*isr & MASK_10)
564*4882a593Smuzhiyun ttpci_budget_irq10_handler(dev, isr);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if ((*isr & MASK_03) && (budget_ci->budget.ci_present) && (budget_ci->ci_irq))
567*4882a593Smuzhiyun tasklet_schedule(&budget_ci->ciintf_irq_tasklet);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun static u8 philips_su1278_tt_inittab[] = {
571*4882a593Smuzhiyun 0x01, 0x0f,
572*4882a593Smuzhiyun 0x02, 0x30,
573*4882a593Smuzhiyun 0x03, 0x00,
574*4882a593Smuzhiyun 0x04, 0x5b,
575*4882a593Smuzhiyun 0x05, 0x85,
576*4882a593Smuzhiyun 0x06, 0x02,
577*4882a593Smuzhiyun 0x07, 0x00,
578*4882a593Smuzhiyun 0x08, 0x02,
579*4882a593Smuzhiyun 0x09, 0x00,
580*4882a593Smuzhiyun 0x0C, 0x01,
581*4882a593Smuzhiyun 0x0D, 0x81,
582*4882a593Smuzhiyun 0x0E, 0x44,
583*4882a593Smuzhiyun 0x0f, 0x14,
584*4882a593Smuzhiyun 0x10, 0x3c,
585*4882a593Smuzhiyun 0x11, 0x84,
586*4882a593Smuzhiyun 0x12, 0xda,
587*4882a593Smuzhiyun 0x13, 0x97,
588*4882a593Smuzhiyun 0x14, 0x95,
589*4882a593Smuzhiyun 0x15, 0xc9,
590*4882a593Smuzhiyun 0x16, 0x19,
591*4882a593Smuzhiyun 0x17, 0x8c,
592*4882a593Smuzhiyun 0x18, 0x59,
593*4882a593Smuzhiyun 0x19, 0xf8,
594*4882a593Smuzhiyun 0x1a, 0xfe,
595*4882a593Smuzhiyun 0x1c, 0x7f,
596*4882a593Smuzhiyun 0x1d, 0x00,
597*4882a593Smuzhiyun 0x1e, 0x00,
598*4882a593Smuzhiyun 0x1f, 0x50,
599*4882a593Smuzhiyun 0x20, 0x00,
600*4882a593Smuzhiyun 0x21, 0x00,
601*4882a593Smuzhiyun 0x22, 0x00,
602*4882a593Smuzhiyun 0x23, 0x00,
603*4882a593Smuzhiyun 0x28, 0x00,
604*4882a593Smuzhiyun 0x29, 0x28,
605*4882a593Smuzhiyun 0x2a, 0x14,
606*4882a593Smuzhiyun 0x2b, 0x0f,
607*4882a593Smuzhiyun 0x2c, 0x09,
608*4882a593Smuzhiyun 0x2d, 0x09,
609*4882a593Smuzhiyun 0x31, 0x1f,
610*4882a593Smuzhiyun 0x32, 0x19,
611*4882a593Smuzhiyun 0x33, 0xfc,
612*4882a593Smuzhiyun 0x34, 0x93,
613*4882a593Smuzhiyun 0xff, 0xff
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun
philips_su1278_tt_set_symbol_rate(struct dvb_frontend * fe,u32 srate,u32 ratio)616*4882a593Smuzhiyun static int philips_su1278_tt_set_symbol_rate(struct dvb_frontend *fe, u32 srate, u32 ratio)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun stv0299_writereg(fe, 0x0e, 0x44);
619*4882a593Smuzhiyun if (srate >= 10000000) {
620*4882a593Smuzhiyun stv0299_writereg(fe, 0x13, 0x97);
621*4882a593Smuzhiyun stv0299_writereg(fe, 0x14, 0x95);
622*4882a593Smuzhiyun stv0299_writereg(fe, 0x15, 0xc9);
623*4882a593Smuzhiyun stv0299_writereg(fe, 0x17, 0x8c);
624*4882a593Smuzhiyun stv0299_writereg(fe, 0x1a, 0xfe);
625*4882a593Smuzhiyun stv0299_writereg(fe, 0x1c, 0x7f);
626*4882a593Smuzhiyun stv0299_writereg(fe, 0x2d, 0x09);
627*4882a593Smuzhiyun } else {
628*4882a593Smuzhiyun stv0299_writereg(fe, 0x13, 0x99);
629*4882a593Smuzhiyun stv0299_writereg(fe, 0x14, 0x8d);
630*4882a593Smuzhiyun stv0299_writereg(fe, 0x15, 0xce);
631*4882a593Smuzhiyun stv0299_writereg(fe, 0x17, 0x43);
632*4882a593Smuzhiyun stv0299_writereg(fe, 0x1a, 0x1d);
633*4882a593Smuzhiyun stv0299_writereg(fe, 0x1c, 0x12);
634*4882a593Smuzhiyun stv0299_writereg(fe, 0x2d, 0x05);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun stv0299_writereg(fe, 0x0e, 0x23);
637*4882a593Smuzhiyun stv0299_writereg(fe, 0x0f, 0x94);
638*4882a593Smuzhiyun stv0299_writereg(fe, 0x10, 0x39);
639*4882a593Smuzhiyun stv0299_writereg(fe, 0x15, 0xc9);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun stv0299_writereg(fe, 0x1f, (ratio >> 16) & 0xff);
642*4882a593Smuzhiyun stv0299_writereg(fe, 0x20, (ratio >> 8) & 0xff);
643*4882a593Smuzhiyun stv0299_writereg(fe, 0x21, (ratio) & 0xf0);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
philips_su1278_tt_tuner_set_params(struct dvb_frontend * fe)648*4882a593Smuzhiyun static int philips_su1278_tt_tuner_set_params(struct dvb_frontend *fe)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
651*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) fe->dvb->priv;
652*4882a593Smuzhiyun u32 div;
653*4882a593Smuzhiyun u8 buf[4];
654*4882a593Smuzhiyun struct i2c_msg msg = {.addr = 0x60,.flags = 0,.buf = buf,.len = sizeof(buf) };
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun if ((p->frequency < 950000) || (p->frequency > 2150000))
657*4882a593Smuzhiyun return -EINVAL;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun div = (p->frequency + (500 - 1)) / 500; /* round correctly */
660*4882a593Smuzhiyun buf[0] = (div >> 8) & 0x7f;
661*4882a593Smuzhiyun buf[1] = div & 0xff;
662*4882a593Smuzhiyun buf[2] = 0x80 | ((div & 0x18000) >> 10) | 2;
663*4882a593Smuzhiyun buf[3] = 0x20;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (p->symbol_rate < 4000000)
666*4882a593Smuzhiyun buf[3] |= 1;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (p->frequency < 1250000)
669*4882a593Smuzhiyun buf[3] |= 0;
670*4882a593Smuzhiyun else if (p->frequency < 1550000)
671*4882a593Smuzhiyun buf[3] |= 0x40;
672*4882a593Smuzhiyun else if (p->frequency < 2050000)
673*4882a593Smuzhiyun buf[3] |= 0x80;
674*4882a593Smuzhiyun else if (p->frequency < 2150000)
675*4882a593Smuzhiyun buf[3] |= 0xC0;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
678*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
679*4882a593Smuzhiyun if (i2c_transfer(&budget_ci->budget.i2c_adap, &msg, 1) != 1)
680*4882a593Smuzhiyun return -EIO;
681*4882a593Smuzhiyun return 0;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static const struct stv0299_config philips_su1278_tt_config = {
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun .demod_address = 0x68,
687*4882a593Smuzhiyun .inittab = philips_su1278_tt_inittab,
688*4882a593Smuzhiyun .mclk = 64000000UL,
689*4882a593Smuzhiyun .invert = 0,
690*4882a593Smuzhiyun .skip_reinit = 1,
691*4882a593Smuzhiyun .lock_output = STV0299_LOCKOUTPUT_1,
692*4882a593Smuzhiyun .volt13_op0_op1 = STV0299_VOLT13_OP1,
693*4882a593Smuzhiyun .min_delay_ms = 50,
694*4882a593Smuzhiyun .set_symbol_rate = philips_su1278_tt_set_symbol_rate,
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun
philips_tdm1316l_tuner_init(struct dvb_frontend * fe)699*4882a593Smuzhiyun static int philips_tdm1316l_tuner_init(struct dvb_frontend *fe)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) fe->dvb->priv;
702*4882a593Smuzhiyun static u8 td1316_init[] = { 0x0b, 0xf5, 0x85, 0xab };
703*4882a593Smuzhiyun static u8 disable_mc44BC374c[] = { 0x1d, 0x74, 0xa0, 0x68 };
704*4882a593Smuzhiyun struct i2c_msg tuner_msg = {.addr = budget_ci->tuner_pll_address,.flags = 0,.buf = td1316_init,.len =
705*4882a593Smuzhiyun sizeof(td1316_init) };
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun // setup PLL configuration
708*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
709*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
710*4882a593Smuzhiyun if (i2c_transfer(&budget_ci->budget.i2c_adap, &tuner_msg, 1) != 1)
711*4882a593Smuzhiyun return -EIO;
712*4882a593Smuzhiyun msleep(1);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun // disable the mc44BC374c (do not check for errors)
715*4882a593Smuzhiyun tuner_msg.addr = 0x65;
716*4882a593Smuzhiyun tuner_msg.buf = disable_mc44BC374c;
717*4882a593Smuzhiyun tuner_msg.len = sizeof(disable_mc44BC374c);
718*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
719*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
720*4882a593Smuzhiyun if (i2c_transfer(&budget_ci->budget.i2c_adap, &tuner_msg, 1) != 1) {
721*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
722*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
723*4882a593Smuzhiyun i2c_transfer(&budget_ci->budget.i2c_adap, &tuner_msg, 1);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun return 0;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
philips_tdm1316l_tuner_set_params(struct dvb_frontend * fe)729*4882a593Smuzhiyun static int philips_tdm1316l_tuner_set_params(struct dvb_frontend *fe)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
732*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) fe->dvb->priv;
733*4882a593Smuzhiyun u8 tuner_buf[4];
734*4882a593Smuzhiyun struct i2c_msg tuner_msg = {.addr = budget_ci->tuner_pll_address,.flags = 0,.buf = tuner_buf,.len = sizeof(tuner_buf) };
735*4882a593Smuzhiyun int tuner_frequency = 0;
736*4882a593Smuzhiyun u8 band, cp, filter;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun // determine charge pump
739*4882a593Smuzhiyun tuner_frequency = p->frequency + 36130000;
740*4882a593Smuzhiyun if (tuner_frequency < 87000000)
741*4882a593Smuzhiyun return -EINVAL;
742*4882a593Smuzhiyun else if (tuner_frequency < 130000000)
743*4882a593Smuzhiyun cp = 3;
744*4882a593Smuzhiyun else if (tuner_frequency < 160000000)
745*4882a593Smuzhiyun cp = 5;
746*4882a593Smuzhiyun else if (tuner_frequency < 200000000)
747*4882a593Smuzhiyun cp = 6;
748*4882a593Smuzhiyun else if (tuner_frequency < 290000000)
749*4882a593Smuzhiyun cp = 3;
750*4882a593Smuzhiyun else if (tuner_frequency < 420000000)
751*4882a593Smuzhiyun cp = 5;
752*4882a593Smuzhiyun else if (tuner_frequency < 480000000)
753*4882a593Smuzhiyun cp = 6;
754*4882a593Smuzhiyun else if (tuner_frequency < 620000000)
755*4882a593Smuzhiyun cp = 3;
756*4882a593Smuzhiyun else if (tuner_frequency < 830000000)
757*4882a593Smuzhiyun cp = 5;
758*4882a593Smuzhiyun else if (tuner_frequency < 895000000)
759*4882a593Smuzhiyun cp = 7;
760*4882a593Smuzhiyun else
761*4882a593Smuzhiyun return -EINVAL;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun // determine band
764*4882a593Smuzhiyun if (p->frequency < 49000000)
765*4882a593Smuzhiyun return -EINVAL;
766*4882a593Smuzhiyun else if (p->frequency < 159000000)
767*4882a593Smuzhiyun band = 1;
768*4882a593Smuzhiyun else if (p->frequency < 444000000)
769*4882a593Smuzhiyun band = 2;
770*4882a593Smuzhiyun else if (p->frequency < 861000000)
771*4882a593Smuzhiyun band = 4;
772*4882a593Smuzhiyun else
773*4882a593Smuzhiyun return -EINVAL;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun // setup PLL filter and TDA9889
776*4882a593Smuzhiyun switch (p->bandwidth_hz) {
777*4882a593Smuzhiyun case 6000000:
778*4882a593Smuzhiyun tda1004x_writereg(fe, 0x0C, 0x14);
779*4882a593Smuzhiyun filter = 0;
780*4882a593Smuzhiyun break;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun case 7000000:
783*4882a593Smuzhiyun tda1004x_writereg(fe, 0x0C, 0x80);
784*4882a593Smuzhiyun filter = 0;
785*4882a593Smuzhiyun break;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun case 8000000:
788*4882a593Smuzhiyun tda1004x_writereg(fe, 0x0C, 0x14);
789*4882a593Smuzhiyun filter = 1;
790*4882a593Smuzhiyun break;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun default:
793*4882a593Smuzhiyun return -EINVAL;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun // calculate divisor
797*4882a593Smuzhiyun // ((36130000+((1000000/6)/2)) + Finput)/(1000000/6)
798*4882a593Smuzhiyun tuner_frequency = (((p->frequency / 1000) * 6) + 217280) / 1000;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun // setup tuner buffer
801*4882a593Smuzhiyun tuner_buf[0] = tuner_frequency >> 8;
802*4882a593Smuzhiyun tuner_buf[1] = tuner_frequency & 0xff;
803*4882a593Smuzhiyun tuner_buf[2] = 0xca;
804*4882a593Smuzhiyun tuner_buf[3] = (cp << 5) | (filter << 3) | band;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
807*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
808*4882a593Smuzhiyun if (i2c_transfer(&budget_ci->budget.i2c_adap, &tuner_msg, 1) != 1)
809*4882a593Smuzhiyun return -EIO;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun msleep(1);
812*4882a593Smuzhiyun return 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
philips_tdm1316l_request_firmware(struct dvb_frontend * fe,const struct firmware ** fw,char * name)815*4882a593Smuzhiyun static int philips_tdm1316l_request_firmware(struct dvb_frontend *fe,
816*4882a593Smuzhiyun const struct firmware **fw, char *name)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) fe->dvb->priv;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun return request_firmware(fw, name, &budget_ci->budget.dev->pci->dev);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun static struct tda1004x_config philips_tdm1316l_config = {
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun .demod_address = 0x8,
826*4882a593Smuzhiyun .invert = 0,
827*4882a593Smuzhiyun .invert_oclk = 0,
828*4882a593Smuzhiyun .xtal_freq = TDA10046_XTAL_4M,
829*4882a593Smuzhiyun .agc_config = TDA10046_AGC_DEFAULT,
830*4882a593Smuzhiyun .if_freq = TDA10046_FREQ_3617,
831*4882a593Smuzhiyun .request_firmware = philips_tdm1316l_request_firmware,
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun static struct tda1004x_config philips_tdm1316l_config_invert = {
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun .demod_address = 0x8,
837*4882a593Smuzhiyun .invert = 1,
838*4882a593Smuzhiyun .invert_oclk = 0,
839*4882a593Smuzhiyun .xtal_freq = TDA10046_XTAL_4M,
840*4882a593Smuzhiyun .agc_config = TDA10046_AGC_DEFAULT,
841*4882a593Smuzhiyun .if_freq = TDA10046_FREQ_3617,
842*4882a593Smuzhiyun .request_firmware = philips_tdm1316l_request_firmware,
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
dvbc_philips_tdm1316l_tuner_set_params(struct dvb_frontend * fe)845*4882a593Smuzhiyun static int dvbc_philips_tdm1316l_tuner_set_params(struct dvb_frontend *fe)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
848*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) fe->dvb->priv;
849*4882a593Smuzhiyun u8 tuner_buf[5];
850*4882a593Smuzhiyun struct i2c_msg tuner_msg = {.addr = budget_ci->tuner_pll_address,
851*4882a593Smuzhiyun .flags = 0,
852*4882a593Smuzhiyun .buf = tuner_buf,
853*4882a593Smuzhiyun .len = sizeof(tuner_buf) };
854*4882a593Smuzhiyun int tuner_frequency = 0;
855*4882a593Smuzhiyun u8 band, cp, filter;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun // determine charge pump
858*4882a593Smuzhiyun tuner_frequency = p->frequency + 36125000;
859*4882a593Smuzhiyun if (tuner_frequency < 87000000)
860*4882a593Smuzhiyun return -EINVAL;
861*4882a593Smuzhiyun else if (tuner_frequency < 130000000) {
862*4882a593Smuzhiyun cp = 3;
863*4882a593Smuzhiyun band = 1;
864*4882a593Smuzhiyun } else if (tuner_frequency < 160000000) {
865*4882a593Smuzhiyun cp = 5;
866*4882a593Smuzhiyun band = 1;
867*4882a593Smuzhiyun } else if (tuner_frequency < 200000000) {
868*4882a593Smuzhiyun cp = 6;
869*4882a593Smuzhiyun band = 1;
870*4882a593Smuzhiyun } else if (tuner_frequency < 290000000) {
871*4882a593Smuzhiyun cp = 3;
872*4882a593Smuzhiyun band = 2;
873*4882a593Smuzhiyun } else if (tuner_frequency < 420000000) {
874*4882a593Smuzhiyun cp = 5;
875*4882a593Smuzhiyun band = 2;
876*4882a593Smuzhiyun } else if (tuner_frequency < 480000000) {
877*4882a593Smuzhiyun cp = 6;
878*4882a593Smuzhiyun band = 2;
879*4882a593Smuzhiyun } else if (tuner_frequency < 620000000) {
880*4882a593Smuzhiyun cp = 3;
881*4882a593Smuzhiyun band = 4;
882*4882a593Smuzhiyun } else if (tuner_frequency < 830000000) {
883*4882a593Smuzhiyun cp = 5;
884*4882a593Smuzhiyun band = 4;
885*4882a593Smuzhiyun } else if (tuner_frequency < 895000000) {
886*4882a593Smuzhiyun cp = 7;
887*4882a593Smuzhiyun band = 4;
888*4882a593Smuzhiyun } else
889*4882a593Smuzhiyun return -EINVAL;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun // assume PLL filter should always be 8MHz for the moment.
892*4882a593Smuzhiyun filter = 1;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun // calculate divisor
895*4882a593Smuzhiyun tuner_frequency = (p->frequency + 36125000 + (62500/2)) / 62500;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun // setup tuner buffer
898*4882a593Smuzhiyun tuner_buf[0] = tuner_frequency >> 8;
899*4882a593Smuzhiyun tuner_buf[1] = tuner_frequency & 0xff;
900*4882a593Smuzhiyun tuner_buf[2] = 0xc8;
901*4882a593Smuzhiyun tuner_buf[3] = (cp << 5) | (filter << 3) | band;
902*4882a593Smuzhiyun tuner_buf[4] = 0x80;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
905*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
906*4882a593Smuzhiyun if (i2c_transfer(&budget_ci->budget.i2c_adap, &tuner_msg, 1) != 1)
907*4882a593Smuzhiyun return -EIO;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun msleep(50);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
912*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
913*4882a593Smuzhiyun if (i2c_transfer(&budget_ci->budget.i2c_adap, &tuner_msg, 1) != 1)
914*4882a593Smuzhiyun return -EIO;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun msleep(1);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun return 0;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun static u8 dvbc_philips_tdm1316l_inittab[] = {
922*4882a593Smuzhiyun 0x80, 0x01,
923*4882a593Smuzhiyun 0x80, 0x00,
924*4882a593Smuzhiyun 0x81, 0x01,
925*4882a593Smuzhiyun 0x81, 0x00,
926*4882a593Smuzhiyun 0x00, 0x09,
927*4882a593Smuzhiyun 0x01, 0x69,
928*4882a593Smuzhiyun 0x03, 0x00,
929*4882a593Smuzhiyun 0x04, 0x00,
930*4882a593Smuzhiyun 0x07, 0x00,
931*4882a593Smuzhiyun 0x08, 0x00,
932*4882a593Smuzhiyun 0x20, 0x00,
933*4882a593Smuzhiyun 0x21, 0x40,
934*4882a593Smuzhiyun 0x22, 0x00,
935*4882a593Smuzhiyun 0x23, 0x00,
936*4882a593Smuzhiyun 0x24, 0x40,
937*4882a593Smuzhiyun 0x25, 0x88,
938*4882a593Smuzhiyun 0x30, 0xff,
939*4882a593Smuzhiyun 0x31, 0x00,
940*4882a593Smuzhiyun 0x32, 0xff,
941*4882a593Smuzhiyun 0x33, 0x00,
942*4882a593Smuzhiyun 0x34, 0x50,
943*4882a593Smuzhiyun 0x35, 0x7f,
944*4882a593Smuzhiyun 0x36, 0x00,
945*4882a593Smuzhiyun 0x37, 0x20,
946*4882a593Smuzhiyun 0x38, 0x00,
947*4882a593Smuzhiyun 0x40, 0x1c,
948*4882a593Smuzhiyun 0x41, 0xff,
949*4882a593Smuzhiyun 0x42, 0x29,
950*4882a593Smuzhiyun 0x43, 0x20,
951*4882a593Smuzhiyun 0x44, 0xff,
952*4882a593Smuzhiyun 0x45, 0x00,
953*4882a593Smuzhiyun 0x46, 0x00,
954*4882a593Smuzhiyun 0x49, 0x04,
955*4882a593Smuzhiyun 0x4a, 0x00,
956*4882a593Smuzhiyun 0x4b, 0x7b,
957*4882a593Smuzhiyun 0x52, 0x30,
958*4882a593Smuzhiyun 0x55, 0xae,
959*4882a593Smuzhiyun 0x56, 0x47,
960*4882a593Smuzhiyun 0x57, 0xe1,
961*4882a593Smuzhiyun 0x58, 0x3a,
962*4882a593Smuzhiyun 0x5a, 0x1e,
963*4882a593Smuzhiyun 0x5b, 0x34,
964*4882a593Smuzhiyun 0x60, 0x00,
965*4882a593Smuzhiyun 0x63, 0x00,
966*4882a593Smuzhiyun 0x64, 0x00,
967*4882a593Smuzhiyun 0x65, 0x00,
968*4882a593Smuzhiyun 0x66, 0x00,
969*4882a593Smuzhiyun 0x67, 0x00,
970*4882a593Smuzhiyun 0x68, 0x00,
971*4882a593Smuzhiyun 0x69, 0x00,
972*4882a593Smuzhiyun 0x6a, 0x02,
973*4882a593Smuzhiyun 0x6b, 0x00,
974*4882a593Smuzhiyun 0x70, 0xff,
975*4882a593Smuzhiyun 0x71, 0x00,
976*4882a593Smuzhiyun 0x72, 0x00,
977*4882a593Smuzhiyun 0x73, 0x00,
978*4882a593Smuzhiyun 0x74, 0x0c,
979*4882a593Smuzhiyun 0x80, 0x00,
980*4882a593Smuzhiyun 0x81, 0x00,
981*4882a593Smuzhiyun 0x82, 0x00,
982*4882a593Smuzhiyun 0x83, 0x00,
983*4882a593Smuzhiyun 0x84, 0x04,
984*4882a593Smuzhiyun 0x85, 0x80,
985*4882a593Smuzhiyun 0x86, 0x24,
986*4882a593Smuzhiyun 0x87, 0x78,
987*4882a593Smuzhiyun 0x88, 0x10,
988*4882a593Smuzhiyun 0x89, 0x00,
989*4882a593Smuzhiyun 0x90, 0x01,
990*4882a593Smuzhiyun 0x91, 0x01,
991*4882a593Smuzhiyun 0xa0, 0x04,
992*4882a593Smuzhiyun 0xa1, 0x00,
993*4882a593Smuzhiyun 0xa2, 0x00,
994*4882a593Smuzhiyun 0xb0, 0x91,
995*4882a593Smuzhiyun 0xb1, 0x0b,
996*4882a593Smuzhiyun 0xc0, 0x53,
997*4882a593Smuzhiyun 0xc1, 0x70,
998*4882a593Smuzhiyun 0xc2, 0x12,
999*4882a593Smuzhiyun 0xd0, 0x00,
1000*4882a593Smuzhiyun 0xd1, 0x00,
1001*4882a593Smuzhiyun 0xd2, 0x00,
1002*4882a593Smuzhiyun 0xd3, 0x00,
1003*4882a593Smuzhiyun 0xd4, 0x00,
1004*4882a593Smuzhiyun 0xd5, 0x00,
1005*4882a593Smuzhiyun 0xde, 0x00,
1006*4882a593Smuzhiyun 0xdf, 0x00,
1007*4882a593Smuzhiyun 0x61, 0x38,
1008*4882a593Smuzhiyun 0x62, 0x0a,
1009*4882a593Smuzhiyun 0x53, 0x13,
1010*4882a593Smuzhiyun 0x59, 0x08,
1011*4882a593Smuzhiyun 0xff, 0xff,
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun static struct stv0297_config dvbc_philips_tdm1316l_config = {
1015*4882a593Smuzhiyun .demod_address = 0x1c,
1016*4882a593Smuzhiyun .inittab = dvbc_philips_tdm1316l_inittab,
1017*4882a593Smuzhiyun .invert = 0,
1018*4882a593Smuzhiyun .stop_during_read = 1,
1019*4882a593Smuzhiyun };
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun static struct tda10023_config tda10023_config = {
1022*4882a593Smuzhiyun .demod_address = 0xc,
1023*4882a593Smuzhiyun .invert = 0,
1024*4882a593Smuzhiyun .xtal = 16000000,
1025*4882a593Smuzhiyun .pll_m = 11,
1026*4882a593Smuzhiyun .pll_p = 3,
1027*4882a593Smuzhiyun .pll_n = 1,
1028*4882a593Smuzhiyun .deltaf = 0xa511,
1029*4882a593Smuzhiyun };
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun static struct tda827x_config tda827x_config = {
1032*4882a593Smuzhiyun .config = 0,
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun /* TT S2-3200 DVB-S (STB0899) Inittab */
1036*4882a593Smuzhiyun static const struct stb0899_s1_reg tt3200_stb0899_s1_init_1[] = {
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun { STB0899_DEV_ID , 0x81 },
1039*4882a593Smuzhiyun { STB0899_DISCNTRL1 , 0x32 },
1040*4882a593Smuzhiyun { STB0899_DISCNTRL2 , 0x80 },
1041*4882a593Smuzhiyun { STB0899_DISRX_ST0 , 0x04 },
1042*4882a593Smuzhiyun { STB0899_DISRX_ST1 , 0x00 },
1043*4882a593Smuzhiyun { STB0899_DISPARITY , 0x00 },
1044*4882a593Smuzhiyun { STB0899_DISSTATUS , 0x20 },
1045*4882a593Smuzhiyun { STB0899_DISF22 , 0x8c },
1046*4882a593Smuzhiyun { STB0899_DISF22RX , 0x9a },
1047*4882a593Smuzhiyun { STB0899_SYSREG , 0x0b },
1048*4882a593Smuzhiyun { STB0899_ACRPRESC , 0x11 },
1049*4882a593Smuzhiyun { STB0899_ACRDIV1 , 0x0a },
1050*4882a593Smuzhiyun { STB0899_ACRDIV2 , 0x05 },
1051*4882a593Smuzhiyun { STB0899_DACR1 , 0x00 },
1052*4882a593Smuzhiyun { STB0899_DACR2 , 0x00 },
1053*4882a593Smuzhiyun { STB0899_OUTCFG , 0x00 },
1054*4882a593Smuzhiyun { STB0899_MODECFG , 0x00 },
1055*4882a593Smuzhiyun { STB0899_IRQSTATUS_3 , 0x30 },
1056*4882a593Smuzhiyun { STB0899_IRQSTATUS_2 , 0x00 },
1057*4882a593Smuzhiyun { STB0899_IRQSTATUS_1 , 0x00 },
1058*4882a593Smuzhiyun { STB0899_IRQSTATUS_0 , 0x00 },
1059*4882a593Smuzhiyun { STB0899_IRQMSK_3 , 0xf3 },
1060*4882a593Smuzhiyun { STB0899_IRQMSK_2 , 0xfc },
1061*4882a593Smuzhiyun { STB0899_IRQMSK_1 , 0xff },
1062*4882a593Smuzhiyun { STB0899_IRQMSK_0 , 0xff },
1063*4882a593Smuzhiyun { STB0899_IRQCFG , 0x00 },
1064*4882a593Smuzhiyun { STB0899_I2CCFG , 0x88 },
1065*4882a593Smuzhiyun { STB0899_I2CRPT , 0x48 }, /* 12k Pullup, Repeater=16, Stop=disabled */
1066*4882a593Smuzhiyun { STB0899_IOPVALUE5 , 0x00 },
1067*4882a593Smuzhiyun { STB0899_IOPVALUE4 , 0x20 },
1068*4882a593Smuzhiyun { STB0899_IOPVALUE3 , 0xc9 },
1069*4882a593Smuzhiyun { STB0899_IOPVALUE2 , 0x90 },
1070*4882a593Smuzhiyun { STB0899_IOPVALUE1 , 0x40 },
1071*4882a593Smuzhiyun { STB0899_IOPVALUE0 , 0x00 },
1072*4882a593Smuzhiyun { STB0899_GPIO00CFG , 0x82 },
1073*4882a593Smuzhiyun { STB0899_GPIO01CFG , 0x82 },
1074*4882a593Smuzhiyun { STB0899_GPIO02CFG , 0x82 },
1075*4882a593Smuzhiyun { STB0899_GPIO03CFG , 0x82 },
1076*4882a593Smuzhiyun { STB0899_GPIO04CFG , 0x82 },
1077*4882a593Smuzhiyun { STB0899_GPIO05CFG , 0x82 },
1078*4882a593Smuzhiyun { STB0899_GPIO06CFG , 0x82 },
1079*4882a593Smuzhiyun { STB0899_GPIO07CFG , 0x82 },
1080*4882a593Smuzhiyun { STB0899_GPIO08CFG , 0x82 },
1081*4882a593Smuzhiyun { STB0899_GPIO09CFG , 0x82 },
1082*4882a593Smuzhiyun { STB0899_GPIO10CFG , 0x82 },
1083*4882a593Smuzhiyun { STB0899_GPIO11CFG , 0x82 },
1084*4882a593Smuzhiyun { STB0899_GPIO12CFG , 0x82 },
1085*4882a593Smuzhiyun { STB0899_GPIO13CFG , 0x82 },
1086*4882a593Smuzhiyun { STB0899_GPIO14CFG , 0x82 },
1087*4882a593Smuzhiyun { STB0899_GPIO15CFG , 0x82 },
1088*4882a593Smuzhiyun { STB0899_GPIO16CFG , 0x82 },
1089*4882a593Smuzhiyun { STB0899_GPIO17CFG , 0x82 },
1090*4882a593Smuzhiyun { STB0899_GPIO18CFG , 0x82 },
1091*4882a593Smuzhiyun { STB0899_GPIO19CFG , 0x82 },
1092*4882a593Smuzhiyun { STB0899_GPIO20CFG , 0x82 },
1093*4882a593Smuzhiyun { STB0899_SDATCFG , 0xb8 },
1094*4882a593Smuzhiyun { STB0899_SCLTCFG , 0xba },
1095*4882a593Smuzhiyun { STB0899_AGCRFCFG , 0x1c }, /* 0x11 */
1096*4882a593Smuzhiyun { STB0899_GPIO22 , 0x82 }, /* AGCBB2CFG */
1097*4882a593Smuzhiyun { STB0899_GPIO21 , 0x91 }, /* AGCBB1CFG */
1098*4882a593Smuzhiyun { STB0899_DIRCLKCFG , 0x82 },
1099*4882a593Smuzhiyun { STB0899_CLKOUT27CFG , 0x7e },
1100*4882a593Smuzhiyun { STB0899_STDBYCFG , 0x82 },
1101*4882a593Smuzhiyun { STB0899_CS0CFG , 0x82 },
1102*4882a593Smuzhiyun { STB0899_CS1CFG , 0x82 },
1103*4882a593Smuzhiyun { STB0899_DISEQCOCFG , 0x20 },
1104*4882a593Smuzhiyun { STB0899_GPIO32CFG , 0x82 },
1105*4882a593Smuzhiyun { STB0899_GPIO33CFG , 0x82 },
1106*4882a593Smuzhiyun { STB0899_GPIO34CFG , 0x82 },
1107*4882a593Smuzhiyun { STB0899_GPIO35CFG , 0x82 },
1108*4882a593Smuzhiyun { STB0899_GPIO36CFG , 0x82 },
1109*4882a593Smuzhiyun { STB0899_GPIO37CFG , 0x82 },
1110*4882a593Smuzhiyun { STB0899_GPIO38CFG , 0x82 },
1111*4882a593Smuzhiyun { STB0899_GPIO39CFG , 0x82 },
1112*4882a593Smuzhiyun { STB0899_NCOARSE , 0x15 }, /* 0x15 = 27 Mhz Clock, F/3 = 198MHz, F/6 = 99MHz */
1113*4882a593Smuzhiyun { STB0899_SYNTCTRL , 0x02 }, /* 0x00 = CLK from CLKI, 0x02 = CLK from XTALI */
1114*4882a593Smuzhiyun { STB0899_FILTCTRL , 0x00 },
1115*4882a593Smuzhiyun { STB0899_SYSCTRL , 0x00 },
1116*4882a593Smuzhiyun { STB0899_STOPCLK1 , 0x20 },
1117*4882a593Smuzhiyun { STB0899_STOPCLK2 , 0x00 },
1118*4882a593Smuzhiyun { STB0899_INTBUFSTATUS , 0x00 },
1119*4882a593Smuzhiyun { STB0899_INTBUFCTRL , 0x0a },
1120*4882a593Smuzhiyun { 0xffff , 0xff },
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun static const struct stb0899_s1_reg tt3200_stb0899_s1_init_3[] = {
1124*4882a593Smuzhiyun { STB0899_DEMOD , 0x00 },
1125*4882a593Smuzhiyun { STB0899_RCOMPC , 0xc9 },
1126*4882a593Smuzhiyun { STB0899_AGC1CN , 0x41 },
1127*4882a593Smuzhiyun { STB0899_AGC1REF , 0x10 },
1128*4882a593Smuzhiyun { STB0899_RTC , 0x7a },
1129*4882a593Smuzhiyun { STB0899_TMGCFG , 0x4e },
1130*4882a593Smuzhiyun { STB0899_AGC2REF , 0x34 },
1131*4882a593Smuzhiyun { STB0899_TLSR , 0x84 },
1132*4882a593Smuzhiyun { STB0899_CFD , 0xc7 },
1133*4882a593Smuzhiyun { STB0899_ACLC , 0x87 },
1134*4882a593Smuzhiyun { STB0899_BCLC , 0x94 },
1135*4882a593Smuzhiyun { STB0899_EQON , 0x41 },
1136*4882a593Smuzhiyun { STB0899_LDT , 0xdd },
1137*4882a593Smuzhiyun { STB0899_LDT2 , 0xc9 },
1138*4882a593Smuzhiyun { STB0899_EQUALREF , 0xb4 },
1139*4882a593Smuzhiyun { STB0899_TMGRAMP , 0x10 },
1140*4882a593Smuzhiyun { STB0899_TMGTHD , 0x30 },
1141*4882a593Smuzhiyun { STB0899_IDCCOMP , 0xfb },
1142*4882a593Smuzhiyun { STB0899_QDCCOMP , 0x03 },
1143*4882a593Smuzhiyun { STB0899_POWERI , 0x3b },
1144*4882a593Smuzhiyun { STB0899_POWERQ , 0x3d },
1145*4882a593Smuzhiyun { STB0899_RCOMP , 0x81 },
1146*4882a593Smuzhiyun { STB0899_AGCIQIN , 0x80 },
1147*4882a593Smuzhiyun { STB0899_AGC2I1 , 0x04 },
1148*4882a593Smuzhiyun { STB0899_AGC2I2 , 0xf5 },
1149*4882a593Smuzhiyun { STB0899_TLIR , 0x25 },
1150*4882a593Smuzhiyun { STB0899_RTF , 0x80 },
1151*4882a593Smuzhiyun { STB0899_DSTATUS , 0x00 },
1152*4882a593Smuzhiyun { STB0899_LDI , 0xca },
1153*4882a593Smuzhiyun { STB0899_CFRM , 0xf1 },
1154*4882a593Smuzhiyun { STB0899_CFRL , 0xf3 },
1155*4882a593Smuzhiyun { STB0899_NIRM , 0x2a },
1156*4882a593Smuzhiyun { STB0899_NIRL , 0x05 },
1157*4882a593Smuzhiyun { STB0899_ISYMB , 0x17 },
1158*4882a593Smuzhiyun { STB0899_QSYMB , 0xfa },
1159*4882a593Smuzhiyun { STB0899_SFRH , 0x2f },
1160*4882a593Smuzhiyun { STB0899_SFRM , 0x68 },
1161*4882a593Smuzhiyun { STB0899_SFRL , 0x40 },
1162*4882a593Smuzhiyun { STB0899_SFRUPH , 0x2f },
1163*4882a593Smuzhiyun { STB0899_SFRUPM , 0x68 },
1164*4882a593Smuzhiyun { STB0899_SFRUPL , 0x40 },
1165*4882a593Smuzhiyun { STB0899_EQUAI1 , 0xfd },
1166*4882a593Smuzhiyun { STB0899_EQUAQ1 , 0x04 },
1167*4882a593Smuzhiyun { STB0899_EQUAI2 , 0x0f },
1168*4882a593Smuzhiyun { STB0899_EQUAQ2 , 0xff },
1169*4882a593Smuzhiyun { STB0899_EQUAI3 , 0xdf },
1170*4882a593Smuzhiyun { STB0899_EQUAQ3 , 0xfa },
1171*4882a593Smuzhiyun { STB0899_EQUAI4 , 0x37 },
1172*4882a593Smuzhiyun { STB0899_EQUAQ4 , 0x0d },
1173*4882a593Smuzhiyun { STB0899_EQUAI5 , 0xbd },
1174*4882a593Smuzhiyun { STB0899_EQUAQ5 , 0xf7 },
1175*4882a593Smuzhiyun { STB0899_DSTATUS2 , 0x00 },
1176*4882a593Smuzhiyun { STB0899_VSTATUS , 0x00 },
1177*4882a593Smuzhiyun { STB0899_VERROR , 0xff },
1178*4882a593Smuzhiyun { STB0899_IQSWAP , 0x2a },
1179*4882a593Smuzhiyun { STB0899_ECNT1M , 0x00 },
1180*4882a593Smuzhiyun { STB0899_ECNT1L , 0x00 },
1181*4882a593Smuzhiyun { STB0899_ECNT2M , 0x00 },
1182*4882a593Smuzhiyun { STB0899_ECNT2L , 0x00 },
1183*4882a593Smuzhiyun { STB0899_ECNT3M , 0x00 },
1184*4882a593Smuzhiyun { STB0899_ECNT3L , 0x00 },
1185*4882a593Smuzhiyun { STB0899_FECAUTO1 , 0x06 },
1186*4882a593Smuzhiyun { STB0899_FECM , 0x01 },
1187*4882a593Smuzhiyun { STB0899_VTH12 , 0xf0 },
1188*4882a593Smuzhiyun { STB0899_VTH23 , 0xa0 },
1189*4882a593Smuzhiyun { STB0899_VTH34 , 0x78 },
1190*4882a593Smuzhiyun { STB0899_VTH56 , 0x4e },
1191*4882a593Smuzhiyun { STB0899_VTH67 , 0x48 },
1192*4882a593Smuzhiyun { STB0899_VTH78 , 0x38 },
1193*4882a593Smuzhiyun { STB0899_PRVIT , 0xff },
1194*4882a593Smuzhiyun { STB0899_VITSYNC , 0x19 },
1195*4882a593Smuzhiyun { STB0899_RSULC , 0xb1 }, /* DVB = 0xb1, DSS = 0xa1 */
1196*4882a593Smuzhiyun { STB0899_TSULC , 0x42 },
1197*4882a593Smuzhiyun { STB0899_RSLLC , 0x40 },
1198*4882a593Smuzhiyun { STB0899_TSLPL , 0x12 },
1199*4882a593Smuzhiyun { STB0899_TSCFGH , 0x0c },
1200*4882a593Smuzhiyun { STB0899_TSCFGM , 0x00 },
1201*4882a593Smuzhiyun { STB0899_TSCFGL , 0x0c },
1202*4882a593Smuzhiyun { STB0899_TSOUT , 0x4d }, /* 0x0d for CAM */
1203*4882a593Smuzhiyun { STB0899_RSSYNCDEL , 0x00 },
1204*4882a593Smuzhiyun { STB0899_TSINHDELH , 0x02 },
1205*4882a593Smuzhiyun { STB0899_TSINHDELM , 0x00 },
1206*4882a593Smuzhiyun { STB0899_TSINHDELL , 0x00 },
1207*4882a593Smuzhiyun { STB0899_TSLLSTKM , 0x00 },
1208*4882a593Smuzhiyun { STB0899_TSLLSTKL , 0x00 },
1209*4882a593Smuzhiyun { STB0899_TSULSTKM , 0x00 },
1210*4882a593Smuzhiyun { STB0899_TSULSTKL , 0xab },
1211*4882a593Smuzhiyun { STB0899_PCKLENUL , 0x00 },
1212*4882a593Smuzhiyun { STB0899_PCKLENLL , 0xcc },
1213*4882a593Smuzhiyun { STB0899_RSPCKLEN , 0xcc },
1214*4882a593Smuzhiyun { STB0899_TSSTATUS , 0x80 },
1215*4882a593Smuzhiyun { STB0899_ERRCTRL1 , 0xb6 },
1216*4882a593Smuzhiyun { STB0899_ERRCTRL2 , 0x96 },
1217*4882a593Smuzhiyun { STB0899_ERRCTRL3 , 0x89 },
1218*4882a593Smuzhiyun { STB0899_DMONMSK1 , 0x27 },
1219*4882a593Smuzhiyun { STB0899_DMONMSK0 , 0x03 },
1220*4882a593Smuzhiyun { STB0899_DEMAPVIT , 0x5c },
1221*4882a593Smuzhiyun { STB0899_PLPARM , 0x1f },
1222*4882a593Smuzhiyun { STB0899_PDELCTRL , 0x48 },
1223*4882a593Smuzhiyun { STB0899_PDELCTRL2 , 0x00 },
1224*4882a593Smuzhiyun { STB0899_BBHCTRL1 , 0x00 },
1225*4882a593Smuzhiyun { STB0899_BBHCTRL2 , 0x00 },
1226*4882a593Smuzhiyun { STB0899_HYSTTHRESH , 0x77 },
1227*4882a593Smuzhiyun { STB0899_MATCSTM , 0x00 },
1228*4882a593Smuzhiyun { STB0899_MATCSTL , 0x00 },
1229*4882a593Smuzhiyun { STB0899_UPLCSTM , 0x00 },
1230*4882a593Smuzhiyun { STB0899_UPLCSTL , 0x00 },
1231*4882a593Smuzhiyun { STB0899_DFLCSTM , 0x00 },
1232*4882a593Smuzhiyun { STB0899_DFLCSTL , 0x00 },
1233*4882a593Smuzhiyun { STB0899_SYNCCST , 0x00 },
1234*4882a593Smuzhiyun { STB0899_SYNCDCSTM , 0x00 },
1235*4882a593Smuzhiyun { STB0899_SYNCDCSTL , 0x00 },
1236*4882a593Smuzhiyun { STB0899_ISI_ENTRY , 0x00 },
1237*4882a593Smuzhiyun { STB0899_ISI_BIT_EN , 0x00 },
1238*4882a593Smuzhiyun { STB0899_MATSTRM , 0x00 },
1239*4882a593Smuzhiyun { STB0899_MATSTRL , 0x00 },
1240*4882a593Smuzhiyun { STB0899_UPLSTRM , 0x00 },
1241*4882a593Smuzhiyun { STB0899_UPLSTRL , 0x00 },
1242*4882a593Smuzhiyun { STB0899_DFLSTRM , 0x00 },
1243*4882a593Smuzhiyun { STB0899_DFLSTRL , 0x00 },
1244*4882a593Smuzhiyun { STB0899_SYNCSTR , 0x00 },
1245*4882a593Smuzhiyun { STB0899_SYNCDSTRM , 0x00 },
1246*4882a593Smuzhiyun { STB0899_SYNCDSTRL , 0x00 },
1247*4882a593Smuzhiyun { STB0899_CFGPDELSTATUS1 , 0x10 },
1248*4882a593Smuzhiyun { STB0899_CFGPDELSTATUS2 , 0x00 },
1249*4882a593Smuzhiyun { STB0899_BBFERRORM , 0x00 },
1250*4882a593Smuzhiyun { STB0899_BBFERRORL , 0x00 },
1251*4882a593Smuzhiyun { STB0899_UPKTERRORM , 0x00 },
1252*4882a593Smuzhiyun { STB0899_UPKTERRORL , 0x00 },
1253*4882a593Smuzhiyun { 0xffff , 0xff },
1254*4882a593Smuzhiyun };
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun static struct stb0899_config tt3200_config = {
1257*4882a593Smuzhiyun .init_dev = tt3200_stb0899_s1_init_1,
1258*4882a593Smuzhiyun .init_s2_demod = stb0899_s2_init_2,
1259*4882a593Smuzhiyun .init_s1_demod = tt3200_stb0899_s1_init_3,
1260*4882a593Smuzhiyun .init_s2_fec = stb0899_s2_init_4,
1261*4882a593Smuzhiyun .init_tst = stb0899_s1_init_5,
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun .postproc = NULL,
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun .demod_address = 0x68,
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun .xtal_freq = 27000000,
1268*4882a593Smuzhiyun .inversion = IQ_SWAP_ON,
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun .lo_clk = 76500000,
1271*4882a593Smuzhiyun .hi_clk = 99000000,
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun .esno_ave = STB0899_DVBS2_ESNO_AVE,
1274*4882a593Smuzhiyun .esno_quant = STB0899_DVBS2_ESNO_QUANT,
1275*4882a593Smuzhiyun .avframes_coarse = STB0899_DVBS2_AVFRAMES_COARSE,
1276*4882a593Smuzhiyun .avframes_fine = STB0899_DVBS2_AVFRAMES_FINE,
1277*4882a593Smuzhiyun .miss_threshold = STB0899_DVBS2_MISS_THRESHOLD,
1278*4882a593Smuzhiyun .uwp_threshold_acq = STB0899_DVBS2_UWP_THRESHOLD_ACQ,
1279*4882a593Smuzhiyun .uwp_threshold_track = STB0899_DVBS2_UWP_THRESHOLD_TRACK,
1280*4882a593Smuzhiyun .uwp_threshold_sof = STB0899_DVBS2_UWP_THRESHOLD_SOF,
1281*4882a593Smuzhiyun .sof_search_timeout = STB0899_DVBS2_SOF_SEARCH_TIMEOUT,
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun .btr_nco_bits = STB0899_DVBS2_BTR_NCO_BITS,
1284*4882a593Smuzhiyun .btr_gain_shift_offset = STB0899_DVBS2_BTR_GAIN_SHIFT_OFFSET,
1285*4882a593Smuzhiyun .crl_nco_bits = STB0899_DVBS2_CRL_NCO_BITS,
1286*4882a593Smuzhiyun .ldpc_max_iter = STB0899_DVBS2_LDPC_MAX_ITER,
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun .tuner_get_frequency = stb6100_get_frequency,
1289*4882a593Smuzhiyun .tuner_set_frequency = stb6100_set_frequency,
1290*4882a593Smuzhiyun .tuner_set_bandwidth = stb6100_set_bandwidth,
1291*4882a593Smuzhiyun .tuner_get_bandwidth = stb6100_get_bandwidth,
1292*4882a593Smuzhiyun .tuner_set_rfsiggain = NULL
1293*4882a593Smuzhiyun };
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun static struct stb6100_config tt3200_stb6100_config = {
1296*4882a593Smuzhiyun .tuner_address = 0x60,
1297*4882a593Smuzhiyun .refclock = 27000000,
1298*4882a593Smuzhiyun };
1299*4882a593Smuzhiyun
frontend_init(struct budget_ci * budget_ci)1300*4882a593Smuzhiyun static void frontend_init(struct budget_ci *budget_ci)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun switch (budget_ci->budget.dev->pci->subsystem_device) {
1303*4882a593Smuzhiyun case 0x100c: // Hauppauge/TT Nova-CI budget (stv0299/ALPS BSRU6(tsa5059))
1304*4882a593Smuzhiyun budget_ci->budget.dvb_frontend =
1305*4882a593Smuzhiyun dvb_attach(stv0299_attach, &alps_bsru6_config, &budget_ci->budget.i2c_adap);
1306*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1307*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->ops.tuner_ops.set_params = alps_bsru6_tuner_set_params;
1308*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->tuner_priv = &budget_ci->budget.i2c_adap;
1309*4882a593Smuzhiyun break;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun break;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun case 0x100f: // Hauppauge/TT Nova-CI budget (stv0299b/Philips su1278(tsa5059))
1314*4882a593Smuzhiyun budget_ci->budget.dvb_frontend =
1315*4882a593Smuzhiyun dvb_attach(stv0299_attach, &philips_su1278_tt_config, &budget_ci->budget.i2c_adap);
1316*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1317*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->ops.tuner_ops.set_params = philips_su1278_tt_tuner_set_params;
1318*4882a593Smuzhiyun break;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun break;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun case 0x1010: // TT DVB-C CI budget (stv0297/Philips tdm1316l(tda6651tt))
1323*4882a593Smuzhiyun budget_ci->tuner_pll_address = 0x61;
1324*4882a593Smuzhiyun budget_ci->budget.dvb_frontend =
1325*4882a593Smuzhiyun dvb_attach(stv0297_attach, &dvbc_philips_tdm1316l_config, &budget_ci->budget.i2c_adap);
1326*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1327*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->ops.tuner_ops.set_params = dvbc_philips_tdm1316l_tuner_set_params;
1328*4882a593Smuzhiyun break;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun break;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun case 0x1011: // Hauppauge/TT Nova-T budget (tda10045/Philips tdm1316l(tda6651tt) + TDA9889)
1333*4882a593Smuzhiyun budget_ci->tuner_pll_address = 0x63;
1334*4882a593Smuzhiyun budget_ci->budget.dvb_frontend =
1335*4882a593Smuzhiyun dvb_attach(tda10045_attach, &philips_tdm1316l_config, &budget_ci->budget.i2c_adap);
1336*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1337*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->ops.tuner_ops.init = philips_tdm1316l_tuner_init;
1338*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->ops.tuner_ops.set_params = philips_tdm1316l_tuner_set_params;
1339*4882a593Smuzhiyun break;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun break;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun case 0x1012: // TT DVB-T CI budget (tda10046/Philips tdm1316l(tda6651tt))
1344*4882a593Smuzhiyun budget_ci->tuner_pll_address = 0x60;
1345*4882a593Smuzhiyun budget_ci->budget.dvb_frontend =
1346*4882a593Smuzhiyun dvb_attach(tda10046_attach, &philips_tdm1316l_config_invert, &budget_ci->budget.i2c_adap);
1347*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1348*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->ops.tuner_ops.init = philips_tdm1316l_tuner_init;
1349*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->ops.tuner_ops.set_params = philips_tdm1316l_tuner_set_params;
1350*4882a593Smuzhiyun break;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun break;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun case 0x1017: // TT S-1500 PCI
1355*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = dvb_attach(stv0299_attach, &alps_bsbe1_config, &budget_ci->budget.i2c_adap);
1356*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1357*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->ops.tuner_ops.set_params = alps_bsbe1_tuner_set_params;
1358*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->tuner_priv = &budget_ci->budget.i2c_adap;
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun budget_ci->budget.dvb_frontend->ops.dishnetwork_send_legacy_command = NULL;
1361*4882a593Smuzhiyun if (dvb_attach(lnbp21_attach, budget_ci->budget.dvb_frontend, &budget_ci->budget.i2c_adap, LNBP21_LLC, 0) == NULL) {
1362*4882a593Smuzhiyun printk("%s: No LNBP21 found!\n", __func__);
1363*4882a593Smuzhiyun dvb_frontend_detach(budget_ci->budget.dvb_frontend);
1364*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = NULL;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun break;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun case 0x101a: /* TT Budget-C-1501 (philips tda10023/philips tda8274A) */
1370*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = dvb_attach(tda10023_attach, &tda10023_config, &budget_ci->budget.i2c_adap, 0x48);
1371*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1372*4882a593Smuzhiyun if (dvb_attach(tda827x_attach, budget_ci->budget.dvb_frontend, 0x61, &budget_ci->budget.i2c_adap, &tda827x_config) == NULL) {
1373*4882a593Smuzhiyun printk(KERN_ERR "%s: No tda827x found!\n", __func__);
1374*4882a593Smuzhiyun dvb_frontend_detach(budget_ci->budget.dvb_frontend);
1375*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = NULL;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun break;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun case 0x101b: /* TT S-1500B (BSBE1-D01A - STV0288/STB6000/LNBP21) */
1381*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = dvb_attach(stv0288_attach, &stv0288_bsbe1_d01a_config, &budget_ci->budget.i2c_adap);
1382*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1383*4882a593Smuzhiyun if (dvb_attach(stb6000_attach, budget_ci->budget.dvb_frontend, 0x63, &budget_ci->budget.i2c_adap)) {
1384*4882a593Smuzhiyun if (!dvb_attach(lnbp21_attach, budget_ci->budget.dvb_frontend, &budget_ci->budget.i2c_adap, 0, 0)) {
1385*4882a593Smuzhiyun printk(KERN_ERR "%s: No LNBP21 found!\n", __func__);
1386*4882a593Smuzhiyun dvb_frontend_detach(budget_ci->budget.dvb_frontend);
1387*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = NULL;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun } else {
1390*4882a593Smuzhiyun printk(KERN_ERR "%s: No STB6000 found!\n", __func__);
1391*4882a593Smuzhiyun dvb_frontend_detach(budget_ci->budget.dvb_frontend);
1392*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = NULL;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun break;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun case 0x1019: // TT S2-3200 PCI
1398*4882a593Smuzhiyun /*
1399*4882a593Smuzhiyun * NOTE! on some STB0899 versions, the internal PLL takes a longer time
1400*4882a593Smuzhiyun * to settle, aka LOCK. On the older revisions of the chip, we don't see
1401*4882a593Smuzhiyun * this, as a result on the newer chips the entire clock tree, will not
1402*4882a593Smuzhiyun * be stable after a freshly POWER 'ed up situation.
1403*4882a593Smuzhiyun * In this case, we should RESET the STB0899 (Active LOW) and wait for
1404*4882a593Smuzhiyun * PLL stabilization.
1405*4882a593Smuzhiyun *
1406*4882a593Smuzhiyun * On the TT S2 3200 and clones, the STB0899 demodulator's RESETB is
1407*4882a593Smuzhiyun * connected to the SAA7146 GPIO, GPIO2, Pin 142
1408*4882a593Smuzhiyun */
1409*4882a593Smuzhiyun /* Reset Demodulator */
1410*4882a593Smuzhiyun saa7146_setgpio(budget_ci->budget.dev, 2, SAA7146_GPIO_OUTLO);
1411*4882a593Smuzhiyun /* Wait for everything to die */
1412*4882a593Smuzhiyun msleep(50);
1413*4882a593Smuzhiyun /* Pull it up out of Reset state */
1414*4882a593Smuzhiyun saa7146_setgpio(budget_ci->budget.dev, 2, SAA7146_GPIO_OUTHI);
1415*4882a593Smuzhiyun /* Wait for PLL to stabilize */
1416*4882a593Smuzhiyun msleep(250);
1417*4882a593Smuzhiyun /*
1418*4882a593Smuzhiyun * PLL state should be stable now. Ideally, we should check
1419*4882a593Smuzhiyun * for PLL LOCK status. But well, never mind!
1420*4882a593Smuzhiyun */
1421*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = dvb_attach(stb0899_attach, &tt3200_config, &budget_ci->budget.i2c_adap);
1422*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1423*4882a593Smuzhiyun if (dvb_attach(stb6100_attach, budget_ci->budget.dvb_frontend, &tt3200_stb6100_config, &budget_ci->budget.i2c_adap)) {
1424*4882a593Smuzhiyun if (!dvb_attach(lnbp21_attach, budget_ci->budget.dvb_frontend, &budget_ci->budget.i2c_adap, 0, 0)) {
1425*4882a593Smuzhiyun printk("%s: No LNBP21 found!\n", __func__);
1426*4882a593Smuzhiyun dvb_frontend_detach(budget_ci->budget.dvb_frontend);
1427*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = NULL;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun } else {
1430*4882a593Smuzhiyun dvb_frontend_detach(budget_ci->budget.dvb_frontend);
1431*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = NULL;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun break;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend == NULL) {
1439*4882a593Smuzhiyun printk("budget-ci: A frontend driver was not found for device [%04x:%04x] subsystem [%04x:%04x]\n",
1440*4882a593Smuzhiyun budget_ci->budget.dev->pci->vendor,
1441*4882a593Smuzhiyun budget_ci->budget.dev->pci->device,
1442*4882a593Smuzhiyun budget_ci->budget.dev->pci->subsystem_vendor,
1443*4882a593Smuzhiyun budget_ci->budget.dev->pci->subsystem_device);
1444*4882a593Smuzhiyun } else {
1445*4882a593Smuzhiyun if (dvb_register_frontend
1446*4882a593Smuzhiyun (&budget_ci->budget.dvb_adapter, budget_ci->budget.dvb_frontend)) {
1447*4882a593Smuzhiyun printk("budget-ci: Frontend registration failed!\n");
1448*4882a593Smuzhiyun dvb_frontend_detach(budget_ci->budget.dvb_frontend);
1449*4882a593Smuzhiyun budget_ci->budget.dvb_frontend = NULL;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
budget_ci_attach(struct saa7146_dev * dev,struct saa7146_pci_extension_data * info)1454*4882a593Smuzhiyun static int budget_ci_attach(struct saa7146_dev *dev, struct saa7146_pci_extension_data *info)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun struct budget_ci *budget_ci;
1457*4882a593Smuzhiyun int err;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun budget_ci = kzalloc(sizeof(struct budget_ci), GFP_KERNEL);
1460*4882a593Smuzhiyun if (!budget_ci) {
1461*4882a593Smuzhiyun err = -ENOMEM;
1462*4882a593Smuzhiyun goto out1;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun dprintk(2, "budget_ci: %p\n", budget_ci);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun dev->ext_priv = budget_ci;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun err = ttpci_budget_init(&budget_ci->budget, dev, info, THIS_MODULE,
1470*4882a593Smuzhiyun adapter_nr);
1471*4882a593Smuzhiyun if (err)
1472*4882a593Smuzhiyun goto out2;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun err = msp430_ir_init(budget_ci);
1475*4882a593Smuzhiyun if (err)
1476*4882a593Smuzhiyun goto out3;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun ciintf_init(budget_ci);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun budget_ci->budget.dvb_adapter.priv = budget_ci;
1481*4882a593Smuzhiyun frontend_init(budget_ci);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun ttpci_budget_init_hooks(&budget_ci->budget);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun return 0;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun out3:
1488*4882a593Smuzhiyun ttpci_budget_deinit(&budget_ci->budget);
1489*4882a593Smuzhiyun out2:
1490*4882a593Smuzhiyun kfree(budget_ci);
1491*4882a593Smuzhiyun out1:
1492*4882a593Smuzhiyun return err;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
budget_ci_detach(struct saa7146_dev * dev)1495*4882a593Smuzhiyun static int budget_ci_detach(struct saa7146_dev *dev)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun struct budget_ci *budget_ci = (struct budget_ci *) dev->ext_priv;
1498*4882a593Smuzhiyun struct saa7146_dev *saa = budget_ci->budget.dev;
1499*4882a593Smuzhiyun int err;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun if (budget_ci->budget.ci_present)
1502*4882a593Smuzhiyun ciintf_deinit(budget_ci);
1503*4882a593Smuzhiyun msp430_ir_deinit(budget_ci);
1504*4882a593Smuzhiyun if (budget_ci->budget.dvb_frontend) {
1505*4882a593Smuzhiyun dvb_unregister_frontend(budget_ci->budget.dvb_frontend);
1506*4882a593Smuzhiyun dvb_frontend_detach(budget_ci->budget.dvb_frontend);
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun err = ttpci_budget_deinit(&budget_ci->budget);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun // disable frontend and CI interface
1511*4882a593Smuzhiyun saa7146_setgpio(saa, 2, SAA7146_GPIO_INPUT);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun kfree(budget_ci);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun return err;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun static struct saa7146_extension budget_extension;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun MAKE_BUDGET_INFO(ttbs2, "TT-Budget/S-1500 PCI", BUDGET_TT);
1521*4882a593Smuzhiyun MAKE_BUDGET_INFO(ttbci, "TT-Budget/WinTV-NOVA-CI PCI", BUDGET_TT_HW_DISEQC);
1522*4882a593Smuzhiyun MAKE_BUDGET_INFO(ttbt2, "TT-Budget/WinTV-NOVA-T PCI", BUDGET_TT);
1523*4882a593Smuzhiyun MAKE_BUDGET_INFO(ttbtci, "TT-Budget-T-CI PCI", BUDGET_TT);
1524*4882a593Smuzhiyun MAKE_BUDGET_INFO(ttbcci, "TT-Budget-C-CI PCI", BUDGET_TT);
1525*4882a593Smuzhiyun MAKE_BUDGET_INFO(ttc1501, "TT-Budget C-1501 PCI", BUDGET_TT);
1526*4882a593Smuzhiyun MAKE_BUDGET_INFO(tt3200, "TT-Budget S2-3200 PCI", BUDGET_TT);
1527*4882a593Smuzhiyun MAKE_BUDGET_INFO(ttbs1500b, "TT-Budget S-1500B PCI", BUDGET_TT);
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun static const struct pci_device_id pci_tbl[] = {
1530*4882a593Smuzhiyun MAKE_EXTENSION_PCI(ttbci, 0x13c2, 0x100c),
1531*4882a593Smuzhiyun MAKE_EXTENSION_PCI(ttbci, 0x13c2, 0x100f),
1532*4882a593Smuzhiyun MAKE_EXTENSION_PCI(ttbcci, 0x13c2, 0x1010),
1533*4882a593Smuzhiyun MAKE_EXTENSION_PCI(ttbt2, 0x13c2, 0x1011),
1534*4882a593Smuzhiyun MAKE_EXTENSION_PCI(ttbtci, 0x13c2, 0x1012),
1535*4882a593Smuzhiyun MAKE_EXTENSION_PCI(ttbs2, 0x13c2, 0x1017),
1536*4882a593Smuzhiyun MAKE_EXTENSION_PCI(ttc1501, 0x13c2, 0x101a),
1537*4882a593Smuzhiyun MAKE_EXTENSION_PCI(tt3200, 0x13c2, 0x1019),
1538*4882a593Smuzhiyun MAKE_EXTENSION_PCI(ttbs1500b, 0x13c2, 0x101b),
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun .vendor = 0,
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pci_tbl);
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun static struct saa7146_extension budget_extension = {
1547*4882a593Smuzhiyun .name = "budget_ci dvb",
1548*4882a593Smuzhiyun .flags = SAA7146_USE_I2C_IRQ,
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun .module = THIS_MODULE,
1551*4882a593Smuzhiyun .pci_tbl = &pci_tbl[0],
1552*4882a593Smuzhiyun .attach = budget_ci_attach,
1553*4882a593Smuzhiyun .detach = budget_ci_detach,
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun .irq_mask = MASK_03 | MASK_06 | MASK_10,
1556*4882a593Smuzhiyun .irq_func = budget_ci_irq,
1557*4882a593Smuzhiyun };
1558*4882a593Smuzhiyun
budget_ci_init(void)1559*4882a593Smuzhiyun static int __init budget_ci_init(void)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun return saa7146_register_extension(&budget_extension);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
budget_ci_exit(void)1564*4882a593Smuzhiyun static void __exit budget_ci_exit(void)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun saa7146_unregister_extension(&budget_extension);
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun module_init(budget_ci_init);
1570*4882a593Smuzhiyun module_exit(budget_ci_exit);
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1573*4882a593Smuzhiyun MODULE_AUTHOR("Michael Hunold, Jack Thomasson, Andrew de Quincey, others");
1574*4882a593Smuzhiyun MODULE_DESCRIPTION("driver for the SAA7146 based so-called budget PCI DVB cards w/ CI-module produced by Siemens, Technotrend, Hauppauge");
1575