1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * budget-av.c: driver for the SAA7146 based Budget DVB cards
4*4882a593Smuzhiyun * with analog video in
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Compiled from various sources by Michael Hunold <michael@mihu.de>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * CI interface support (c) 2004 Olivier Gournet <ogournet@anevia.com> &
9*4882a593Smuzhiyun * Andrew de Quincey <adq_dvb@lidskialf.net>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 2002 Ralph Metzler <rjkm@metzlerbros.de>
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Copyright (C) 1999-2002 Ralph Metzler
14*4882a593Smuzhiyun * & Marcus Metzler for convergence integrated media GmbH
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * the project's page is at https://linuxtv.org
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "budget.h"
22*4882a593Smuzhiyun #include "stv0299.h"
23*4882a593Smuzhiyun #include "stb0899_drv.h"
24*4882a593Smuzhiyun #include "stb0899_reg.h"
25*4882a593Smuzhiyun #include "stb0899_cfg.h"
26*4882a593Smuzhiyun #include "tda8261.h"
27*4882a593Smuzhiyun #include "tda8261_cfg.h"
28*4882a593Smuzhiyun #include "tda1002x.h"
29*4882a593Smuzhiyun #include "tda1004x.h"
30*4882a593Smuzhiyun #include "tua6100.h"
31*4882a593Smuzhiyun #include "dvb-pll.h"
32*4882a593Smuzhiyun #include <media/drv-intf/saa7146_vv.h>
33*4882a593Smuzhiyun #include <linux/module.h>
34*4882a593Smuzhiyun #include <linux/errno.h>
35*4882a593Smuzhiyun #include <linux/slab.h>
36*4882a593Smuzhiyun #include <linux/interrupt.h>
37*4882a593Smuzhiyun #include <linux/input.h>
38*4882a593Smuzhiyun #include <linux/spinlock.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <media/dvb_ca_en50221.h>
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define DEBICICAM 0x02420000
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define SLOTSTATUS_NONE 1
45*4882a593Smuzhiyun #define SLOTSTATUS_PRESENT 2
46*4882a593Smuzhiyun #define SLOTSTATUS_RESET 4
47*4882a593Smuzhiyun #define SLOTSTATUS_READY 8
48*4882a593Smuzhiyun #define SLOTSTATUS_OCCUPIED (SLOTSTATUS_PRESENT|SLOTSTATUS_RESET|SLOTSTATUS_READY)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct budget_av {
53*4882a593Smuzhiyun struct budget budget;
54*4882a593Smuzhiyun struct video_device vd;
55*4882a593Smuzhiyun int cur_input;
56*4882a593Smuzhiyun int has_saa7113;
57*4882a593Smuzhiyun struct tasklet_struct ciintf_irq_tasklet;
58*4882a593Smuzhiyun int slot_status;
59*4882a593Smuzhiyun struct dvb_ca_en50221 ca;
60*4882a593Smuzhiyun u8 reinitialise_demod:1;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static int ciintf_slot_shutdown(struct dvb_ca_en50221 *ca, int slot);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* GPIO Connections:
67*4882a593Smuzhiyun * 0 - Vcc/Reset (Reset is controlled by capacitor). Resets the frontend *AS WELL*!
68*4882a593Smuzhiyun * 1 - CI memory select 0=>IO memory, 1=>Attribute Memory
69*4882a593Smuzhiyun * 2 - CI Card Enable (Active Low)
70*4882a593Smuzhiyun * 3 - CI Card Detect
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /****************************************************************************
74*4882a593Smuzhiyun * INITIALIZATION
75*4882a593Smuzhiyun ****************************************************************************/
76*4882a593Smuzhiyun
i2c_readreg(struct i2c_adapter * i2c,u8 id,u8 reg)77*4882a593Smuzhiyun static u8 i2c_readreg(struct i2c_adapter *i2c, u8 id, u8 reg)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun u8 mm1[] = { 0x00 };
80*4882a593Smuzhiyun u8 mm2[] = { 0x00 };
81*4882a593Smuzhiyun struct i2c_msg msgs[2];
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun msgs[0].flags = 0;
84*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
85*4882a593Smuzhiyun msgs[0].addr = msgs[1].addr = id / 2;
86*4882a593Smuzhiyun mm1[0] = reg;
87*4882a593Smuzhiyun msgs[0].len = 1;
88*4882a593Smuzhiyun msgs[1].len = 1;
89*4882a593Smuzhiyun msgs[0].buf = mm1;
90*4882a593Smuzhiyun msgs[1].buf = mm2;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun i2c_transfer(i2c, msgs, 2);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return mm2[0];
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
i2c_readregs(struct i2c_adapter * i2c,u8 id,u8 reg,u8 * buf,u8 len)97*4882a593Smuzhiyun static int i2c_readregs(struct i2c_adapter *i2c, u8 id, u8 reg, u8 * buf, u8 len)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u8 mm1[] = { reg };
100*4882a593Smuzhiyun struct i2c_msg msgs[2] = {
101*4882a593Smuzhiyun {.addr = id / 2,.flags = 0,.buf = mm1,.len = 1},
102*4882a593Smuzhiyun {.addr = id / 2,.flags = I2C_M_RD,.buf = buf,.len = len}
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (i2c_transfer(i2c, msgs, 2) != 2)
106*4882a593Smuzhiyun return -EIO;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
i2c_writereg(struct i2c_adapter * i2c,u8 id,u8 reg,u8 val)111*4882a593Smuzhiyun static int i2c_writereg(struct i2c_adapter *i2c, u8 id, u8 reg, u8 val)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun u8 msg[2] = { reg, val };
114*4882a593Smuzhiyun struct i2c_msg msgs;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun msgs.flags = 0;
117*4882a593Smuzhiyun msgs.addr = id / 2;
118*4882a593Smuzhiyun msgs.len = 2;
119*4882a593Smuzhiyun msgs.buf = msg;
120*4882a593Smuzhiyun return i2c_transfer(i2c, &msgs, 1);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
ciintf_read_attribute_mem(struct dvb_ca_en50221 * ca,int slot,int address)123*4882a593Smuzhiyun static int ciintf_read_attribute_mem(struct dvb_ca_en50221 *ca, int slot, int address)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) ca->data;
126*4882a593Smuzhiyun int result;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (slot != 0)
129*4882a593Smuzhiyun return -EINVAL;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun saa7146_setgpio(budget_av->budget.dev, 1, SAA7146_GPIO_OUTHI);
132*4882a593Smuzhiyun udelay(1);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun result = ttpci_budget_debiread(&budget_av->budget, DEBICICAM, address & 0xfff, 1, 0, 1);
135*4882a593Smuzhiyun if (result == -ETIMEDOUT) {
136*4882a593Smuzhiyun ciintf_slot_shutdown(ca, slot);
137*4882a593Smuzhiyun pr_info("cam ejected 1\n");
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun return result;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
ciintf_write_attribute_mem(struct dvb_ca_en50221 * ca,int slot,int address,u8 value)142*4882a593Smuzhiyun static int ciintf_write_attribute_mem(struct dvb_ca_en50221 *ca, int slot, int address, u8 value)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) ca->data;
145*4882a593Smuzhiyun int result;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (slot != 0)
148*4882a593Smuzhiyun return -EINVAL;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun saa7146_setgpio(budget_av->budget.dev, 1, SAA7146_GPIO_OUTHI);
151*4882a593Smuzhiyun udelay(1);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun result = ttpci_budget_debiwrite(&budget_av->budget, DEBICICAM, address & 0xfff, 1, value, 0, 1);
154*4882a593Smuzhiyun if (result == -ETIMEDOUT) {
155*4882a593Smuzhiyun ciintf_slot_shutdown(ca, slot);
156*4882a593Smuzhiyun pr_info("cam ejected 2\n");
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun return result;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
ciintf_read_cam_control(struct dvb_ca_en50221 * ca,int slot,u8 address)161*4882a593Smuzhiyun static int ciintf_read_cam_control(struct dvb_ca_en50221 *ca, int slot, u8 address)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) ca->data;
164*4882a593Smuzhiyun int result;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (slot != 0)
167*4882a593Smuzhiyun return -EINVAL;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun saa7146_setgpio(budget_av->budget.dev, 1, SAA7146_GPIO_OUTLO);
170*4882a593Smuzhiyun udelay(1);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun result = ttpci_budget_debiread(&budget_av->budget, DEBICICAM, address & 3, 1, 0, 0);
173*4882a593Smuzhiyun if (result == -ETIMEDOUT) {
174*4882a593Smuzhiyun ciintf_slot_shutdown(ca, slot);
175*4882a593Smuzhiyun pr_info("cam ejected 3\n");
176*4882a593Smuzhiyun return -ETIMEDOUT;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun return result;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
ciintf_write_cam_control(struct dvb_ca_en50221 * ca,int slot,u8 address,u8 value)181*4882a593Smuzhiyun static int ciintf_write_cam_control(struct dvb_ca_en50221 *ca, int slot, u8 address, u8 value)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) ca->data;
184*4882a593Smuzhiyun int result;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (slot != 0)
187*4882a593Smuzhiyun return -EINVAL;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun saa7146_setgpio(budget_av->budget.dev, 1, SAA7146_GPIO_OUTLO);
190*4882a593Smuzhiyun udelay(1);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun result = ttpci_budget_debiwrite(&budget_av->budget, DEBICICAM, address & 3, 1, value, 0, 0);
193*4882a593Smuzhiyun if (result == -ETIMEDOUT) {
194*4882a593Smuzhiyun ciintf_slot_shutdown(ca, slot);
195*4882a593Smuzhiyun pr_info("cam ejected 5\n");
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun return result;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
ciintf_slot_reset(struct dvb_ca_en50221 * ca,int slot)200*4882a593Smuzhiyun static int ciintf_slot_reset(struct dvb_ca_en50221 *ca, int slot)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) ca->data;
203*4882a593Smuzhiyun struct saa7146_dev *saa = budget_av->budget.dev;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (slot != 0)
206*4882a593Smuzhiyun return -EINVAL;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun dprintk(1, "ciintf_slot_reset\n");
209*4882a593Smuzhiyun budget_av->slot_status = SLOTSTATUS_RESET;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun saa7146_setgpio(saa, 2, SAA7146_GPIO_OUTHI); /* disable card */
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_OUTHI); /* Vcc off */
214*4882a593Smuzhiyun msleep(2);
215*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_OUTLO); /* Vcc on */
216*4882a593Smuzhiyun msleep(20); /* 20 ms Vcc settling time */
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun saa7146_setgpio(saa, 2, SAA7146_GPIO_OUTLO); /* enable card */
219*4882a593Smuzhiyun ttpci_budget_set_video_port(saa, BUDGET_VIDEO_PORTB);
220*4882a593Smuzhiyun msleep(20);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* reinitialise the frontend if necessary */
223*4882a593Smuzhiyun if (budget_av->reinitialise_demod)
224*4882a593Smuzhiyun dvb_frontend_reinitialise(budget_av->budget.dvb_frontend);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
ciintf_slot_shutdown(struct dvb_ca_en50221 * ca,int slot)229*4882a593Smuzhiyun static int ciintf_slot_shutdown(struct dvb_ca_en50221 *ca, int slot)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) ca->data;
232*4882a593Smuzhiyun struct saa7146_dev *saa = budget_av->budget.dev;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (slot != 0)
235*4882a593Smuzhiyun return -EINVAL;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun dprintk(1, "ciintf_slot_shutdown\n");
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ttpci_budget_set_video_port(saa, BUDGET_VIDEO_PORTB);
240*4882a593Smuzhiyun budget_av->slot_status = SLOTSTATUS_NONE;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
ciintf_slot_ts_enable(struct dvb_ca_en50221 * ca,int slot)245*4882a593Smuzhiyun static int ciintf_slot_ts_enable(struct dvb_ca_en50221 *ca, int slot)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) ca->data;
248*4882a593Smuzhiyun struct saa7146_dev *saa = budget_av->budget.dev;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (slot != 0)
251*4882a593Smuzhiyun return -EINVAL;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun dprintk(1, "ciintf_slot_ts_enable: %d\n", budget_av->slot_status);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ttpci_budget_set_video_port(saa, BUDGET_VIDEO_PORTA);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
ciintf_poll_slot_status(struct dvb_ca_en50221 * ca,int slot,int open)260*4882a593Smuzhiyun static int ciintf_poll_slot_status(struct dvb_ca_en50221 *ca, int slot, int open)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) ca->data;
263*4882a593Smuzhiyun struct saa7146_dev *saa = budget_av->budget.dev;
264*4882a593Smuzhiyun int result;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (slot != 0)
267*4882a593Smuzhiyun return -EINVAL;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* test the card detect line - needs to be done carefully
270*4882a593Smuzhiyun * since it never goes high for some CAMs on this interface (e.g. topuptv) */
271*4882a593Smuzhiyun if (budget_av->slot_status == SLOTSTATUS_NONE) {
272*4882a593Smuzhiyun saa7146_setgpio(saa, 3, SAA7146_GPIO_INPUT);
273*4882a593Smuzhiyun udelay(1);
274*4882a593Smuzhiyun if (saa7146_read(saa, PSR) & MASK_06) {
275*4882a593Smuzhiyun if (budget_av->slot_status == SLOTSTATUS_NONE) {
276*4882a593Smuzhiyun budget_av->slot_status = SLOTSTATUS_PRESENT;
277*4882a593Smuzhiyun pr_info("cam inserted A\n");
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun saa7146_setgpio(saa, 3, SAA7146_GPIO_OUTLO);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* We also try and read from IO memory to work round the above detection bug. If
284*4882a593Smuzhiyun * there is no CAM, we will get a timeout. Only done if there is no cam
285*4882a593Smuzhiyun * present, since this test actually breaks some cams :(
286*4882a593Smuzhiyun *
287*4882a593Smuzhiyun * if the CI interface is not open, we also do the above test since we
288*4882a593Smuzhiyun * don't care if the cam has problems - we'll be resetting it on open() anyway */
289*4882a593Smuzhiyun if ((budget_av->slot_status == SLOTSTATUS_NONE) || (!open)) {
290*4882a593Smuzhiyun saa7146_setgpio(budget_av->budget.dev, 1, SAA7146_GPIO_OUTLO);
291*4882a593Smuzhiyun result = ttpci_budget_debiread(&budget_av->budget, DEBICICAM, 0, 1, 0, 1);
292*4882a593Smuzhiyun if ((result >= 0) && (budget_av->slot_status == SLOTSTATUS_NONE)) {
293*4882a593Smuzhiyun budget_av->slot_status = SLOTSTATUS_PRESENT;
294*4882a593Smuzhiyun pr_info("cam inserted B\n");
295*4882a593Smuzhiyun } else if (result < 0) {
296*4882a593Smuzhiyun if (budget_av->slot_status != SLOTSTATUS_NONE) {
297*4882a593Smuzhiyun ciintf_slot_shutdown(ca, slot);
298*4882a593Smuzhiyun pr_info("cam ejected 5\n");
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* read from attribute memory in reset/ready state to know when the CAM is ready */
305*4882a593Smuzhiyun if (budget_av->slot_status == SLOTSTATUS_RESET) {
306*4882a593Smuzhiyun result = ciintf_read_attribute_mem(ca, slot, 0);
307*4882a593Smuzhiyun if (result == 0x1d) {
308*4882a593Smuzhiyun budget_av->slot_status = SLOTSTATUS_READY;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* work out correct return code */
313*4882a593Smuzhiyun if (budget_av->slot_status != SLOTSTATUS_NONE) {
314*4882a593Smuzhiyun if (budget_av->slot_status & SLOTSTATUS_READY) {
315*4882a593Smuzhiyun return DVB_CA_EN50221_POLL_CAM_PRESENT | DVB_CA_EN50221_POLL_CAM_READY;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun return DVB_CA_EN50221_POLL_CAM_PRESENT;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
ciintf_init(struct budget_av * budget_av)322*4882a593Smuzhiyun static int ciintf_init(struct budget_av *budget_av)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct saa7146_dev *saa = budget_av->budget.dev;
325*4882a593Smuzhiyun int result;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun memset(&budget_av->ca, 0, sizeof(struct dvb_ca_en50221));
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_OUTLO);
330*4882a593Smuzhiyun saa7146_setgpio(saa, 1, SAA7146_GPIO_OUTLO);
331*4882a593Smuzhiyun saa7146_setgpio(saa, 2, SAA7146_GPIO_OUTLO);
332*4882a593Smuzhiyun saa7146_setgpio(saa, 3, SAA7146_GPIO_OUTLO);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Enable DEBI pins */
335*4882a593Smuzhiyun saa7146_write(saa, MC1, MASK_27 | MASK_11);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* register CI interface */
338*4882a593Smuzhiyun budget_av->ca.owner = THIS_MODULE;
339*4882a593Smuzhiyun budget_av->ca.read_attribute_mem = ciintf_read_attribute_mem;
340*4882a593Smuzhiyun budget_av->ca.write_attribute_mem = ciintf_write_attribute_mem;
341*4882a593Smuzhiyun budget_av->ca.read_cam_control = ciintf_read_cam_control;
342*4882a593Smuzhiyun budget_av->ca.write_cam_control = ciintf_write_cam_control;
343*4882a593Smuzhiyun budget_av->ca.slot_reset = ciintf_slot_reset;
344*4882a593Smuzhiyun budget_av->ca.slot_shutdown = ciintf_slot_shutdown;
345*4882a593Smuzhiyun budget_av->ca.slot_ts_enable = ciintf_slot_ts_enable;
346*4882a593Smuzhiyun budget_av->ca.poll_slot_status = ciintf_poll_slot_status;
347*4882a593Smuzhiyun budget_av->ca.data = budget_av;
348*4882a593Smuzhiyun budget_av->budget.ci_present = 1;
349*4882a593Smuzhiyun budget_av->slot_status = SLOTSTATUS_NONE;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if ((result = dvb_ca_en50221_init(&budget_av->budget.dvb_adapter,
352*4882a593Smuzhiyun &budget_av->ca, 0, 1)) != 0) {
353*4882a593Smuzhiyun pr_err("ci initialisation failed\n");
354*4882a593Smuzhiyun goto error;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun pr_info("ci interface initialised\n");
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun error:
361*4882a593Smuzhiyun saa7146_write(saa, MC1, MASK_27);
362*4882a593Smuzhiyun return result;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
ciintf_deinit(struct budget_av * budget_av)365*4882a593Smuzhiyun static void ciintf_deinit(struct budget_av *budget_av)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct saa7146_dev *saa = budget_av->budget.dev;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_INPUT);
370*4882a593Smuzhiyun saa7146_setgpio(saa, 1, SAA7146_GPIO_INPUT);
371*4882a593Smuzhiyun saa7146_setgpio(saa, 2, SAA7146_GPIO_INPUT);
372*4882a593Smuzhiyun saa7146_setgpio(saa, 3, SAA7146_GPIO_INPUT);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* release the CA device */
375*4882a593Smuzhiyun dvb_ca_en50221_release(&budget_av->ca);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* disable DEBI pins */
378*4882a593Smuzhiyun saa7146_write(saa, MC1, MASK_27);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun static const u8 saa7113_tab[] = {
383*4882a593Smuzhiyun 0x01, 0x08,
384*4882a593Smuzhiyun 0x02, 0xc0,
385*4882a593Smuzhiyun 0x03, 0x33,
386*4882a593Smuzhiyun 0x04, 0x00,
387*4882a593Smuzhiyun 0x05, 0x00,
388*4882a593Smuzhiyun 0x06, 0xeb,
389*4882a593Smuzhiyun 0x07, 0xe0,
390*4882a593Smuzhiyun 0x08, 0x28,
391*4882a593Smuzhiyun 0x09, 0x00,
392*4882a593Smuzhiyun 0x0a, 0x80,
393*4882a593Smuzhiyun 0x0b, 0x47,
394*4882a593Smuzhiyun 0x0c, 0x40,
395*4882a593Smuzhiyun 0x0d, 0x00,
396*4882a593Smuzhiyun 0x0e, 0x01,
397*4882a593Smuzhiyun 0x0f, 0x44,
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun 0x10, 0x08,
400*4882a593Smuzhiyun 0x11, 0x0c,
401*4882a593Smuzhiyun 0x12, 0x7b,
402*4882a593Smuzhiyun 0x13, 0x00,
403*4882a593Smuzhiyun 0x15, 0x00, 0x16, 0x00, 0x17, 0x00,
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun 0x57, 0xff,
406*4882a593Smuzhiyun 0x40, 0x82, 0x58, 0x00, 0x59, 0x54, 0x5a, 0x07,
407*4882a593Smuzhiyun 0x5b, 0x83, 0x5e, 0x00,
408*4882a593Smuzhiyun 0xff
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
saa7113_init(struct budget_av * budget_av)411*4882a593Smuzhiyun static int saa7113_init(struct budget_av *budget_av)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun struct budget *budget = &budget_av->budget;
414*4882a593Smuzhiyun struct saa7146_dev *saa = budget->dev;
415*4882a593Smuzhiyun const u8 *data = saa7113_tab;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_OUTHI);
418*4882a593Smuzhiyun msleep(200);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (i2c_writereg(&budget->i2c_adap, 0x4a, 0x01, 0x08) != 1) {
421*4882a593Smuzhiyun dprintk(1, "saa7113 not found on KNC card\n");
422*4882a593Smuzhiyun return -ENODEV;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun dprintk(1, "saa7113 detected and initializing\n");
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun while (*data != 0xff) {
428*4882a593Smuzhiyun i2c_writereg(&budget->i2c_adap, 0x4a, *data, *(data + 1));
429*4882a593Smuzhiyun data += 2;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun dprintk(1, "saa7113 status=%02x\n", i2c_readreg(&budget->i2c_adap, 0x4a, 0x1f));
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
saa7113_setinput(struct budget_av * budget_av,int input)437*4882a593Smuzhiyun static int saa7113_setinput(struct budget_av *budget_av, int input)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct budget *budget = &budget_av->budget;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (1 != budget_av->has_saa7113)
442*4882a593Smuzhiyun return -ENODEV;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (input == 1) {
445*4882a593Smuzhiyun i2c_writereg(&budget->i2c_adap, 0x4a, 0x02, 0xc7);
446*4882a593Smuzhiyun i2c_writereg(&budget->i2c_adap, 0x4a, 0x09, 0x80);
447*4882a593Smuzhiyun } else if (input == 0) {
448*4882a593Smuzhiyun i2c_writereg(&budget->i2c_adap, 0x4a, 0x02, 0xc0);
449*4882a593Smuzhiyun i2c_writereg(&budget->i2c_adap, 0x4a, 0x09, 0x00);
450*4882a593Smuzhiyun } else
451*4882a593Smuzhiyun return -EINVAL;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun budget_av->cur_input = input;
454*4882a593Smuzhiyun return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun
philips_su1278_ty_ci_set_symbol_rate(struct dvb_frontend * fe,u32 srate,u32 ratio)458*4882a593Smuzhiyun static int philips_su1278_ty_ci_set_symbol_rate(struct dvb_frontend *fe, u32 srate, u32 ratio)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun u8 aclk = 0;
461*4882a593Smuzhiyun u8 bclk = 0;
462*4882a593Smuzhiyun u8 m1;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun aclk = 0xb5;
465*4882a593Smuzhiyun if (srate < 2000000)
466*4882a593Smuzhiyun bclk = 0x86;
467*4882a593Smuzhiyun else if (srate < 5000000)
468*4882a593Smuzhiyun bclk = 0x89;
469*4882a593Smuzhiyun else if (srate < 15000000)
470*4882a593Smuzhiyun bclk = 0x8f;
471*4882a593Smuzhiyun else if (srate < 45000000)
472*4882a593Smuzhiyun bclk = 0x95;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun m1 = 0x14;
475*4882a593Smuzhiyun if (srate < 4000000)
476*4882a593Smuzhiyun m1 = 0x10;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun stv0299_writereg(fe, 0x13, aclk);
479*4882a593Smuzhiyun stv0299_writereg(fe, 0x14, bclk);
480*4882a593Smuzhiyun stv0299_writereg(fe, 0x1f, (ratio >> 16) & 0xff);
481*4882a593Smuzhiyun stv0299_writereg(fe, 0x20, (ratio >> 8) & 0xff);
482*4882a593Smuzhiyun stv0299_writereg(fe, 0x21, (ratio) & 0xf0);
483*4882a593Smuzhiyun stv0299_writereg(fe, 0x0f, 0x80 | m1);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
philips_su1278_ty_ci_tuner_set_params(struct dvb_frontend * fe)488*4882a593Smuzhiyun static int philips_su1278_ty_ci_tuner_set_params(struct dvb_frontend *fe)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
491*4882a593Smuzhiyun u32 div;
492*4882a593Smuzhiyun u8 buf[4];
493*4882a593Smuzhiyun struct budget *budget = (struct budget *) fe->dvb->priv;
494*4882a593Smuzhiyun struct i2c_msg msg = {.addr = 0x61,.flags = 0,.buf = buf,.len = sizeof(buf) };
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if ((c->frequency < 950000) || (c->frequency > 2150000))
497*4882a593Smuzhiyun return -EINVAL;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun div = (c->frequency + (125 - 1)) / 125; /* round correctly */
500*4882a593Smuzhiyun buf[0] = (div >> 8) & 0x7f;
501*4882a593Smuzhiyun buf[1] = div & 0xff;
502*4882a593Smuzhiyun buf[2] = 0x80 | ((div & 0x18000) >> 10) | 4;
503*4882a593Smuzhiyun buf[3] = 0x20;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (c->symbol_rate < 4000000)
506*4882a593Smuzhiyun buf[3] |= 1;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (c->frequency < 1250000)
509*4882a593Smuzhiyun buf[3] |= 0;
510*4882a593Smuzhiyun else if (c->frequency < 1550000)
511*4882a593Smuzhiyun buf[3] |= 0x40;
512*4882a593Smuzhiyun else if (c->frequency < 2050000)
513*4882a593Smuzhiyun buf[3] |= 0x80;
514*4882a593Smuzhiyun else if (c->frequency < 2150000)
515*4882a593Smuzhiyun buf[3] |= 0xC0;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
518*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
519*4882a593Smuzhiyun if (i2c_transfer(&budget->i2c_adap, &msg, 1) != 1)
520*4882a593Smuzhiyun return -EIO;
521*4882a593Smuzhiyun return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun static u8 typhoon_cinergy1200s_inittab[] = {
525*4882a593Smuzhiyun 0x01, 0x15,
526*4882a593Smuzhiyun 0x02, 0x30,
527*4882a593Smuzhiyun 0x03, 0x00,
528*4882a593Smuzhiyun 0x04, 0x7d, /* F22FR = 0x7d, F22 = f_VCO / 128 / 0x7d = 22 kHz */
529*4882a593Smuzhiyun 0x05, 0x35, /* I2CT = 0, SCLT = 1, SDAT = 1 */
530*4882a593Smuzhiyun 0x06, 0x40, /* DAC not used, set to high impendance mode */
531*4882a593Smuzhiyun 0x07, 0x00, /* DAC LSB */
532*4882a593Smuzhiyun 0x08, 0x40, /* DiSEqC off */
533*4882a593Smuzhiyun 0x09, 0x00, /* FIFO */
534*4882a593Smuzhiyun 0x0c, 0x51, /* OP1 ctl = Normal, OP1 val = 1 (LNB Power ON) */
535*4882a593Smuzhiyun 0x0d, 0x82, /* DC offset compensation = ON, beta_agc1 = 2 */
536*4882a593Smuzhiyun 0x0e, 0x23, /* alpha_tmg = 2, beta_tmg = 3 */
537*4882a593Smuzhiyun 0x10, 0x3f, // AGC2 0x3d
538*4882a593Smuzhiyun 0x11, 0x84,
539*4882a593Smuzhiyun 0x12, 0xb9,
540*4882a593Smuzhiyun 0x15, 0xc9, // lock detector threshold
541*4882a593Smuzhiyun 0x16, 0x00,
542*4882a593Smuzhiyun 0x17, 0x00,
543*4882a593Smuzhiyun 0x18, 0x00,
544*4882a593Smuzhiyun 0x19, 0x00,
545*4882a593Smuzhiyun 0x1a, 0x00,
546*4882a593Smuzhiyun 0x1f, 0x50,
547*4882a593Smuzhiyun 0x20, 0x00,
548*4882a593Smuzhiyun 0x21, 0x00,
549*4882a593Smuzhiyun 0x22, 0x00,
550*4882a593Smuzhiyun 0x23, 0x00,
551*4882a593Smuzhiyun 0x28, 0x00, // out imp: normal out type: parallel FEC mode:0
552*4882a593Smuzhiyun 0x29, 0x1e, // 1/2 threshold
553*4882a593Smuzhiyun 0x2a, 0x14, // 2/3 threshold
554*4882a593Smuzhiyun 0x2b, 0x0f, // 3/4 threshold
555*4882a593Smuzhiyun 0x2c, 0x09, // 5/6 threshold
556*4882a593Smuzhiyun 0x2d, 0x05, // 7/8 threshold
557*4882a593Smuzhiyun 0x2e, 0x01,
558*4882a593Smuzhiyun 0x31, 0x1f, // test all FECs
559*4882a593Smuzhiyun 0x32, 0x19, // viterbi and synchro search
560*4882a593Smuzhiyun 0x33, 0xfc, // rs control
561*4882a593Smuzhiyun 0x34, 0x93, // error control
562*4882a593Smuzhiyun 0x0f, 0x92,
563*4882a593Smuzhiyun 0xff, 0xff
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static const struct stv0299_config typhoon_config = {
567*4882a593Smuzhiyun .demod_address = 0x68,
568*4882a593Smuzhiyun .inittab = typhoon_cinergy1200s_inittab,
569*4882a593Smuzhiyun .mclk = 88000000UL,
570*4882a593Smuzhiyun .invert = 0,
571*4882a593Smuzhiyun .skip_reinit = 0,
572*4882a593Smuzhiyun .lock_output = STV0299_LOCKOUTPUT_1,
573*4882a593Smuzhiyun .volt13_op0_op1 = STV0299_VOLT13_OP0,
574*4882a593Smuzhiyun .min_delay_ms = 100,
575*4882a593Smuzhiyun .set_symbol_rate = philips_su1278_ty_ci_set_symbol_rate,
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static const struct stv0299_config cinergy_1200s_config = {
580*4882a593Smuzhiyun .demod_address = 0x68,
581*4882a593Smuzhiyun .inittab = typhoon_cinergy1200s_inittab,
582*4882a593Smuzhiyun .mclk = 88000000UL,
583*4882a593Smuzhiyun .invert = 0,
584*4882a593Smuzhiyun .skip_reinit = 0,
585*4882a593Smuzhiyun .lock_output = STV0299_LOCKOUTPUT_0,
586*4882a593Smuzhiyun .volt13_op0_op1 = STV0299_VOLT13_OP0,
587*4882a593Smuzhiyun .min_delay_ms = 100,
588*4882a593Smuzhiyun .set_symbol_rate = philips_su1278_ty_ci_set_symbol_rate,
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const struct stv0299_config cinergy_1200s_1894_0010_config = {
592*4882a593Smuzhiyun .demod_address = 0x68,
593*4882a593Smuzhiyun .inittab = typhoon_cinergy1200s_inittab,
594*4882a593Smuzhiyun .mclk = 88000000UL,
595*4882a593Smuzhiyun .invert = 1,
596*4882a593Smuzhiyun .skip_reinit = 0,
597*4882a593Smuzhiyun .lock_output = STV0299_LOCKOUTPUT_1,
598*4882a593Smuzhiyun .volt13_op0_op1 = STV0299_VOLT13_OP0,
599*4882a593Smuzhiyun .min_delay_ms = 100,
600*4882a593Smuzhiyun .set_symbol_rate = philips_su1278_ty_ci_set_symbol_rate,
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
philips_cu1216_tuner_set_params(struct dvb_frontend * fe)603*4882a593Smuzhiyun static int philips_cu1216_tuner_set_params(struct dvb_frontend *fe)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
606*4882a593Smuzhiyun struct budget *budget = (struct budget *) fe->dvb->priv;
607*4882a593Smuzhiyun u8 buf[6];
608*4882a593Smuzhiyun struct i2c_msg msg = {.addr = 0x60,.flags = 0,.buf = buf,.len = sizeof(buf) };
609*4882a593Smuzhiyun int i;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun #define CU1216_IF 36125000
612*4882a593Smuzhiyun #define TUNER_MUL 62500
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun u32 div = (c->frequency + CU1216_IF + TUNER_MUL / 2) / TUNER_MUL;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun buf[0] = (div >> 8) & 0x7f;
617*4882a593Smuzhiyun buf[1] = div & 0xff;
618*4882a593Smuzhiyun buf[2] = 0xce;
619*4882a593Smuzhiyun buf[3] = (c->frequency < 150000000 ? 0x01 :
620*4882a593Smuzhiyun c->frequency < 445000000 ? 0x02 : 0x04);
621*4882a593Smuzhiyun buf[4] = 0xde;
622*4882a593Smuzhiyun buf[5] = 0x20;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
625*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
626*4882a593Smuzhiyun if (i2c_transfer(&budget->i2c_adap, &msg, 1) != 1)
627*4882a593Smuzhiyun return -EIO;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* wait for the pll lock */
630*4882a593Smuzhiyun msg.flags = I2C_M_RD;
631*4882a593Smuzhiyun msg.len = 1;
632*4882a593Smuzhiyun for (i = 0; i < 20; i++) {
633*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
634*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
635*4882a593Smuzhiyun if (i2c_transfer(&budget->i2c_adap, &msg, 1) == 1 && (buf[0] & 0x40))
636*4882a593Smuzhiyun break;
637*4882a593Smuzhiyun msleep(10);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* switch the charge pump to the lower current */
641*4882a593Smuzhiyun msg.flags = 0;
642*4882a593Smuzhiyun msg.len = 2;
643*4882a593Smuzhiyun msg.buf = &buf[2];
644*4882a593Smuzhiyun buf[2] &= ~0x40;
645*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
646*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
647*4882a593Smuzhiyun if (i2c_transfer(&budget->i2c_adap, &msg, 1) != 1)
648*4882a593Smuzhiyun return -EIO;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static struct tda1002x_config philips_cu1216_config = {
654*4882a593Smuzhiyun .demod_address = 0x0c,
655*4882a593Smuzhiyun .invert = 1,
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun static struct tda1002x_config philips_cu1216_config_altaddress = {
659*4882a593Smuzhiyun .demod_address = 0x0d,
660*4882a593Smuzhiyun .invert = 0,
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun static struct tda10023_config philips_cu1216_tda10023_config = {
664*4882a593Smuzhiyun .demod_address = 0x0c,
665*4882a593Smuzhiyun .invert = 1,
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
philips_tu1216_tuner_init(struct dvb_frontend * fe)668*4882a593Smuzhiyun static int philips_tu1216_tuner_init(struct dvb_frontend *fe)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct budget *budget = (struct budget *) fe->dvb->priv;
671*4882a593Smuzhiyun static u8 tu1216_init[] = { 0x0b, 0xf5, 0x85, 0xab };
672*4882a593Smuzhiyun struct i2c_msg tuner_msg = {.addr = 0x60,.flags = 0,.buf = tu1216_init,.len = sizeof(tu1216_init) };
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun // setup PLL configuration
675*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
676*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
677*4882a593Smuzhiyun if (i2c_transfer(&budget->i2c_adap, &tuner_msg, 1) != 1)
678*4882a593Smuzhiyun return -EIO;
679*4882a593Smuzhiyun msleep(1);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun return 0;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
philips_tu1216_tuner_set_params(struct dvb_frontend * fe)684*4882a593Smuzhiyun static int philips_tu1216_tuner_set_params(struct dvb_frontend *fe)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
687*4882a593Smuzhiyun struct budget *budget = (struct budget *) fe->dvb->priv;
688*4882a593Smuzhiyun u8 tuner_buf[4];
689*4882a593Smuzhiyun struct i2c_msg tuner_msg = {.addr = 0x60,.flags = 0,.buf = tuner_buf,.len =
690*4882a593Smuzhiyun sizeof(tuner_buf) };
691*4882a593Smuzhiyun int tuner_frequency = 0;
692*4882a593Smuzhiyun u8 band, cp, filter;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun // determine charge pump
695*4882a593Smuzhiyun tuner_frequency = c->frequency + 36166000;
696*4882a593Smuzhiyun if (tuner_frequency < 87000000)
697*4882a593Smuzhiyun return -EINVAL;
698*4882a593Smuzhiyun else if (tuner_frequency < 130000000)
699*4882a593Smuzhiyun cp = 3;
700*4882a593Smuzhiyun else if (tuner_frequency < 160000000)
701*4882a593Smuzhiyun cp = 5;
702*4882a593Smuzhiyun else if (tuner_frequency < 200000000)
703*4882a593Smuzhiyun cp = 6;
704*4882a593Smuzhiyun else if (tuner_frequency < 290000000)
705*4882a593Smuzhiyun cp = 3;
706*4882a593Smuzhiyun else if (tuner_frequency < 420000000)
707*4882a593Smuzhiyun cp = 5;
708*4882a593Smuzhiyun else if (tuner_frequency < 480000000)
709*4882a593Smuzhiyun cp = 6;
710*4882a593Smuzhiyun else if (tuner_frequency < 620000000)
711*4882a593Smuzhiyun cp = 3;
712*4882a593Smuzhiyun else if (tuner_frequency < 830000000)
713*4882a593Smuzhiyun cp = 5;
714*4882a593Smuzhiyun else if (tuner_frequency < 895000000)
715*4882a593Smuzhiyun cp = 7;
716*4882a593Smuzhiyun else
717*4882a593Smuzhiyun return -EINVAL;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun // determine band
720*4882a593Smuzhiyun if (c->frequency < 49000000)
721*4882a593Smuzhiyun return -EINVAL;
722*4882a593Smuzhiyun else if (c->frequency < 161000000)
723*4882a593Smuzhiyun band = 1;
724*4882a593Smuzhiyun else if (c->frequency < 444000000)
725*4882a593Smuzhiyun band = 2;
726*4882a593Smuzhiyun else if (c->frequency < 861000000)
727*4882a593Smuzhiyun band = 4;
728*4882a593Smuzhiyun else
729*4882a593Smuzhiyun return -EINVAL;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun // setup PLL filter
732*4882a593Smuzhiyun switch (c->bandwidth_hz) {
733*4882a593Smuzhiyun case 6000000:
734*4882a593Smuzhiyun filter = 0;
735*4882a593Smuzhiyun break;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun case 7000000:
738*4882a593Smuzhiyun filter = 0;
739*4882a593Smuzhiyun break;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun case 8000000:
742*4882a593Smuzhiyun filter = 1;
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun default:
746*4882a593Smuzhiyun return -EINVAL;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun // calculate divisor
750*4882a593Smuzhiyun // ((36166000+((1000000/6)/2)) + Finput)/(1000000/6)
751*4882a593Smuzhiyun tuner_frequency = (((c->frequency / 1000) * 6) + 217496) / 1000;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun // setup tuner buffer
754*4882a593Smuzhiyun tuner_buf[0] = (tuner_frequency >> 8) & 0x7f;
755*4882a593Smuzhiyun tuner_buf[1] = tuner_frequency & 0xff;
756*4882a593Smuzhiyun tuner_buf[2] = 0xca;
757*4882a593Smuzhiyun tuner_buf[3] = (cp << 5) | (filter << 3) | band;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
760*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
761*4882a593Smuzhiyun if (i2c_transfer(&budget->i2c_adap, &tuner_msg, 1) != 1)
762*4882a593Smuzhiyun return -EIO;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun msleep(1);
765*4882a593Smuzhiyun return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
philips_tu1216_request_firmware(struct dvb_frontend * fe,const struct firmware ** fw,char * name)768*4882a593Smuzhiyun static int philips_tu1216_request_firmware(struct dvb_frontend *fe,
769*4882a593Smuzhiyun const struct firmware **fw, char *name)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun struct budget *budget = (struct budget *) fe->dvb->priv;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun return request_firmware(fw, name, &budget->dev->pci->dev);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun static struct tda1004x_config philips_tu1216_config = {
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun .demod_address = 0x8,
779*4882a593Smuzhiyun .invert = 1,
780*4882a593Smuzhiyun .invert_oclk = 1,
781*4882a593Smuzhiyun .xtal_freq = TDA10046_XTAL_4M,
782*4882a593Smuzhiyun .agc_config = TDA10046_AGC_DEFAULT,
783*4882a593Smuzhiyun .if_freq = TDA10046_FREQ_3617,
784*4882a593Smuzhiyun .request_firmware = philips_tu1216_request_firmware,
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun static u8 philips_sd1878_inittab[] = {
788*4882a593Smuzhiyun 0x01, 0x15,
789*4882a593Smuzhiyun 0x02, 0x30,
790*4882a593Smuzhiyun 0x03, 0x00,
791*4882a593Smuzhiyun 0x04, 0x7d,
792*4882a593Smuzhiyun 0x05, 0x35,
793*4882a593Smuzhiyun 0x06, 0x40,
794*4882a593Smuzhiyun 0x07, 0x00,
795*4882a593Smuzhiyun 0x08, 0x43,
796*4882a593Smuzhiyun 0x09, 0x02,
797*4882a593Smuzhiyun 0x0C, 0x51,
798*4882a593Smuzhiyun 0x0D, 0x82,
799*4882a593Smuzhiyun 0x0E, 0x23,
800*4882a593Smuzhiyun 0x10, 0x3f,
801*4882a593Smuzhiyun 0x11, 0x84,
802*4882a593Smuzhiyun 0x12, 0xb9,
803*4882a593Smuzhiyun 0x15, 0xc9,
804*4882a593Smuzhiyun 0x16, 0x19,
805*4882a593Smuzhiyun 0x17, 0x8c,
806*4882a593Smuzhiyun 0x18, 0x59,
807*4882a593Smuzhiyun 0x19, 0xf8,
808*4882a593Smuzhiyun 0x1a, 0xfe,
809*4882a593Smuzhiyun 0x1c, 0x7f,
810*4882a593Smuzhiyun 0x1d, 0x00,
811*4882a593Smuzhiyun 0x1e, 0x00,
812*4882a593Smuzhiyun 0x1f, 0x50,
813*4882a593Smuzhiyun 0x20, 0x00,
814*4882a593Smuzhiyun 0x21, 0x00,
815*4882a593Smuzhiyun 0x22, 0x00,
816*4882a593Smuzhiyun 0x23, 0x00,
817*4882a593Smuzhiyun 0x28, 0x00,
818*4882a593Smuzhiyun 0x29, 0x28,
819*4882a593Smuzhiyun 0x2a, 0x14,
820*4882a593Smuzhiyun 0x2b, 0x0f,
821*4882a593Smuzhiyun 0x2c, 0x09,
822*4882a593Smuzhiyun 0x2d, 0x09,
823*4882a593Smuzhiyun 0x31, 0x1f,
824*4882a593Smuzhiyun 0x32, 0x19,
825*4882a593Smuzhiyun 0x33, 0xfc,
826*4882a593Smuzhiyun 0x34, 0x93,
827*4882a593Smuzhiyun 0xff, 0xff
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun
philips_sd1878_ci_set_symbol_rate(struct dvb_frontend * fe,u32 srate,u32 ratio)830*4882a593Smuzhiyun static int philips_sd1878_ci_set_symbol_rate(struct dvb_frontend *fe,
831*4882a593Smuzhiyun u32 srate, u32 ratio)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun u8 aclk = 0;
834*4882a593Smuzhiyun u8 bclk = 0;
835*4882a593Smuzhiyun u8 m1;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun aclk = 0xb5;
838*4882a593Smuzhiyun if (srate < 2000000)
839*4882a593Smuzhiyun bclk = 0x86;
840*4882a593Smuzhiyun else if (srate < 5000000)
841*4882a593Smuzhiyun bclk = 0x89;
842*4882a593Smuzhiyun else if (srate < 15000000)
843*4882a593Smuzhiyun bclk = 0x8f;
844*4882a593Smuzhiyun else if (srate < 45000000)
845*4882a593Smuzhiyun bclk = 0x95;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun m1 = 0x14;
848*4882a593Smuzhiyun if (srate < 4000000)
849*4882a593Smuzhiyun m1 = 0x10;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun stv0299_writereg(fe, 0x0e, 0x23);
852*4882a593Smuzhiyun stv0299_writereg(fe, 0x0f, 0x94);
853*4882a593Smuzhiyun stv0299_writereg(fe, 0x10, 0x39);
854*4882a593Smuzhiyun stv0299_writereg(fe, 0x13, aclk);
855*4882a593Smuzhiyun stv0299_writereg(fe, 0x14, bclk);
856*4882a593Smuzhiyun stv0299_writereg(fe, 0x15, 0xc9);
857*4882a593Smuzhiyun stv0299_writereg(fe, 0x1f, (ratio >> 16) & 0xff);
858*4882a593Smuzhiyun stv0299_writereg(fe, 0x20, (ratio >> 8) & 0xff);
859*4882a593Smuzhiyun stv0299_writereg(fe, 0x21, (ratio) & 0xf0);
860*4882a593Smuzhiyun stv0299_writereg(fe, 0x0f, 0x80 | m1);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun return 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun static const struct stv0299_config philips_sd1878_config = {
866*4882a593Smuzhiyun .demod_address = 0x68,
867*4882a593Smuzhiyun .inittab = philips_sd1878_inittab,
868*4882a593Smuzhiyun .mclk = 88000000UL,
869*4882a593Smuzhiyun .invert = 0,
870*4882a593Smuzhiyun .skip_reinit = 0,
871*4882a593Smuzhiyun .lock_output = STV0299_LOCKOUTPUT_1,
872*4882a593Smuzhiyun .volt13_op0_op1 = STV0299_VOLT13_OP0,
873*4882a593Smuzhiyun .min_delay_ms = 100,
874*4882a593Smuzhiyun .set_symbol_rate = philips_sd1878_ci_set_symbol_rate,
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* KNC1 DVB-S (STB0899) Inittab */
878*4882a593Smuzhiyun static const struct stb0899_s1_reg knc1_stb0899_s1_init_1[] = {
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun { STB0899_DEV_ID , 0x81 },
881*4882a593Smuzhiyun { STB0899_DISCNTRL1 , 0x32 },
882*4882a593Smuzhiyun { STB0899_DISCNTRL2 , 0x80 },
883*4882a593Smuzhiyun { STB0899_DISRX_ST0 , 0x04 },
884*4882a593Smuzhiyun { STB0899_DISRX_ST1 , 0x00 },
885*4882a593Smuzhiyun { STB0899_DISPARITY , 0x00 },
886*4882a593Smuzhiyun { STB0899_DISSTATUS , 0x20 },
887*4882a593Smuzhiyun { STB0899_DISF22 , 0x8c },
888*4882a593Smuzhiyun { STB0899_DISF22RX , 0x9a },
889*4882a593Smuzhiyun { STB0899_SYSREG , 0x0b },
890*4882a593Smuzhiyun { STB0899_ACRPRESC , 0x11 },
891*4882a593Smuzhiyun { STB0899_ACRDIV1 , 0x0a },
892*4882a593Smuzhiyun { STB0899_ACRDIV2 , 0x05 },
893*4882a593Smuzhiyun { STB0899_DACR1 , 0x00 },
894*4882a593Smuzhiyun { STB0899_DACR2 , 0x00 },
895*4882a593Smuzhiyun { STB0899_OUTCFG , 0x00 },
896*4882a593Smuzhiyun { STB0899_MODECFG , 0x00 },
897*4882a593Smuzhiyun { STB0899_IRQSTATUS_3 , 0x30 },
898*4882a593Smuzhiyun { STB0899_IRQSTATUS_2 , 0x00 },
899*4882a593Smuzhiyun { STB0899_IRQSTATUS_1 , 0x00 },
900*4882a593Smuzhiyun { STB0899_IRQSTATUS_0 , 0x00 },
901*4882a593Smuzhiyun { STB0899_IRQMSK_3 , 0xf3 },
902*4882a593Smuzhiyun { STB0899_IRQMSK_2 , 0xfc },
903*4882a593Smuzhiyun { STB0899_IRQMSK_1 , 0xff },
904*4882a593Smuzhiyun { STB0899_IRQMSK_0 , 0xff },
905*4882a593Smuzhiyun { STB0899_IRQCFG , 0x00 },
906*4882a593Smuzhiyun { STB0899_I2CCFG , 0x88 },
907*4882a593Smuzhiyun { STB0899_I2CRPT , 0x58 }, /* Repeater=8, Stop=disabled */
908*4882a593Smuzhiyun { STB0899_IOPVALUE5 , 0x00 },
909*4882a593Smuzhiyun { STB0899_IOPVALUE4 , 0x20 },
910*4882a593Smuzhiyun { STB0899_IOPVALUE3 , 0xc9 },
911*4882a593Smuzhiyun { STB0899_IOPVALUE2 , 0x90 },
912*4882a593Smuzhiyun { STB0899_IOPVALUE1 , 0x40 },
913*4882a593Smuzhiyun { STB0899_IOPVALUE0 , 0x00 },
914*4882a593Smuzhiyun { STB0899_GPIO00CFG , 0x82 },
915*4882a593Smuzhiyun { STB0899_GPIO01CFG , 0x82 },
916*4882a593Smuzhiyun { STB0899_GPIO02CFG , 0x82 },
917*4882a593Smuzhiyun { STB0899_GPIO03CFG , 0x82 },
918*4882a593Smuzhiyun { STB0899_GPIO04CFG , 0x82 },
919*4882a593Smuzhiyun { STB0899_GPIO05CFG , 0x82 },
920*4882a593Smuzhiyun { STB0899_GPIO06CFG , 0x82 },
921*4882a593Smuzhiyun { STB0899_GPIO07CFG , 0x82 },
922*4882a593Smuzhiyun { STB0899_GPIO08CFG , 0x82 },
923*4882a593Smuzhiyun { STB0899_GPIO09CFG , 0x82 },
924*4882a593Smuzhiyun { STB0899_GPIO10CFG , 0x82 },
925*4882a593Smuzhiyun { STB0899_GPIO11CFG , 0x82 },
926*4882a593Smuzhiyun { STB0899_GPIO12CFG , 0x82 },
927*4882a593Smuzhiyun { STB0899_GPIO13CFG , 0x82 },
928*4882a593Smuzhiyun { STB0899_GPIO14CFG , 0x82 },
929*4882a593Smuzhiyun { STB0899_GPIO15CFG , 0x82 },
930*4882a593Smuzhiyun { STB0899_GPIO16CFG , 0x82 },
931*4882a593Smuzhiyun { STB0899_GPIO17CFG , 0x82 },
932*4882a593Smuzhiyun { STB0899_GPIO18CFG , 0x82 },
933*4882a593Smuzhiyun { STB0899_GPIO19CFG , 0x82 },
934*4882a593Smuzhiyun { STB0899_GPIO20CFG , 0x82 },
935*4882a593Smuzhiyun { STB0899_SDATCFG , 0xb8 },
936*4882a593Smuzhiyun { STB0899_SCLTCFG , 0xba },
937*4882a593Smuzhiyun { STB0899_AGCRFCFG , 0x08 }, /* 0x1c */
938*4882a593Smuzhiyun { STB0899_GPIO22 , 0x82 }, /* AGCBB2CFG */
939*4882a593Smuzhiyun { STB0899_GPIO21 , 0x91 }, /* AGCBB1CFG */
940*4882a593Smuzhiyun { STB0899_DIRCLKCFG , 0x82 },
941*4882a593Smuzhiyun { STB0899_CLKOUT27CFG , 0x7e },
942*4882a593Smuzhiyun { STB0899_STDBYCFG , 0x82 },
943*4882a593Smuzhiyun { STB0899_CS0CFG , 0x82 },
944*4882a593Smuzhiyun { STB0899_CS1CFG , 0x82 },
945*4882a593Smuzhiyun { STB0899_DISEQCOCFG , 0x20 },
946*4882a593Smuzhiyun { STB0899_GPIO32CFG , 0x82 },
947*4882a593Smuzhiyun { STB0899_GPIO33CFG , 0x82 },
948*4882a593Smuzhiyun { STB0899_GPIO34CFG , 0x82 },
949*4882a593Smuzhiyun { STB0899_GPIO35CFG , 0x82 },
950*4882a593Smuzhiyun { STB0899_GPIO36CFG , 0x82 },
951*4882a593Smuzhiyun { STB0899_GPIO37CFG , 0x82 },
952*4882a593Smuzhiyun { STB0899_GPIO38CFG , 0x82 },
953*4882a593Smuzhiyun { STB0899_GPIO39CFG , 0x82 },
954*4882a593Smuzhiyun { STB0899_NCOARSE , 0x15 }, /* 0x15 = 27 Mhz Clock, F/3 = 198MHz, F/6 = 99MHz */
955*4882a593Smuzhiyun { STB0899_SYNTCTRL , 0x02 }, /* 0x00 = CLK from CLKI, 0x02 = CLK from XTALI */
956*4882a593Smuzhiyun { STB0899_FILTCTRL , 0x00 },
957*4882a593Smuzhiyun { STB0899_SYSCTRL , 0x00 },
958*4882a593Smuzhiyun { STB0899_STOPCLK1 , 0x20 },
959*4882a593Smuzhiyun { STB0899_STOPCLK2 , 0x00 },
960*4882a593Smuzhiyun { STB0899_INTBUFSTATUS , 0x00 },
961*4882a593Smuzhiyun { STB0899_INTBUFCTRL , 0x0a },
962*4882a593Smuzhiyun { 0xffff , 0xff },
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun static const struct stb0899_s1_reg knc1_stb0899_s1_init_3[] = {
966*4882a593Smuzhiyun { STB0899_DEMOD , 0x00 },
967*4882a593Smuzhiyun { STB0899_RCOMPC , 0xc9 },
968*4882a593Smuzhiyun { STB0899_AGC1CN , 0x41 },
969*4882a593Smuzhiyun { STB0899_AGC1REF , 0x08 },
970*4882a593Smuzhiyun { STB0899_RTC , 0x7a },
971*4882a593Smuzhiyun { STB0899_TMGCFG , 0x4e },
972*4882a593Smuzhiyun { STB0899_AGC2REF , 0x33 },
973*4882a593Smuzhiyun { STB0899_TLSR , 0x84 },
974*4882a593Smuzhiyun { STB0899_CFD , 0xee },
975*4882a593Smuzhiyun { STB0899_ACLC , 0x87 },
976*4882a593Smuzhiyun { STB0899_BCLC , 0x94 },
977*4882a593Smuzhiyun { STB0899_EQON , 0x41 },
978*4882a593Smuzhiyun { STB0899_LDT , 0xdd },
979*4882a593Smuzhiyun { STB0899_LDT2 , 0xc9 },
980*4882a593Smuzhiyun { STB0899_EQUALREF , 0xb4 },
981*4882a593Smuzhiyun { STB0899_TMGRAMP , 0x10 },
982*4882a593Smuzhiyun { STB0899_TMGTHD , 0x30 },
983*4882a593Smuzhiyun { STB0899_IDCCOMP , 0xfb },
984*4882a593Smuzhiyun { STB0899_QDCCOMP , 0x03 },
985*4882a593Smuzhiyun { STB0899_POWERI , 0x3b },
986*4882a593Smuzhiyun { STB0899_POWERQ , 0x3d },
987*4882a593Smuzhiyun { STB0899_RCOMP , 0x81 },
988*4882a593Smuzhiyun { STB0899_AGCIQIN , 0x80 },
989*4882a593Smuzhiyun { STB0899_AGC2I1 , 0x04 },
990*4882a593Smuzhiyun { STB0899_AGC2I2 , 0xf5 },
991*4882a593Smuzhiyun { STB0899_TLIR , 0x25 },
992*4882a593Smuzhiyun { STB0899_RTF , 0x80 },
993*4882a593Smuzhiyun { STB0899_DSTATUS , 0x00 },
994*4882a593Smuzhiyun { STB0899_LDI , 0xca },
995*4882a593Smuzhiyun { STB0899_CFRM , 0xf1 },
996*4882a593Smuzhiyun { STB0899_CFRL , 0xf3 },
997*4882a593Smuzhiyun { STB0899_NIRM , 0x2a },
998*4882a593Smuzhiyun { STB0899_NIRL , 0x05 },
999*4882a593Smuzhiyun { STB0899_ISYMB , 0x17 },
1000*4882a593Smuzhiyun { STB0899_QSYMB , 0xfa },
1001*4882a593Smuzhiyun { STB0899_SFRH , 0x2f },
1002*4882a593Smuzhiyun { STB0899_SFRM , 0x68 },
1003*4882a593Smuzhiyun { STB0899_SFRL , 0x40 },
1004*4882a593Smuzhiyun { STB0899_SFRUPH , 0x2f },
1005*4882a593Smuzhiyun { STB0899_SFRUPM , 0x68 },
1006*4882a593Smuzhiyun { STB0899_SFRUPL , 0x40 },
1007*4882a593Smuzhiyun { STB0899_EQUAI1 , 0xfd },
1008*4882a593Smuzhiyun { STB0899_EQUAQ1 , 0x04 },
1009*4882a593Smuzhiyun { STB0899_EQUAI2 , 0x0f },
1010*4882a593Smuzhiyun { STB0899_EQUAQ2 , 0xff },
1011*4882a593Smuzhiyun { STB0899_EQUAI3 , 0xdf },
1012*4882a593Smuzhiyun { STB0899_EQUAQ3 , 0xfa },
1013*4882a593Smuzhiyun { STB0899_EQUAI4 , 0x37 },
1014*4882a593Smuzhiyun { STB0899_EQUAQ4 , 0x0d },
1015*4882a593Smuzhiyun { STB0899_EQUAI5 , 0xbd },
1016*4882a593Smuzhiyun { STB0899_EQUAQ5 , 0xf7 },
1017*4882a593Smuzhiyun { STB0899_DSTATUS2 , 0x00 },
1018*4882a593Smuzhiyun { STB0899_VSTATUS , 0x00 },
1019*4882a593Smuzhiyun { STB0899_VERROR , 0xff },
1020*4882a593Smuzhiyun { STB0899_IQSWAP , 0x2a },
1021*4882a593Smuzhiyun { STB0899_ECNT1M , 0x00 },
1022*4882a593Smuzhiyun { STB0899_ECNT1L , 0x00 },
1023*4882a593Smuzhiyun { STB0899_ECNT2M , 0x00 },
1024*4882a593Smuzhiyun { STB0899_ECNT2L , 0x00 },
1025*4882a593Smuzhiyun { STB0899_ECNT3M , 0x00 },
1026*4882a593Smuzhiyun { STB0899_ECNT3L , 0x00 },
1027*4882a593Smuzhiyun { STB0899_FECAUTO1 , 0x06 },
1028*4882a593Smuzhiyun { STB0899_FECM , 0x01 },
1029*4882a593Smuzhiyun { STB0899_VTH12 , 0xf0 },
1030*4882a593Smuzhiyun { STB0899_VTH23 , 0xa0 },
1031*4882a593Smuzhiyun { STB0899_VTH34 , 0x78 },
1032*4882a593Smuzhiyun { STB0899_VTH56 , 0x4e },
1033*4882a593Smuzhiyun { STB0899_VTH67 , 0x48 },
1034*4882a593Smuzhiyun { STB0899_VTH78 , 0x38 },
1035*4882a593Smuzhiyun { STB0899_PRVIT , 0xff },
1036*4882a593Smuzhiyun { STB0899_VITSYNC , 0x19 },
1037*4882a593Smuzhiyun { STB0899_RSULC , 0xb1 }, /* DVB = 0xb1, DSS = 0xa1 */
1038*4882a593Smuzhiyun { STB0899_TSULC , 0x42 },
1039*4882a593Smuzhiyun { STB0899_RSLLC , 0x40 },
1040*4882a593Smuzhiyun { STB0899_TSLPL , 0x12 },
1041*4882a593Smuzhiyun { STB0899_TSCFGH , 0x0c },
1042*4882a593Smuzhiyun { STB0899_TSCFGM , 0x00 },
1043*4882a593Smuzhiyun { STB0899_TSCFGL , 0x0c },
1044*4882a593Smuzhiyun { STB0899_TSOUT , 0x4d }, /* 0x0d for CAM */
1045*4882a593Smuzhiyun { STB0899_RSSYNCDEL , 0x00 },
1046*4882a593Smuzhiyun { STB0899_TSINHDELH , 0x02 },
1047*4882a593Smuzhiyun { STB0899_TSINHDELM , 0x00 },
1048*4882a593Smuzhiyun { STB0899_TSINHDELL , 0x00 },
1049*4882a593Smuzhiyun { STB0899_TSLLSTKM , 0x00 },
1050*4882a593Smuzhiyun { STB0899_TSLLSTKL , 0x00 },
1051*4882a593Smuzhiyun { STB0899_TSULSTKM , 0x00 },
1052*4882a593Smuzhiyun { STB0899_TSULSTKL , 0xab },
1053*4882a593Smuzhiyun { STB0899_PCKLENUL , 0x00 },
1054*4882a593Smuzhiyun { STB0899_PCKLENLL , 0xcc },
1055*4882a593Smuzhiyun { STB0899_RSPCKLEN , 0xcc },
1056*4882a593Smuzhiyun { STB0899_TSSTATUS , 0x80 },
1057*4882a593Smuzhiyun { STB0899_ERRCTRL1 , 0xb6 },
1058*4882a593Smuzhiyun { STB0899_ERRCTRL2 , 0x96 },
1059*4882a593Smuzhiyun { STB0899_ERRCTRL3 , 0x89 },
1060*4882a593Smuzhiyun { STB0899_DMONMSK1 , 0x27 },
1061*4882a593Smuzhiyun { STB0899_DMONMSK0 , 0x03 },
1062*4882a593Smuzhiyun { STB0899_DEMAPVIT , 0x5c },
1063*4882a593Smuzhiyun { STB0899_PLPARM , 0x1f },
1064*4882a593Smuzhiyun { STB0899_PDELCTRL , 0x48 },
1065*4882a593Smuzhiyun { STB0899_PDELCTRL2 , 0x00 },
1066*4882a593Smuzhiyun { STB0899_BBHCTRL1 , 0x00 },
1067*4882a593Smuzhiyun { STB0899_BBHCTRL2 , 0x00 },
1068*4882a593Smuzhiyun { STB0899_HYSTTHRESH , 0x77 },
1069*4882a593Smuzhiyun { STB0899_MATCSTM , 0x00 },
1070*4882a593Smuzhiyun { STB0899_MATCSTL , 0x00 },
1071*4882a593Smuzhiyun { STB0899_UPLCSTM , 0x00 },
1072*4882a593Smuzhiyun { STB0899_UPLCSTL , 0x00 },
1073*4882a593Smuzhiyun { STB0899_DFLCSTM , 0x00 },
1074*4882a593Smuzhiyun { STB0899_DFLCSTL , 0x00 },
1075*4882a593Smuzhiyun { STB0899_SYNCCST , 0x00 },
1076*4882a593Smuzhiyun { STB0899_SYNCDCSTM , 0x00 },
1077*4882a593Smuzhiyun { STB0899_SYNCDCSTL , 0x00 },
1078*4882a593Smuzhiyun { STB0899_ISI_ENTRY , 0x00 },
1079*4882a593Smuzhiyun { STB0899_ISI_BIT_EN , 0x00 },
1080*4882a593Smuzhiyun { STB0899_MATSTRM , 0x00 },
1081*4882a593Smuzhiyun { STB0899_MATSTRL , 0x00 },
1082*4882a593Smuzhiyun { STB0899_UPLSTRM , 0x00 },
1083*4882a593Smuzhiyun { STB0899_UPLSTRL , 0x00 },
1084*4882a593Smuzhiyun { STB0899_DFLSTRM , 0x00 },
1085*4882a593Smuzhiyun { STB0899_DFLSTRL , 0x00 },
1086*4882a593Smuzhiyun { STB0899_SYNCSTR , 0x00 },
1087*4882a593Smuzhiyun { STB0899_SYNCDSTRM , 0x00 },
1088*4882a593Smuzhiyun { STB0899_SYNCDSTRL , 0x00 },
1089*4882a593Smuzhiyun { STB0899_CFGPDELSTATUS1 , 0x10 },
1090*4882a593Smuzhiyun { STB0899_CFGPDELSTATUS2 , 0x00 },
1091*4882a593Smuzhiyun { STB0899_BBFERRORM , 0x00 },
1092*4882a593Smuzhiyun { STB0899_BBFERRORL , 0x00 },
1093*4882a593Smuzhiyun { STB0899_UPKTERRORM , 0x00 },
1094*4882a593Smuzhiyun { STB0899_UPKTERRORL , 0x00 },
1095*4882a593Smuzhiyun { 0xffff , 0xff },
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /* STB0899 demodulator config for the KNC1 and clones */
1099*4882a593Smuzhiyun static struct stb0899_config knc1_dvbs2_config = {
1100*4882a593Smuzhiyun .init_dev = knc1_stb0899_s1_init_1,
1101*4882a593Smuzhiyun .init_s2_demod = stb0899_s2_init_2,
1102*4882a593Smuzhiyun .init_s1_demod = knc1_stb0899_s1_init_3,
1103*4882a593Smuzhiyun .init_s2_fec = stb0899_s2_init_4,
1104*4882a593Smuzhiyun .init_tst = stb0899_s1_init_5,
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun .postproc = NULL,
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun .demod_address = 0x68,
1109*4882a593Smuzhiyun // .ts_output_mode = STB0899_OUT_PARALLEL, /* types = SERIAL/PARALLEL */
1110*4882a593Smuzhiyun .block_sync_mode = STB0899_SYNC_FORCED, /* DSS, SYNC_FORCED/UNSYNCED */
1111*4882a593Smuzhiyun // .ts_pfbit_toggle = STB0899_MPEG_NORMAL, /* DirecTV, MPEG toggling seq */
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun .xtal_freq = 27000000,
1114*4882a593Smuzhiyun .inversion = IQ_SWAP_OFF,
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun .lo_clk = 76500000,
1117*4882a593Smuzhiyun .hi_clk = 90000000,
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun .esno_ave = STB0899_DVBS2_ESNO_AVE,
1120*4882a593Smuzhiyun .esno_quant = STB0899_DVBS2_ESNO_QUANT,
1121*4882a593Smuzhiyun .avframes_coarse = STB0899_DVBS2_AVFRAMES_COARSE,
1122*4882a593Smuzhiyun .avframes_fine = STB0899_DVBS2_AVFRAMES_FINE,
1123*4882a593Smuzhiyun .miss_threshold = STB0899_DVBS2_MISS_THRESHOLD,
1124*4882a593Smuzhiyun .uwp_threshold_acq = STB0899_DVBS2_UWP_THRESHOLD_ACQ,
1125*4882a593Smuzhiyun .uwp_threshold_track = STB0899_DVBS2_UWP_THRESHOLD_TRACK,
1126*4882a593Smuzhiyun .uwp_threshold_sof = STB0899_DVBS2_UWP_THRESHOLD_SOF,
1127*4882a593Smuzhiyun .sof_search_timeout = STB0899_DVBS2_SOF_SEARCH_TIMEOUT,
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun .btr_nco_bits = STB0899_DVBS2_BTR_NCO_BITS,
1130*4882a593Smuzhiyun .btr_gain_shift_offset = STB0899_DVBS2_BTR_GAIN_SHIFT_OFFSET,
1131*4882a593Smuzhiyun .crl_nco_bits = STB0899_DVBS2_CRL_NCO_BITS,
1132*4882a593Smuzhiyun .ldpc_max_iter = STB0899_DVBS2_LDPC_MAX_ITER,
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun .tuner_get_frequency = tda8261_get_frequency,
1135*4882a593Smuzhiyun .tuner_set_frequency = tda8261_set_frequency,
1136*4882a593Smuzhiyun .tuner_set_bandwidth = NULL,
1137*4882a593Smuzhiyun .tuner_get_bandwidth = tda8261_get_bandwidth,
1138*4882a593Smuzhiyun .tuner_set_rfsiggain = NULL
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /*
1142*4882a593Smuzhiyun * SD1878/SHA tuner config
1143*4882a593Smuzhiyun * 1F, Single I/P, Horizontal mount, High Sensitivity
1144*4882a593Smuzhiyun */
1145*4882a593Smuzhiyun static const struct tda8261_config sd1878c_config = {
1146*4882a593Smuzhiyun // .name = "SD1878/SHA",
1147*4882a593Smuzhiyun .addr = 0x60,
1148*4882a593Smuzhiyun .step_size = TDA8261_STEP_1000 /* kHz */
1149*4882a593Smuzhiyun };
1150*4882a593Smuzhiyun
read_pwm(struct budget_av * budget_av)1151*4882a593Smuzhiyun static u8 read_pwm(struct budget_av *budget_av)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun u8 b = 0xff;
1154*4882a593Smuzhiyun u8 pwm;
1155*4882a593Smuzhiyun struct i2c_msg msg[] = { {.addr = 0x50,.flags = 0,.buf = &b,.len = 1},
1156*4882a593Smuzhiyun {.addr = 0x50,.flags = I2C_M_RD,.buf = &pwm,.len = 1}
1157*4882a593Smuzhiyun };
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if ((i2c_transfer(&budget_av->budget.i2c_adap, msg, 2) != 2)
1160*4882a593Smuzhiyun || (pwm == 0xff))
1161*4882a593Smuzhiyun pwm = 0x48;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun return pwm;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun #define SUBID_DVBS_KNC1 0x0010
1167*4882a593Smuzhiyun #define SUBID_DVBS_KNC1_PLUS 0x0011
1168*4882a593Smuzhiyun #define SUBID_DVBS_TYPHOON 0x4f56
1169*4882a593Smuzhiyun #define SUBID_DVBS_CINERGY1200 0x1154
1170*4882a593Smuzhiyun #define SUBID_DVBS_CYNERGY1200N 0x1155
1171*4882a593Smuzhiyun #define SUBID_DVBS_TV_STAR 0x0014
1172*4882a593Smuzhiyun #define SUBID_DVBS_TV_STAR_PLUS_X4 0x0015
1173*4882a593Smuzhiyun #define SUBID_DVBS_TV_STAR_CI 0x0016
1174*4882a593Smuzhiyun #define SUBID_DVBS2_KNC1 0x0018
1175*4882a593Smuzhiyun #define SUBID_DVBS2_KNC1_OEM 0x0019
1176*4882a593Smuzhiyun #define SUBID_DVBS_EASYWATCH_1 0x001a
1177*4882a593Smuzhiyun #define SUBID_DVBS_EASYWATCH_2 0x001b
1178*4882a593Smuzhiyun #define SUBID_DVBS2_EASYWATCH 0x001d
1179*4882a593Smuzhiyun #define SUBID_DVBS_EASYWATCH 0x001e
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun #define SUBID_DVBC_EASYWATCH 0x002a
1182*4882a593Smuzhiyun #define SUBID_DVBC_EASYWATCH_MK3 0x002c
1183*4882a593Smuzhiyun #define SUBID_DVBC_KNC1 0x0020
1184*4882a593Smuzhiyun #define SUBID_DVBC_KNC1_PLUS 0x0021
1185*4882a593Smuzhiyun #define SUBID_DVBC_KNC1_MK3 0x0022
1186*4882a593Smuzhiyun #define SUBID_DVBC_KNC1_TDA10024 0x0028
1187*4882a593Smuzhiyun #define SUBID_DVBC_KNC1_PLUS_MK3 0x0023
1188*4882a593Smuzhiyun #define SUBID_DVBC_CINERGY1200 0x1156
1189*4882a593Smuzhiyun #define SUBID_DVBC_CINERGY1200_MK3 0x1176
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun #define SUBID_DVBT_EASYWATCH 0x003a
1192*4882a593Smuzhiyun #define SUBID_DVBT_KNC1_PLUS 0x0031
1193*4882a593Smuzhiyun #define SUBID_DVBT_KNC1 0x0030
1194*4882a593Smuzhiyun #define SUBID_DVBT_CINERGY1200 0x1157
1195*4882a593Smuzhiyun
frontend_init(struct budget_av * budget_av)1196*4882a593Smuzhiyun static void frontend_init(struct budget_av *budget_av)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun struct saa7146_dev * saa = budget_av->budget.dev;
1199*4882a593Smuzhiyun struct dvb_frontend * fe = NULL;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* Enable / PowerON Frontend */
1202*4882a593Smuzhiyun saa7146_setgpio(saa, 0, SAA7146_GPIO_OUTLO);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /* Wait for PowerON */
1205*4882a593Smuzhiyun msleep(100);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun /* additional setup necessary for the PLUS cards */
1208*4882a593Smuzhiyun switch (saa->pci->subsystem_device) {
1209*4882a593Smuzhiyun case SUBID_DVBS_KNC1_PLUS:
1210*4882a593Smuzhiyun case SUBID_DVBC_KNC1_PLUS:
1211*4882a593Smuzhiyun case SUBID_DVBT_KNC1_PLUS:
1212*4882a593Smuzhiyun case SUBID_DVBC_EASYWATCH:
1213*4882a593Smuzhiyun case SUBID_DVBC_KNC1_PLUS_MK3:
1214*4882a593Smuzhiyun case SUBID_DVBS2_KNC1:
1215*4882a593Smuzhiyun case SUBID_DVBS2_KNC1_OEM:
1216*4882a593Smuzhiyun case SUBID_DVBS2_EASYWATCH:
1217*4882a593Smuzhiyun saa7146_setgpio(saa, 3, SAA7146_GPIO_OUTHI);
1218*4882a593Smuzhiyun break;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun switch (saa->pci->subsystem_device) {
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun case SUBID_DVBS_KNC1:
1224*4882a593Smuzhiyun /*
1225*4882a593Smuzhiyun * maybe that setting is needed for other dvb-s cards as well,
1226*4882a593Smuzhiyun * but so far it has been only confirmed for this type
1227*4882a593Smuzhiyun */
1228*4882a593Smuzhiyun budget_av->reinitialise_demod = 1;
1229*4882a593Smuzhiyun fallthrough;
1230*4882a593Smuzhiyun case SUBID_DVBS_KNC1_PLUS:
1231*4882a593Smuzhiyun case SUBID_DVBS_EASYWATCH_1:
1232*4882a593Smuzhiyun if (saa->pci->subsystem_vendor == 0x1894) {
1233*4882a593Smuzhiyun fe = dvb_attach(stv0299_attach, &cinergy_1200s_1894_0010_config,
1234*4882a593Smuzhiyun &budget_av->budget.i2c_adap);
1235*4882a593Smuzhiyun if (fe) {
1236*4882a593Smuzhiyun dvb_attach(tua6100_attach, fe, 0x60, &budget_av->budget.i2c_adap);
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun } else {
1239*4882a593Smuzhiyun fe = dvb_attach(stv0299_attach, &typhoon_config,
1240*4882a593Smuzhiyun &budget_av->budget.i2c_adap);
1241*4882a593Smuzhiyun if (fe) {
1242*4882a593Smuzhiyun fe->ops.tuner_ops.set_params = philips_su1278_ty_ci_tuner_set_params;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun break;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun case SUBID_DVBS_TV_STAR:
1248*4882a593Smuzhiyun case SUBID_DVBS_TV_STAR_PLUS_X4:
1249*4882a593Smuzhiyun case SUBID_DVBS_TV_STAR_CI:
1250*4882a593Smuzhiyun case SUBID_DVBS_CYNERGY1200N:
1251*4882a593Smuzhiyun case SUBID_DVBS_EASYWATCH:
1252*4882a593Smuzhiyun case SUBID_DVBS_EASYWATCH_2:
1253*4882a593Smuzhiyun fe = dvb_attach(stv0299_attach, &philips_sd1878_config,
1254*4882a593Smuzhiyun &budget_av->budget.i2c_adap);
1255*4882a593Smuzhiyun if (fe) {
1256*4882a593Smuzhiyun dvb_attach(dvb_pll_attach, fe, 0x60,
1257*4882a593Smuzhiyun &budget_av->budget.i2c_adap,
1258*4882a593Smuzhiyun DVB_PLL_PHILIPS_SD1878_TDA8261);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun break;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun case SUBID_DVBS_TYPHOON:
1263*4882a593Smuzhiyun fe = dvb_attach(stv0299_attach, &typhoon_config,
1264*4882a593Smuzhiyun &budget_av->budget.i2c_adap);
1265*4882a593Smuzhiyun if (fe) {
1266*4882a593Smuzhiyun fe->ops.tuner_ops.set_params = philips_su1278_ty_ci_tuner_set_params;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun break;
1269*4882a593Smuzhiyun case SUBID_DVBS2_KNC1:
1270*4882a593Smuzhiyun case SUBID_DVBS2_KNC1_OEM:
1271*4882a593Smuzhiyun case SUBID_DVBS2_EASYWATCH:
1272*4882a593Smuzhiyun budget_av->reinitialise_demod = 1;
1273*4882a593Smuzhiyun if ((fe = dvb_attach(stb0899_attach, &knc1_dvbs2_config, &budget_av->budget.i2c_adap)))
1274*4882a593Smuzhiyun dvb_attach(tda8261_attach, fe, &sd1878c_config, &budget_av->budget.i2c_adap);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun break;
1277*4882a593Smuzhiyun case SUBID_DVBS_CINERGY1200:
1278*4882a593Smuzhiyun fe = dvb_attach(stv0299_attach, &cinergy_1200s_config,
1279*4882a593Smuzhiyun &budget_av->budget.i2c_adap);
1280*4882a593Smuzhiyun if (fe) {
1281*4882a593Smuzhiyun fe->ops.tuner_ops.set_params = philips_su1278_ty_ci_tuner_set_params;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun break;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun case SUBID_DVBC_KNC1:
1286*4882a593Smuzhiyun case SUBID_DVBC_KNC1_PLUS:
1287*4882a593Smuzhiyun case SUBID_DVBC_CINERGY1200:
1288*4882a593Smuzhiyun case SUBID_DVBC_EASYWATCH:
1289*4882a593Smuzhiyun budget_av->reinitialise_demod = 1;
1290*4882a593Smuzhiyun budget_av->budget.dev->i2c_bitrate = SAA7146_I2C_BUS_BIT_RATE_240;
1291*4882a593Smuzhiyun fe = dvb_attach(tda10021_attach, &philips_cu1216_config,
1292*4882a593Smuzhiyun &budget_av->budget.i2c_adap,
1293*4882a593Smuzhiyun read_pwm(budget_av));
1294*4882a593Smuzhiyun if (fe == NULL)
1295*4882a593Smuzhiyun fe = dvb_attach(tda10021_attach, &philips_cu1216_config_altaddress,
1296*4882a593Smuzhiyun &budget_av->budget.i2c_adap,
1297*4882a593Smuzhiyun read_pwm(budget_av));
1298*4882a593Smuzhiyun if (fe) {
1299*4882a593Smuzhiyun fe->ops.tuner_ops.set_params = philips_cu1216_tuner_set_params;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun break;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun case SUBID_DVBC_EASYWATCH_MK3:
1304*4882a593Smuzhiyun case SUBID_DVBC_CINERGY1200_MK3:
1305*4882a593Smuzhiyun case SUBID_DVBC_KNC1_MK3:
1306*4882a593Smuzhiyun case SUBID_DVBC_KNC1_TDA10024:
1307*4882a593Smuzhiyun case SUBID_DVBC_KNC1_PLUS_MK3:
1308*4882a593Smuzhiyun budget_av->reinitialise_demod = 1;
1309*4882a593Smuzhiyun budget_av->budget.dev->i2c_bitrate = SAA7146_I2C_BUS_BIT_RATE_240;
1310*4882a593Smuzhiyun fe = dvb_attach(tda10023_attach,
1311*4882a593Smuzhiyun &philips_cu1216_tda10023_config,
1312*4882a593Smuzhiyun &budget_av->budget.i2c_adap,
1313*4882a593Smuzhiyun read_pwm(budget_av));
1314*4882a593Smuzhiyun if (fe) {
1315*4882a593Smuzhiyun fe->ops.tuner_ops.set_params = philips_cu1216_tuner_set_params;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun break;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun case SUBID_DVBT_EASYWATCH:
1320*4882a593Smuzhiyun case SUBID_DVBT_KNC1:
1321*4882a593Smuzhiyun case SUBID_DVBT_KNC1_PLUS:
1322*4882a593Smuzhiyun case SUBID_DVBT_CINERGY1200:
1323*4882a593Smuzhiyun budget_av->reinitialise_demod = 1;
1324*4882a593Smuzhiyun fe = dvb_attach(tda10046_attach, &philips_tu1216_config,
1325*4882a593Smuzhiyun &budget_av->budget.i2c_adap);
1326*4882a593Smuzhiyun if (fe) {
1327*4882a593Smuzhiyun fe->ops.tuner_ops.init = philips_tu1216_tuner_init;
1328*4882a593Smuzhiyun fe->ops.tuner_ops.set_params = philips_tu1216_tuner_set_params;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun break;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun if (fe == NULL) {
1334*4882a593Smuzhiyun pr_err("A frontend driver was not found for device [%04x:%04x] subsystem [%04x:%04x]\n",
1335*4882a593Smuzhiyun saa->pci->vendor,
1336*4882a593Smuzhiyun saa->pci->device,
1337*4882a593Smuzhiyun saa->pci->subsystem_vendor,
1338*4882a593Smuzhiyun saa->pci->subsystem_device);
1339*4882a593Smuzhiyun return;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun budget_av->budget.dvb_frontend = fe;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun if (dvb_register_frontend(&budget_av->budget.dvb_adapter,
1345*4882a593Smuzhiyun budget_av->budget.dvb_frontend)) {
1346*4882a593Smuzhiyun pr_err("Frontend registration failed!\n");
1347*4882a593Smuzhiyun dvb_frontend_detach(budget_av->budget.dvb_frontend);
1348*4882a593Smuzhiyun budget_av->budget.dvb_frontend = NULL;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun
budget_av_irq(struct saa7146_dev * dev,u32 * isr)1353*4882a593Smuzhiyun static void budget_av_irq(struct saa7146_dev *dev, u32 * isr)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) dev->ext_priv;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun dprintk(8, "dev: %p, budget_av: %p\n", dev, budget_av);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun if (*isr & MASK_10)
1360*4882a593Smuzhiyun ttpci_budget_irq10_handler(dev, isr);
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
budget_av_detach(struct saa7146_dev * dev)1363*4882a593Smuzhiyun static int budget_av_detach(struct saa7146_dev *dev)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *) dev->ext_priv;
1366*4882a593Smuzhiyun int err;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun dprintk(2, "dev: %p\n", dev);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun if (1 == budget_av->has_saa7113) {
1371*4882a593Smuzhiyun saa7146_setgpio(dev, 0, SAA7146_GPIO_OUTLO);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun msleep(200);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun saa7146_unregister_device(&budget_av->vd, dev);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun saa7146_vv_release(dev);
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun if (budget_av->budget.ci_present)
1381*4882a593Smuzhiyun ciintf_deinit(budget_av);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun if (budget_av->budget.dvb_frontend != NULL) {
1384*4882a593Smuzhiyun dvb_unregister_frontend(budget_av->budget.dvb_frontend);
1385*4882a593Smuzhiyun dvb_frontend_detach(budget_av->budget.dvb_frontend);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun err = ttpci_budget_deinit(&budget_av->budget);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun kfree(budget_av);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun return err;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun #define KNC1_INPUTS 2
1395*4882a593Smuzhiyun static struct v4l2_input knc1_inputs[KNC1_INPUTS] = {
1396*4882a593Smuzhiyun { 0, "Composite", V4L2_INPUT_TYPE_TUNER, 1, 0,
1397*4882a593Smuzhiyun V4L2_STD_PAL_BG | V4L2_STD_NTSC_M, 0, V4L2_IN_CAP_STD },
1398*4882a593Smuzhiyun { 1, "S-Video", V4L2_INPUT_TYPE_CAMERA, 2, 0,
1399*4882a593Smuzhiyun V4L2_STD_PAL_BG | V4L2_STD_NTSC_M, 0, V4L2_IN_CAP_STD },
1400*4882a593Smuzhiyun };
1401*4882a593Smuzhiyun
vidioc_enum_input(struct file * file,void * fh,struct v4l2_input * i)1402*4882a593Smuzhiyun static int vidioc_enum_input(struct file *file, void *fh, struct v4l2_input *i)
1403*4882a593Smuzhiyun {
1404*4882a593Smuzhiyun dprintk(1, "VIDIOC_ENUMINPUT %d\n", i->index);
1405*4882a593Smuzhiyun if (i->index >= KNC1_INPUTS)
1406*4882a593Smuzhiyun return -EINVAL;
1407*4882a593Smuzhiyun memcpy(i, &knc1_inputs[i->index], sizeof(struct v4l2_input));
1408*4882a593Smuzhiyun return 0;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
vidioc_g_input(struct file * file,void * fh,unsigned int * i)1411*4882a593Smuzhiyun static int vidioc_g_input(struct file *file, void *fh, unsigned int *i)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun struct saa7146_dev *dev = ((struct saa7146_fh *)fh)->dev;
1414*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *)dev->ext_priv;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun *i = budget_av->cur_input;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun dprintk(1, "VIDIOC_G_INPUT %d\n", *i);
1419*4882a593Smuzhiyun return 0;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
vidioc_s_input(struct file * file,void * fh,unsigned int input)1422*4882a593Smuzhiyun static int vidioc_s_input(struct file *file, void *fh, unsigned int input)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun struct saa7146_dev *dev = ((struct saa7146_fh *)fh)->dev;
1425*4882a593Smuzhiyun struct budget_av *budget_av = (struct budget_av *)dev->ext_priv;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun dprintk(1, "VIDIOC_S_INPUT %d\n", input);
1428*4882a593Smuzhiyun return saa7113_setinput(budget_av, input);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun static struct saa7146_ext_vv vv_data;
1432*4882a593Smuzhiyun
budget_av_attach(struct saa7146_dev * dev,struct saa7146_pci_extension_data * info)1433*4882a593Smuzhiyun static int budget_av_attach(struct saa7146_dev *dev, struct saa7146_pci_extension_data *info)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun struct budget_av *budget_av;
1436*4882a593Smuzhiyun u8 *mac;
1437*4882a593Smuzhiyun int err;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun dprintk(2, "dev: %p\n", dev);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun if (!(budget_av = kzalloc(sizeof(struct budget_av), GFP_KERNEL)))
1442*4882a593Smuzhiyun return -ENOMEM;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun budget_av->has_saa7113 = 0;
1445*4882a593Smuzhiyun budget_av->budget.ci_present = 0;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun dev->ext_priv = budget_av;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun err = ttpci_budget_init(&budget_av->budget, dev, info, THIS_MODULE,
1450*4882a593Smuzhiyun adapter_nr);
1451*4882a593Smuzhiyun if (err) {
1452*4882a593Smuzhiyun kfree(budget_av);
1453*4882a593Smuzhiyun return err;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun /* knc1 initialization */
1457*4882a593Smuzhiyun saa7146_write(dev, DD1_STREAM_B, 0x04000000);
1458*4882a593Smuzhiyun saa7146_write(dev, DD1_INIT, 0x07000600);
1459*4882a593Smuzhiyun saa7146_write(dev, MC2, MASK_09 | MASK_25 | MASK_10 | MASK_26);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun if (saa7113_init(budget_av) == 0) {
1462*4882a593Smuzhiyun budget_av->has_saa7113 = 1;
1463*4882a593Smuzhiyun err = saa7146_vv_init(dev, &vv_data);
1464*4882a593Smuzhiyun if (err != 0) {
1465*4882a593Smuzhiyun /* fixme: proper cleanup here */
1466*4882a593Smuzhiyun ERR("cannot init vv subsystem\n");
1467*4882a593Smuzhiyun return err;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun vv_data.vid_ops.vidioc_enum_input = vidioc_enum_input;
1470*4882a593Smuzhiyun vv_data.vid_ops.vidioc_g_input = vidioc_g_input;
1471*4882a593Smuzhiyun vv_data.vid_ops.vidioc_s_input = vidioc_s_input;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun if ((err = saa7146_register_device(&budget_av->vd, dev, "knc1", VFL_TYPE_VIDEO))) {
1474*4882a593Smuzhiyun /* fixme: proper cleanup here */
1475*4882a593Smuzhiyun ERR("cannot register capture v4l2 device\n");
1476*4882a593Smuzhiyun saa7146_vv_release(dev);
1477*4882a593Smuzhiyun return err;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* beware: this modifies dev->vv ... */
1481*4882a593Smuzhiyun saa7146_set_hps_source_and_sync(dev, SAA7146_HPS_SOURCE_PORT_A,
1482*4882a593Smuzhiyun SAA7146_HPS_SYNC_PORT_A);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun saa7113_setinput(budget_av, 0);
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun /* fixme: find some sane values here... */
1488*4882a593Smuzhiyun saa7146_write(dev, PCI_BT_V1, 0x1c00101f);
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun mac = budget_av->budget.dvb_adapter.proposed_mac;
1491*4882a593Smuzhiyun if (i2c_readregs(&budget_av->budget.i2c_adap, 0xa0, 0x30, mac, 6)) {
1492*4882a593Smuzhiyun pr_err("KNC1-%d: Could not read MAC from KNC1 card\n",
1493*4882a593Smuzhiyun budget_av->budget.dvb_adapter.num);
1494*4882a593Smuzhiyun eth_zero_addr(mac);
1495*4882a593Smuzhiyun } else {
1496*4882a593Smuzhiyun pr_info("KNC1-%d: MAC addr = %pM\n",
1497*4882a593Smuzhiyun budget_av->budget.dvb_adapter.num, mac);
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun budget_av->budget.dvb_adapter.priv = budget_av;
1501*4882a593Smuzhiyun frontend_init(budget_av);
1502*4882a593Smuzhiyun ciintf_init(budget_av);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun ttpci_budget_init_hooks(&budget_av->budget);
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun return 0;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun static struct saa7146_standard standard[] = {
1510*4882a593Smuzhiyun {.name = "PAL",.id = V4L2_STD_PAL,
1511*4882a593Smuzhiyun .v_offset = 0x17,.v_field = 288,
1512*4882a593Smuzhiyun .h_offset = 0x14,.h_pixels = 680,
1513*4882a593Smuzhiyun .v_max_out = 576,.h_max_out = 768 },
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun {.name = "NTSC",.id = V4L2_STD_NTSC,
1516*4882a593Smuzhiyun .v_offset = 0x16,.v_field = 240,
1517*4882a593Smuzhiyun .h_offset = 0x06,.h_pixels = 708,
1518*4882a593Smuzhiyun .v_max_out = 480,.h_max_out = 640, },
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun static struct saa7146_ext_vv vv_data = {
1522*4882a593Smuzhiyun .inputs = 2,
1523*4882a593Smuzhiyun .capabilities = 0, // perhaps later: V4L2_CAP_VBI_CAPTURE, but that need tweaking with the saa7113
1524*4882a593Smuzhiyun .flags = 0,
1525*4882a593Smuzhiyun .stds = &standard[0],
1526*4882a593Smuzhiyun .num_stds = ARRAY_SIZE(standard),
1527*4882a593Smuzhiyun };
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun static struct saa7146_extension budget_extension;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1s, "KNC1 DVB-S", BUDGET_KNC1S);
1532*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1s2,"KNC1 DVB-S2", BUDGET_KNC1S2);
1533*4882a593Smuzhiyun MAKE_BUDGET_INFO(sates2,"Satelco EasyWatch DVB-S2", BUDGET_KNC1S2);
1534*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1c, "KNC1 DVB-C", BUDGET_KNC1C);
1535*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1t, "KNC1 DVB-T", BUDGET_KNC1T);
1536*4882a593Smuzhiyun MAKE_BUDGET_INFO(kncxs, "KNC TV STAR DVB-S", BUDGET_TVSTAR);
1537*4882a593Smuzhiyun MAKE_BUDGET_INFO(satewpls, "Satelco EasyWatch DVB-S light", BUDGET_TVSTAR);
1538*4882a593Smuzhiyun MAKE_BUDGET_INFO(satewpls1, "Satelco EasyWatch DVB-S light", BUDGET_KNC1S);
1539*4882a593Smuzhiyun MAKE_BUDGET_INFO(satewps, "Satelco EasyWatch DVB-S", BUDGET_KNC1S);
1540*4882a593Smuzhiyun MAKE_BUDGET_INFO(satewplc, "Satelco EasyWatch DVB-C", BUDGET_KNC1CP);
1541*4882a593Smuzhiyun MAKE_BUDGET_INFO(satewcmk3, "Satelco EasyWatch DVB-C MK3", BUDGET_KNC1C_MK3);
1542*4882a593Smuzhiyun MAKE_BUDGET_INFO(satewt, "Satelco EasyWatch DVB-T", BUDGET_KNC1T);
1543*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1sp, "KNC1 DVB-S Plus", BUDGET_KNC1SP);
1544*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1spx4, "KNC1 DVB-S Plus X4", BUDGET_KNC1SP);
1545*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1cp, "KNC1 DVB-C Plus", BUDGET_KNC1CP);
1546*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1cmk3, "KNC1 DVB-C MK3", BUDGET_KNC1C_MK3);
1547*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1ctda10024, "KNC1 DVB-C TDA10024", BUDGET_KNC1C_TDA10024);
1548*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1cpmk3, "KNC1 DVB-C Plus MK3", BUDGET_KNC1CP_MK3);
1549*4882a593Smuzhiyun MAKE_BUDGET_INFO(knc1tp, "KNC1 DVB-T Plus", BUDGET_KNC1TP);
1550*4882a593Smuzhiyun MAKE_BUDGET_INFO(cin1200s, "TerraTec Cinergy 1200 DVB-S", BUDGET_CIN1200S);
1551*4882a593Smuzhiyun MAKE_BUDGET_INFO(cin1200sn, "TerraTec Cinergy 1200 DVB-S", BUDGET_CIN1200S);
1552*4882a593Smuzhiyun MAKE_BUDGET_INFO(cin1200c, "Terratec Cinergy 1200 DVB-C", BUDGET_CIN1200C);
1553*4882a593Smuzhiyun MAKE_BUDGET_INFO(cin1200cmk3, "Terratec Cinergy 1200 DVB-C MK3", BUDGET_CIN1200C_MK3);
1554*4882a593Smuzhiyun MAKE_BUDGET_INFO(cin1200t, "Terratec Cinergy 1200 DVB-T", BUDGET_CIN1200T);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun static const struct pci_device_id pci_tbl[] = {
1557*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1s, 0x1131, 0x4f56),
1558*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1s, 0x1131, 0x0010),
1559*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1s, 0x1894, 0x0010),
1560*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1sp, 0x1131, 0x0011),
1561*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1sp, 0x1894, 0x0011),
1562*4882a593Smuzhiyun MAKE_EXTENSION_PCI(kncxs, 0x1894, 0x0014),
1563*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1spx4, 0x1894, 0x0015),
1564*4882a593Smuzhiyun MAKE_EXTENSION_PCI(kncxs, 0x1894, 0x0016),
1565*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1s2, 0x1894, 0x0018),
1566*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1s2, 0x1894, 0x0019),
1567*4882a593Smuzhiyun MAKE_EXTENSION_PCI(sates2, 0x1894, 0x001d),
1568*4882a593Smuzhiyun MAKE_EXTENSION_PCI(satewpls, 0x1894, 0x001e),
1569*4882a593Smuzhiyun MAKE_EXTENSION_PCI(satewpls1, 0x1894, 0x001a),
1570*4882a593Smuzhiyun MAKE_EXTENSION_PCI(satewps, 0x1894, 0x001b),
1571*4882a593Smuzhiyun MAKE_EXTENSION_PCI(satewplc, 0x1894, 0x002a),
1572*4882a593Smuzhiyun MAKE_EXTENSION_PCI(satewcmk3, 0x1894, 0x002c),
1573*4882a593Smuzhiyun MAKE_EXTENSION_PCI(satewt, 0x1894, 0x003a),
1574*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1c, 0x1894, 0x0020),
1575*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1cp, 0x1894, 0x0021),
1576*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1cmk3, 0x1894, 0x0022),
1577*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1ctda10024, 0x1894, 0x0028),
1578*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1cpmk3, 0x1894, 0x0023),
1579*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1t, 0x1894, 0x0030),
1580*4882a593Smuzhiyun MAKE_EXTENSION_PCI(knc1tp, 0x1894, 0x0031),
1581*4882a593Smuzhiyun MAKE_EXTENSION_PCI(cin1200s, 0x153b, 0x1154),
1582*4882a593Smuzhiyun MAKE_EXTENSION_PCI(cin1200sn, 0x153b, 0x1155),
1583*4882a593Smuzhiyun MAKE_EXTENSION_PCI(cin1200c, 0x153b, 0x1156),
1584*4882a593Smuzhiyun MAKE_EXTENSION_PCI(cin1200cmk3, 0x153b, 0x1176),
1585*4882a593Smuzhiyun MAKE_EXTENSION_PCI(cin1200t, 0x153b, 0x1157),
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun .vendor = 0,
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pci_tbl);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun static struct saa7146_extension budget_extension = {
1594*4882a593Smuzhiyun .name = "budget_av",
1595*4882a593Smuzhiyun .flags = SAA7146_USE_I2C_IRQ,
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun .pci_tbl = pci_tbl,
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun .module = THIS_MODULE,
1600*4882a593Smuzhiyun .attach = budget_av_attach,
1601*4882a593Smuzhiyun .detach = budget_av_detach,
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun .irq_mask = MASK_10,
1604*4882a593Smuzhiyun .irq_func = budget_av_irq,
1605*4882a593Smuzhiyun };
1606*4882a593Smuzhiyun
budget_av_init(void)1607*4882a593Smuzhiyun static int __init budget_av_init(void)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun return saa7146_register_extension(&budget_extension);
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun
budget_av_exit(void)1612*4882a593Smuzhiyun static void __exit budget_av_exit(void)
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun saa7146_unregister_extension(&budget_extension);
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun module_init(budget_av_init);
1618*4882a593Smuzhiyun module_exit(budget_av_exit);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1621*4882a593Smuzhiyun MODULE_AUTHOR("Ralph Metzler, Marcus Metzler, Michael Hunold, others");
1622*4882a593Smuzhiyun MODULE_DESCRIPTION("driver for the SAA7146 based so-called budget PCI DVB w/ analog input and CI-module (e.g. the KNC cards)");
1623