1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2010-2013 Bluecherry, LLC <https://www.bluecherrydvr.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Original author:
6*4882a593Smuzhiyun * Ben Collins <bcollins@ubuntu.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Additional work by:
9*4882a593Smuzhiyun * John Brooks <john.brooks@bluecherry.net>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef __SOLO6X10_H
13*4882a593Smuzhiyun #define __SOLO6X10_H
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/mutex.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include <linux/wait.h>
20*4882a593Smuzhiyun #include <linux/stringify.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/atomic.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/videodev2.h>
25*4882a593Smuzhiyun #include <linux/gpio/driver.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <media/v4l2-dev.h>
28*4882a593Smuzhiyun #include <media/v4l2-device.h>
29*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
30*4882a593Smuzhiyun #include <media/videobuf2-v4l2.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "solo6x10-regs.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifndef PCI_VENDOR_ID_SOFTLOGIC
35*4882a593Smuzhiyun #define PCI_VENDOR_ID_SOFTLOGIC 0x9413
36*4882a593Smuzhiyun #define PCI_DEVICE_ID_SOLO6010 0x6010
37*4882a593Smuzhiyun #define PCI_DEVICE_ID_SOLO6110 0x6110
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #ifndef PCI_VENDOR_ID_BLUECHERRY
41*4882a593Smuzhiyun #define PCI_VENDOR_ID_BLUECHERRY 0x1BB3
42*4882a593Smuzhiyun /* Neugent Softlogic 6010 based cards */
43*4882a593Smuzhiyun #define PCI_DEVICE_ID_NEUSOLO_4 0x4304
44*4882a593Smuzhiyun #define PCI_DEVICE_ID_NEUSOLO_9 0x4309
45*4882a593Smuzhiyun #define PCI_DEVICE_ID_NEUSOLO_16 0x4310
46*4882a593Smuzhiyun /* Bluecherry Softlogic 6010 based cards */
47*4882a593Smuzhiyun #define PCI_DEVICE_ID_BC_SOLO_4 0x4E04
48*4882a593Smuzhiyun #define PCI_DEVICE_ID_BC_SOLO_9 0x4E09
49*4882a593Smuzhiyun #define PCI_DEVICE_ID_BC_SOLO_16 0x4E10
50*4882a593Smuzhiyun /* Bluecherry Softlogic 6110 based cards */
51*4882a593Smuzhiyun #define PCI_DEVICE_ID_BC_6110_4 0x5304
52*4882a593Smuzhiyun #define PCI_DEVICE_ID_BC_6110_8 0x5308
53*4882a593Smuzhiyun #define PCI_DEVICE_ID_BC_6110_16 0x5310
54*4882a593Smuzhiyun #endif /* Bluecherry */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Used in pci_device_id, and solo_dev->type */
57*4882a593Smuzhiyun #define SOLO_DEV_6010 0
58*4882a593Smuzhiyun #define SOLO_DEV_6110 1
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define SOLO6X10_NAME "solo6x10"
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define SOLO_MAX_CHANNELS 16
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define SOLO6X10_VERSION "3.0.0"
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * The SOLO6x10 actually has 8 i2c channels, but we only use 2.
68*4882a593Smuzhiyun * 0 - Techwell chip(s)
69*4882a593Smuzhiyun * 1 - SAA7128
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun #define SOLO_I2C_ADAPTERS 2
72*4882a593Smuzhiyun #define SOLO_I2C_TW 0
73*4882a593Smuzhiyun #define SOLO_I2C_SAA 1
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* DMA Engine setup */
76*4882a593Smuzhiyun #define SOLO_NR_P2M 4
77*4882a593Smuzhiyun #define SOLO_NR_P2M_DESC 256
78*4882a593Smuzhiyun #define SOLO_P2M_DESC_SIZE (SOLO_NR_P2M_DESC * 16)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Encoder standard modes */
81*4882a593Smuzhiyun #define SOLO_ENC_MODE_CIF 2
82*4882a593Smuzhiyun #define SOLO_ENC_MODE_HD1 1
83*4882a593Smuzhiyun #define SOLO_ENC_MODE_D1 9
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define SOLO_DEFAULT_QP 3
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define SOLO_CID_CUSTOM_BASE (V4L2_CID_USER_BASE | 0xf000)
88*4882a593Smuzhiyun #define V4L2_CID_MOTION_TRACE (SOLO_CID_CUSTOM_BASE+2)
89*4882a593Smuzhiyun #define V4L2_CID_OSD_TEXT (SOLO_CID_CUSTOM_BASE+3)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * Motion thresholds are in a table of 64x64 samples, with
93*4882a593Smuzhiyun * each sample representing 16x16 pixels of the source. In
94*4882a593Smuzhiyun * effect, 44x30 samples are used for NTSC, and 44x36 for PAL.
95*4882a593Smuzhiyun * The 5th sample on the 10th row is (10*64)+5 = 645.
96*4882a593Smuzhiyun *
97*4882a593Smuzhiyun * Internally it is stored as a 45x45 array (45*16 = 720, which is the
98*4882a593Smuzhiyun * maximum PAL/NTSC width).
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun #define SOLO_MOTION_SZ (45)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun enum SOLO_I2C_STATE {
103*4882a593Smuzhiyun IIC_STATE_IDLE,
104*4882a593Smuzhiyun IIC_STATE_START,
105*4882a593Smuzhiyun IIC_STATE_READ,
106*4882a593Smuzhiyun IIC_STATE_WRITE,
107*4882a593Smuzhiyun IIC_STATE_STOP
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Defined in Table 4-16, Page 68-69 of the 6010 Datasheet */
111*4882a593Smuzhiyun struct solo_p2m_desc {
112*4882a593Smuzhiyun u32 ctrl;
113*4882a593Smuzhiyun u32 cfg;
114*4882a593Smuzhiyun u32 dma_addr;
115*4882a593Smuzhiyun u32 ext_addr;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct solo_p2m_dev {
119*4882a593Smuzhiyun struct mutex mutex;
120*4882a593Smuzhiyun struct completion completion;
121*4882a593Smuzhiyun int desc_count;
122*4882a593Smuzhiyun int desc_idx;
123*4882a593Smuzhiyun struct solo_p2m_desc *descs;
124*4882a593Smuzhiyun int error;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define OSD_TEXT_MAX 44
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct solo_vb2_buf {
130*4882a593Smuzhiyun struct vb2_v4l2_buffer vb;
131*4882a593Smuzhiyun struct list_head list;
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun enum solo_enc_types {
135*4882a593Smuzhiyun SOLO_ENC_TYPE_STD,
136*4882a593Smuzhiyun SOLO_ENC_TYPE_EXT,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct solo_enc_dev {
140*4882a593Smuzhiyun struct solo_dev *solo_dev;
141*4882a593Smuzhiyun /* V4L2 Items */
142*4882a593Smuzhiyun struct v4l2_ctrl_handler hdl;
143*4882a593Smuzhiyun struct v4l2_ctrl *md_thresholds;
144*4882a593Smuzhiyun struct video_device *vfd;
145*4882a593Smuzhiyun /* General accounting */
146*4882a593Smuzhiyun struct mutex lock;
147*4882a593Smuzhiyun spinlock_t motion_lock;
148*4882a593Smuzhiyun u8 ch;
149*4882a593Smuzhiyun u8 mode, gop, qp, interlaced, interval;
150*4882a593Smuzhiyun u8 bw_weight;
151*4882a593Smuzhiyun u16 motion_thresh;
152*4882a593Smuzhiyun bool motion_global;
153*4882a593Smuzhiyun bool motion_enabled;
154*4882a593Smuzhiyun u16 width;
155*4882a593Smuzhiyun u16 height;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* OSD buffers */
158*4882a593Smuzhiyun char osd_text[OSD_TEXT_MAX + 1];
159*4882a593Smuzhiyun u8 osd_buf[SOLO_EOSD_EXT_SIZE_MAX]
160*4882a593Smuzhiyun __aligned(4);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* VOP stuff */
163*4882a593Smuzhiyun u8 vop[64];
164*4882a593Smuzhiyun int vop_len;
165*4882a593Smuzhiyun u8 jpeg_header[1024];
166*4882a593Smuzhiyun int jpeg_len;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun u32 fmt;
169*4882a593Smuzhiyun enum solo_enc_types type;
170*4882a593Smuzhiyun u32 sequence;
171*4882a593Smuzhiyun struct vb2_queue vidq;
172*4882a593Smuzhiyun struct list_head vidq_active;
173*4882a593Smuzhiyun int desc_count;
174*4882a593Smuzhiyun int desc_nelts;
175*4882a593Smuzhiyun struct solo_p2m_desc *desc_items;
176*4882a593Smuzhiyun dma_addr_t desc_dma;
177*4882a593Smuzhiyun spinlock_t av_lock;
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* The SOLO6x10 PCI Device */
181*4882a593Smuzhiyun struct solo_dev {
182*4882a593Smuzhiyun /* General stuff */
183*4882a593Smuzhiyun struct pci_dev *pdev;
184*4882a593Smuzhiyun int type;
185*4882a593Smuzhiyun unsigned int time_sync;
186*4882a593Smuzhiyun unsigned int usec_lsb;
187*4882a593Smuzhiyun unsigned int clock_mhz;
188*4882a593Smuzhiyun u8 __iomem *reg_base;
189*4882a593Smuzhiyun int nr_chans;
190*4882a593Smuzhiyun int nr_ext;
191*4882a593Smuzhiyun u32 irq_mask;
192*4882a593Smuzhiyun u32 motion_mask;
193*4882a593Smuzhiyun struct v4l2_device v4l2_dev;
194*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB
195*4882a593Smuzhiyun /* GPIO */
196*4882a593Smuzhiyun struct gpio_chip gpio_dev;
197*4882a593Smuzhiyun #endif
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* tw28xx accounting */
200*4882a593Smuzhiyun u8 tw2865, tw2864, tw2815;
201*4882a593Smuzhiyun u8 tw28_cnt;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* i2c related items */
204*4882a593Smuzhiyun struct i2c_adapter i2c_adap[SOLO_I2C_ADAPTERS];
205*4882a593Smuzhiyun enum SOLO_I2C_STATE i2c_state;
206*4882a593Smuzhiyun struct mutex i2c_mutex;
207*4882a593Smuzhiyun int i2c_id;
208*4882a593Smuzhiyun wait_queue_head_t i2c_wait;
209*4882a593Smuzhiyun struct i2c_msg *i2c_msg;
210*4882a593Smuzhiyun unsigned int i2c_msg_num;
211*4882a593Smuzhiyun unsigned int i2c_msg_ptr;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* P2M DMA Engine */
214*4882a593Smuzhiyun struct solo_p2m_dev p2m_dev[SOLO_NR_P2M];
215*4882a593Smuzhiyun atomic_t p2m_count;
216*4882a593Smuzhiyun int p2m_jiffies;
217*4882a593Smuzhiyun unsigned int p2m_timeouts;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* V4L2 Display items */
220*4882a593Smuzhiyun struct video_device *vfd;
221*4882a593Smuzhiyun unsigned int erasing;
222*4882a593Smuzhiyun unsigned int frame_blank;
223*4882a593Smuzhiyun u8 cur_disp_ch;
224*4882a593Smuzhiyun wait_queue_head_t disp_thread_wait;
225*4882a593Smuzhiyun struct v4l2_ctrl_handler disp_hdl;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* V4L2 Encoder items */
228*4882a593Smuzhiyun struct solo_enc_dev *v4l2_enc[SOLO_MAX_CHANNELS];
229*4882a593Smuzhiyun u16 enc_bw_remain;
230*4882a593Smuzhiyun /* IDX into hw mp4 encoder */
231*4882a593Smuzhiyun u8 enc_idx;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* Current video settings */
234*4882a593Smuzhiyun u32 video_type;
235*4882a593Smuzhiyun u16 video_hsize, video_vsize;
236*4882a593Smuzhiyun u16 vout_hstart, vout_vstart;
237*4882a593Smuzhiyun u16 vin_hstart, vin_vstart;
238*4882a593Smuzhiyun u8 fps;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* JPEG Qp setting */
241*4882a593Smuzhiyun spinlock_t jpeg_qp_lock;
242*4882a593Smuzhiyun u32 jpeg_qp[2];
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Audio components */
245*4882a593Smuzhiyun struct snd_card *snd_card;
246*4882a593Smuzhiyun struct snd_pcm *snd_pcm;
247*4882a593Smuzhiyun atomic_t snd_users;
248*4882a593Smuzhiyun int g723_hw_idx;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* sysfs stuffs */
251*4882a593Smuzhiyun struct device dev;
252*4882a593Smuzhiyun int sdram_size;
253*4882a593Smuzhiyun struct bin_attribute sdram_attr;
254*4882a593Smuzhiyun unsigned int sys_config;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Ring thread */
257*4882a593Smuzhiyun struct task_struct *ring_thread;
258*4882a593Smuzhiyun wait_queue_head_t ring_thread_wait;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* VOP_HEADER handling */
261*4882a593Smuzhiyun void *vh_buf;
262*4882a593Smuzhiyun dma_addr_t vh_dma;
263*4882a593Smuzhiyun int vh_size;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Buffer handling */
266*4882a593Smuzhiyun struct vb2_queue vidq;
267*4882a593Smuzhiyun u32 sequence;
268*4882a593Smuzhiyun struct task_struct *kthread;
269*4882a593Smuzhiyun struct mutex lock;
270*4882a593Smuzhiyun spinlock_t slock;
271*4882a593Smuzhiyun int old_write;
272*4882a593Smuzhiyun struct list_head vidq_active;
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
solo_reg_read(struct solo_dev * solo_dev,int reg)275*4882a593Smuzhiyun static inline u32 solo_reg_read(struct solo_dev *solo_dev, int reg)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun return readl(solo_dev->reg_base + reg);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
solo_reg_write(struct solo_dev * solo_dev,int reg,u32 data)280*4882a593Smuzhiyun static inline void solo_reg_write(struct solo_dev *solo_dev, int reg,
281*4882a593Smuzhiyun u32 data)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun u16 val;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun writel(data, solo_dev->reg_base + reg);
286*4882a593Smuzhiyun pci_read_config_word(solo_dev->pdev, PCI_STATUS, &val);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
solo_irq_on(struct solo_dev * dev,u32 mask)289*4882a593Smuzhiyun static inline void solo_irq_on(struct solo_dev *dev, u32 mask)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun dev->irq_mask |= mask;
292*4882a593Smuzhiyun solo_reg_write(dev, SOLO_IRQ_MASK, dev->irq_mask);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
solo_irq_off(struct solo_dev * dev,u32 mask)295*4882a593Smuzhiyun static inline void solo_irq_off(struct solo_dev *dev, u32 mask)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun dev->irq_mask &= ~mask;
298*4882a593Smuzhiyun solo_reg_write(dev, SOLO_IRQ_MASK, dev->irq_mask);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Init/exit routines for subsystems */
302*4882a593Smuzhiyun int solo_disp_init(struct solo_dev *solo_dev);
303*4882a593Smuzhiyun void solo_disp_exit(struct solo_dev *solo_dev);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun int solo_gpio_init(struct solo_dev *solo_dev);
306*4882a593Smuzhiyun void solo_gpio_exit(struct solo_dev *solo_dev);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun int solo_i2c_init(struct solo_dev *solo_dev);
309*4882a593Smuzhiyun void solo_i2c_exit(struct solo_dev *solo_dev);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun int solo_p2m_init(struct solo_dev *solo_dev);
312*4882a593Smuzhiyun void solo_p2m_exit(struct solo_dev *solo_dev);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun int solo_v4l2_init(struct solo_dev *solo_dev, unsigned nr);
315*4882a593Smuzhiyun void solo_v4l2_exit(struct solo_dev *solo_dev);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun int solo_enc_init(struct solo_dev *solo_dev);
318*4882a593Smuzhiyun void solo_enc_exit(struct solo_dev *solo_dev);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun int solo_enc_v4l2_init(struct solo_dev *solo_dev, unsigned nr);
321*4882a593Smuzhiyun void solo_enc_v4l2_exit(struct solo_dev *solo_dev);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun int solo_g723_init(struct solo_dev *solo_dev);
324*4882a593Smuzhiyun void solo_g723_exit(struct solo_dev *solo_dev);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* ISR's */
327*4882a593Smuzhiyun int solo_i2c_isr(struct solo_dev *solo_dev);
328*4882a593Smuzhiyun void solo_p2m_isr(struct solo_dev *solo_dev, int id);
329*4882a593Smuzhiyun void solo_p2m_error_isr(struct solo_dev *solo_dev);
330*4882a593Smuzhiyun void solo_enc_v4l2_isr(struct solo_dev *solo_dev);
331*4882a593Smuzhiyun void solo_g723_isr(struct solo_dev *solo_dev);
332*4882a593Smuzhiyun void solo_motion_isr(struct solo_dev *solo_dev);
333*4882a593Smuzhiyun void solo_video_in_isr(struct solo_dev *solo_dev);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* i2c read/write */
336*4882a593Smuzhiyun u8 solo_i2c_readbyte(struct solo_dev *solo_dev, int id, u8 addr, u8 off);
337*4882a593Smuzhiyun void solo_i2c_writebyte(struct solo_dev *solo_dev, int id, u8 addr, u8 off,
338*4882a593Smuzhiyun u8 data);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* P2M DMA */
341*4882a593Smuzhiyun int solo_p2m_dma_t(struct solo_dev *solo_dev, int wr,
342*4882a593Smuzhiyun dma_addr_t dma_addr, u32 ext_addr, u32 size,
343*4882a593Smuzhiyun int repeat, u32 ext_size);
344*4882a593Smuzhiyun int solo_p2m_dma(struct solo_dev *solo_dev, int wr,
345*4882a593Smuzhiyun void *sys_addr, u32 ext_addr, u32 size,
346*4882a593Smuzhiyun int repeat, u32 ext_size);
347*4882a593Smuzhiyun void solo_p2m_fill_desc(struct solo_p2m_desc *desc, int wr,
348*4882a593Smuzhiyun dma_addr_t dma_addr, u32 ext_addr, u32 size,
349*4882a593Smuzhiyun int repeat, u32 ext_size);
350*4882a593Smuzhiyun int solo_p2m_dma_desc(struct solo_dev *solo_dev,
351*4882a593Smuzhiyun struct solo_p2m_desc *desc, dma_addr_t desc_dma,
352*4882a593Smuzhiyun int desc_cnt);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Global s_std ioctl */
355*4882a593Smuzhiyun int solo_set_video_type(struct solo_dev *solo_dev, bool is_50hz);
356*4882a593Smuzhiyun void solo_update_mode(struct solo_enc_dev *solo_enc);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Set the threshold for motion detection */
359*4882a593Smuzhiyun int solo_set_motion_threshold(struct solo_dev *solo_dev, u8 ch, u16 val);
360*4882a593Smuzhiyun int solo_set_motion_block(struct solo_dev *solo_dev, u8 ch,
361*4882a593Smuzhiyun const u16 *thresholds);
362*4882a593Smuzhiyun #define SOLO_DEF_MOT_THRESH 0x0300
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* Write text on OSD */
365*4882a593Smuzhiyun int solo_osd_print(struct solo_enc_dev *solo_enc);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* EEPROM commands */
368*4882a593Smuzhiyun unsigned int solo_eeprom_ewen(struct solo_dev *solo_dev, int w_en);
369*4882a593Smuzhiyun __be16 solo_eeprom_read(struct solo_dev *solo_dev, int loc);
370*4882a593Smuzhiyun int solo_eeprom_write(struct solo_dev *solo_dev, int loc,
371*4882a593Smuzhiyun __be16 data);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* JPEG Qp functions */
374*4882a593Smuzhiyun void solo_s_jpeg_qp(struct solo_dev *solo_dev, unsigned int ch,
375*4882a593Smuzhiyun unsigned int qp);
376*4882a593Smuzhiyun int solo_g_jpeg_qp(struct solo_dev *solo_dev, unsigned int ch);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun #define CHK_FLAGS(v, flags) (((v) & (flags)) == (flags))
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #endif /* __SOLO6X10_H */
381