xref: /OK3568_Linux_fs/kernel/drivers/media/pci/saa7134/saa7134-ts.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * device driver for philips saa7134 based TV cards
5*4882a593Smuzhiyun  * video4linux video interface
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * (c) 2001,02 Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "saa7134.h"
11*4882a593Smuzhiyun #include "saa7134-reg.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/list.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* ------------------------------------------------------------------ */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static unsigned int ts_debug;
22*4882a593Smuzhiyun module_param(ts_debug, int, 0644);
23*4882a593Smuzhiyun MODULE_PARM_DESC(ts_debug,"enable debug messages [ts]");
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define ts_dbg(fmt, arg...) do { \
26*4882a593Smuzhiyun 	if (ts_debug) \
27*4882a593Smuzhiyun 		printk(KERN_DEBUG pr_fmt("ts: " fmt), ## arg); \
28*4882a593Smuzhiyun 	} while (0)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* ------------------------------------------------------------------ */
buffer_activate(struct saa7134_dev * dev,struct saa7134_buf * buf,struct saa7134_buf * next)31*4882a593Smuzhiyun static int buffer_activate(struct saa7134_dev *dev,
32*4882a593Smuzhiyun 			   struct saa7134_buf *buf,
33*4882a593Smuzhiyun 			   struct saa7134_buf *next)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	ts_dbg("buffer_activate [%p]", buf);
37*4882a593Smuzhiyun 	buf->top_seen = 0;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	if (!dev->ts_started)
40*4882a593Smuzhiyun 		dev->ts_field = V4L2_FIELD_TOP;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	if (NULL == next)
43*4882a593Smuzhiyun 		next = buf;
44*4882a593Smuzhiyun 	if (V4L2_FIELD_TOP == dev->ts_field) {
45*4882a593Smuzhiyun 		ts_dbg("- [top]     buf=%p next=%p\n", buf, next);
46*4882a593Smuzhiyun 		saa_writel(SAA7134_RS_BA1(5),saa7134_buffer_base(buf));
47*4882a593Smuzhiyun 		saa_writel(SAA7134_RS_BA2(5),saa7134_buffer_base(next));
48*4882a593Smuzhiyun 		dev->ts_field = V4L2_FIELD_BOTTOM;
49*4882a593Smuzhiyun 	} else {
50*4882a593Smuzhiyun 		ts_dbg("- [bottom]  buf=%p next=%p\n", buf, next);
51*4882a593Smuzhiyun 		saa_writel(SAA7134_RS_BA1(5),saa7134_buffer_base(next));
52*4882a593Smuzhiyun 		saa_writel(SAA7134_RS_BA2(5),saa7134_buffer_base(buf));
53*4882a593Smuzhiyun 		dev->ts_field = V4L2_FIELD_TOP;
54*4882a593Smuzhiyun 	}
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* start DMA */
57*4882a593Smuzhiyun 	saa7134_set_dmabits(dev);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	mod_timer(&dev->ts_q.timeout, jiffies+TS_BUFFER_TIMEOUT);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if (!dev->ts_started)
62*4882a593Smuzhiyun 		saa7134_ts_start(dev);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
saa7134_ts_buffer_init(struct vb2_buffer * vb2)67*4882a593Smuzhiyun int saa7134_ts_buffer_init(struct vb2_buffer *vb2)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb2);
70*4882a593Smuzhiyun 	struct saa7134_dmaqueue *dmaq = vb2->vb2_queue->drv_priv;
71*4882a593Smuzhiyun 	struct saa7134_buf *buf = container_of(vbuf, struct saa7134_buf, vb2);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	dmaq->curr = NULL;
74*4882a593Smuzhiyun 	buf->activate = buffer_activate;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return 0;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(saa7134_ts_buffer_init);
79*4882a593Smuzhiyun 
saa7134_ts_buffer_prepare(struct vb2_buffer * vb2)80*4882a593Smuzhiyun int saa7134_ts_buffer_prepare(struct vb2_buffer *vb2)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb2);
83*4882a593Smuzhiyun 	struct saa7134_dmaqueue *dmaq = vb2->vb2_queue->drv_priv;
84*4882a593Smuzhiyun 	struct saa7134_dev *dev = dmaq->dev;
85*4882a593Smuzhiyun 	struct saa7134_buf *buf = container_of(vbuf, struct saa7134_buf, vb2);
86*4882a593Smuzhiyun 	struct sg_table *dma = vb2_dma_sg_plane_desc(vb2, 0);
87*4882a593Smuzhiyun 	unsigned int lines, llength, size;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	ts_dbg("buffer_prepare [%p]\n", buf);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	llength = TS_PACKET_SIZE;
92*4882a593Smuzhiyun 	lines = dev->ts.nr_packets;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	size = lines * llength;
95*4882a593Smuzhiyun 	if (vb2_plane_size(vb2, 0) < size)
96*4882a593Smuzhiyun 		return -EINVAL;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	vb2_set_plane_payload(vb2, 0, size);
99*4882a593Smuzhiyun 	vbuf->field = dev->field;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return saa7134_pgtable_build(dev->pci, &dmaq->pt, dma->sgl, dma->nents,
102*4882a593Smuzhiyun 				    saa7134_buffer_startpage(buf));
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(saa7134_ts_buffer_prepare);
105*4882a593Smuzhiyun 
saa7134_ts_queue_setup(struct vb2_queue * q,unsigned int * nbuffers,unsigned int * nplanes,unsigned int sizes[],struct device * alloc_devs[])106*4882a593Smuzhiyun int saa7134_ts_queue_setup(struct vb2_queue *q,
107*4882a593Smuzhiyun 			   unsigned int *nbuffers, unsigned int *nplanes,
108*4882a593Smuzhiyun 			   unsigned int sizes[], struct device *alloc_devs[])
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct saa7134_dmaqueue *dmaq = q->drv_priv;
111*4882a593Smuzhiyun 	struct saa7134_dev *dev = dmaq->dev;
112*4882a593Smuzhiyun 	int size = TS_PACKET_SIZE * dev->ts.nr_packets;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (0 == *nbuffers)
115*4882a593Smuzhiyun 		*nbuffers = dev->ts.nr_bufs;
116*4882a593Smuzhiyun 	*nbuffers = saa7134_buffer_count(size, *nbuffers);
117*4882a593Smuzhiyun 	if (*nbuffers < 3)
118*4882a593Smuzhiyun 		*nbuffers = 3;
119*4882a593Smuzhiyun 	*nplanes = 1;
120*4882a593Smuzhiyun 	sizes[0] = size;
121*4882a593Smuzhiyun 	return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(saa7134_ts_queue_setup);
124*4882a593Smuzhiyun 
saa7134_ts_start_streaming(struct vb2_queue * vq,unsigned int count)125*4882a593Smuzhiyun int saa7134_ts_start_streaming(struct vb2_queue *vq, unsigned int count)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct saa7134_dmaqueue *dmaq = vq->drv_priv;
128*4882a593Smuzhiyun 	struct saa7134_dev *dev = dmaq->dev;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/*
131*4882a593Smuzhiyun 	 * Planar video capture and TS share the same DMA channel,
132*4882a593Smuzhiyun 	 * so only one can be active at a time.
133*4882a593Smuzhiyun 	 */
134*4882a593Smuzhiyun 	if (vb2_is_busy(&dev->video_vbq) && dev->fmt->planar) {
135*4882a593Smuzhiyun 		struct saa7134_buf *buf, *tmp;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		list_for_each_entry_safe(buf, tmp, &dmaq->queue, entry) {
138*4882a593Smuzhiyun 			list_del(&buf->entry);
139*4882a593Smuzhiyun 			vb2_buffer_done(&buf->vb2.vb2_buf,
140*4882a593Smuzhiyun 					VB2_BUF_STATE_QUEUED);
141*4882a593Smuzhiyun 		}
142*4882a593Smuzhiyun 		if (dmaq->curr) {
143*4882a593Smuzhiyun 			vb2_buffer_done(&dmaq->curr->vb2.vb2_buf,
144*4882a593Smuzhiyun 					VB2_BUF_STATE_QUEUED);
145*4882a593Smuzhiyun 			dmaq->curr = NULL;
146*4882a593Smuzhiyun 		}
147*4882a593Smuzhiyun 		return -EBUSY;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 	dmaq->seq_nr = 0;
150*4882a593Smuzhiyun 	return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(saa7134_ts_start_streaming);
153*4882a593Smuzhiyun 
saa7134_ts_stop_streaming(struct vb2_queue * vq)154*4882a593Smuzhiyun void saa7134_ts_stop_streaming(struct vb2_queue *vq)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	struct saa7134_dmaqueue *dmaq = vq->drv_priv;
157*4882a593Smuzhiyun 	struct saa7134_dev *dev = dmaq->dev;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	saa7134_ts_stop(dev);
160*4882a593Smuzhiyun 	saa7134_stop_streaming(dev, dmaq);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(saa7134_ts_stop_streaming);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun struct vb2_ops saa7134_ts_qops = {
165*4882a593Smuzhiyun 	.queue_setup	= saa7134_ts_queue_setup,
166*4882a593Smuzhiyun 	.buf_init	= saa7134_ts_buffer_init,
167*4882a593Smuzhiyun 	.buf_prepare	= saa7134_ts_buffer_prepare,
168*4882a593Smuzhiyun 	.buf_queue	= saa7134_vb2_buffer_queue,
169*4882a593Smuzhiyun 	.wait_prepare	= vb2_ops_wait_prepare,
170*4882a593Smuzhiyun 	.wait_finish	= vb2_ops_wait_finish,
171*4882a593Smuzhiyun 	.stop_streaming = saa7134_ts_stop_streaming,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(saa7134_ts_qops);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* ----------------------------------------------------------- */
176*4882a593Smuzhiyun /* exported stuff                                              */
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static unsigned int tsbufs = 8;
179*4882a593Smuzhiyun module_param(tsbufs, int, 0444);
180*4882a593Smuzhiyun MODULE_PARM_DESC(tsbufs, "number of ts buffers for read/write IO, range 2-32");
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static unsigned int ts_nr_packets = 64;
183*4882a593Smuzhiyun module_param(ts_nr_packets, int, 0444);
184*4882a593Smuzhiyun MODULE_PARM_DESC(ts_nr_packets,"size of a ts buffers (in ts packets)");
185*4882a593Smuzhiyun 
saa7134_ts_init_hw(struct saa7134_dev * dev)186*4882a593Smuzhiyun int saa7134_ts_init_hw(struct saa7134_dev *dev)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	/* deactivate TS softreset */
189*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_SERIAL1, 0x00);
190*4882a593Smuzhiyun 	/* TSSOP high active, TSVAL high active, TSLOCK ignored */
191*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_PARALLEL, 0x6c);
192*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_PARALLEL_SERIAL, (TS_PACKET_SIZE-1));
193*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_DMA0, ((dev->ts.nr_packets-1)&0xff));
194*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_DMA1, (((dev->ts.nr_packets-1)>>8)&0xff));
195*4882a593Smuzhiyun 	/* TSNOPIT=0, TSCOLAP=0 */
196*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_DMA2,
197*4882a593Smuzhiyun 		((((dev->ts.nr_packets-1)>>16)&0x3f) | 0x00));
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
saa7134_ts_init1(struct saa7134_dev * dev)202*4882a593Smuzhiyun int saa7134_ts_init1(struct saa7134_dev *dev)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	/* sanitycheck insmod options */
205*4882a593Smuzhiyun 	if (tsbufs < 2)
206*4882a593Smuzhiyun 		tsbufs = 2;
207*4882a593Smuzhiyun 	if (tsbufs > VIDEO_MAX_FRAME)
208*4882a593Smuzhiyun 		tsbufs = VIDEO_MAX_FRAME;
209*4882a593Smuzhiyun 	if (ts_nr_packets < 4)
210*4882a593Smuzhiyun 		ts_nr_packets = 4;
211*4882a593Smuzhiyun 	if (ts_nr_packets > 312)
212*4882a593Smuzhiyun 		ts_nr_packets = 312;
213*4882a593Smuzhiyun 	dev->ts.nr_bufs    = tsbufs;
214*4882a593Smuzhiyun 	dev->ts.nr_packets = ts_nr_packets;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dev->ts_q.queue);
217*4882a593Smuzhiyun 	timer_setup(&dev->ts_q.timeout, saa7134_buffer_timeout, 0);
218*4882a593Smuzhiyun 	dev->ts_q.dev              = dev;
219*4882a593Smuzhiyun 	dev->ts_q.need_two         = 1;
220*4882a593Smuzhiyun 	dev->ts_started            = 0;
221*4882a593Smuzhiyun 	saa7134_pgtable_alloc(dev->pci, &dev->ts_q.pt);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* init TS hw */
224*4882a593Smuzhiyun 	saa7134_ts_init_hw(dev);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* Function for stop TS */
saa7134_ts_stop(struct saa7134_dev * dev)230*4882a593Smuzhiyun int saa7134_ts_stop(struct saa7134_dev *dev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	ts_dbg("TS stop\n");
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (!dev->ts_started)
235*4882a593Smuzhiyun 		return 0;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Stop TS stream */
238*4882a593Smuzhiyun 	switch (saa7134_boards[dev->board].ts_type) {
239*4882a593Smuzhiyun 	case SAA7134_MPEG_TS_PARALLEL:
240*4882a593Smuzhiyun 		saa_writeb(SAA7134_TS_PARALLEL, 0x6c);
241*4882a593Smuzhiyun 		dev->ts_started = 0;
242*4882a593Smuzhiyun 		break;
243*4882a593Smuzhiyun 	case SAA7134_MPEG_TS_SERIAL:
244*4882a593Smuzhiyun 		saa_writeb(SAA7134_TS_SERIAL0, 0x40);
245*4882a593Smuzhiyun 		dev->ts_started = 0;
246*4882a593Smuzhiyun 		break;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* Function for start TS */
saa7134_ts_start(struct saa7134_dev * dev)252*4882a593Smuzhiyun int saa7134_ts_start(struct saa7134_dev *dev)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	ts_dbg("TS start\n");
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (WARN_ON(dev->ts_started))
257*4882a593Smuzhiyun 		return 0;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* dma: setup channel 5 (= TS) */
260*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_DMA0, (dev->ts.nr_packets - 1) & 0xff);
261*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_DMA1,
262*4882a593Smuzhiyun 		((dev->ts.nr_packets - 1) >> 8) & 0xff);
263*4882a593Smuzhiyun 	/* TSNOPIT=0, TSCOLAP=0 */
264*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_DMA2,
265*4882a593Smuzhiyun 		(((dev->ts.nr_packets - 1) >> 16) & 0x3f) | 0x00);
266*4882a593Smuzhiyun 	saa_writel(SAA7134_RS_PITCH(5), TS_PACKET_SIZE);
267*4882a593Smuzhiyun 	saa_writel(SAA7134_RS_CONTROL(5), SAA7134_RS_CONTROL_BURST_16 |
268*4882a593Smuzhiyun 					  SAA7134_RS_CONTROL_ME |
269*4882a593Smuzhiyun 					  (dev->ts_q.pt.dma >> 12));
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* reset hardware TS buffers */
272*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_SERIAL1, 0x00);
273*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_SERIAL1, 0x03);
274*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_SERIAL1, 0x00);
275*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_SERIAL1, 0x01);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* TS clock non-inverted */
278*4882a593Smuzhiyun 	saa_writeb(SAA7134_TS_SERIAL1, 0x00);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Start TS stream */
281*4882a593Smuzhiyun 	switch (saa7134_boards[dev->board].ts_type) {
282*4882a593Smuzhiyun 	case SAA7134_MPEG_TS_PARALLEL:
283*4882a593Smuzhiyun 		saa_writeb(SAA7134_TS_SERIAL0, 0x40);
284*4882a593Smuzhiyun 		saa_writeb(SAA7134_TS_PARALLEL, 0xec |
285*4882a593Smuzhiyun 			(saa7134_boards[dev->board].ts_force_val << 4));
286*4882a593Smuzhiyun 		break;
287*4882a593Smuzhiyun 	case SAA7134_MPEG_TS_SERIAL:
288*4882a593Smuzhiyun 		saa_writeb(SAA7134_TS_SERIAL0, 0xd8);
289*4882a593Smuzhiyun 		saa_writeb(SAA7134_TS_PARALLEL, 0x6c |
290*4882a593Smuzhiyun 			(saa7134_boards[dev->board].ts_force_val << 4));
291*4882a593Smuzhiyun 		saa_writeb(SAA7134_TS_PARALLEL_SERIAL, 0xbc);
292*4882a593Smuzhiyun 		saa_writeb(SAA7134_TS_SERIAL1, 0x02);
293*4882a593Smuzhiyun 		break;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	dev->ts_started = 1;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
saa7134_ts_fini(struct saa7134_dev * dev)301*4882a593Smuzhiyun int saa7134_ts_fini(struct saa7134_dev *dev)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	saa7134_pgtable_free(dev->pci, &dev->ts_q.pt);
304*4882a593Smuzhiyun 	return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
saa7134_irq_ts_done(struct saa7134_dev * dev,unsigned long status)307*4882a593Smuzhiyun void saa7134_irq_ts_done(struct saa7134_dev *dev, unsigned long status)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	enum v4l2_field field;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	spin_lock(&dev->slock);
312*4882a593Smuzhiyun 	if (dev->ts_q.curr) {
313*4882a593Smuzhiyun 		field = dev->ts_field;
314*4882a593Smuzhiyun 		if (field != V4L2_FIELD_TOP) {
315*4882a593Smuzhiyun 			if ((status & 0x100000) != 0x000000)
316*4882a593Smuzhiyun 				goto done;
317*4882a593Smuzhiyun 		} else {
318*4882a593Smuzhiyun 			if ((status & 0x100000) != 0x100000)
319*4882a593Smuzhiyun 				goto done;
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 		saa7134_buffer_finish(dev, &dev->ts_q, VB2_BUF_STATE_DONE);
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 	saa7134_buffer_next(dev,&dev->ts_q);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun  done:
326*4882a593Smuzhiyun 	spin_unlock(&dev->slock);
327*4882a593Smuzhiyun }
328