xref: /OK3568_Linux_fs/kernel/drivers/media/pci/meye/meye.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Motion Eye video4linux driver for Sony Vaio PictureBook
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2001-2004 Stelian Pop <stelian@popies.net>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2001-2002 Alcôve <www.alcove.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 2000 Andrew Tridgell <tridge@valinux.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Earlier work by Werner Almesberger, Paul `Rusty' Russell and Paul Mackerras.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Some parts borrowed from various video4linux drivers, especially
14*4882a593Smuzhiyun  * bttv-driver.c and zoran.c, see original files for credits.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef _MEYE_PRIV_H_
18*4882a593Smuzhiyun #define _MEYE_PRIV_H_
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define MEYE_DRIVER_MAJORVERSION	 1
21*4882a593Smuzhiyun #define MEYE_DRIVER_MINORVERSION	14
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define MEYE_DRIVER_VERSION __stringify(MEYE_DRIVER_MAJORVERSION) "." \
24*4882a593Smuzhiyun 			    __stringify(MEYE_DRIVER_MINORVERSION)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <linux/types.h>
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun #include <linux/kfifo.h>
29*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /****************************************************************************/
32*4882a593Smuzhiyun /* Motion JPEG chip registers                                               */
33*4882a593Smuzhiyun /****************************************************************************/
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Motion JPEG chip PCI configuration registers */
36*4882a593Smuzhiyun #define MCHIP_PCI_POWER_CSR		0x54
37*4882a593Smuzhiyun #define MCHIP_PCI_MCORE_STATUS		0x60		/* see HIC_STATUS   */
38*4882a593Smuzhiyun #define MCHIP_PCI_HOSTUSEREQ_SET	0x64
39*4882a593Smuzhiyun #define MCHIP_PCI_HOSTUSEREQ_CLR	0x68
40*4882a593Smuzhiyun #define MCHIP_PCI_LOWPOWER_SET		0x6c
41*4882a593Smuzhiyun #define MCHIP_PCI_LOWPOWER_CLR		0x70
42*4882a593Smuzhiyun #define MCHIP_PCI_SOFTRESET_SET		0x74
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Motion JPEG chip memory mapped registers */
45*4882a593Smuzhiyun #define MCHIP_MM_REGS			0x200		/* 512 bytes        */
46*4882a593Smuzhiyun #define MCHIP_REG_TIMEOUT		1000		/* reg access, ~us  */
47*4882a593Smuzhiyun #define MCHIP_MCC_VRJ_TIMEOUT		1000		/* MCC & VRJ access */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define MCHIP_MM_PCI_MODE		0x00		/* PCI access mode */
50*4882a593Smuzhiyun #define MCHIP_MM_PCI_MODE_RETRY		0x00000001	/* retry mode */
51*4882a593Smuzhiyun #define MCHIP_MM_PCI_MODE_MASTER	0x00000002	/* master access */
52*4882a593Smuzhiyun #define MCHIP_MM_PCI_MODE_READ_LINE	0x00000004	/* read line */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define MCHIP_MM_INTA			0x04		/* Int status/mask */
55*4882a593Smuzhiyun #define MCHIP_MM_INTA_MCC		0x00000001	/* MCC interrupt */
56*4882a593Smuzhiyun #define MCHIP_MM_INTA_VRJ		0x00000002	/* VRJ interrupt */
57*4882a593Smuzhiyun #define MCHIP_MM_INTA_HIC_1		0x00000004	/* one frame done */
58*4882a593Smuzhiyun #define MCHIP_MM_INTA_HIC_1_MASK	0x00000400	/* 1: enable */
59*4882a593Smuzhiyun #define MCHIP_MM_INTA_HIC_END		0x00000008	/* all frames done */
60*4882a593Smuzhiyun #define MCHIP_MM_INTA_HIC_END_MASK	0x00000800
61*4882a593Smuzhiyun #define MCHIP_MM_INTA_JPEG		0x00000010	/* decompress. error */
62*4882a593Smuzhiyun #define MCHIP_MM_INTA_JPEG_MASK		0x00001000
63*4882a593Smuzhiyun #define MCHIP_MM_INTA_CAPTURE		0x00000020	/* capture end */
64*4882a593Smuzhiyun #define MCHIP_MM_INTA_PCI_ERR		0x00000040	/* PCI error */
65*4882a593Smuzhiyun #define MCHIP_MM_INTA_PCI_ERR_MASK	0x00004000
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define MCHIP_MM_PT_ADDR		0x08		/* page table address*/
68*4882a593Smuzhiyun 							/* n*4kB */
69*4882a593Smuzhiyun #define MCHIP_NB_PAGES			1024		/* pages for display */
70*4882a593Smuzhiyun #define MCHIP_NB_PAGES_MJPEG		256		/* pages for mjpeg */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define MCHIP_MM_FIR(n)			(0x0c+(n)*4)	/* Frame info 0-3 */
73*4882a593Smuzhiyun #define MCHIP_MM_FIR_RDY		0x00000001	/* frame ready */
74*4882a593Smuzhiyun #define MCHIP_MM_FIR_FAILFR_MASK	0xf8000000	/* # of failed frames */
75*4882a593Smuzhiyun #define MCHIP_MM_FIR_FAILFR_SHIFT	27
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* continuous comp/decomp mode */
78*4882a593Smuzhiyun #define MCHIP_MM_FIR_C_ENDL_MASK	0x000007fe	/* end DW [10] */
79*4882a593Smuzhiyun #define MCHIP_MM_FIR_C_ENDL_SHIFT	1
80*4882a593Smuzhiyun #define MCHIP_MM_FIR_C_ENDP_MASK	0x0007f800	/* end page [8] */
81*4882a593Smuzhiyun #define MCHIP_MM_FIR_C_ENDP_SHIFT	11
82*4882a593Smuzhiyun #define MCHIP_MM_FIR_C_STARTP_MASK	0x07f80000	/* start page [8] */
83*4882a593Smuzhiyun #define MCHIP_MM_FIR_C_STARTP_SHIFT	19
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* continuous picture output mode */
86*4882a593Smuzhiyun #define MCHIP_MM_FIR_O_STARTP_MASK	0x7ffe0000	/* start page [10] */
87*4882a593Smuzhiyun #define MCHIP_MM_FIR_O_STARTP_SHIFT	17
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define MCHIP_MM_FIFO_DATA		0x1c		/* PCI TGT FIFO data */
90*4882a593Smuzhiyun #define MCHIP_MM_FIFO_STATUS		0x20		/* PCI TGT FIFO stat */
91*4882a593Smuzhiyun #define MCHIP_MM_FIFO_MASK		0x00000003
92*4882a593Smuzhiyun #define MCHIP_MM_FIFO_WAIT_OR_READY	0x00000002      /* Bits common to WAIT & READY*/
93*4882a593Smuzhiyun #define MCHIP_MM_FIFO_IDLE		0x0		/* HIC idle */
94*4882a593Smuzhiyun #define MCHIP_MM_FIFO_IDLE1		0x1		/* idem ??? */
95*4882a593Smuzhiyun #define	MCHIP_MM_FIFO_WAIT		0x2		/* wait request */
96*4882a593Smuzhiyun #define MCHIP_MM_FIFO_READY		0x3		/* data ready */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define MCHIP_HIC_HOST_USEREQ		0x40		/* host uses MCORE */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define MCHIP_HIC_TP_BUSY		0x44		/* taking picture */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define MCHIP_HIC_PIC_SAVED		0x48		/* pic in SDRAM */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define MCHIP_HIC_LOWPOWER		0x4c		/* clock stopped */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define MCHIP_HIC_CTL			0x50		/* HIC control */
107*4882a593Smuzhiyun #define MCHIP_HIC_CTL_SOFT_RESET	0x00000001	/* MCORE reset */
108*4882a593Smuzhiyun #define MCHIP_HIC_CTL_MCORE_RDY		0x00000002	/* MCORE ready */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define MCHIP_HIC_CMD			0x54		/* HIC command */
111*4882a593Smuzhiyun #define MCHIP_HIC_CMD_BITS		0x00000003      /* cmd width=[1:0]*/
112*4882a593Smuzhiyun #define MCHIP_HIC_CMD_NOOP		0x0
113*4882a593Smuzhiyun #define MCHIP_HIC_CMD_START		0x1
114*4882a593Smuzhiyun #define MCHIP_HIC_CMD_STOP		0x2
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define MCHIP_HIC_MODE			0x58
117*4882a593Smuzhiyun #define MCHIP_HIC_MODE_NOOP		0x0
118*4882a593Smuzhiyun #define MCHIP_HIC_MODE_STILL_CAP	0x1		/* still pic capt */
119*4882a593Smuzhiyun #define MCHIP_HIC_MODE_DISPLAY		0x2		/* display */
120*4882a593Smuzhiyun #define MCHIP_HIC_MODE_STILL_COMP	0x3		/* still pic comp. */
121*4882a593Smuzhiyun #define MCHIP_HIC_MODE_STILL_DECOMP	0x4		/* still pic decomp. */
122*4882a593Smuzhiyun #define MCHIP_HIC_MODE_CONT_COMP	0x5		/* cont capt+comp */
123*4882a593Smuzhiyun #define MCHIP_HIC_MODE_CONT_DECOMP	0x6		/* cont decomp+disp */
124*4882a593Smuzhiyun #define MCHIP_HIC_MODE_STILL_OUT	0x7		/* still pic output */
125*4882a593Smuzhiyun #define MCHIP_HIC_MODE_CONT_OUT		0x8		/* cont output */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define MCHIP_HIC_STATUS		0x5c
128*4882a593Smuzhiyun #define MCHIP_HIC_STATUS_MCC_RDY	0x00000001	/* MCC reg acc ok */
129*4882a593Smuzhiyun #define MCHIP_HIC_STATUS_VRJ_RDY	0x00000002	/* VRJ reg acc ok */
130*4882a593Smuzhiyun #define MCHIP_HIC_STATUS_IDLE           0x00000003
131*4882a593Smuzhiyun #define MCHIP_HIC_STATUS_CAPDIS		0x00000004	/* cap/disp in prog */
132*4882a593Smuzhiyun #define MCHIP_HIC_STATUS_COMPDEC	0x00000008	/* (de)comp in prog */
133*4882a593Smuzhiyun #define MCHIP_HIC_STATUS_BUSY		0x00000010	/* HIC busy */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define MCHIP_HIC_S_RATE		0x60		/* MJPEG # frames */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define MCHIP_HIC_PCI_VFMT		0x64		/* video format */
138*4882a593Smuzhiyun #define MCHIP_HIC_PCI_VFMT_YVYU		0x00000001	/* 0: V Y' U Y */
139*4882a593Smuzhiyun 							/* 1: Y' V Y U */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define MCHIP_MCC_CMD			0x80		/* MCC commands */
142*4882a593Smuzhiyun #define MCHIP_MCC_CMD_INITIAL		0x0		/* idle ? */
143*4882a593Smuzhiyun #define MCHIP_MCC_CMD_IIC_START_SET	0x1
144*4882a593Smuzhiyun #define MCHIP_MCC_CMD_IIC_END_SET	0x2
145*4882a593Smuzhiyun #define MCHIP_MCC_CMD_FM_WRITE		0x3		/* frame memory */
146*4882a593Smuzhiyun #define MCHIP_MCC_CMD_FM_READ		0x4
147*4882a593Smuzhiyun #define MCHIP_MCC_CMD_FM_STOP		0x5
148*4882a593Smuzhiyun #define MCHIP_MCC_CMD_CAPTURE		0x6
149*4882a593Smuzhiyun #define MCHIP_MCC_CMD_DISPLAY		0x7
150*4882a593Smuzhiyun #define MCHIP_MCC_CMD_END_DISP		0x8
151*4882a593Smuzhiyun #define MCHIP_MCC_CMD_STILL_COMP	0x9
152*4882a593Smuzhiyun #define MCHIP_MCC_CMD_STILL_DECOMP	0xa
153*4882a593Smuzhiyun #define MCHIP_MCC_CMD_STILL_OUTPUT	0xb
154*4882a593Smuzhiyun #define MCHIP_MCC_CMD_CONT_OUTPUT	0xc
155*4882a593Smuzhiyun #define MCHIP_MCC_CMD_CONT_COMP		0xd
156*4882a593Smuzhiyun #define MCHIP_MCC_CMD_CONT_DECOMP	0xe
157*4882a593Smuzhiyun #define MCHIP_MCC_CMD_RESET		0xf		/* MCC reset */
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define MCHIP_MCC_IIC_WR		0x84
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define MCHIP_MCC_MCC_WR		0x88
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define MCHIP_MCC_MCC_RD		0x8c
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define MCHIP_MCC_STATUS		0x90
166*4882a593Smuzhiyun #define MCHIP_MCC_STATUS_CAPT		0x00000001	/* capturing */
167*4882a593Smuzhiyun #define MCHIP_MCC_STATUS_DISP		0x00000002	/* displaying */
168*4882a593Smuzhiyun #define MCHIP_MCC_STATUS_COMP		0x00000004	/* compressing */
169*4882a593Smuzhiyun #define MCHIP_MCC_STATUS_DECOMP		0x00000008	/* decompressing */
170*4882a593Smuzhiyun #define MCHIP_MCC_STATUS_MCC_WR		0x00000010	/* register ready */
171*4882a593Smuzhiyun #define MCHIP_MCC_STATUS_MCC_RD		0x00000020	/* register ready */
172*4882a593Smuzhiyun #define MCHIP_MCC_STATUS_IIC_WR		0x00000040	/* register ready */
173*4882a593Smuzhiyun #define MCHIP_MCC_STATUS_OUTPUT		0x00000080	/* output in prog */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define MCHIP_MCC_SIG_POLARITY		0x94
176*4882a593Smuzhiyun #define MCHIP_MCC_SIG_POL_VS_H		0x00000001	/* VS active-high */
177*4882a593Smuzhiyun #define MCHIP_MCC_SIG_POL_HS_H		0x00000002	/* HS active-high */
178*4882a593Smuzhiyun #define MCHIP_MCC_SIG_POL_DOE_H		0x00000004	/* DOE active-high */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define MCHIP_MCC_IRQ			0x98
181*4882a593Smuzhiyun #define MCHIP_MCC_IRQ_CAPDIS_STRT	0x00000001	/* cap/disp started */
182*4882a593Smuzhiyun #define MCHIP_MCC_IRQ_CAPDIS_STRT_MASK	0x00000010
183*4882a593Smuzhiyun #define MCHIP_MCC_IRQ_CAPDIS_END	0x00000002	/* cap/disp ended */
184*4882a593Smuzhiyun #define MCHIP_MCC_IRQ_CAPDIS_END_MASK	0x00000020
185*4882a593Smuzhiyun #define MCHIP_MCC_IRQ_COMPDEC_STRT	0x00000004	/* (de)comp started */
186*4882a593Smuzhiyun #define MCHIP_MCC_IRQ_COMPDEC_STRT_MASK	0x00000040
187*4882a593Smuzhiyun #define MCHIP_MCC_IRQ_COMPDEC_END	0x00000008	/* (de)comp ended */
188*4882a593Smuzhiyun #define MCHIP_MCC_IRQ_COMPDEC_END_MASK	0x00000080
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define MCHIP_MCC_HSTART		0x9c		/* video in */
191*4882a593Smuzhiyun #define MCHIP_MCC_VSTART		0xa0
192*4882a593Smuzhiyun #define MCHIP_MCC_HCOUNT		0xa4
193*4882a593Smuzhiyun #define MCHIP_MCC_VCOUNT		0xa8
194*4882a593Smuzhiyun #define MCHIP_MCC_R_XBASE		0xac		/* capt/disp */
195*4882a593Smuzhiyun #define MCHIP_MCC_R_YBASE		0xb0
196*4882a593Smuzhiyun #define MCHIP_MCC_R_XRANGE		0xb4
197*4882a593Smuzhiyun #define MCHIP_MCC_R_YRANGE		0xb8
198*4882a593Smuzhiyun #define MCHIP_MCC_B_XBASE		0xbc		/* comp/decomp */
199*4882a593Smuzhiyun #define MCHIP_MCC_B_YBASE		0xc0
200*4882a593Smuzhiyun #define MCHIP_MCC_B_XRANGE		0xc4
201*4882a593Smuzhiyun #define MCHIP_MCC_B_YRANGE		0xc8
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define MCHIP_MCC_R_SAMPLING		0xcc		/* 1: 1:4 */
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define MCHIP_VRJ_CMD			0x100		/* VRJ commands */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* VRJ registers (see table 12.2.4) */
208*4882a593Smuzhiyun #define MCHIP_VRJ_COMPRESSED_DATA	0x1b0
209*4882a593Smuzhiyun #define MCHIP_VRJ_PIXEL_DATA		0x1b8
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define MCHIP_VRJ_BUS_MODE		0x100
212*4882a593Smuzhiyun #define MCHIP_VRJ_SIGNAL_ACTIVE_LEVEL	0x108
213*4882a593Smuzhiyun #define MCHIP_VRJ_PDAT_USE		0x110
214*4882a593Smuzhiyun #define MCHIP_VRJ_MODE_SPECIFY		0x118
215*4882a593Smuzhiyun #define MCHIP_VRJ_LIMIT_COMPRESSED_LO	0x120
216*4882a593Smuzhiyun #define MCHIP_VRJ_LIMIT_COMPRESSED_HI	0x124
217*4882a593Smuzhiyun #define MCHIP_VRJ_COMP_DATA_FORMAT	0x128
218*4882a593Smuzhiyun #define MCHIP_VRJ_TABLE_DATA		0x140
219*4882a593Smuzhiyun #define MCHIP_VRJ_RESTART_INTERVAL	0x148
220*4882a593Smuzhiyun #define MCHIP_VRJ_NUM_LINES		0x150
221*4882a593Smuzhiyun #define MCHIP_VRJ_NUM_PIXELS		0x158
222*4882a593Smuzhiyun #define MCHIP_VRJ_NUM_COMPONENTS	0x160
223*4882a593Smuzhiyun #define MCHIP_VRJ_SOF1			0x168
224*4882a593Smuzhiyun #define MCHIP_VRJ_SOF2			0x170
225*4882a593Smuzhiyun #define MCHIP_VRJ_SOF3			0x178
226*4882a593Smuzhiyun #define MCHIP_VRJ_SOF4			0x180
227*4882a593Smuzhiyun #define MCHIP_VRJ_SOS			0x188
228*4882a593Smuzhiyun #define MCHIP_VRJ_SOFT_RESET		0x190
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define MCHIP_VRJ_STATUS		0x1c0
231*4882a593Smuzhiyun #define MCHIP_VRJ_STATUS_BUSY		0x00001
232*4882a593Smuzhiyun #define MCHIP_VRJ_STATUS_COMP_ACCESS	0x00002
233*4882a593Smuzhiyun #define MCHIP_VRJ_STATUS_PIXEL_ACCESS	0x00004
234*4882a593Smuzhiyun #define MCHIP_VRJ_STATUS_ERROR		0x00008
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define MCHIP_VRJ_IRQ_FLAG		0x1c8
237*4882a593Smuzhiyun #define MCHIP_VRJ_ERROR_REPORT		0x1d8
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define MCHIP_VRJ_START_COMMAND		0x1a0
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /****************************************************************************/
242*4882a593Smuzhiyun /* Driver definitions.                                                      */
243*4882a593Smuzhiyun /****************************************************************************/
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* Sony Programmable I/O Controller for accessing the camera commands */
246*4882a593Smuzhiyun #include <linux/sony-laptop.h>
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* private API definitions */
249*4882a593Smuzhiyun #include <linux/meye.h>
250*4882a593Smuzhiyun #include <linux/mutex.h>
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* Enable jpg software correction */
254*4882a593Smuzhiyun #define MEYE_JPEG_CORRECTION	1
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /* Maximum size of a buffer */
257*4882a593Smuzhiyun #define MEYE_MAX_BUFSIZE	614400	/* 640 * 480 * 2 */
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /* Maximum number of buffers */
260*4882a593Smuzhiyun #define MEYE_MAX_BUFNBRS	32
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* State of a buffer */
263*4882a593Smuzhiyun #define MEYE_BUF_UNUSED	0	/* not used */
264*4882a593Smuzhiyun #define MEYE_BUF_USING	1	/* currently grabbing / playing */
265*4882a593Smuzhiyun #define MEYE_BUF_DONE	2	/* done */
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* grab buffer */
268*4882a593Smuzhiyun struct meye_grab_buffer {
269*4882a593Smuzhiyun 	int state;			/* state of buffer */
270*4882a593Smuzhiyun 	unsigned long size;		/* size of jpg frame */
271*4882a593Smuzhiyun 	u64 ts;				/* timestamp */
272*4882a593Smuzhiyun 	unsigned long sequence;		/* sequence number */
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* size of kfifos containing buffer indices */
276*4882a593Smuzhiyun #define MEYE_QUEUE_SIZE	MEYE_MAX_BUFNBRS
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* Motion Eye device structure */
279*4882a593Smuzhiyun struct meye {
280*4882a593Smuzhiyun 	struct v4l2_device v4l2_dev;	/* Main v4l2_device struct */
281*4882a593Smuzhiyun 	struct v4l2_ctrl_handler hdl;
282*4882a593Smuzhiyun 	struct pci_dev *mchip_dev;	/* pci device */
283*4882a593Smuzhiyun 	u8 mchip_irq;			/* irq */
284*4882a593Smuzhiyun 	u8 mchip_mode;			/* actual mchip mode: HIC_MODE... */
285*4882a593Smuzhiyun 	u8 mchip_fnum;			/* current mchip frame number */
286*4882a593Smuzhiyun 	unsigned char __iomem *mchip_mmregs;/* mchip: memory mapped registers */
287*4882a593Smuzhiyun 	u8 *mchip_ptable[MCHIP_NB_PAGES];/* mchip: ptable */
288*4882a593Smuzhiyun 	void *mchip_ptable_toc;		/* mchip: ptable toc */
289*4882a593Smuzhiyun 	dma_addr_t mchip_dmahandle;	/* mchip: dma handle to ptable toc */
290*4882a593Smuzhiyun 	unsigned char *grab_fbuffer;	/* capture framebuffer */
291*4882a593Smuzhiyun 	unsigned char *grab_temp;	/* temporary buffer */
292*4882a593Smuzhiyun 					/* list of buffers */
293*4882a593Smuzhiyun 	struct meye_grab_buffer grab_buffer[MEYE_MAX_BUFNBRS];
294*4882a593Smuzhiyun 	int vma_use_count[MEYE_MAX_BUFNBRS]; /* mmap count */
295*4882a593Smuzhiyun 	struct mutex lock;		/* mutex for open/mmap... */
296*4882a593Smuzhiyun 	struct kfifo grabq;		/* queue for buffers to be grabbed */
297*4882a593Smuzhiyun 	spinlock_t grabq_lock;		/* lock protecting the queue */
298*4882a593Smuzhiyun 	struct kfifo doneq;		/* queue for grabbed buffers */
299*4882a593Smuzhiyun 	spinlock_t doneq_lock;		/* lock protecting the queue */
300*4882a593Smuzhiyun 	wait_queue_head_t proc_list;	/* wait queue */
301*4882a593Smuzhiyun 	struct video_device vdev;	/* video device parameters */
302*4882a593Smuzhiyun 	u16 brightness;
303*4882a593Smuzhiyun 	u16 hue;
304*4882a593Smuzhiyun 	u16 contrast;
305*4882a593Smuzhiyun 	u16 colour;
306*4882a593Smuzhiyun 	struct meye_params params;	/* additional parameters */
307*4882a593Smuzhiyun 	unsigned long in_use;		/* set to 1 if the device is in use */
308*4882a593Smuzhiyun 	u8 pm_mchip_mode;		/* old mchip mode */
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #endif
312