xref: /OK3568_Linux_fs/kernel/drivers/media/pci/intel/ipu3/ipu3-cio2.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright (C) 2017 Intel Corporation */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef __IPU3_CIO2_H
5*4882a593Smuzhiyun #define __IPU3_CIO2_H
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define CIO2_NAME					"ipu3-cio2"
10*4882a593Smuzhiyun #define CIO2_DEVICE_NAME				"Intel IPU3 CIO2"
11*4882a593Smuzhiyun #define CIO2_ENTITY_NAME				"ipu3-csi2"
12*4882a593Smuzhiyun #define CIO2_PCI_ID					0x9d32
13*4882a593Smuzhiyun #define CIO2_PCI_BAR					0
14*4882a593Smuzhiyun #define CIO2_DMA_MASK					DMA_BIT_MASK(39)
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define CIO2_IMAGE_MAX_WIDTH				4224
17*4882a593Smuzhiyun #define CIO2_IMAGE_MAX_LENGTH				3136
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* 32MB = 8xFBPT_entry */
20*4882a593Smuzhiyun #define CIO2_MAX_LOPS					8
21*4882a593Smuzhiyun #define CIO2_MAX_BUFFERS			(PAGE_SIZE / 16 / CIO2_MAX_LOPS)
22*4882a593Smuzhiyun #define CIO2_LOP_ENTRIES			(PAGE_SIZE / sizeof(u32))
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define CIO2_PAD_SINK					0
25*4882a593Smuzhiyun #define CIO2_PAD_SOURCE					1
26*4882a593Smuzhiyun #define CIO2_PADS					2
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CIO2_NUM_DMA_CHAN				20
29*4882a593Smuzhiyun #define CIO2_NUM_PORTS					4 /* DPHYs */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* 1 for each sensor */
32*4882a593Smuzhiyun #define CIO2_QUEUES					CIO2_NUM_PORTS
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Register and bit field definitions */
35*4882a593Smuzhiyun #define CIO2_REG_PIPE_BASE(n)			((n) * 0x0400)	/* n = 0..3 */
36*4882a593Smuzhiyun #define CIO2_REG_CSIRX_BASE				0x000
37*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_BASE				0x100
38*4882a593Smuzhiyun #define CIO2_REG_PIXELGEN_BAS				0x200
39*4882a593Smuzhiyun #define CIO2_REG_IRQCTRL_BASE				0x300
40*4882a593Smuzhiyun #define CIO2_REG_GPREG_BASE				0x1000
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* base register: CIO2_REG_PIPE_BASE(pipe) * CIO2_REG_CSIRX_BASE */
43*4882a593Smuzhiyun #define CIO2_REG_CSIRX_ENABLE			(CIO2_REG_CSIRX_BASE + 0x0)
44*4882a593Smuzhiyun #define CIO2_REG_CSIRX_NOF_ENABLED_LANES	(CIO2_REG_CSIRX_BASE + 0x4)
45*4882a593Smuzhiyun #define CIO2_REG_CSIRX_SP_IF_CONFIG		(CIO2_REG_CSIRX_BASE + 0x10)
46*4882a593Smuzhiyun #define CIO2_REG_CSIRX_LP_IF_CONFIG		(CIO2_REG_CSIRX_BASE + 0x14)
47*4882a593Smuzhiyun #define CIO2_CSIRX_IF_CONFIG_FILTEROUT			0x00
48*4882a593Smuzhiyun #define CIO2_CSIRX_IF_CONFIG_FILTEROUT_VC_INACTIVE	0x01
49*4882a593Smuzhiyun #define CIO2_CSIRX_IF_CONFIG_PASS			0x02
50*4882a593Smuzhiyun #define CIO2_CSIRX_IF_CONFIG_FLAG_ERROR			BIT(2)
51*4882a593Smuzhiyun #define CIO2_REG_CSIRX_STATUS			(CIO2_REG_CSIRX_BASE + 0x18)
52*4882a593Smuzhiyun #define CIO2_REG_CSIRX_STATUS_DLANE_HS		(CIO2_REG_CSIRX_BASE + 0x1c)
53*4882a593Smuzhiyun #define CIO2_CSIRX_STATUS_DLANE_HS_MASK			0xff
54*4882a593Smuzhiyun #define CIO2_REG_CSIRX_STATUS_DLANE_LP		(CIO2_REG_CSIRX_BASE + 0x20)
55*4882a593Smuzhiyun #define CIO2_CSIRX_STATUS_DLANE_LP_MASK			0xffffff
56*4882a593Smuzhiyun /* Termination enable and settle in 0.0625ns units, lane=0..3 or -1 for clock */
57*4882a593Smuzhiyun #define CIO2_REG_CSIRX_DLY_CNT_TERMEN(lane) \
58*4882a593Smuzhiyun 				(CIO2_REG_CSIRX_BASE + 0x2c + 8 * (lane))
59*4882a593Smuzhiyun #define CIO2_REG_CSIRX_DLY_CNT_SETTLE(lane) \
60*4882a593Smuzhiyun 				(CIO2_REG_CSIRX_BASE + 0x30 + 8 * (lane))
61*4882a593Smuzhiyun /* base register: CIO2_REG_PIPE_BASE(pipe) * CIO2_REG_MIPIBE_BASE */
62*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_ENABLE		(CIO2_REG_MIPIBE_BASE + 0x0)
63*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_STATUS		(CIO2_REG_MIPIBE_BASE + 0x4)
64*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_COMP_FORMAT(vc) \
65*4882a593Smuzhiyun 				(CIO2_REG_MIPIBE_BASE + 0x8 + 0x4 * (vc))
66*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_FORCE_RAW8	(CIO2_REG_MIPIBE_BASE + 0x20)
67*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_FORCE_RAW8_ENABLE		BIT(0)
68*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_FORCE_RAW8_USE_TYPEID		BIT(1)
69*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_FORCE_RAW8_TYPEID_SHIFT		2
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_IRQ_STATUS	(CIO2_REG_MIPIBE_BASE + 0x24)
72*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_IRQ_CLEAR	(CIO2_REG_MIPIBE_BASE + 0x28)
73*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_GLOBAL_LUT_DISREGARD (CIO2_REG_MIPIBE_BASE + 0x68)
74*4882a593Smuzhiyun #define CIO2_MIPIBE_GLOBAL_LUT_DISREGARD		1
75*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_PKT_STALL_STATUS (CIO2_REG_MIPIBE_BASE + 0x6c)
76*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_PARSE_GSP_THROUGH_LP_LUT_REG_IDX \
77*4882a593Smuzhiyun 					(CIO2_REG_MIPIBE_BASE + 0x70)
78*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_SP_LUT_ENTRY(vc) \
79*4882a593Smuzhiyun 				       (CIO2_REG_MIPIBE_BASE + 0x74 + 4 * (vc))
80*4882a593Smuzhiyun #define CIO2_REG_MIPIBE_LP_LUT_ENTRY(m)	/* m = 0..15 */ \
81*4882a593Smuzhiyun 					(CIO2_REG_MIPIBE_BASE + 0x84 + 4 * (m))
82*4882a593Smuzhiyun #define CIO2_MIPIBE_LP_LUT_ENTRY_DISREGARD		1
83*4882a593Smuzhiyun #define CIO2_MIPIBE_LP_LUT_ENTRY_SID_SHIFT		1
84*4882a593Smuzhiyun #define CIO2_MIPIBE_LP_LUT_ENTRY_VC_SHIFT		5
85*4882a593Smuzhiyun #define CIO2_MIPIBE_LP_LUT_ENTRY_FORMAT_TYPE_SHIFT	7
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* base register: CIO2_REG_PIPE_BASE(pipe) * CIO2_REG_IRQCTRL_BASE */
88*4882a593Smuzhiyun /* IRQ registers are 18-bit wide, see cio2_irq_error for bit definitions */
89*4882a593Smuzhiyun #define CIO2_REG_IRQCTRL_EDGE		(CIO2_REG_IRQCTRL_BASE + 0x00)
90*4882a593Smuzhiyun #define CIO2_REG_IRQCTRL_MASK		(CIO2_REG_IRQCTRL_BASE + 0x04)
91*4882a593Smuzhiyun #define CIO2_REG_IRQCTRL_STATUS		(CIO2_REG_IRQCTRL_BASE + 0x08)
92*4882a593Smuzhiyun #define CIO2_REG_IRQCTRL_CLEAR		(CIO2_REG_IRQCTRL_BASE + 0x0c)
93*4882a593Smuzhiyun #define CIO2_REG_IRQCTRL_ENABLE		(CIO2_REG_IRQCTRL_BASE + 0x10)
94*4882a593Smuzhiyun #define CIO2_REG_IRQCTRL_LEVEL_NOT_PULSE	(CIO2_REG_IRQCTRL_BASE + 0x14)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define CIO2_REG_GPREG_SRST		(CIO2_REG_GPREG_BASE + 0x0)
97*4882a593Smuzhiyun #define CIO2_GPREG_SRST_ALL				0xffff	/* Reset all */
98*4882a593Smuzhiyun #define CIO2_REG_FB_HPLL_FREQ		(CIO2_REG_GPREG_BASE + 0x08)
99*4882a593Smuzhiyun #define CIO2_REG_ISCLK_RATIO		(CIO2_REG_GPREG_BASE + 0xc)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define CIO2_REG_CGC					0x1400
102*4882a593Smuzhiyun #define CIO2_CGC_CSI2_TGE				BIT(0)
103*4882a593Smuzhiyun #define CIO2_CGC_PRIM_TGE				BIT(1)
104*4882a593Smuzhiyun #define CIO2_CGC_SIDE_TGE				BIT(2)
105*4882a593Smuzhiyun #define CIO2_CGC_XOSC_TGE				BIT(3)
106*4882a593Smuzhiyun #define CIO2_CGC_MPLL_SHUTDOWN_EN			BIT(4)
107*4882a593Smuzhiyun #define CIO2_CGC_D3I3_TGE				BIT(5)
108*4882a593Smuzhiyun #define CIO2_CGC_CSI2_INTERFRAME_TGE			BIT(6)
109*4882a593Smuzhiyun #define CIO2_CGC_CSI2_PORT_DCGE				BIT(8)
110*4882a593Smuzhiyun #define CIO2_CGC_CSI2_DCGE				BIT(9)
111*4882a593Smuzhiyun #define CIO2_CGC_SIDE_DCGE				BIT(10)
112*4882a593Smuzhiyun #define CIO2_CGC_PRIM_DCGE				BIT(11)
113*4882a593Smuzhiyun #define CIO2_CGC_ROSC_DCGE				BIT(12)
114*4882a593Smuzhiyun #define CIO2_CGC_XOSC_DCGE				BIT(13)
115*4882a593Smuzhiyun #define CIO2_CGC_FLIS_DCGE				BIT(14)
116*4882a593Smuzhiyun #define CIO2_CGC_CLKGATE_HOLDOFF_SHIFT			20
117*4882a593Smuzhiyun #define CIO2_CGC_CSI_CLKGATE_HOLDOFF_SHIFT		24
118*4882a593Smuzhiyun #define CIO2_REG_D0I3C					0x1408
119*4882a593Smuzhiyun #define CIO2_D0I3C_I3					BIT(2)	/* Set D0I3 */
120*4882a593Smuzhiyun #define CIO2_D0I3C_RR					BIT(3)	/* Restore? */
121*4882a593Smuzhiyun #define CIO2_REG_SWRESET				0x140c
122*4882a593Smuzhiyun #define CIO2_SWRESET_SWRESET				1
123*4882a593Smuzhiyun #define CIO2_REG_SENSOR_ACTIVE				0x1410
124*4882a593Smuzhiyun #define CIO2_REG_INT_STS				0x1414
125*4882a593Smuzhiyun #define CIO2_REG_INT_STS_EXT_OE				0x1418
126*4882a593Smuzhiyun #define CIO2_INT_EXT_OE_DMAOE_SHIFT			0
127*4882a593Smuzhiyun #define CIO2_INT_EXT_OE_DMAOE_MASK			0x7ffff
128*4882a593Smuzhiyun #define CIO2_INT_EXT_OE_OES_SHIFT			24
129*4882a593Smuzhiyun #define CIO2_INT_EXT_OE_OES_MASK	(0xf << CIO2_INT_EXT_OE_OES_SHIFT)
130*4882a593Smuzhiyun #define CIO2_REG_INT_EN					0x1420
131*4882a593Smuzhiyun #define CIO2_REG_INT_EN_IRQ				(1 << 24)
132*4882a593Smuzhiyun #define CIO2_REG_INT_EN_IOS(dma)	(1 << (((dma) >> 1) + 12))
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * Interrupt on completion bit, Eg. DMA 0-3 maps to bit 0-3,
135*4882a593Smuzhiyun  * DMA4 & DMA5 map to bit 4 ... DMA18 & DMA19 map to bit 11 Et cetera
136*4882a593Smuzhiyun  */
137*4882a593Smuzhiyun #define CIO2_INT_IOC(dma)	(1 << ((dma) < 4 ? (dma) : ((dma) >> 1) + 2))
138*4882a593Smuzhiyun #define CIO2_INT_IOC_SHIFT				0
139*4882a593Smuzhiyun #define CIO2_INT_IOC_MASK		(0x7ff << CIO2_INT_IOC_SHIFT)
140*4882a593Smuzhiyun #define CIO2_INT_IOS_IOLN(dma)		(1 << (((dma) >> 1) + 12))
141*4882a593Smuzhiyun #define CIO2_INT_IOS_IOLN_SHIFT				12
142*4882a593Smuzhiyun #define CIO2_INT_IOS_IOLN_MASK		(0x3ff << CIO2_INT_IOS_IOLN_SHIFT)
143*4882a593Smuzhiyun #define CIO2_INT_IOIE					BIT(22)
144*4882a593Smuzhiyun #define CIO2_INT_IOOE					BIT(23)
145*4882a593Smuzhiyun #define CIO2_INT_IOIRQ					BIT(24)
146*4882a593Smuzhiyun #define CIO2_REG_INT_EN_EXT_OE				0x1424
147*4882a593Smuzhiyun #define CIO2_REG_DMA_DBG				0x1448
148*4882a593Smuzhiyun #define CIO2_REG_DMA_DBG_DMA_INDEX_SHIFT		0
149*4882a593Smuzhiyun #define CIO2_REG_PBM_ARB_CTRL				0x1460
150*4882a593Smuzhiyun #define CIO2_PBM_ARB_CTRL_LANES_DIV			0 /* 4-4-2-2 lanes */
151*4882a593Smuzhiyun #define CIO2_PBM_ARB_CTRL_LANES_DIV_SHIFT		0
152*4882a593Smuzhiyun #define CIO2_PBM_ARB_CTRL_LE_EN				BIT(7)
153*4882a593Smuzhiyun #define CIO2_PBM_ARB_CTRL_PLL_POST_SHTDN		2
154*4882a593Smuzhiyun #define CIO2_PBM_ARB_CTRL_PLL_POST_SHTDN_SHIFT		8
155*4882a593Smuzhiyun #define CIO2_PBM_ARB_CTRL_PLL_AHD_WK_UP			480
156*4882a593Smuzhiyun #define CIO2_PBM_ARB_CTRL_PLL_AHD_WK_UP_SHIFT		16
157*4882a593Smuzhiyun #define CIO2_REG_PBM_WMCTRL1				0x1464
158*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL1_MIN_2CK_SHIFT			0
159*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL1_MID1_2CK_SHIFT			8
160*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL1_MID2_2CK_SHIFT			16
161*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL1_TS_COUNT_DISABLE		BIT(31)
162*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL1_MIN_2CK	(4 << CIO2_PBM_WMCTRL1_MIN_2CK_SHIFT)
163*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL1_MID1_2CK	(16 << CIO2_PBM_WMCTRL1_MID1_2CK_SHIFT)
164*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL1_MID2_2CK	(21 << CIO2_PBM_WMCTRL1_MID2_2CK_SHIFT)
165*4882a593Smuzhiyun #define CIO2_REG_PBM_WMCTRL2				0x1468
166*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_HWM_2CK			40
167*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_HWM_2CK_SHIFT			0
168*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_LWM_2CK			22
169*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_LWM_2CK_SHIFT			8
170*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_OBFFWM_2CK			2
171*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_OBFFWM_2CK_SHIFT		16
172*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_TRANSDYN			1
173*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_TRANSDYN_SHIFT			24
174*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_DYNWMEN			BIT(28)
175*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_OBFF_MEM_EN			BIT(29)
176*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_OBFF_CPU_EN			BIT(30)
177*4882a593Smuzhiyun #define CIO2_PBM_WMCTRL2_DRAINNOW			BIT(31)
178*4882a593Smuzhiyun #define CIO2_REG_PBM_TS_COUNT				0x146c
179*4882a593Smuzhiyun #define CIO2_REG_PBM_FOPN_ABORT				0x1474
180*4882a593Smuzhiyun /* below n = 0..3 */
181*4882a593Smuzhiyun #define CIO2_PBM_FOPN_ABORT(n)				(0x1 << 8 * (n))
182*4882a593Smuzhiyun #define CIO2_PBM_FOPN_FORCE_ABORT(n)			(0x2 << 8 * (n))
183*4882a593Smuzhiyun #define CIO2_PBM_FOPN_FRAMEOPEN(n)			(0x8 << 8 * (n))
184*4882a593Smuzhiyun #define CIO2_REG_LTRCTRL				0x1480
185*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRDYNEN				BIT(16)
186*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSTABLETIME_SHIFT		8
187*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSTABLETIME_MASK			0xff
188*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSEL1S3				BIT(7)
189*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSEL1S2				BIT(6)
190*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSEL1S1				BIT(5)
191*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSEL1S0				BIT(4)
192*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSEL2S3				BIT(3)
193*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSEL2S2				BIT(2)
194*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSEL2S1				BIT(1)
195*4882a593Smuzhiyun #define CIO2_LTRCTRL_LTRSEL2S0				BIT(0)
196*4882a593Smuzhiyun #define CIO2_REG_LTRVAL23				0x1484
197*4882a593Smuzhiyun #define CIO2_REG_LTRVAL01				0x1488
198*4882a593Smuzhiyun #define CIO2_LTRVAL02_VAL_SHIFT				0
199*4882a593Smuzhiyun #define CIO2_LTRVAL02_SCALE_SHIFT			10
200*4882a593Smuzhiyun #define CIO2_LTRVAL13_VAL_SHIFT				16
201*4882a593Smuzhiyun #define CIO2_LTRVAL13_SCALE_SHIFT			26
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define CIO2_LTRVAL0_VAL				175
204*4882a593Smuzhiyun /* Value times 1024 ns */
205*4882a593Smuzhiyun #define CIO2_LTRVAL0_SCALE				2
206*4882a593Smuzhiyun #define CIO2_LTRVAL1_VAL				90
207*4882a593Smuzhiyun #define CIO2_LTRVAL1_SCALE				2
208*4882a593Smuzhiyun #define CIO2_LTRVAL2_VAL				90
209*4882a593Smuzhiyun #define CIO2_LTRVAL2_SCALE				2
210*4882a593Smuzhiyun #define CIO2_LTRVAL3_VAL				90
211*4882a593Smuzhiyun #define CIO2_LTRVAL3_SCALE				2
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define CIO2_REG_CDMABA(n)		(0x1500 + 0x10 * (n))	/* n = 0..19 */
214*4882a593Smuzhiyun #define CIO2_REG_CDMARI(n)		(0x1504 + 0x10 * (n))
215*4882a593Smuzhiyun #define CIO2_CDMARI_FBPT_RP_SHIFT			0
216*4882a593Smuzhiyun #define CIO2_CDMARI_FBPT_RP_MASK			0xff
217*4882a593Smuzhiyun #define CIO2_REG_CDMAC0(n)		(0x1508 + 0x10 * (n))
218*4882a593Smuzhiyun #define CIO2_CDMAC0_FBPT_LEN_SHIFT			0
219*4882a593Smuzhiyun #define CIO2_CDMAC0_FBPT_WIDTH_SHIFT			8
220*4882a593Smuzhiyun #define CIO2_CDMAC0_FBPT_NS				BIT(25)
221*4882a593Smuzhiyun #define CIO2_CDMAC0_DMA_INTR_ON_FS			BIT(26)
222*4882a593Smuzhiyun #define CIO2_CDMAC0_DMA_INTR_ON_FE			BIT(27)
223*4882a593Smuzhiyun #define CIO2_CDMAC0_FBPT_UPDATE_FIFO_FULL		BIT(28)
224*4882a593Smuzhiyun #define CIO2_CDMAC0_FBPT_FIFO_FULL_FIX_DIS		BIT(29)
225*4882a593Smuzhiyun #define CIO2_CDMAC0_DMA_EN				BIT(30)
226*4882a593Smuzhiyun #define CIO2_CDMAC0_DMA_HALTED				BIT(31)
227*4882a593Smuzhiyun #define CIO2_REG_CDMAC1(n)		(0x150c + 0x10 * (n))
228*4882a593Smuzhiyun #define CIO2_CDMAC1_LINENUMINT_SHIFT			0
229*4882a593Smuzhiyun #define CIO2_CDMAC1_LINENUMUPDATE_SHIFT			16
230*4882a593Smuzhiyun /* n = 0..3 */
231*4882a593Smuzhiyun #define CIO2_REG_PXM_PXF_FMT_CFG0(n)	(0x1700 + 0x30 * (n))
232*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_SID0_SHIFT			0
233*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_SID1_SHIFT			16
234*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_PCK_64B			(0 << 0)
235*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_PCK_32B			(1 << 0)
236*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_BPP_08			(0 << 2)
237*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_BPP_10			(1 << 2)
238*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_BPP_12			(2 << 2)
239*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_BPP_14			(3 << 2)
240*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_SPEC_4PPC			(0 << 4)
241*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_SPEC_3PPC_RGBA		(1 << 4)
242*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_SPEC_3PPC_ARGB		(2 << 4)
243*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_SPEC_PLANAR2		(3 << 4)
244*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_SPEC_PLANAR3		(4 << 4)
245*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_SPEC_NV16			(5 << 4)
246*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_PSWAP4_1ST_AB		(1 << 7)
247*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_PSWAP4_1ST_CD		(1 << 8)
248*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_PSWAP4_2ND_AC		(1 << 9)
249*4882a593Smuzhiyun #define CIO2_PXM_PXF_FMT_CFG_PSWAP4_2ND_BD		(1 << 10)
250*4882a593Smuzhiyun #define CIO2_REG_INT_STS_EXT_IE				0x17e4
251*4882a593Smuzhiyun #define CIO2_REG_INT_EN_EXT_IE				0x17e8
252*4882a593Smuzhiyun #define CIO2_INT_EXT_IE_ECC_RE(n)			(0x01 << (8 * (n)))
253*4882a593Smuzhiyun #define CIO2_INT_EXT_IE_DPHY_NR(n)			(0x02 << (8 * (n)))
254*4882a593Smuzhiyun #define CIO2_INT_EXT_IE_ECC_NR(n)			(0x04 << (8 * (n)))
255*4882a593Smuzhiyun #define CIO2_INT_EXT_IE_CRCERR(n)			(0x08 << (8 * (n)))
256*4882a593Smuzhiyun #define CIO2_INT_EXT_IE_INTERFRAMEDATA(n)		(0x10 << (8 * (n)))
257*4882a593Smuzhiyun #define CIO2_INT_EXT_IE_PKT2SHORT(n)			(0x20 << (8 * (n)))
258*4882a593Smuzhiyun #define CIO2_INT_EXT_IE_PKT2LONG(n)			(0x40 << (8 * (n)))
259*4882a593Smuzhiyun #define CIO2_INT_EXT_IE_IRQ(n)				(0x80 << (8 * (n)))
260*4882a593Smuzhiyun #define CIO2_REG_PXM_FRF_CFG(n)				(0x1720 + 0x30 * (n))
261*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_FNSEL				BIT(0)
262*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_FN_RST				BIT(1)
263*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_ABORT				BIT(2)
264*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_CRC_TH_SHIFT			3
265*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_MSK_ECC_DPHY_NR		BIT(8)
266*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_MSK_ECC_RE			BIT(9)
267*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_MSK_ECC_DPHY_NE		BIT(10)
268*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_EVEN_ODD_MODE_SHIFT		11
269*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_MASK_CRC_THRES			BIT(13)
270*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_MASK_CSI_ACCEPT		BIT(14)
271*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_CIOHC_FS_MODE			BIT(15)
272*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_CIOHC_FRST_FRM_SHIFT		16
273*4882a593Smuzhiyun #define CIO2_REG_PXM_SID2BID0(n)			(0x1724 + 0x30 * (n))
274*4882a593Smuzhiyun #define CIO2_FB_HPLL_FREQ				0x2
275*4882a593Smuzhiyun #define CIO2_ISCLK_RATIO				0xc
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #define CIO2_IRQCTRL_MASK				0x3ffff
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define CIO2_INT_EN_EXT_OE_MASK				0x8f0fffff
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define CIO2_CGC_CLKGATE_HOLDOFF			3
282*4882a593Smuzhiyun #define CIO2_CGC_CSI_CLKGATE_HOLDOFF			5
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #define CIO2_PXM_FRF_CFG_CRC_TH				16
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define CIO2_INT_EN_EXT_IE_MASK				0xffffffff
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define CIO2_DMA_CHAN					0
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_CLANE_IDX			-1
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_TERMEN_CLANE_A		0
293*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_TERMEN_CLANE_B		0
294*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_SETTLE_CLANE_A		95
295*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_SETTLE_CLANE_B		-8
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_TERMEN_DLANE_A		0
298*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_TERMEN_DLANE_B		0
299*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_SETTLE_DLANE_A		85
300*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_SETTLE_DLANE_B		-2
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_TERMEN_DEFAULT		0x4
303*4882a593Smuzhiyun #define CIO2_CSIRX_DLY_CNT_SETTLE_DEFAULT		0x570
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define CIO2_PMCSR_OFFSET				4
306*4882a593Smuzhiyun #define CIO2_PMCSR_D0D3_SHIFT				2
307*4882a593Smuzhiyun #define CIO2_PMCSR_D3					0x3
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun struct cio2_csi2_timing {
310*4882a593Smuzhiyun 	s32 clk_termen;
311*4882a593Smuzhiyun 	s32 clk_settle;
312*4882a593Smuzhiyun 	s32 dat_termen;
313*4882a593Smuzhiyun 	s32 dat_settle;
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun struct cio2_buffer {
317*4882a593Smuzhiyun 	struct vb2_v4l2_buffer vbb;
318*4882a593Smuzhiyun 	u32 *lop[CIO2_MAX_LOPS];
319*4882a593Smuzhiyun 	dma_addr_t lop_bus_addr[CIO2_MAX_LOPS];
320*4882a593Smuzhiyun 	unsigned int offset;
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun struct csi2_bus_info {
324*4882a593Smuzhiyun 	u32 port;
325*4882a593Smuzhiyun 	u32 lanes;
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun struct cio2_queue {
329*4882a593Smuzhiyun 	/* mutex to be used by vb2_queue */
330*4882a593Smuzhiyun 	struct mutex lock;
331*4882a593Smuzhiyun 	struct media_pipeline pipe;
332*4882a593Smuzhiyun 	struct csi2_bus_info csi2;
333*4882a593Smuzhiyun 	struct v4l2_subdev *sensor;
334*4882a593Smuzhiyun 	void __iomem *csi_rx_base;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Subdev, /dev/v4l-subdevX */
337*4882a593Smuzhiyun 	struct v4l2_subdev subdev;
338*4882a593Smuzhiyun 	struct mutex subdev_lock; /* Serialise acces to subdev_fmt field */
339*4882a593Smuzhiyun 	struct media_pad subdev_pads[CIO2_PADS];
340*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt subdev_fmt;
341*4882a593Smuzhiyun 	atomic_t frame_sequence;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* Video device, /dev/videoX */
344*4882a593Smuzhiyun 	struct video_device vdev;
345*4882a593Smuzhiyun 	struct media_pad vdev_pad;
346*4882a593Smuzhiyun 	struct v4l2_pix_format_mplane format;
347*4882a593Smuzhiyun 	struct vb2_queue vbq;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* Buffer queue handling */
350*4882a593Smuzhiyun 	struct cio2_fbpt_entry *fbpt;	/* Frame buffer pointer table */
351*4882a593Smuzhiyun 	dma_addr_t fbpt_bus_addr;
352*4882a593Smuzhiyun 	struct cio2_buffer *bufs[CIO2_MAX_BUFFERS];
353*4882a593Smuzhiyun 	unsigned int bufs_first;	/* Index of the first used entry */
354*4882a593Smuzhiyun 	unsigned int bufs_next;	/* Index of the first unused entry */
355*4882a593Smuzhiyun 	atomic_t bufs_queued;
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun struct cio2_device {
359*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
360*4882a593Smuzhiyun 	void __iomem *base;
361*4882a593Smuzhiyun 	struct v4l2_device v4l2_dev;
362*4882a593Smuzhiyun 	struct cio2_queue queue[CIO2_QUEUES];
363*4882a593Smuzhiyun 	struct cio2_queue *cur_queue;
364*4882a593Smuzhiyun 	/* mutex to be used by video_device */
365*4882a593Smuzhiyun 	struct mutex lock;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	bool streaming;
368*4882a593Smuzhiyun 	struct v4l2_async_notifier notifier;
369*4882a593Smuzhiyun 	struct media_device media_dev;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/*
372*4882a593Smuzhiyun 	 * Safety net to catch DMA fetch ahead
373*4882a593Smuzhiyun 	 * when reaching the end of LOP
374*4882a593Smuzhiyun 	 */
375*4882a593Smuzhiyun 	void *dummy_page;
376*4882a593Smuzhiyun 	/* DMA handle of dummy_page */
377*4882a593Smuzhiyun 	dma_addr_t dummy_page_bus_addr;
378*4882a593Smuzhiyun 	/* single List of Pointers (LOP) page */
379*4882a593Smuzhiyun 	u32 *dummy_lop;
380*4882a593Smuzhiyun 	/* DMA handle of dummy_lop */
381*4882a593Smuzhiyun 	dma_addr_t dummy_lop_bus_addr;
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun /**************** Virtual channel ****************/
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun  * This should come from sensor driver. No
387*4882a593Smuzhiyun  * driver interface nor requirement yet.
388*4882a593Smuzhiyun  */
389*4882a593Smuzhiyun #define SENSOR_VIR_CH_DFLT		0
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /**************** FBPT operations ****************/
392*4882a593Smuzhiyun #define CIO2_FBPT_SIZE			(CIO2_MAX_BUFFERS * CIO2_MAX_LOPS * \
393*4882a593Smuzhiyun 					 sizeof(struct cio2_fbpt_entry))
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun #define CIO2_FBPT_SUBENTRY_UNIT		4
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun /* cio2 fbpt first_entry ctrl status */
398*4882a593Smuzhiyun #define CIO2_FBPT_CTRL_VALID		BIT(0)
399*4882a593Smuzhiyun #define CIO2_FBPT_CTRL_IOC		BIT(1)
400*4882a593Smuzhiyun #define CIO2_FBPT_CTRL_IOS		BIT(2)
401*4882a593Smuzhiyun #define CIO2_FBPT_CTRL_SUCCXFAIL	BIT(3)
402*4882a593Smuzhiyun #define CIO2_FBPT_CTRL_CMPLCODE_SHIFT	4
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun  * Frame Buffer Pointer Table(FBPT) entry
406*4882a593Smuzhiyun  * each entry describe an output buffer and consists of
407*4882a593Smuzhiyun  * several sub-entries
408*4882a593Smuzhiyun  */
409*4882a593Smuzhiyun struct __packed cio2_fbpt_entry {
410*4882a593Smuzhiyun 	union {
411*4882a593Smuzhiyun 		struct __packed {
412*4882a593Smuzhiyun 			u32 ctrl; /* status ctrl */
413*4882a593Smuzhiyun 			u16 cur_line_num; /* current line # written to DDR */
414*4882a593Smuzhiyun 			u16 frame_num; /* updated by DMA upon FE */
415*4882a593Smuzhiyun 			u32 first_page_offset; /* offset for 1st page in LOP */
416*4882a593Smuzhiyun 		} first_entry;
417*4882a593Smuzhiyun 		/* Second entry per buffer */
418*4882a593Smuzhiyun 		struct __packed {
419*4882a593Smuzhiyun 			u32 timestamp;
420*4882a593Smuzhiyun 			u32 num_of_bytes;
421*4882a593Smuzhiyun 			/* the number of bytes for write on last page */
422*4882a593Smuzhiyun 			u16 last_page_available_bytes;
423*4882a593Smuzhiyun 			/* the number of pages allocated for this buf */
424*4882a593Smuzhiyun 			u16 num_of_pages;
425*4882a593Smuzhiyun 		} second_entry;
426*4882a593Smuzhiyun 	};
427*4882a593Smuzhiyun 	u32 lop_page_addr;	/* Points to list of pointers (LOP) table */
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
file_to_cio2_queue(struct file * file)430*4882a593Smuzhiyun static inline struct cio2_queue *file_to_cio2_queue(struct file *file)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	return container_of(video_devdata(file), struct cio2_queue, vdev);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
vb2q_to_cio2_queue(struct vb2_queue * vq)435*4882a593Smuzhiyun static inline struct cio2_queue *vb2q_to_cio2_queue(struct vb2_queue *vq)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	return container_of(vq, struct cio2_queue, vbq);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #endif
441