1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the Conexant CX23885/7/8 PCIe bridge
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * CX23888 Integrated Consumer Infrared Controller
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2009 Andy Walls <awalls@md.metrocast.net>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "cx23885.h"
11*4882a593Smuzhiyun #include "cx23888-ir.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/kfifo.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <media/v4l2-device.h>
17*4882a593Smuzhiyun #include <media/rc-core.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static unsigned int ir_888_debug;
20*4882a593Smuzhiyun module_param(ir_888_debug, int, 0644);
21*4882a593Smuzhiyun MODULE_PARM_DESC(ir_888_debug, "enable debug messages [CX23888 IR controller]");
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define CX23888_IR_REG_BASE 0x170000
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * These CX23888 register offsets have a straightforward one to one mapping
26*4882a593Smuzhiyun * to the CX23885 register offsets of 0x200 through 0x218
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun #define CX23888_IR_CNTRL_REG 0x170000
29*4882a593Smuzhiyun #define CNTRL_WIN_3_3 0x00000000
30*4882a593Smuzhiyun #define CNTRL_WIN_4_3 0x00000001
31*4882a593Smuzhiyun #define CNTRL_WIN_3_4 0x00000002
32*4882a593Smuzhiyun #define CNTRL_WIN_4_4 0x00000003
33*4882a593Smuzhiyun #define CNTRL_WIN 0x00000003
34*4882a593Smuzhiyun #define CNTRL_EDG_NONE 0x00000000
35*4882a593Smuzhiyun #define CNTRL_EDG_FALL 0x00000004
36*4882a593Smuzhiyun #define CNTRL_EDG_RISE 0x00000008
37*4882a593Smuzhiyun #define CNTRL_EDG_BOTH 0x0000000C
38*4882a593Smuzhiyun #define CNTRL_EDG 0x0000000C
39*4882a593Smuzhiyun #define CNTRL_DMD 0x00000010
40*4882a593Smuzhiyun #define CNTRL_MOD 0x00000020
41*4882a593Smuzhiyun #define CNTRL_RFE 0x00000040
42*4882a593Smuzhiyun #define CNTRL_TFE 0x00000080
43*4882a593Smuzhiyun #define CNTRL_RXE 0x00000100
44*4882a593Smuzhiyun #define CNTRL_TXE 0x00000200
45*4882a593Smuzhiyun #define CNTRL_RIC 0x00000400
46*4882a593Smuzhiyun #define CNTRL_TIC 0x00000800
47*4882a593Smuzhiyun #define CNTRL_CPL 0x00001000
48*4882a593Smuzhiyun #define CNTRL_LBM 0x00002000
49*4882a593Smuzhiyun #define CNTRL_R 0x00004000
50*4882a593Smuzhiyun /* CX23888 specific control flag */
51*4882a593Smuzhiyun #define CNTRL_IVO 0x00008000
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define CX23888_IR_TXCLK_REG 0x170004
54*4882a593Smuzhiyun #define TXCLK_TCD 0x0000FFFF
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define CX23888_IR_RXCLK_REG 0x170008
57*4882a593Smuzhiyun #define RXCLK_RCD 0x0000FFFF
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define CX23888_IR_CDUTY_REG 0x17000C
60*4882a593Smuzhiyun #define CDUTY_CDC 0x0000000F
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define CX23888_IR_STATS_REG 0x170010
63*4882a593Smuzhiyun #define STATS_RTO 0x00000001
64*4882a593Smuzhiyun #define STATS_ROR 0x00000002
65*4882a593Smuzhiyun #define STATS_RBY 0x00000004
66*4882a593Smuzhiyun #define STATS_TBY 0x00000008
67*4882a593Smuzhiyun #define STATS_RSR 0x00000010
68*4882a593Smuzhiyun #define STATS_TSR 0x00000020
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define CX23888_IR_IRQEN_REG 0x170014
71*4882a593Smuzhiyun #define IRQEN_RTE 0x00000001
72*4882a593Smuzhiyun #define IRQEN_ROE 0x00000002
73*4882a593Smuzhiyun #define IRQEN_RSE 0x00000010
74*4882a593Smuzhiyun #define IRQEN_TSE 0x00000020
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define CX23888_IR_FILTR_REG 0x170018
77*4882a593Smuzhiyun #define FILTR_LPF 0x0000FFFF
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* This register doesn't follow the pattern; it's 0x23C on a CX23885 */
80*4882a593Smuzhiyun #define CX23888_IR_FIFO_REG 0x170040
81*4882a593Smuzhiyun #define FIFO_RXTX 0x0000FFFF
82*4882a593Smuzhiyun #define FIFO_RXTX_LVL 0x00010000
83*4882a593Smuzhiyun #define FIFO_RXTX_RTO 0x0001FFFF
84*4882a593Smuzhiyun #define FIFO_RX_NDV 0x00020000
85*4882a593Smuzhiyun #define FIFO_RX_DEPTH 8
86*4882a593Smuzhiyun #define FIFO_TX_DEPTH 8
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* CX23888 unique registers */
89*4882a593Smuzhiyun #define CX23888_IR_SEEDP_REG 0x17001C
90*4882a593Smuzhiyun #define CX23888_IR_TIMOL_REG 0x170020
91*4882a593Smuzhiyun #define CX23888_IR_WAKE0_REG 0x170024
92*4882a593Smuzhiyun #define CX23888_IR_WAKE1_REG 0x170028
93*4882a593Smuzhiyun #define CX23888_IR_WAKE2_REG 0x17002C
94*4882a593Smuzhiyun #define CX23888_IR_MASK0_REG 0x170030
95*4882a593Smuzhiyun #define CX23888_IR_MASK1_REG 0x170034
96*4882a593Smuzhiyun #define CX23888_IR_MAKS2_REG 0x170038
97*4882a593Smuzhiyun #define CX23888_IR_DPIPG_REG 0x17003C
98*4882a593Smuzhiyun #define CX23888_IR_LEARN_REG 0x170044
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define CX23888_VIDCLK_FREQ 108000000 /* 108 MHz, BT.656 */
101*4882a593Smuzhiyun #define CX23888_IR_REFCLK_FREQ (CX23888_VIDCLK_FREQ / 2)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * We use this union internally for convenience, but callers to tx_write
105*4882a593Smuzhiyun * and rx_read will be expecting records of type struct ir_raw_event.
106*4882a593Smuzhiyun * Always ensure the size of this union is dictated by struct ir_raw_event.
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun union cx23888_ir_fifo_rec {
109*4882a593Smuzhiyun u32 hw_fifo_data;
110*4882a593Smuzhiyun struct ir_raw_event ir_core_data;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define CX23888_IR_RX_KFIFO_SIZE (256 * sizeof(union cx23888_ir_fifo_rec))
114*4882a593Smuzhiyun #define CX23888_IR_TX_KFIFO_SIZE (256 * sizeof(union cx23888_ir_fifo_rec))
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun struct cx23888_ir_state {
117*4882a593Smuzhiyun struct v4l2_subdev sd;
118*4882a593Smuzhiyun struct cx23885_dev *dev;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun struct v4l2_subdev_ir_parameters rx_params;
121*4882a593Smuzhiyun struct mutex rx_params_lock;
122*4882a593Smuzhiyun atomic_t rxclk_divider;
123*4882a593Smuzhiyun atomic_t rx_invert;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct kfifo rx_kfifo;
126*4882a593Smuzhiyun spinlock_t rx_kfifo_lock;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun struct v4l2_subdev_ir_parameters tx_params;
129*4882a593Smuzhiyun struct mutex tx_params_lock;
130*4882a593Smuzhiyun atomic_t txclk_divider;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
to_state(struct v4l2_subdev * sd)133*4882a593Smuzhiyun static inline struct cx23888_ir_state *to_state(struct v4l2_subdev *sd)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun return v4l2_get_subdevdata(sd);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * IR register block read and write functions
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun static
cx23888_ir_write4(struct cx23885_dev * dev,u32 addr,u32 value)142*4882a593Smuzhiyun inline int cx23888_ir_write4(struct cx23885_dev *dev, u32 addr, u32 value)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun cx_write(addr, value);
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
cx23888_ir_read4(struct cx23885_dev * dev,u32 addr)148*4882a593Smuzhiyun static inline u32 cx23888_ir_read4(struct cx23885_dev *dev, u32 addr)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun return cx_read(addr);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
cx23888_ir_and_or4(struct cx23885_dev * dev,u32 addr,u32 and_mask,u32 or_value)153*4882a593Smuzhiyun static inline int cx23888_ir_and_or4(struct cx23885_dev *dev, u32 addr,
154*4882a593Smuzhiyun u32 and_mask, u32 or_value)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun cx_andor(addr, ~and_mask, or_value);
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun * Rx and Tx Clock Divider register computations
162*4882a593Smuzhiyun *
163*4882a593Smuzhiyun * Note the largest clock divider value of 0xffff corresponds to:
164*4882a593Smuzhiyun * (0xffff + 1) * 1000 / 108/2 MHz = 1,213,629.629... ns
165*4882a593Smuzhiyun * which fits in 21 bits, so we'll use unsigned int for time arguments.
166*4882a593Smuzhiyun */
count_to_clock_divider(unsigned int d)167*4882a593Smuzhiyun static inline u16 count_to_clock_divider(unsigned int d)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun if (d > RXCLK_RCD + 1)
170*4882a593Smuzhiyun d = RXCLK_RCD;
171*4882a593Smuzhiyun else if (d < 2)
172*4882a593Smuzhiyun d = 1;
173*4882a593Smuzhiyun else
174*4882a593Smuzhiyun d--;
175*4882a593Smuzhiyun return (u16) d;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
carrier_freq_to_clock_divider(unsigned int freq)178*4882a593Smuzhiyun static inline u16 carrier_freq_to_clock_divider(unsigned int freq)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun return count_to_clock_divider(
181*4882a593Smuzhiyun DIV_ROUND_CLOSEST(CX23888_IR_REFCLK_FREQ, freq * 16));
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
clock_divider_to_carrier_freq(unsigned int divider)184*4882a593Smuzhiyun static inline unsigned int clock_divider_to_carrier_freq(unsigned int divider)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(CX23888_IR_REFCLK_FREQ, (divider + 1) * 16);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
clock_divider_to_freq(unsigned int divider,unsigned int rollovers)189*4882a593Smuzhiyun static inline unsigned int clock_divider_to_freq(unsigned int divider,
190*4882a593Smuzhiyun unsigned int rollovers)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(CX23888_IR_REFCLK_FREQ,
193*4882a593Smuzhiyun (divider + 1) * rollovers);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun * Low Pass Filter register calculations
198*4882a593Smuzhiyun *
199*4882a593Smuzhiyun * Note the largest count value of 0xffff corresponds to:
200*4882a593Smuzhiyun * 0xffff * 1000 / 108/2 MHz = 1,213,611.11... ns
201*4882a593Smuzhiyun * which fits in 21 bits, so we'll use unsigned int for time arguments.
202*4882a593Smuzhiyun */
count_to_lpf_count(unsigned int d)203*4882a593Smuzhiyun static inline u16 count_to_lpf_count(unsigned int d)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun if (d > FILTR_LPF)
206*4882a593Smuzhiyun d = FILTR_LPF;
207*4882a593Smuzhiyun else if (d < 4)
208*4882a593Smuzhiyun d = 0;
209*4882a593Smuzhiyun return (u16) d;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
ns_to_lpf_count(unsigned int ns)212*4882a593Smuzhiyun static inline u16 ns_to_lpf_count(unsigned int ns)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun return count_to_lpf_count(
215*4882a593Smuzhiyun DIV_ROUND_CLOSEST(CX23888_IR_REFCLK_FREQ / 1000000 * ns, 1000));
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
lpf_count_to_ns(unsigned int count)218*4882a593Smuzhiyun static inline unsigned int lpf_count_to_ns(unsigned int count)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun /* Duration of the Low Pass Filter rejection window in ns */
221*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(count * 1000,
222*4882a593Smuzhiyun CX23888_IR_REFCLK_FREQ / 1000000);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
lpf_count_to_us(unsigned int count)225*4882a593Smuzhiyun static inline unsigned int lpf_count_to_us(unsigned int count)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun /* Duration of the Low Pass Filter rejection window in us */
228*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(count, CX23888_IR_REFCLK_FREQ / 1000000);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun * FIFO register pulse width count computations
233*4882a593Smuzhiyun */
clock_divider_to_resolution(u16 divider)234*4882a593Smuzhiyun static u32 clock_divider_to_resolution(u16 divider)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun /*
237*4882a593Smuzhiyun * Resolution is the duration of 1 tick of the readable portion of
238*4882a593Smuzhiyun * of the pulse width counter as read from the FIFO. The two lsb's are
239*4882a593Smuzhiyun * not readable, hence the << 2. This function returns ns.
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun return DIV_ROUND_CLOSEST((1 << 2) * ((u32) divider + 1) * 1000,
242*4882a593Smuzhiyun CX23888_IR_REFCLK_FREQ / 1000000);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
pulse_width_count_to_ns(u16 count,u16 divider)245*4882a593Smuzhiyun static u64 pulse_width_count_to_ns(u16 count, u16 divider)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun u64 n;
248*4882a593Smuzhiyun u32 rem;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun * The 2 lsb's of the pulse width timer count are not readable, hence
252*4882a593Smuzhiyun * the (count << 2) | 0x3
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun n = (((u64) count << 2) | 0x3) * (divider + 1) * 1000; /* millicycles */
255*4882a593Smuzhiyun rem = do_div(n, CX23888_IR_REFCLK_FREQ / 1000000); /* / MHz => ns */
256*4882a593Smuzhiyun if (rem >= CX23888_IR_REFCLK_FREQ / 1000000 / 2)
257*4882a593Smuzhiyun n++;
258*4882a593Smuzhiyun return n;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
pulse_width_count_to_us(u16 count,u16 divider)261*4882a593Smuzhiyun static unsigned int pulse_width_count_to_us(u16 count, u16 divider)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun u64 n;
264*4882a593Smuzhiyun u32 rem;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun * The 2 lsb's of the pulse width timer count are not readable, hence
268*4882a593Smuzhiyun * the (count << 2) | 0x3
269*4882a593Smuzhiyun */
270*4882a593Smuzhiyun n = (((u64) count << 2) | 0x3) * (divider + 1); /* cycles */
271*4882a593Smuzhiyun rem = do_div(n, CX23888_IR_REFCLK_FREQ / 1000000); /* / MHz => us */
272*4882a593Smuzhiyun if (rem >= CX23888_IR_REFCLK_FREQ / 1000000 / 2)
273*4882a593Smuzhiyun n++;
274*4882a593Smuzhiyun return (unsigned int) n;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * Pulse Clocks computations: Combined Pulse Width Count & Rx Clock Counts
279*4882a593Smuzhiyun *
280*4882a593Smuzhiyun * The total pulse clock count is an 18 bit pulse width timer count as the most
281*4882a593Smuzhiyun * significant part and (up to) 16 bit clock divider count as a modulus.
282*4882a593Smuzhiyun * When the Rx clock divider ticks down to 0, it increments the 18 bit pulse
283*4882a593Smuzhiyun * width timer count's least significant bit.
284*4882a593Smuzhiyun */
ns_to_pulse_clocks(u32 ns)285*4882a593Smuzhiyun static u64 ns_to_pulse_clocks(u32 ns)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun u64 clocks;
288*4882a593Smuzhiyun u32 rem;
289*4882a593Smuzhiyun clocks = CX23888_IR_REFCLK_FREQ / 1000000 * (u64) ns; /* millicycles */
290*4882a593Smuzhiyun rem = do_div(clocks, 1000); /* /1000 = cycles */
291*4882a593Smuzhiyun if (rem >= 1000 / 2)
292*4882a593Smuzhiyun clocks++;
293*4882a593Smuzhiyun return clocks;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
pulse_clocks_to_clock_divider(u64 count)296*4882a593Smuzhiyun static u16 pulse_clocks_to_clock_divider(u64 count)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun do_div(count, (FIFO_RXTX << 2) | 0x3);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* net result needs to be rounded down and decremented by 1 */
301*4882a593Smuzhiyun if (count > RXCLK_RCD + 1)
302*4882a593Smuzhiyun count = RXCLK_RCD;
303*4882a593Smuzhiyun else if (count < 2)
304*4882a593Smuzhiyun count = 1;
305*4882a593Smuzhiyun else
306*4882a593Smuzhiyun count--;
307*4882a593Smuzhiyun return (u16) count;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * IR Control Register helpers
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun enum tx_fifo_watermark {
314*4882a593Smuzhiyun TX_FIFO_HALF_EMPTY = 0,
315*4882a593Smuzhiyun TX_FIFO_EMPTY = CNTRL_TIC,
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun enum rx_fifo_watermark {
319*4882a593Smuzhiyun RX_FIFO_HALF_FULL = 0,
320*4882a593Smuzhiyun RX_FIFO_NOT_EMPTY = CNTRL_RIC,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
control_tx_irq_watermark(struct cx23885_dev * dev,enum tx_fifo_watermark level)323*4882a593Smuzhiyun static inline void control_tx_irq_watermark(struct cx23885_dev *dev,
324*4882a593Smuzhiyun enum tx_fifo_watermark level)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~CNTRL_TIC, level);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
control_rx_irq_watermark(struct cx23885_dev * dev,enum rx_fifo_watermark level)329*4882a593Smuzhiyun static inline void control_rx_irq_watermark(struct cx23885_dev *dev,
330*4882a593Smuzhiyun enum rx_fifo_watermark level)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~CNTRL_RIC, level);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
control_tx_enable(struct cx23885_dev * dev,bool enable)335*4882a593Smuzhiyun static inline void control_tx_enable(struct cx23885_dev *dev, bool enable)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~(CNTRL_TXE | CNTRL_TFE),
338*4882a593Smuzhiyun enable ? (CNTRL_TXE | CNTRL_TFE) : 0);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
control_rx_enable(struct cx23885_dev * dev,bool enable)341*4882a593Smuzhiyun static inline void control_rx_enable(struct cx23885_dev *dev, bool enable)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~(CNTRL_RXE | CNTRL_RFE),
344*4882a593Smuzhiyun enable ? (CNTRL_RXE | CNTRL_RFE) : 0);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
control_tx_modulation_enable(struct cx23885_dev * dev,bool enable)347*4882a593Smuzhiyun static inline void control_tx_modulation_enable(struct cx23885_dev *dev,
348*4882a593Smuzhiyun bool enable)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~CNTRL_MOD,
351*4882a593Smuzhiyun enable ? CNTRL_MOD : 0);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
control_rx_demodulation_enable(struct cx23885_dev * dev,bool enable)354*4882a593Smuzhiyun static inline void control_rx_demodulation_enable(struct cx23885_dev *dev,
355*4882a593Smuzhiyun bool enable)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~CNTRL_DMD,
358*4882a593Smuzhiyun enable ? CNTRL_DMD : 0);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
control_rx_s_edge_detection(struct cx23885_dev * dev,u32 edge_types)361*4882a593Smuzhiyun static inline void control_rx_s_edge_detection(struct cx23885_dev *dev,
362*4882a593Smuzhiyun u32 edge_types)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~CNTRL_EDG_BOTH,
365*4882a593Smuzhiyun edge_types & CNTRL_EDG_BOTH);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
control_rx_s_carrier_window(struct cx23885_dev * dev,unsigned int carrier,unsigned int * carrier_range_low,unsigned int * carrier_range_high)368*4882a593Smuzhiyun static void control_rx_s_carrier_window(struct cx23885_dev *dev,
369*4882a593Smuzhiyun unsigned int carrier,
370*4882a593Smuzhiyun unsigned int *carrier_range_low,
371*4882a593Smuzhiyun unsigned int *carrier_range_high)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun u32 v;
374*4882a593Smuzhiyun unsigned int c16 = carrier * 16;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (*carrier_range_low < DIV_ROUND_CLOSEST(c16, 16 + 3)) {
377*4882a593Smuzhiyun v = CNTRL_WIN_3_4;
378*4882a593Smuzhiyun *carrier_range_low = DIV_ROUND_CLOSEST(c16, 16 + 4);
379*4882a593Smuzhiyun } else {
380*4882a593Smuzhiyun v = CNTRL_WIN_3_3;
381*4882a593Smuzhiyun *carrier_range_low = DIV_ROUND_CLOSEST(c16, 16 + 3);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (*carrier_range_high > DIV_ROUND_CLOSEST(c16, 16 - 3)) {
385*4882a593Smuzhiyun v |= CNTRL_WIN_4_3;
386*4882a593Smuzhiyun *carrier_range_high = DIV_ROUND_CLOSEST(c16, 16 - 4);
387*4882a593Smuzhiyun } else {
388*4882a593Smuzhiyun v |= CNTRL_WIN_3_3;
389*4882a593Smuzhiyun *carrier_range_high = DIV_ROUND_CLOSEST(c16, 16 - 3);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~CNTRL_WIN, v);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
control_tx_polarity_invert(struct cx23885_dev * dev,bool invert)394*4882a593Smuzhiyun static inline void control_tx_polarity_invert(struct cx23885_dev *dev,
395*4882a593Smuzhiyun bool invert)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~CNTRL_CPL,
398*4882a593Smuzhiyun invert ? CNTRL_CPL : 0);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
control_tx_level_invert(struct cx23885_dev * dev,bool invert)401*4882a593Smuzhiyun static inline void control_tx_level_invert(struct cx23885_dev *dev,
402*4882a593Smuzhiyun bool invert)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_CNTRL_REG, ~CNTRL_IVO,
405*4882a593Smuzhiyun invert ? CNTRL_IVO : 0);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /*
409*4882a593Smuzhiyun * IR Rx & Tx Clock Register helpers
410*4882a593Smuzhiyun */
txclk_tx_s_carrier(struct cx23885_dev * dev,unsigned int freq,u16 * divider)411*4882a593Smuzhiyun static unsigned int txclk_tx_s_carrier(struct cx23885_dev *dev,
412*4882a593Smuzhiyun unsigned int freq,
413*4882a593Smuzhiyun u16 *divider)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun *divider = carrier_freq_to_clock_divider(freq);
416*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_TXCLK_REG, *divider);
417*4882a593Smuzhiyun return clock_divider_to_carrier_freq(*divider);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
rxclk_rx_s_carrier(struct cx23885_dev * dev,unsigned int freq,u16 * divider)420*4882a593Smuzhiyun static unsigned int rxclk_rx_s_carrier(struct cx23885_dev *dev,
421*4882a593Smuzhiyun unsigned int freq,
422*4882a593Smuzhiyun u16 *divider)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun *divider = carrier_freq_to_clock_divider(freq);
425*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_RXCLK_REG, *divider);
426*4882a593Smuzhiyun return clock_divider_to_carrier_freq(*divider);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
txclk_tx_s_max_pulse_width(struct cx23885_dev * dev,u32 ns,u16 * divider)429*4882a593Smuzhiyun static u32 txclk_tx_s_max_pulse_width(struct cx23885_dev *dev, u32 ns,
430*4882a593Smuzhiyun u16 *divider)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun u64 pulse_clocks;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (ns > IR_MAX_DURATION)
435*4882a593Smuzhiyun ns = IR_MAX_DURATION;
436*4882a593Smuzhiyun pulse_clocks = ns_to_pulse_clocks(ns);
437*4882a593Smuzhiyun *divider = pulse_clocks_to_clock_divider(pulse_clocks);
438*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_TXCLK_REG, *divider);
439*4882a593Smuzhiyun return (u32) pulse_width_count_to_ns(FIFO_RXTX, *divider);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
rxclk_rx_s_max_pulse_width(struct cx23885_dev * dev,u32 ns,u16 * divider)442*4882a593Smuzhiyun static u32 rxclk_rx_s_max_pulse_width(struct cx23885_dev *dev, u32 ns,
443*4882a593Smuzhiyun u16 *divider)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun u64 pulse_clocks;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (ns > IR_MAX_DURATION)
448*4882a593Smuzhiyun ns = IR_MAX_DURATION;
449*4882a593Smuzhiyun pulse_clocks = ns_to_pulse_clocks(ns);
450*4882a593Smuzhiyun *divider = pulse_clocks_to_clock_divider(pulse_clocks);
451*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_RXCLK_REG, *divider);
452*4882a593Smuzhiyun return (u32) pulse_width_count_to_ns(FIFO_RXTX, *divider);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * IR Tx Carrier Duty Cycle register helpers
457*4882a593Smuzhiyun */
cduty_tx_s_duty_cycle(struct cx23885_dev * dev,unsigned int duty_cycle)458*4882a593Smuzhiyun static unsigned int cduty_tx_s_duty_cycle(struct cx23885_dev *dev,
459*4882a593Smuzhiyun unsigned int duty_cycle)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun u32 n;
462*4882a593Smuzhiyun n = DIV_ROUND_CLOSEST(duty_cycle * 100, 625); /* 16ths of 100% */
463*4882a593Smuzhiyun if (n != 0)
464*4882a593Smuzhiyun n--;
465*4882a593Smuzhiyun if (n > 15)
466*4882a593Smuzhiyun n = 15;
467*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_CDUTY_REG, n);
468*4882a593Smuzhiyun return DIV_ROUND_CLOSEST((n + 1) * 100, 16);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /*
472*4882a593Smuzhiyun * IR Filter Register helpers
473*4882a593Smuzhiyun */
filter_rx_s_min_width(struct cx23885_dev * dev,u32 min_width_ns)474*4882a593Smuzhiyun static u32 filter_rx_s_min_width(struct cx23885_dev *dev, u32 min_width_ns)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun u32 count = ns_to_lpf_count(min_width_ns);
477*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_FILTR_REG, count);
478*4882a593Smuzhiyun return lpf_count_to_ns(count);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * IR IRQ Enable Register helpers
483*4882a593Smuzhiyun */
irqenable_rx(struct cx23885_dev * dev,u32 mask)484*4882a593Smuzhiyun static inline void irqenable_rx(struct cx23885_dev *dev, u32 mask)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun mask &= (IRQEN_RTE | IRQEN_ROE | IRQEN_RSE);
487*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_IRQEN_REG,
488*4882a593Smuzhiyun ~(IRQEN_RTE | IRQEN_ROE | IRQEN_RSE), mask);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
irqenable_tx(struct cx23885_dev * dev,u32 mask)491*4882a593Smuzhiyun static inline void irqenable_tx(struct cx23885_dev *dev, u32 mask)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun mask &= IRQEN_TSE;
494*4882a593Smuzhiyun cx23888_ir_and_or4(dev, CX23888_IR_IRQEN_REG, ~IRQEN_TSE, mask);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * V4L2 Subdevice IR Ops
499*4882a593Smuzhiyun */
cx23888_ir_irq_handler(struct v4l2_subdev * sd,u32 status,bool * handled)500*4882a593Smuzhiyun static int cx23888_ir_irq_handler(struct v4l2_subdev *sd, u32 status,
501*4882a593Smuzhiyun bool *handled)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
504*4882a593Smuzhiyun struct cx23885_dev *dev = state->dev;
505*4882a593Smuzhiyun unsigned long flags;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun u32 cntrl = cx23888_ir_read4(dev, CX23888_IR_CNTRL_REG);
508*4882a593Smuzhiyun u32 irqen = cx23888_ir_read4(dev, CX23888_IR_IRQEN_REG);
509*4882a593Smuzhiyun u32 stats = cx23888_ir_read4(dev, CX23888_IR_STATS_REG);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun union cx23888_ir_fifo_rec rx_data[FIFO_RX_DEPTH];
512*4882a593Smuzhiyun unsigned int i, j, k;
513*4882a593Smuzhiyun u32 events, v;
514*4882a593Smuzhiyun int tsr, rsr, rto, ror, tse, rse, rte, roe, kror;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun tsr = stats & STATS_TSR; /* Tx FIFO Service Request */
517*4882a593Smuzhiyun rsr = stats & STATS_RSR; /* Rx FIFO Service Request */
518*4882a593Smuzhiyun rto = stats & STATS_RTO; /* Rx Pulse Width Timer Time Out */
519*4882a593Smuzhiyun ror = stats & STATS_ROR; /* Rx FIFO Over Run */
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun tse = irqen & IRQEN_TSE; /* Tx FIFO Service Request IRQ Enable */
522*4882a593Smuzhiyun rse = irqen & IRQEN_RSE; /* Rx FIFO Service Request IRQ Enable */
523*4882a593Smuzhiyun rte = irqen & IRQEN_RTE; /* Rx Pulse Width Timer Time Out IRQ Enable */
524*4882a593Smuzhiyun roe = irqen & IRQEN_ROE; /* Rx FIFO Over Run IRQ Enable */
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun *handled = false;
527*4882a593Smuzhiyun v4l2_dbg(2, ir_888_debug, sd, "IRQ Status: %s %s %s %s %s %s\n",
528*4882a593Smuzhiyun tsr ? "tsr" : " ", rsr ? "rsr" : " ",
529*4882a593Smuzhiyun rto ? "rto" : " ", ror ? "ror" : " ",
530*4882a593Smuzhiyun stats & STATS_TBY ? "tby" : " ",
531*4882a593Smuzhiyun stats & STATS_RBY ? "rby" : " ");
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun v4l2_dbg(2, ir_888_debug, sd, "IRQ Enables: %s %s %s %s\n",
534*4882a593Smuzhiyun tse ? "tse" : " ", rse ? "rse" : " ",
535*4882a593Smuzhiyun rte ? "rte" : " ", roe ? "roe" : " ");
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun * Transmitter interrupt service
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun if (tse && tsr) {
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun * TODO:
543*4882a593Smuzhiyun * Check the watermark threshold setting
544*4882a593Smuzhiyun * Pull FIFO_TX_DEPTH or FIFO_TX_DEPTH/2 entries from tx_kfifo
545*4882a593Smuzhiyun * Push the data to the hardware FIFO.
546*4882a593Smuzhiyun * If there was nothing more to send in the tx_kfifo, disable
547*4882a593Smuzhiyun * the TSR IRQ and notify the v4l2_device.
548*4882a593Smuzhiyun * If there was something in the tx_kfifo, check the tx_kfifo
549*4882a593Smuzhiyun * level and notify the v4l2_device, if it is low.
550*4882a593Smuzhiyun */
551*4882a593Smuzhiyun /* For now, inhibit TSR interrupt until Tx is implemented */
552*4882a593Smuzhiyun irqenable_tx(dev, 0);
553*4882a593Smuzhiyun events = V4L2_SUBDEV_IR_TX_FIFO_SERVICE_REQ;
554*4882a593Smuzhiyun v4l2_subdev_notify(sd, V4L2_SUBDEV_IR_TX_NOTIFY, &events);
555*4882a593Smuzhiyun *handled = true;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /*
559*4882a593Smuzhiyun * Receiver interrupt service
560*4882a593Smuzhiyun */
561*4882a593Smuzhiyun kror = 0;
562*4882a593Smuzhiyun if ((rse && rsr) || (rte && rto)) {
563*4882a593Smuzhiyun /*
564*4882a593Smuzhiyun * Receive data on RSR to clear the STATS_RSR.
565*4882a593Smuzhiyun * Receive data on RTO, since we may not have yet hit the RSR
566*4882a593Smuzhiyun * watermark when we receive the RTO.
567*4882a593Smuzhiyun */
568*4882a593Smuzhiyun for (i = 0, v = FIFO_RX_NDV;
569*4882a593Smuzhiyun (v & FIFO_RX_NDV) && !kror; i = 0) {
570*4882a593Smuzhiyun for (j = 0;
571*4882a593Smuzhiyun (v & FIFO_RX_NDV) && j < FIFO_RX_DEPTH; j++) {
572*4882a593Smuzhiyun v = cx23888_ir_read4(dev, CX23888_IR_FIFO_REG);
573*4882a593Smuzhiyun rx_data[i].hw_fifo_data = v & ~FIFO_RX_NDV;
574*4882a593Smuzhiyun i++;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun if (i == 0)
577*4882a593Smuzhiyun break;
578*4882a593Smuzhiyun j = i * sizeof(union cx23888_ir_fifo_rec);
579*4882a593Smuzhiyun k = kfifo_in_locked(&state->rx_kfifo,
580*4882a593Smuzhiyun (unsigned char *) rx_data, j,
581*4882a593Smuzhiyun &state->rx_kfifo_lock);
582*4882a593Smuzhiyun if (k != j)
583*4882a593Smuzhiyun kror++; /* rx_kfifo over run */
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun *handled = true;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun events = 0;
589*4882a593Smuzhiyun v = 0;
590*4882a593Smuzhiyun if (kror) {
591*4882a593Smuzhiyun events |= V4L2_SUBDEV_IR_RX_SW_FIFO_OVERRUN;
592*4882a593Smuzhiyun v4l2_err(sd, "IR receiver software FIFO overrun\n");
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun if (roe && ror) {
595*4882a593Smuzhiyun /*
596*4882a593Smuzhiyun * The RX FIFO Enable (CNTRL_RFE) must be toggled to clear
597*4882a593Smuzhiyun * the Rx FIFO Over Run status (STATS_ROR)
598*4882a593Smuzhiyun */
599*4882a593Smuzhiyun v |= CNTRL_RFE;
600*4882a593Smuzhiyun events |= V4L2_SUBDEV_IR_RX_HW_FIFO_OVERRUN;
601*4882a593Smuzhiyun v4l2_err(sd, "IR receiver hardware FIFO overrun\n");
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun if (rte && rto) {
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * The IR Receiver Enable (CNTRL_RXE) must be toggled to clear
606*4882a593Smuzhiyun * the Rx Pulse Width Timer Time Out (STATS_RTO)
607*4882a593Smuzhiyun */
608*4882a593Smuzhiyun v |= CNTRL_RXE;
609*4882a593Smuzhiyun events |= V4L2_SUBDEV_IR_RX_END_OF_RX_DETECTED;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun if (v) {
612*4882a593Smuzhiyun /* Clear STATS_ROR & STATS_RTO as needed by resetting hardware */
613*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_CNTRL_REG, cntrl & ~v);
614*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_CNTRL_REG, cntrl);
615*4882a593Smuzhiyun *handled = true;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun spin_lock_irqsave(&state->rx_kfifo_lock, flags);
619*4882a593Smuzhiyun if (kfifo_len(&state->rx_kfifo) >= CX23888_IR_RX_KFIFO_SIZE / 2)
620*4882a593Smuzhiyun events |= V4L2_SUBDEV_IR_RX_FIFO_SERVICE_REQ;
621*4882a593Smuzhiyun spin_unlock_irqrestore(&state->rx_kfifo_lock, flags);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (events)
624*4882a593Smuzhiyun v4l2_subdev_notify(sd, V4L2_SUBDEV_IR_RX_NOTIFY, &events);
625*4882a593Smuzhiyun return 0;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* Receiver */
cx23888_ir_rx_read(struct v4l2_subdev * sd,u8 * buf,size_t count,ssize_t * num)629*4882a593Smuzhiyun static int cx23888_ir_rx_read(struct v4l2_subdev *sd, u8 *buf, size_t count,
630*4882a593Smuzhiyun ssize_t *num)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
633*4882a593Smuzhiyun bool invert = (bool) atomic_read(&state->rx_invert);
634*4882a593Smuzhiyun u16 divider = (u16) atomic_read(&state->rxclk_divider);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun unsigned int i, n;
637*4882a593Smuzhiyun union cx23888_ir_fifo_rec *p;
638*4882a593Smuzhiyun unsigned u, v, w;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun n = count / sizeof(union cx23888_ir_fifo_rec)
641*4882a593Smuzhiyun * sizeof(union cx23888_ir_fifo_rec);
642*4882a593Smuzhiyun if (n == 0) {
643*4882a593Smuzhiyun *num = 0;
644*4882a593Smuzhiyun return 0;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun n = kfifo_out_locked(&state->rx_kfifo, buf, n, &state->rx_kfifo_lock);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun n /= sizeof(union cx23888_ir_fifo_rec);
650*4882a593Smuzhiyun *num = n * sizeof(union cx23888_ir_fifo_rec);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun for (p = (union cx23888_ir_fifo_rec *) buf, i = 0; i < n; p++, i++) {
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if ((p->hw_fifo_data & FIFO_RXTX_RTO) == FIFO_RXTX_RTO) {
655*4882a593Smuzhiyun /* Assume RTO was because of no IR light input */
656*4882a593Smuzhiyun u = 0;
657*4882a593Smuzhiyun w = 1;
658*4882a593Smuzhiyun } else {
659*4882a593Smuzhiyun u = (p->hw_fifo_data & FIFO_RXTX_LVL) ? 1 : 0;
660*4882a593Smuzhiyun if (invert)
661*4882a593Smuzhiyun u = u ? 0 : 1;
662*4882a593Smuzhiyun w = 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun v = (unsigned) pulse_width_count_to_ns(
666*4882a593Smuzhiyun (u16)(p->hw_fifo_data & FIFO_RXTX), divider) / 1000;
667*4882a593Smuzhiyun if (v > IR_MAX_DURATION)
668*4882a593Smuzhiyun v = IR_MAX_DURATION;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun p->ir_core_data = (struct ir_raw_event)
671*4882a593Smuzhiyun { .pulse = u, .duration = v, .timeout = w };
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun v4l2_dbg(2, ir_888_debug, sd, "rx read: %10u ns %s %s\n",
674*4882a593Smuzhiyun v, u ? "mark" : "space", w ? "(timed out)" : "");
675*4882a593Smuzhiyun if (w)
676*4882a593Smuzhiyun v4l2_dbg(2, ir_888_debug, sd, "rx read: end of rx\n");
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
cx23888_ir_rx_g_parameters(struct v4l2_subdev * sd,struct v4l2_subdev_ir_parameters * p)681*4882a593Smuzhiyun static int cx23888_ir_rx_g_parameters(struct v4l2_subdev *sd,
682*4882a593Smuzhiyun struct v4l2_subdev_ir_parameters *p)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
685*4882a593Smuzhiyun mutex_lock(&state->rx_params_lock);
686*4882a593Smuzhiyun memcpy(p, &state->rx_params, sizeof(struct v4l2_subdev_ir_parameters));
687*4882a593Smuzhiyun mutex_unlock(&state->rx_params_lock);
688*4882a593Smuzhiyun return 0;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
cx23888_ir_rx_shutdown(struct v4l2_subdev * sd)691*4882a593Smuzhiyun static int cx23888_ir_rx_shutdown(struct v4l2_subdev *sd)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
694*4882a593Smuzhiyun struct cx23885_dev *dev = state->dev;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun mutex_lock(&state->rx_params_lock);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Disable or slow down all IR Rx circuits and counters */
699*4882a593Smuzhiyun irqenable_rx(dev, 0);
700*4882a593Smuzhiyun control_rx_enable(dev, false);
701*4882a593Smuzhiyun control_rx_demodulation_enable(dev, false);
702*4882a593Smuzhiyun control_rx_s_edge_detection(dev, CNTRL_EDG_NONE);
703*4882a593Smuzhiyun filter_rx_s_min_width(dev, 0);
704*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_RXCLK_REG, RXCLK_RCD);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun state->rx_params.shutdown = true;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun mutex_unlock(&state->rx_params_lock);
709*4882a593Smuzhiyun return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
cx23888_ir_rx_s_parameters(struct v4l2_subdev * sd,struct v4l2_subdev_ir_parameters * p)712*4882a593Smuzhiyun static int cx23888_ir_rx_s_parameters(struct v4l2_subdev *sd,
713*4882a593Smuzhiyun struct v4l2_subdev_ir_parameters *p)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
716*4882a593Smuzhiyun struct cx23885_dev *dev = state->dev;
717*4882a593Smuzhiyun struct v4l2_subdev_ir_parameters *o = &state->rx_params;
718*4882a593Smuzhiyun u16 rxclk_divider;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (p->shutdown)
721*4882a593Smuzhiyun return cx23888_ir_rx_shutdown(sd);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (p->mode != V4L2_SUBDEV_IR_MODE_PULSE_WIDTH)
724*4882a593Smuzhiyun return -ENOSYS;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun mutex_lock(&state->rx_params_lock);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun o->shutdown = p->shutdown;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun o->mode = p->mode = V4L2_SUBDEV_IR_MODE_PULSE_WIDTH;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun o->bytes_per_data_element = p->bytes_per_data_element
733*4882a593Smuzhiyun = sizeof(union cx23888_ir_fifo_rec);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* Before we tweak the hardware, we have to disable the receiver */
736*4882a593Smuzhiyun irqenable_rx(dev, 0);
737*4882a593Smuzhiyun control_rx_enable(dev, false);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun control_rx_demodulation_enable(dev, p->modulation);
740*4882a593Smuzhiyun o->modulation = p->modulation;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (p->modulation) {
743*4882a593Smuzhiyun p->carrier_freq = rxclk_rx_s_carrier(dev, p->carrier_freq,
744*4882a593Smuzhiyun &rxclk_divider);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun o->carrier_freq = p->carrier_freq;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun o->duty_cycle = p->duty_cycle = 50;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun control_rx_s_carrier_window(dev, p->carrier_freq,
751*4882a593Smuzhiyun &p->carrier_range_lower,
752*4882a593Smuzhiyun &p->carrier_range_upper);
753*4882a593Smuzhiyun o->carrier_range_lower = p->carrier_range_lower;
754*4882a593Smuzhiyun o->carrier_range_upper = p->carrier_range_upper;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun p->max_pulse_width =
757*4882a593Smuzhiyun (u32) pulse_width_count_to_ns(FIFO_RXTX, rxclk_divider);
758*4882a593Smuzhiyun } else {
759*4882a593Smuzhiyun p->max_pulse_width =
760*4882a593Smuzhiyun rxclk_rx_s_max_pulse_width(dev, p->max_pulse_width,
761*4882a593Smuzhiyun &rxclk_divider);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun o->max_pulse_width = p->max_pulse_width;
764*4882a593Smuzhiyun atomic_set(&state->rxclk_divider, rxclk_divider);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun p->noise_filter_min_width =
767*4882a593Smuzhiyun filter_rx_s_min_width(dev, p->noise_filter_min_width);
768*4882a593Smuzhiyun o->noise_filter_min_width = p->noise_filter_min_width;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun p->resolution = clock_divider_to_resolution(rxclk_divider);
771*4882a593Smuzhiyun o->resolution = p->resolution;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* FIXME - make this dependent on resolution for better performance */
774*4882a593Smuzhiyun control_rx_irq_watermark(dev, RX_FIFO_HALF_FULL);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun control_rx_s_edge_detection(dev, CNTRL_EDG_BOTH);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun o->invert_level = p->invert_level;
779*4882a593Smuzhiyun atomic_set(&state->rx_invert, p->invert_level);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun o->interrupt_enable = p->interrupt_enable;
782*4882a593Smuzhiyun o->enable = p->enable;
783*4882a593Smuzhiyun if (p->enable) {
784*4882a593Smuzhiyun unsigned long flags;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun spin_lock_irqsave(&state->rx_kfifo_lock, flags);
787*4882a593Smuzhiyun kfifo_reset(&state->rx_kfifo);
788*4882a593Smuzhiyun /* reset tx_fifo too if there is one... */
789*4882a593Smuzhiyun spin_unlock_irqrestore(&state->rx_kfifo_lock, flags);
790*4882a593Smuzhiyun if (p->interrupt_enable)
791*4882a593Smuzhiyun irqenable_rx(dev, IRQEN_RSE | IRQEN_RTE | IRQEN_ROE);
792*4882a593Smuzhiyun control_rx_enable(dev, p->enable);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun mutex_unlock(&state->rx_params_lock);
796*4882a593Smuzhiyun return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* Transmitter */
cx23888_ir_tx_write(struct v4l2_subdev * sd,u8 * buf,size_t count,ssize_t * num)800*4882a593Smuzhiyun static int cx23888_ir_tx_write(struct v4l2_subdev *sd, u8 *buf, size_t count,
801*4882a593Smuzhiyun ssize_t *num)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
804*4882a593Smuzhiyun struct cx23885_dev *dev = state->dev;
805*4882a593Smuzhiyun /* For now enable the Tx FIFO Service interrupt & pretend we did work */
806*4882a593Smuzhiyun irqenable_tx(dev, IRQEN_TSE);
807*4882a593Smuzhiyun *num = count;
808*4882a593Smuzhiyun return 0;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
cx23888_ir_tx_g_parameters(struct v4l2_subdev * sd,struct v4l2_subdev_ir_parameters * p)811*4882a593Smuzhiyun static int cx23888_ir_tx_g_parameters(struct v4l2_subdev *sd,
812*4882a593Smuzhiyun struct v4l2_subdev_ir_parameters *p)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
815*4882a593Smuzhiyun mutex_lock(&state->tx_params_lock);
816*4882a593Smuzhiyun memcpy(p, &state->tx_params, sizeof(struct v4l2_subdev_ir_parameters));
817*4882a593Smuzhiyun mutex_unlock(&state->tx_params_lock);
818*4882a593Smuzhiyun return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
cx23888_ir_tx_shutdown(struct v4l2_subdev * sd)821*4882a593Smuzhiyun static int cx23888_ir_tx_shutdown(struct v4l2_subdev *sd)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
824*4882a593Smuzhiyun struct cx23885_dev *dev = state->dev;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun mutex_lock(&state->tx_params_lock);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* Disable or slow down all IR Tx circuits and counters */
829*4882a593Smuzhiyun irqenable_tx(dev, 0);
830*4882a593Smuzhiyun control_tx_enable(dev, false);
831*4882a593Smuzhiyun control_tx_modulation_enable(dev, false);
832*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_TXCLK_REG, TXCLK_TCD);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun state->tx_params.shutdown = true;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun mutex_unlock(&state->tx_params_lock);
837*4882a593Smuzhiyun return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
cx23888_ir_tx_s_parameters(struct v4l2_subdev * sd,struct v4l2_subdev_ir_parameters * p)840*4882a593Smuzhiyun static int cx23888_ir_tx_s_parameters(struct v4l2_subdev *sd,
841*4882a593Smuzhiyun struct v4l2_subdev_ir_parameters *p)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
844*4882a593Smuzhiyun struct cx23885_dev *dev = state->dev;
845*4882a593Smuzhiyun struct v4l2_subdev_ir_parameters *o = &state->tx_params;
846*4882a593Smuzhiyun u16 txclk_divider;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (p->shutdown)
849*4882a593Smuzhiyun return cx23888_ir_tx_shutdown(sd);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (p->mode != V4L2_SUBDEV_IR_MODE_PULSE_WIDTH)
852*4882a593Smuzhiyun return -ENOSYS;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun mutex_lock(&state->tx_params_lock);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun o->shutdown = p->shutdown;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun o->mode = p->mode = V4L2_SUBDEV_IR_MODE_PULSE_WIDTH;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun o->bytes_per_data_element = p->bytes_per_data_element
861*4882a593Smuzhiyun = sizeof(union cx23888_ir_fifo_rec);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /* Before we tweak the hardware, we have to disable the transmitter */
864*4882a593Smuzhiyun irqenable_tx(dev, 0);
865*4882a593Smuzhiyun control_tx_enable(dev, false);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun control_tx_modulation_enable(dev, p->modulation);
868*4882a593Smuzhiyun o->modulation = p->modulation;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (p->modulation) {
871*4882a593Smuzhiyun p->carrier_freq = txclk_tx_s_carrier(dev, p->carrier_freq,
872*4882a593Smuzhiyun &txclk_divider);
873*4882a593Smuzhiyun o->carrier_freq = p->carrier_freq;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun p->duty_cycle = cduty_tx_s_duty_cycle(dev, p->duty_cycle);
876*4882a593Smuzhiyun o->duty_cycle = p->duty_cycle;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun p->max_pulse_width =
879*4882a593Smuzhiyun (u32) pulse_width_count_to_ns(FIFO_RXTX, txclk_divider);
880*4882a593Smuzhiyun } else {
881*4882a593Smuzhiyun p->max_pulse_width =
882*4882a593Smuzhiyun txclk_tx_s_max_pulse_width(dev, p->max_pulse_width,
883*4882a593Smuzhiyun &txclk_divider);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun o->max_pulse_width = p->max_pulse_width;
886*4882a593Smuzhiyun atomic_set(&state->txclk_divider, txclk_divider);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun p->resolution = clock_divider_to_resolution(txclk_divider);
889*4882a593Smuzhiyun o->resolution = p->resolution;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /* FIXME - make this dependent on resolution for better performance */
892*4882a593Smuzhiyun control_tx_irq_watermark(dev, TX_FIFO_HALF_EMPTY);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun control_tx_polarity_invert(dev, p->invert_carrier_sense);
895*4882a593Smuzhiyun o->invert_carrier_sense = p->invert_carrier_sense;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun control_tx_level_invert(dev, p->invert_level);
898*4882a593Smuzhiyun o->invert_level = p->invert_level;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun o->interrupt_enable = p->interrupt_enable;
901*4882a593Smuzhiyun o->enable = p->enable;
902*4882a593Smuzhiyun if (p->enable) {
903*4882a593Smuzhiyun if (p->interrupt_enable)
904*4882a593Smuzhiyun irqenable_tx(dev, IRQEN_TSE);
905*4882a593Smuzhiyun control_tx_enable(dev, p->enable);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun mutex_unlock(&state->tx_params_lock);
909*4882a593Smuzhiyun return 0;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /*
914*4882a593Smuzhiyun * V4L2 Subdevice Core Ops
915*4882a593Smuzhiyun */
cx23888_ir_log_status(struct v4l2_subdev * sd)916*4882a593Smuzhiyun static int cx23888_ir_log_status(struct v4l2_subdev *sd)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
919*4882a593Smuzhiyun struct cx23885_dev *dev = state->dev;
920*4882a593Smuzhiyun char *s;
921*4882a593Smuzhiyun int i, j;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun u32 cntrl = cx23888_ir_read4(dev, CX23888_IR_CNTRL_REG);
924*4882a593Smuzhiyun u32 txclk = cx23888_ir_read4(dev, CX23888_IR_TXCLK_REG) & TXCLK_TCD;
925*4882a593Smuzhiyun u32 rxclk = cx23888_ir_read4(dev, CX23888_IR_RXCLK_REG) & RXCLK_RCD;
926*4882a593Smuzhiyun u32 cduty = cx23888_ir_read4(dev, CX23888_IR_CDUTY_REG) & CDUTY_CDC;
927*4882a593Smuzhiyun u32 stats = cx23888_ir_read4(dev, CX23888_IR_STATS_REG);
928*4882a593Smuzhiyun u32 irqen = cx23888_ir_read4(dev, CX23888_IR_IRQEN_REG);
929*4882a593Smuzhiyun u32 filtr = cx23888_ir_read4(dev, CX23888_IR_FILTR_REG) & FILTR_LPF;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun v4l2_info(sd, "IR Receiver:\n");
932*4882a593Smuzhiyun v4l2_info(sd, "\tEnabled: %s\n",
933*4882a593Smuzhiyun cntrl & CNTRL_RXE ? "yes" : "no");
934*4882a593Smuzhiyun v4l2_info(sd, "\tDemodulation from a carrier: %s\n",
935*4882a593Smuzhiyun cntrl & CNTRL_DMD ? "enabled" : "disabled");
936*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO: %s\n",
937*4882a593Smuzhiyun cntrl & CNTRL_RFE ? "enabled" : "disabled");
938*4882a593Smuzhiyun switch (cntrl & CNTRL_EDG) {
939*4882a593Smuzhiyun case CNTRL_EDG_NONE:
940*4882a593Smuzhiyun s = "disabled";
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun case CNTRL_EDG_FALL:
943*4882a593Smuzhiyun s = "falling edge";
944*4882a593Smuzhiyun break;
945*4882a593Smuzhiyun case CNTRL_EDG_RISE:
946*4882a593Smuzhiyun s = "rising edge";
947*4882a593Smuzhiyun break;
948*4882a593Smuzhiyun case CNTRL_EDG_BOTH:
949*4882a593Smuzhiyun s = "rising & falling edges";
950*4882a593Smuzhiyun break;
951*4882a593Smuzhiyun default:
952*4882a593Smuzhiyun s = "??? edge";
953*4882a593Smuzhiyun break;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun v4l2_info(sd, "\tPulse timers' start/stop trigger: %s\n", s);
956*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO data on pulse timer overflow: %s\n",
957*4882a593Smuzhiyun cntrl & CNTRL_R ? "not loaded" : "overflow marker");
958*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO interrupt watermark: %s\n",
959*4882a593Smuzhiyun cntrl & CNTRL_RIC ? "not empty" : "half full or greater");
960*4882a593Smuzhiyun v4l2_info(sd, "\tLoopback mode: %s\n",
961*4882a593Smuzhiyun cntrl & CNTRL_LBM ? "loopback active" : "normal receive");
962*4882a593Smuzhiyun if (cntrl & CNTRL_DMD) {
963*4882a593Smuzhiyun v4l2_info(sd, "\tExpected carrier (16 clocks): %u Hz\n",
964*4882a593Smuzhiyun clock_divider_to_carrier_freq(rxclk));
965*4882a593Smuzhiyun switch (cntrl & CNTRL_WIN) {
966*4882a593Smuzhiyun case CNTRL_WIN_3_3:
967*4882a593Smuzhiyun i = 3;
968*4882a593Smuzhiyun j = 3;
969*4882a593Smuzhiyun break;
970*4882a593Smuzhiyun case CNTRL_WIN_4_3:
971*4882a593Smuzhiyun i = 4;
972*4882a593Smuzhiyun j = 3;
973*4882a593Smuzhiyun break;
974*4882a593Smuzhiyun case CNTRL_WIN_3_4:
975*4882a593Smuzhiyun i = 3;
976*4882a593Smuzhiyun j = 4;
977*4882a593Smuzhiyun break;
978*4882a593Smuzhiyun case CNTRL_WIN_4_4:
979*4882a593Smuzhiyun i = 4;
980*4882a593Smuzhiyun j = 4;
981*4882a593Smuzhiyun break;
982*4882a593Smuzhiyun default:
983*4882a593Smuzhiyun i = 0;
984*4882a593Smuzhiyun j = 0;
985*4882a593Smuzhiyun break;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun v4l2_info(sd, "\tNext carrier edge window: 16 clocks -%1d/+%1d, %u to %u Hz\n",
988*4882a593Smuzhiyun i, j,
989*4882a593Smuzhiyun clock_divider_to_freq(rxclk, 16 + j),
990*4882a593Smuzhiyun clock_divider_to_freq(rxclk, 16 - i));
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun v4l2_info(sd, "\tMax measurable pulse width: %u us, %llu ns\n",
993*4882a593Smuzhiyun pulse_width_count_to_us(FIFO_RXTX, rxclk),
994*4882a593Smuzhiyun pulse_width_count_to_ns(FIFO_RXTX, rxclk));
995*4882a593Smuzhiyun v4l2_info(sd, "\tLow pass filter: %s\n",
996*4882a593Smuzhiyun filtr ? "enabled" : "disabled");
997*4882a593Smuzhiyun if (filtr)
998*4882a593Smuzhiyun v4l2_info(sd, "\tMin acceptable pulse width (LPF): %u us, %u ns\n",
999*4882a593Smuzhiyun lpf_count_to_us(filtr),
1000*4882a593Smuzhiyun lpf_count_to_ns(filtr));
1001*4882a593Smuzhiyun v4l2_info(sd, "\tPulse width timer timed-out: %s\n",
1002*4882a593Smuzhiyun stats & STATS_RTO ? "yes" : "no");
1003*4882a593Smuzhiyun v4l2_info(sd, "\tPulse width timer time-out intr: %s\n",
1004*4882a593Smuzhiyun irqen & IRQEN_RTE ? "enabled" : "disabled");
1005*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO overrun: %s\n",
1006*4882a593Smuzhiyun stats & STATS_ROR ? "yes" : "no");
1007*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO overrun interrupt: %s\n",
1008*4882a593Smuzhiyun irqen & IRQEN_ROE ? "enabled" : "disabled");
1009*4882a593Smuzhiyun v4l2_info(sd, "\tBusy: %s\n",
1010*4882a593Smuzhiyun stats & STATS_RBY ? "yes" : "no");
1011*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO service requested: %s\n",
1012*4882a593Smuzhiyun stats & STATS_RSR ? "yes" : "no");
1013*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO service request interrupt: %s\n",
1014*4882a593Smuzhiyun irqen & IRQEN_RSE ? "enabled" : "disabled");
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun v4l2_info(sd, "IR Transmitter:\n");
1017*4882a593Smuzhiyun v4l2_info(sd, "\tEnabled: %s\n",
1018*4882a593Smuzhiyun cntrl & CNTRL_TXE ? "yes" : "no");
1019*4882a593Smuzhiyun v4l2_info(sd, "\tModulation onto a carrier: %s\n",
1020*4882a593Smuzhiyun cntrl & CNTRL_MOD ? "enabled" : "disabled");
1021*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO: %s\n",
1022*4882a593Smuzhiyun cntrl & CNTRL_TFE ? "enabled" : "disabled");
1023*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO interrupt watermark: %s\n",
1024*4882a593Smuzhiyun cntrl & CNTRL_TIC ? "not empty" : "half full or less");
1025*4882a593Smuzhiyun v4l2_info(sd, "\tOutput pin level inversion %s\n",
1026*4882a593Smuzhiyun cntrl & CNTRL_IVO ? "yes" : "no");
1027*4882a593Smuzhiyun v4l2_info(sd, "\tCarrier polarity: %s\n",
1028*4882a593Smuzhiyun cntrl & CNTRL_CPL ? "space:burst mark:noburst"
1029*4882a593Smuzhiyun : "space:noburst mark:burst");
1030*4882a593Smuzhiyun if (cntrl & CNTRL_MOD) {
1031*4882a593Smuzhiyun v4l2_info(sd, "\tCarrier (16 clocks): %u Hz\n",
1032*4882a593Smuzhiyun clock_divider_to_carrier_freq(txclk));
1033*4882a593Smuzhiyun v4l2_info(sd, "\tCarrier duty cycle: %2u/16\n",
1034*4882a593Smuzhiyun cduty + 1);
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun v4l2_info(sd, "\tMax pulse width: %u us, %llu ns\n",
1037*4882a593Smuzhiyun pulse_width_count_to_us(FIFO_RXTX, txclk),
1038*4882a593Smuzhiyun pulse_width_count_to_ns(FIFO_RXTX, txclk));
1039*4882a593Smuzhiyun v4l2_info(sd, "\tBusy: %s\n",
1040*4882a593Smuzhiyun stats & STATS_TBY ? "yes" : "no");
1041*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO service requested: %s\n",
1042*4882a593Smuzhiyun stats & STATS_TSR ? "yes" : "no");
1043*4882a593Smuzhiyun v4l2_info(sd, "\tFIFO service request interrupt: %s\n",
1044*4882a593Smuzhiyun irqen & IRQEN_TSE ? "enabled" : "disabled");
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun return 0;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
cx23888_ir_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)1050*4882a593Smuzhiyun static int cx23888_ir_g_register(struct v4l2_subdev *sd,
1051*4882a593Smuzhiyun struct v4l2_dbg_register *reg)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
1054*4882a593Smuzhiyun u32 addr = CX23888_IR_REG_BASE + (u32) reg->reg;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if ((addr & 0x3) != 0)
1057*4882a593Smuzhiyun return -EINVAL;
1058*4882a593Smuzhiyun if (addr < CX23888_IR_CNTRL_REG || addr > CX23888_IR_LEARN_REG)
1059*4882a593Smuzhiyun return -EINVAL;
1060*4882a593Smuzhiyun reg->size = 4;
1061*4882a593Smuzhiyun reg->val = cx23888_ir_read4(state->dev, addr);
1062*4882a593Smuzhiyun return 0;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
cx23888_ir_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)1065*4882a593Smuzhiyun static int cx23888_ir_s_register(struct v4l2_subdev *sd,
1066*4882a593Smuzhiyun const struct v4l2_dbg_register *reg)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun struct cx23888_ir_state *state = to_state(sd);
1069*4882a593Smuzhiyun u32 addr = CX23888_IR_REG_BASE + (u32) reg->reg;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun if ((addr & 0x3) != 0)
1072*4882a593Smuzhiyun return -EINVAL;
1073*4882a593Smuzhiyun if (addr < CX23888_IR_CNTRL_REG || addr > CX23888_IR_LEARN_REG)
1074*4882a593Smuzhiyun return -EINVAL;
1075*4882a593Smuzhiyun cx23888_ir_write4(state->dev, addr, reg->val);
1076*4882a593Smuzhiyun return 0;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun #endif
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops cx23888_ir_core_ops = {
1081*4882a593Smuzhiyun .log_status = cx23888_ir_log_status,
1082*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
1083*4882a593Smuzhiyun .g_register = cx23888_ir_g_register,
1084*4882a593Smuzhiyun .s_register = cx23888_ir_s_register,
1085*4882a593Smuzhiyun #endif
1086*4882a593Smuzhiyun .interrupt_service_routine = cx23888_ir_irq_handler,
1087*4882a593Smuzhiyun };
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun static const struct v4l2_subdev_ir_ops cx23888_ir_ir_ops = {
1090*4882a593Smuzhiyun .rx_read = cx23888_ir_rx_read,
1091*4882a593Smuzhiyun .rx_g_parameters = cx23888_ir_rx_g_parameters,
1092*4882a593Smuzhiyun .rx_s_parameters = cx23888_ir_rx_s_parameters,
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun .tx_write = cx23888_ir_tx_write,
1095*4882a593Smuzhiyun .tx_g_parameters = cx23888_ir_tx_g_parameters,
1096*4882a593Smuzhiyun .tx_s_parameters = cx23888_ir_tx_s_parameters,
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun static const struct v4l2_subdev_ops cx23888_ir_controller_ops = {
1100*4882a593Smuzhiyun .core = &cx23888_ir_core_ops,
1101*4882a593Smuzhiyun .ir = &cx23888_ir_ir_ops,
1102*4882a593Smuzhiyun };
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun static const struct v4l2_subdev_ir_parameters default_rx_params = {
1105*4882a593Smuzhiyun .bytes_per_data_element = sizeof(union cx23888_ir_fifo_rec),
1106*4882a593Smuzhiyun .mode = V4L2_SUBDEV_IR_MODE_PULSE_WIDTH,
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun .enable = false,
1109*4882a593Smuzhiyun .interrupt_enable = false,
1110*4882a593Smuzhiyun .shutdown = true,
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun .modulation = true,
1113*4882a593Smuzhiyun .carrier_freq = 36000, /* 36 kHz - RC-5, RC-6, and RC-6A carrier */
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /* RC-5: 666,667 ns = 1/36 kHz * 32 cycles * 1 mark * 0.75 */
1116*4882a593Smuzhiyun /* RC-6A: 333,333 ns = 1/36 kHz * 16 cycles * 1 mark * 0.75 */
1117*4882a593Smuzhiyun .noise_filter_min_width = 333333, /* ns */
1118*4882a593Smuzhiyun .carrier_range_lower = 35000,
1119*4882a593Smuzhiyun .carrier_range_upper = 37000,
1120*4882a593Smuzhiyun .invert_level = false,
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun static const struct v4l2_subdev_ir_parameters default_tx_params = {
1124*4882a593Smuzhiyun .bytes_per_data_element = sizeof(union cx23888_ir_fifo_rec),
1125*4882a593Smuzhiyun .mode = V4L2_SUBDEV_IR_MODE_PULSE_WIDTH,
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun .enable = false,
1128*4882a593Smuzhiyun .interrupt_enable = false,
1129*4882a593Smuzhiyun .shutdown = true,
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun .modulation = true,
1132*4882a593Smuzhiyun .carrier_freq = 36000, /* 36 kHz - RC-5 carrier */
1133*4882a593Smuzhiyun .duty_cycle = 25, /* 25 % - RC-5 carrier */
1134*4882a593Smuzhiyun .invert_level = false,
1135*4882a593Smuzhiyun .invert_carrier_sense = false,
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun
cx23888_ir_probe(struct cx23885_dev * dev)1138*4882a593Smuzhiyun int cx23888_ir_probe(struct cx23885_dev *dev)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun struct cx23888_ir_state *state;
1141*4882a593Smuzhiyun struct v4l2_subdev *sd;
1142*4882a593Smuzhiyun struct v4l2_subdev_ir_parameters default_params;
1143*4882a593Smuzhiyun int ret;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun state = kzalloc(sizeof(struct cx23888_ir_state), GFP_KERNEL);
1146*4882a593Smuzhiyun if (state == NULL)
1147*4882a593Smuzhiyun return -ENOMEM;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun spin_lock_init(&state->rx_kfifo_lock);
1150*4882a593Smuzhiyun if (kfifo_alloc(&state->rx_kfifo, CX23888_IR_RX_KFIFO_SIZE,
1151*4882a593Smuzhiyun GFP_KERNEL)) {
1152*4882a593Smuzhiyun kfree(state);
1153*4882a593Smuzhiyun return -ENOMEM;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun state->dev = dev;
1157*4882a593Smuzhiyun sd = &state->sd;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun v4l2_subdev_init(sd, &cx23888_ir_controller_ops);
1160*4882a593Smuzhiyun v4l2_set_subdevdata(sd, state);
1161*4882a593Smuzhiyun /* FIXME - fix the formatting of dev->v4l2_dev.name and use it */
1162*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "%s/888-ir", dev->name);
1163*4882a593Smuzhiyun sd->grp_id = CX23885_HW_888_IR;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun ret = v4l2_device_register_subdev(&dev->v4l2_dev, sd);
1166*4882a593Smuzhiyun if (ret == 0) {
1167*4882a593Smuzhiyun /*
1168*4882a593Smuzhiyun * Ensure no interrupts arrive from '888 specific conditions,
1169*4882a593Smuzhiyun * since we ignore them in this driver to have commonality with
1170*4882a593Smuzhiyun * similar IR controller cores.
1171*4882a593Smuzhiyun */
1172*4882a593Smuzhiyun cx23888_ir_write4(dev, CX23888_IR_IRQEN_REG, 0);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun mutex_init(&state->rx_params_lock);
1175*4882a593Smuzhiyun default_params = default_rx_params;
1176*4882a593Smuzhiyun v4l2_subdev_call(sd, ir, rx_s_parameters, &default_params);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun mutex_init(&state->tx_params_lock);
1179*4882a593Smuzhiyun default_params = default_tx_params;
1180*4882a593Smuzhiyun v4l2_subdev_call(sd, ir, tx_s_parameters, &default_params);
1181*4882a593Smuzhiyun } else {
1182*4882a593Smuzhiyun kfifo_free(&state->rx_kfifo);
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun return ret;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
cx23888_ir_remove(struct cx23885_dev * dev)1187*4882a593Smuzhiyun int cx23888_ir_remove(struct cx23885_dev *dev)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun struct v4l2_subdev *sd;
1190*4882a593Smuzhiyun struct cx23888_ir_state *state;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun sd = cx23885_find_hw(dev, CX23885_HW_888_IR);
1193*4882a593Smuzhiyun if (sd == NULL)
1194*4882a593Smuzhiyun return -ENODEV;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun cx23888_ir_rx_shutdown(sd);
1197*4882a593Smuzhiyun cx23888_ir_tx_shutdown(sd);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun state = to_state(sd);
1200*4882a593Smuzhiyun v4l2_device_unregister_subdev(sd);
1201*4882a593Smuzhiyun kfifo_free(&state->rx_kfifo);
1202*4882a593Smuzhiyun kfree(state);
1203*4882a593Smuzhiyun /* Nothing more to free() as state held the actual v4l2_subdev object */
1204*4882a593Smuzhiyun return 0;
1205*4882a593Smuzhiyun }
1206