xref: /OK3568_Linux_fs/kernel/drivers/media/pci/cx18/cx18-dvb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  cx18 functions for DVB support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (c) 2008 Steven Toth <stoth@linuxtv.org>
6*4882a593Smuzhiyun  *  Copyright (C) 2008  Andy Walls <awalls@md.metrocast.net>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "cx18-version.h"
10*4882a593Smuzhiyun #include "cx18-dvb.h"
11*4882a593Smuzhiyun #include "cx18-io.h"
12*4882a593Smuzhiyun #include "cx18-queue.h"
13*4882a593Smuzhiyun #include "cx18-streams.h"
14*4882a593Smuzhiyun #include "cx18-cards.h"
15*4882a593Smuzhiyun #include "cx18-gpio.h"
16*4882a593Smuzhiyun #include "s5h1409.h"
17*4882a593Smuzhiyun #include "mxl5005s.h"
18*4882a593Smuzhiyun #include "s5h1411.h"
19*4882a593Smuzhiyun #include "tda18271.h"
20*4882a593Smuzhiyun #include "zl10353.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <linux/firmware.h>
23*4882a593Smuzhiyun #include "mt352.h"
24*4882a593Smuzhiyun #include "mt352_priv.h"
25*4882a593Smuzhiyun #include "tuner-xc2028.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define FWFILE "dvb-cx18-mpc718-mt352.fw"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define CX18_REG_DMUX_NUM_PORT_0_CONTROL 0xd5a000
32*4882a593Smuzhiyun #define CX18_CLOCK_ENABLE2		 0xc71024
33*4882a593Smuzhiyun #define CX18_DMUX_CLK_MASK		 0x0080
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * CX18_CARD_HVR_1600_ESMT
37*4882a593Smuzhiyun  * CX18_CARD_HVR_1600_SAMSUNG
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static struct mxl5005s_config hauppauge_hvr1600_tuner = {
41*4882a593Smuzhiyun 	.i2c_address     = 0xC6 >> 1,
42*4882a593Smuzhiyun 	.if_freq         = IF_FREQ_5380000HZ,
43*4882a593Smuzhiyun 	.xtal_freq       = CRYSTAL_FREQ_16000000HZ,
44*4882a593Smuzhiyun 	.agc_mode        = MXL_SINGLE_AGC,
45*4882a593Smuzhiyun 	.tracking_filter = MXL_TF_C_H,
46*4882a593Smuzhiyun 	.rssi_enable     = MXL_RSSI_ENABLE,
47*4882a593Smuzhiyun 	.cap_select      = MXL_CAP_SEL_ENABLE,
48*4882a593Smuzhiyun 	.div_out         = MXL_DIV_OUT_4,
49*4882a593Smuzhiyun 	.clock_out       = MXL_CLOCK_OUT_DISABLE,
50*4882a593Smuzhiyun 	.output_load     = MXL5005S_IF_OUTPUT_LOAD_200_OHM,
51*4882a593Smuzhiyun 	.top		 = MXL5005S_TOP_25P2,
52*4882a593Smuzhiyun 	.mod_mode        = MXL_DIGITAL_MODE,
53*4882a593Smuzhiyun 	.if_mode         = MXL_ZERO_IF,
54*4882a593Smuzhiyun 	.qam_gain        = 0x02,
55*4882a593Smuzhiyun 	.AgcMasterByte   = 0x00,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static struct s5h1409_config hauppauge_hvr1600_config = {
59*4882a593Smuzhiyun 	.demod_address = 0x32 >> 1,
60*4882a593Smuzhiyun 	.output_mode   = S5H1409_SERIAL_OUTPUT,
61*4882a593Smuzhiyun 	.gpio          = S5H1409_GPIO_ON,
62*4882a593Smuzhiyun 	.qam_if        = 44000,
63*4882a593Smuzhiyun 	.inversion     = S5H1409_INVERSION_OFF,
64*4882a593Smuzhiyun 	.status_mode   = S5H1409_DEMODLOCKING,
65*4882a593Smuzhiyun 	.mpeg_timing   = S5H1409_MPEGTIMING_CONTINUOUS_NONINVERTING_CLOCK,
66*4882a593Smuzhiyun 	.hvr1600_opt   = S5H1409_HVR1600_OPTIMIZE
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun  * CX18_CARD_HVR_1600_S5H1411
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun static struct s5h1411_config hcw_s5h1411_config = {
73*4882a593Smuzhiyun 	.output_mode   = S5H1411_SERIAL_OUTPUT,
74*4882a593Smuzhiyun 	.gpio          = S5H1411_GPIO_OFF,
75*4882a593Smuzhiyun 	.vsb_if        = S5H1411_IF_44000,
76*4882a593Smuzhiyun 	.qam_if        = S5H1411_IF_4000,
77*4882a593Smuzhiyun 	.inversion     = S5H1411_INVERSION_ON,
78*4882a593Smuzhiyun 	.status_mode   = S5H1411_DEMODLOCKING,
79*4882a593Smuzhiyun 	.mpeg_timing   = S5H1411_MPEGTIMING_CONTINUOUS_NONINVERTING_CLOCK,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static struct tda18271_std_map hauppauge_tda18271_std_map = {
83*4882a593Smuzhiyun 	.atsc_6   = { .if_freq = 5380, .agc_mode = 3, .std = 3,
84*4882a593Smuzhiyun 		      .if_lvl = 6, .rfagc_top = 0x37 },
85*4882a593Smuzhiyun 	.qam_6    = { .if_freq = 4000, .agc_mode = 3, .std = 0,
86*4882a593Smuzhiyun 		      .if_lvl = 6, .rfagc_top = 0x37 },
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static struct tda18271_config hauppauge_tda18271_config = {
90*4882a593Smuzhiyun 	.std_map = &hauppauge_tda18271_std_map,
91*4882a593Smuzhiyun 	.gate    = TDA18271_GATE_DIGITAL,
92*4882a593Smuzhiyun 	.output_opt = TDA18271_OUTPUT_LT_OFF,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * CX18_CARD_LEADTEK_DVR3100H
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun /* Information/confirmation of proper config values provided by Terry Wu */
99*4882a593Smuzhiyun static struct zl10353_config leadtek_dvr3100h_demod = {
100*4882a593Smuzhiyun 	.demod_address         = 0x1e >> 1, /* Datasheet suggested straps */
101*4882a593Smuzhiyun 	.if2                   = 45600,     /* 4.560 MHz IF from the XC3028 */
102*4882a593Smuzhiyun 	.parallel_ts           = 1,         /* Not a serial TS */
103*4882a593Smuzhiyun 	.no_tuner              = 1,         /* XC3028 is not behind the gate */
104*4882a593Smuzhiyun 	.disable_i2c_gate_ctrl = 1,         /* Disable the I2C gate */
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * CX18_CARD_YUAN_MPC718
109*4882a593Smuzhiyun  */
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * Due to
112*4882a593Smuzhiyun  *
113*4882a593Smuzhiyun  * 1. an absence of information on how to program the MT352
114*4882a593Smuzhiyun  * 2. the Linux mt352 module pushing MT352 initialization off onto us here
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  * We have to use an init sequence that *you* must extract from the Windows
117*4882a593Smuzhiyun  * driver (yuanrap.sys) and which we load as a firmware.
118*4882a593Smuzhiyun  *
119*4882a593Smuzhiyun  * If someone can provide me with a Zarlink MT352 (Intel CE6352?) Design Manual
120*4882a593Smuzhiyun  * with chip programming details, then I can remove this annoyance.
121*4882a593Smuzhiyun  */
yuan_mpc718_mt352_reqfw(struct cx18_stream * stream,const struct firmware ** fw)122*4882a593Smuzhiyun static int yuan_mpc718_mt352_reqfw(struct cx18_stream *stream,
123*4882a593Smuzhiyun 				   const struct firmware **fw)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	struct cx18 *cx = stream->cx;
126*4882a593Smuzhiyun 	const char *fn = FWFILE;
127*4882a593Smuzhiyun 	int ret;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	ret = request_firmware(fw, fn, &cx->pci_dev->dev);
130*4882a593Smuzhiyun 	if (ret)
131*4882a593Smuzhiyun 		CX18_ERR("Unable to open firmware file %s\n", fn);
132*4882a593Smuzhiyun 	else {
133*4882a593Smuzhiyun 		size_t sz = (*fw)->size;
134*4882a593Smuzhiyun 		if (sz < 2 || sz > 64 || (sz % 2) != 0) {
135*4882a593Smuzhiyun 			CX18_ERR("Firmware %s has a bad size: %lu bytes\n",
136*4882a593Smuzhiyun 				 fn, (unsigned long) sz);
137*4882a593Smuzhiyun 			ret = -EILSEQ;
138*4882a593Smuzhiyun 			release_firmware(*fw);
139*4882a593Smuzhiyun 			*fw = NULL;
140*4882a593Smuzhiyun 		}
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (ret) {
144*4882a593Smuzhiyun 		CX18_ERR("The MPC718 board variant with the MT352 DVB-T demodulator will not work without it\n");
145*4882a593Smuzhiyun 		CX18_ERR("Run 'linux/scripts/get_dvb_firmware mpc718' if you need the firmware\n");
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 	return ret;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
yuan_mpc718_mt352_init(struct dvb_frontend * fe)150*4882a593Smuzhiyun static int yuan_mpc718_mt352_init(struct dvb_frontend *fe)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct cx18_dvb *dvb = container_of(fe->dvb,
153*4882a593Smuzhiyun 					    struct cx18_dvb, dvb_adapter);
154*4882a593Smuzhiyun 	struct cx18_stream *stream = dvb->stream;
155*4882a593Smuzhiyun 	const struct firmware *fw = NULL;
156*4882a593Smuzhiyun 	int ret;
157*4882a593Smuzhiyun 	int i;
158*4882a593Smuzhiyun 	u8 buf[3];
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ret = yuan_mpc718_mt352_reqfw(stream, &fw);
161*4882a593Smuzhiyun 	if (ret)
162*4882a593Smuzhiyun 		return ret;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Loop through all the register-value pairs in the firmware file */
165*4882a593Smuzhiyun 	for (i = 0; i < fw->size; i += 2) {
166*4882a593Smuzhiyun 		buf[0] = fw->data[i];
167*4882a593Smuzhiyun 		/* Intercept a few registers we want to set ourselves */
168*4882a593Smuzhiyun 		switch (buf[0]) {
169*4882a593Smuzhiyun 		case TRL_NOMINAL_RATE_0:
170*4882a593Smuzhiyun 			/* Set our custom OFDM bandwidth in the case below */
171*4882a593Smuzhiyun 			break;
172*4882a593Smuzhiyun 		case TRL_NOMINAL_RATE_1:
173*4882a593Smuzhiyun 			/* 6 MHz: 64/7 * 6/8 / 20.48 * 2^16 = 0x55b6.db6 */
174*4882a593Smuzhiyun 			/* 7 MHz: 64/7 * 7/8 / 20.48 * 2^16 = 0x6400 */
175*4882a593Smuzhiyun 			/* 8 MHz: 64/7 * 8/8 / 20.48 * 2^16 = 0x7249.249 */
176*4882a593Smuzhiyun 			buf[1] = 0x72;
177*4882a593Smuzhiyun 			buf[2] = 0x49;
178*4882a593Smuzhiyun 			mt352_write(fe, buf, 3);
179*4882a593Smuzhiyun 			break;
180*4882a593Smuzhiyun 		case INPUT_FREQ_0:
181*4882a593Smuzhiyun 			/* Set our custom IF in the case below */
182*4882a593Smuzhiyun 			break;
183*4882a593Smuzhiyun 		case INPUT_FREQ_1:
184*4882a593Smuzhiyun 			/* 4.56 MHz IF: (20.48 - 4.56)/20.48 * 2^14 = 0x31c0 */
185*4882a593Smuzhiyun 			buf[1] = 0x31;
186*4882a593Smuzhiyun 			buf[2] = 0xc0;
187*4882a593Smuzhiyun 			mt352_write(fe, buf, 3);
188*4882a593Smuzhiyun 			break;
189*4882a593Smuzhiyun 		default:
190*4882a593Smuzhiyun 			/* Pass through the register-value pair from the fw */
191*4882a593Smuzhiyun 			buf[1] = fw->data[i+1];
192*4882a593Smuzhiyun 			mt352_write(fe, buf, 2);
193*4882a593Smuzhiyun 			break;
194*4882a593Smuzhiyun 		}
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	buf[0] = (u8) TUNER_GO;
198*4882a593Smuzhiyun 	buf[1] = 0x01; /* Go */
199*4882a593Smuzhiyun 	mt352_write(fe, buf, 2);
200*4882a593Smuzhiyun 	release_firmware(fw);
201*4882a593Smuzhiyun 	return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static struct mt352_config yuan_mpc718_mt352_demod = {
205*4882a593Smuzhiyun 	.demod_address = 0x1e >> 1,
206*4882a593Smuzhiyun 	.adc_clock     = 20480,     /* 20.480 MHz */
207*4882a593Smuzhiyun 	.if2           =  4560,     /*  4.560 MHz */
208*4882a593Smuzhiyun 	.no_tuner      = 1,         /* XC3028 is not behind the gate */
209*4882a593Smuzhiyun 	.demod_init    = yuan_mpc718_mt352_init,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct zl10353_config yuan_mpc718_zl10353_demod = {
213*4882a593Smuzhiyun 	.demod_address         = 0x1e >> 1, /* Datasheet suggested straps */
214*4882a593Smuzhiyun 	.if2                   = 45600,     /* 4.560 MHz IF from the XC3028 */
215*4882a593Smuzhiyun 	.parallel_ts           = 1,         /* Not a serial TS */
216*4882a593Smuzhiyun 	.no_tuner              = 1,         /* XC3028 is not behind the gate */
217*4882a593Smuzhiyun 	.disable_i2c_gate_ctrl = 1,         /* Disable the I2C gate */
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static struct zl10353_config gotview_dvd3_zl10353_demod = {
221*4882a593Smuzhiyun 	.demod_address         = 0x1e >> 1, /* Datasheet suggested straps */
222*4882a593Smuzhiyun 	.if2                   = 45600,     /* 4.560 MHz IF from the XC3028 */
223*4882a593Smuzhiyun 	.parallel_ts           = 1,         /* Not a serial TS */
224*4882a593Smuzhiyun 	.no_tuner              = 1,         /* XC3028 is not behind the gate */
225*4882a593Smuzhiyun 	.disable_i2c_gate_ctrl = 1,         /* Disable the I2C gate */
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static int dvb_register(struct cx18_stream *stream);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /* Kernel DVB framework calls this when the feed needs to start.
231*4882a593Smuzhiyun  * The CX18 framework should enable the transport DMA handling
232*4882a593Smuzhiyun  * and queue processing.
233*4882a593Smuzhiyun  */
cx18_dvb_start_feed(struct dvb_demux_feed * feed)234*4882a593Smuzhiyun static int cx18_dvb_start_feed(struct dvb_demux_feed *feed)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct dvb_demux *demux = feed->demux;
237*4882a593Smuzhiyun 	struct cx18_stream *stream = (struct cx18_stream *) demux->priv;
238*4882a593Smuzhiyun 	struct cx18 *cx;
239*4882a593Smuzhiyun 	int ret;
240*4882a593Smuzhiyun 	u32 v;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (!stream)
243*4882a593Smuzhiyun 		return -EINVAL;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	cx = stream->cx;
246*4882a593Smuzhiyun 	CX18_DEBUG_INFO("Start feed: pid = 0x%x index = %d\n",
247*4882a593Smuzhiyun 			feed->pid, feed->index);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	mutex_lock(&cx->serialize_lock);
250*4882a593Smuzhiyun 	ret = cx18_init_on_first_open(cx);
251*4882a593Smuzhiyun 	mutex_unlock(&cx->serialize_lock);
252*4882a593Smuzhiyun 	if (ret) {
253*4882a593Smuzhiyun 		CX18_ERR("Failed to initialize firmware starting DVB feed\n");
254*4882a593Smuzhiyun 		return ret;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 	ret = -EINVAL;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	switch (cx->card->type) {
259*4882a593Smuzhiyun 	case CX18_CARD_HVR_1600_ESMT:
260*4882a593Smuzhiyun 	case CX18_CARD_HVR_1600_SAMSUNG:
261*4882a593Smuzhiyun 	case CX18_CARD_HVR_1600_S5H1411:
262*4882a593Smuzhiyun 		v = cx18_read_reg(cx, CX18_REG_DMUX_NUM_PORT_0_CONTROL);
263*4882a593Smuzhiyun 		v |= 0x00400000; /* Serial Mode */
264*4882a593Smuzhiyun 		v |= 0x00002000; /* Data Length - Byte */
265*4882a593Smuzhiyun 		v |= 0x00010000; /* Error - Polarity */
266*4882a593Smuzhiyun 		v |= 0x00020000; /* Error - Passthru */
267*4882a593Smuzhiyun 		v |= 0x000c0000; /* Error - Ignore */
268*4882a593Smuzhiyun 		cx18_write_reg(cx, v, CX18_REG_DMUX_NUM_PORT_0_CONTROL);
269*4882a593Smuzhiyun 		break;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	case CX18_CARD_LEADTEK_DVR3100H:
272*4882a593Smuzhiyun 	case CX18_CARD_YUAN_MPC718:
273*4882a593Smuzhiyun 	case CX18_CARD_GOTVIEW_PCI_DVD3:
274*4882a593Smuzhiyun 	default:
275*4882a593Smuzhiyun 		/* Assumption - Parallel transport - Signalling
276*4882a593Smuzhiyun 		 * undefined or default.
277*4882a593Smuzhiyun 		 */
278*4882a593Smuzhiyun 		break;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (!demux->dmx.frontend)
282*4882a593Smuzhiyun 		return -EINVAL;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	mutex_lock(&stream->dvb->feedlock);
285*4882a593Smuzhiyun 	if (stream->dvb->feeding++ == 0) {
286*4882a593Smuzhiyun 		CX18_DEBUG_INFO("Starting Transport DMA\n");
287*4882a593Smuzhiyun 		mutex_lock(&cx->serialize_lock);
288*4882a593Smuzhiyun 		set_bit(CX18_F_S_STREAMING, &stream->s_flags);
289*4882a593Smuzhiyun 		ret = cx18_start_v4l2_encode_stream(stream);
290*4882a593Smuzhiyun 		if (ret < 0) {
291*4882a593Smuzhiyun 			CX18_DEBUG_INFO("Failed to start Transport DMA\n");
292*4882a593Smuzhiyun 			stream->dvb->feeding--;
293*4882a593Smuzhiyun 			if (stream->dvb->feeding == 0)
294*4882a593Smuzhiyun 				clear_bit(CX18_F_S_STREAMING, &stream->s_flags);
295*4882a593Smuzhiyun 		}
296*4882a593Smuzhiyun 		mutex_unlock(&cx->serialize_lock);
297*4882a593Smuzhiyun 	} else
298*4882a593Smuzhiyun 		ret = 0;
299*4882a593Smuzhiyun 	mutex_unlock(&stream->dvb->feedlock);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return ret;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /* Kernel DVB framework calls this when the feed needs to stop. */
cx18_dvb_stop_feed(struct dvb_demux_feed * feed)305*4882a593Smuzhiyun static int cx18_dvb_stop_feed(struct dvb_demux_feed *feed)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct dvb_demux *demux = feed->demux;
308*4882a593Smuzhiyun 	struct cx18_stream *stream = (struct cx18_stream *)demux->priv;
309*4882a593Smuzhiyun 	struct cx18 *cx;
310*4882a593Smuzhiyun 	int ret = -EINVAL;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (stream) {
313*4882a593Smuzhiyun 		cx = stream->cx;
314*4882a593Smuzhiyun 		CX18_DEBUG_INFO("Stop feed: pid = 0x%x index = %d\n",
315*4882a593Smuzhiyun 				feed->pid, feed->index);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		mutex_lock(&stream->dvb->feedlock);
318*4882a593Smuzhiyun 		if (--stream->dvb->feeding == 0) {
319*4882a593Smuzhiyun 			CX18_DEBUG_INFO("Stopping Transport DMA\n");
320*4882a593Smuzhiyun 			mutex_lock(&cx->serialize_lock);
321*4882a593Smuzhiyun 			ret = cx18_stop_v4l2_encode_stream(stream, 0);
322*4882a593Smuzhiyun 			mutex_unlock(&cx->serialize_lock);
323*4882a593Smuzhiyun 		} else
324*4882a593Smuzhiyun 			ret = 0;
325*4882a593Smuzhiyun 		mutex_unlock(&stream->dvb->feedlock);
326*4882a593Smuzhiyun 	}
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	return ret;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
cx18_dvb_register(struct cx18_stream * stream)331*4882a593Smuzhiyun int cx18_dvb_register(struct cx18_stream *stream)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct cx18 *cx = stream->cx;
334*4882a593Smuzhiyun 	struct cx18_dvb *dvb = stream->dvb;
335*4882a593Smuzhiyun 	struct dvb_adapter *dvb_adapter;
336*4882a593Smuzhiyun 	struct dvb_demux *dvbdemux;
337*4882a593Smuzhiyun 	struct dmx_demux *dmx;
338*4882a593Smuzhiyun 	int ret;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (!dvb)
341*4882a593Smuzhiyun 		return -EINVAL;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	dvb->enabled = 0;
344*4882a593Smuzhiyun 	dvb->stream = stream;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	ret = dvb_register_adapter(&dvb->dvb_adapter,
347*4882a593Smuzhiyun 			CX18_DRIVER_NAME,
348*4882a593Smuzhiyun 			THIS_MODULE, &cx->pci_dev->dev, adapter_nr);
349*4882a593Smuzhiyun 	if (ret < 0)
350*4882a593Smuzhiyun 		goto err_out;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	dvb_adapter = &dvb->dvb_adapter;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	dvbdemux = &dvb->demux;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	dvbdemux->priv = (void *)stream;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	dvbdemux->filternum = 256;
359*4882a593Smuzhiyun 	dvbdemux->feednum = 256;
360*4882a593Smuzhiyun 	dvbdemux->start_feed = cx18_dvb_start_feed;
361*4882a593Smuzhiyun 	dvbdemux->stop_feed = cx18_dvb_stop_feed;
362*4882a593Smuzhiyun 	dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
363*4882a593Smuzhiyun 		DMX_SECTION_FILTERING | DMX_MEMORY_BASED_FILTERING);
364*4882a593Smuzhiyun 	ret = dvb_dmx_init(dvbdemux);
365*4882a593Smuzhiyun 	if (ret < 0)
366*4882a593Smuzhiyun 		goto err_dvb_unregister_adapter;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	dmx = &dvbdemux->dmx;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	dvb->hw_frontend.source = DMX_FRONTEND_0;
371*4882a593Smuzhiyun 	dvb->mem_frontend.source = DMX_MEMORY_FE;
372*4882a593Smuzhiyun 	dvb->dmxdev.filternum = 256;
373*4882a593Smuzhiyun 	dvb->dmxdev.demux = dmx;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	ret = dvb_dmxdev_init(&dvb->dmxdev, dvb_adapter);
376*4882a593Smuzhiyun 	if (ret < 0)
377*4882a593Smuzhiyun 		goto err_dvb_dmx_release;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	ret = dmx->add_frontend(dmx, &dvb->hw_frontend);
380*4882a593Smuzhiyun 	if (ret < 0)
381*4882a593Smuzhiyun 		goto err_dvb_dmxdev_release;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	ret = dmx->add_frontend(dmx, &dvb->mem_frontend);
384*4882a593Smuzhiyun 	if (ret < 0)
385*4882a593Smuzhiyun 		goto err_remove_hw_frontend;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	ret = dmx->connect_frontend(dmx, &dvb->hw_frontend);
388*4882a593Smuzhiyun 	if (ret < 0)
389*4882a593Smuzhiyun 		goto err_remove_mem_frontend;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	ret = dvb_register(stream);
392*4882a593Smuzhiyun 	if (ret < 0)
393*4882a593Smuzhiyun 		goto err_disconnect_frontend;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	dvb_net_init(dvb_adapter, &dvb->dvbnet, dmx);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	CX18_INFO("DVB Frontend registered\n");
398*4882a593Smuzhiyun 	CX18_INFO("Registered DVB adapter%d for %s (%d x %d.%02d kB)\n",
399*4882a593Smuzhiyun 		  stream->dvb->dvb_adapter.num, stream->name,
400*4882a593Smuzhiyun 		  stream->buffers, stream->buf_size/1024,
401*4882a593Smuzhiyun 		  (stream->buf_size * 100 / 1024) % 100);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	mutex_init(&dvb->feedlock);
404*4882a593Smuzhiyun 	dvb->enabled = 1;
405*4882a593Smuzhiyun 	return ret;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun err_disconnect_frontend:
408*4882a593Smuzhiyun 	dmx->disconnect_frontend(dmx);
409*4882a593Smuzhiyun err_remove_mem_frontend:
410*4882a593Smuzhiyun 	dmx->remove_frontend(dmx, &dvb->mem_frontend);
411*4882a593Smuzhiyun err_remove_hw_frontend:
412*4882a593Smuzhiyun 	dmx->remove_frontend(dmx, &dvb->hw_frontend);
413*4882a593Smuzhiyun err_dvb_dmxdev_release:
414*4882a593Smuzhiyun 	dvb_dmxdev_release(&dvb->dmxdev);
415*4882a593Smuzhiyun err_dvb_dmx_release:
416*4882a593Smuzhiyun 	dvb_dmx_release(dvbdemux);
417*4882a593Smuzhiyun err_dvb_unregister_adapter:
418*4882a593Smuzhiyun 	dvb_unregister_adapter(dvb_adapter);
419*4882a593Smuzhiyun err_out:
420*4882a593Smuzhiyun 	return ret;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
cx18_dvb_unregister(struct cx18_stream * stream)423*4882a593Smuzhiyun void cx18_dvb_unregister(struct cx18_stream *stream)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	struct cx18 *cx = stream->cx;
426*4882a593Smuzhiyun 	struct cx18_dvb *dvb = stream->dvb;
427*4882a593Smuzhiyun 	struct dvb_adapter *dvb_adapter;
428*4882a593Smuzhiyun 	struct dvb_demux *dvbdemux;
429*4882a593Smuzhiyun 	struct dmx_demux *dmx;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	CX18_INFO("unregister DVB\n");
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (dvb == NULL || !dvb->enabled)
434*4882a593Smuzhiyun 		return;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	dvb_adapter = &dvb->dvb_adapter;
437*4882a593Smuzhiyun 	dvbdemux = &dvb->demux;
438*4882a593Smuzhiyun 	dmx = &dvbdemux->dmx;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	dmx->close(dmx);
441*4882a593Smuzhiyun 	dvb_net_release(&dvb->dvbnet);
442*4882a593Smuzhiyun 	dmx->remove_frontend(dmx, &dvb->mem_frontend);
443*4882a593Smuzhiyun 	dmx->remove_frontend(dmx, &dvb->hw_frontend);
444*4882a593Smuzhiyun 	dvb_dmxdev_release(&dvb->dmxdev);
445*4882a593Smuzhiyun 	dvb_dmx_release(dvbdemux);
446*4882a593Smuzhiyun 	dvb_unregister_frontend(dvb->fe);
447*4882a593Smuzhiyun 	dvb_frontend_detach(dvb->fe);
448*4882a593Smuzhiyun 	dvb_unregister_adapter(dvb_adapter);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /* All the DVB attach calls go here, this function gets modified
452*4882a593Smuzhiyun  * for each new card. cx18_dvb_start_feed() will also need changes.
453*4882a593Smuzhiyun  */
dvb_register(struct cx18_stream * stream)454*4882a593Smuzhiyun static int dvb_register(struct cx18_stream *stream)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	struct cx18_dvb *dvb = stream->dvb;
457*4882a593Smuzhiyun 	struct cx18 *cx = stream->cx;
458*4882a593Smuzhiyun 	int ret = 0;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	switch (cx->card->type) {
461*4882a593Smuzhiyun 	case CX18_CARD_HVR_1600_ESMT:
462*4882a593Smuzhiyun 	case CX18_CARD_HVR_1600_SAMSUNG:
463*4882a593Smuzhiyun 		dvb->fe = dvb_attach(s5h1409_attach,
464*4882a593Smuzhiyun 			&hauppauge_hvr1600_config,
465*4882a593Smuzhiyun 			&cx->i2c_adap[0]);
466*4882a593Smuzhiyun 		if (dvb->fe != NULL) {
467*4882a593Smuzhiyun 			dvb_attach(mxl5005s_attach, dvb->fe,
468*4882a593Smuzhiyun 				&cx->i2c_adap[0],
469*4882a593Smuzhiyun 				&hauppauge_hvr1600_tuner);
470*4882a593Smuzhiyun 			ret = 0;
471*4882a593Smuzhiyun 		}
472*4882a593Smuzhiyun 		break;
473*4882a593Smuzhiyun 	case CX18_CARD_HVR_1600_S5H1411:
474*4882a593Smuzhiyun 		dvb->fe = dvb_attach(s5h1411_attach,
475*4882a593Smuzhiyun 				     &hcw_s5h1411_config,
476*4882a593Smuzhiyun 				     &cx->i2c_adap[0]);
477*4882a593Smuzhiyun 		if (dvb->fe != NULL)
478*4882a593Smuzhiyun 			dvb_attach(tda18271_attach, dvb->fe,
479*4882a593Smuzhiyun 				   0x60, &cx->i2c_adap[0],
480*4882a593Smuzhiyun 				   &hauppauge_tda18271_config);
481*4882a593Smuzhiyun 		break;
482*4882a593Smuzhiyun 	case CX18_CARD_LEADTEK_DVR3100H:
483*4882a593Smuzhiyun 		dvb->fe = dvb_attach(zl10353_attach,
484*4882a593Smuzhiyun 				     &leadtek_dvr3100h_demod,
485*4882a593Smuzhiyun 				     &cx->i2c_adap[1]);
486*4882a593Smuzhiyun 		if (dvb->fe != NULL) {
487*4882a593Smuzhiyun 			struct dvb_frontend *fe;
488*4882a593Smuzhiyun 			struct xc2028_config cfg = {
489*4882a593Smuzhiyun 				.i2c_adap = &cx->i2c_adap[1],
490*4882a593Smuzhiyun 				.i2c_addr = 0xc2 >> 1,
491*4882a593Smuzhiyun 				.ctrl = NULL,
492*4882a593Smuzhiyun 			};
493*4882a593Smuzhiyun 			static struct xc2028_ctrl ctrl = {
494*4882a593Smuzhiyun 				.fname   = XC2028_DEFAULT_FIRMWARE,
495*4882a593Smuzhiyun 				.max_len = 64,
496*4882a593Smuzhiyun 				.demod   = XC3028_FE_ZARLINK456,
497*4882a593Smuzhiyun 				.type    = XC2028_AUTO,
498*4882a593Smuzhiyun 			};
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 			fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
501*4882a593Smuzhiyun 			if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
502*4882a593Smuzhiyun 				fe->ops.tuner_ops.set_config(fe, &ctrl);
503*4882a593Smuzhiyun 		}
504*4882a593Smuzhiyun 		break;
505*4882a593Smuzhiyun 	case CX18_CARD_YUAN_MPC718:
506*4882a593Smuzhiyun 		/*
507*4882a593Smuzhiyun 		 * TODO
508*4882a593Smuzhiyun 		 * Apparently, these cards also could instead have a
509*4882a593Smuzhiyun 		 * DiBcom demod supported by one of the db7000 drivers
510*4882a593Smuzhiyun 		 */
511*4882a593Smuzhiyun 		dvb->fe = dvb_attach(mt352_attach,
512*4882a593Smuzhiyun 				     &yuan_mpc718_mt352_demod,
513*4882a593Smuzhiyun 				     &cx->i2c_adap[1]);
514*4882a593Smuzhiyun 		if (dvb->fe == NULL)
515*4882a593Smuzhiyun 			dvb->fe = dvb_attach(zl10353_attach,
516*4882a593Smuzhiyun 					     &yuan_mpc718_zl10353_demod,
517*4882a593Smuzhiyun 					     &cx->i2c_adap[1]);
518*4882a593Smuzhiyun 		if (dvb->fe != NULL) {
519*4882a593Smuzhiyun 			struct dvb_frontend *fe;
520*4882a593Smuzhiyun 			struct xc2028_config cfg = {
521*4882a593Smuzhiyun 				.i2c_adap = &cx->i2c_adap[1],
522*4882a593Smuzhiyun 				.i2c_addr = 0xc2 >> 1,
523*4882a593Smuzhiyun 				.ctrl = NULL,
524*4882a593Smuzhiyun 			};
525*4882a593Smuzhiyun 			static struct xc2028_ctrl ctrl = {
526*4882a593Smuzhiyun 				.fname   = XC2028_DEFAULT_FIRMWARE,
527*4882a593Smuzhiyun 				.max_len = 64,
528*4882a593Smuzhiyun 				.demod   = XC3028_FE_ZARLINK456,
529*4882a593Smuzhiyun 				.type    = XC2028_AUTO,
530*4882a593Smuzhiyun 			};
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 			fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
533*4882a593Smuzhiyun 			if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
534*4882a593Smuzhiyun 				fe->ops.tuner_ops.set_config(fe, &ctrl);
535*4882a593Smuzhiyun 		}
536*4882a593Smuzhiyun 		break;
537*4882a593Smuzhiyun 	case CX18_CARD_GOTVIEW_PCI_DVD3:
538*4882a593Smuzhiyun 			dvb->fe = dvb_attach(zl10353_attach,
539*4882a593Smuzhiyun 					     &gotview_dvd3_zl10353_demod,
540*4882a593Smuzhiyun 					     &cx->i2c_adap[1]);
541*4882a593Smuzhiyun 		if (dvb->fe != NULL) {
542*4882a593Smuzhiyun 			struct dvb_frontend *fe;
543*4882a593Smuzhiyun 			struct xc2028_config cfg = {
544*4882a593Smuzhiyun 				.i2c_adap = &cx->i2c_adap[1],
545*4882a593Smuzhiyun 				.i2c_addr = 0xc2 >> 1,
546*4882a593Smuzhiyun 				.ctrl = NULL,
547*4882a593Smuzhiyun 			};
548*4882a593Smuzhiyun 			static struct xc2028_ctrl ctrl = {
549*4882a593Smuzhiyun 				.fname   = XC2028_DEFAULT_FIRMWARE,
550*4882a593Smuzhiyun 				.max_len = 64,
551*4882a593Smuzhiyun 				.demod   = XC3028_FE_ZARLINK456,
552*4882a593Smuzhiyun 				.type    = XC2028_AUTO,
553*4882a593Smuzhiyun 			};
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 			fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
556*4882a593Smuzhiyun 			if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
557*4882a593Smuzhiyun 				fe->ops.tuner_ops.set_config(fe, &ctrl);
558*4882a593Smuzhiyun 		}
559*4882a593Smuzhiyun 		break;
560*4882a593Smuzhiyun 	default:
561*4882a593Smuzhiyun 		/* No Digital Tv Support */
562*4882a593Smuzhiyun 		break;
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (dvb->fe == NULL) {
566*4882a593Smuzhiyun 		CX18_ERR("frontend initialization failed\n");
567*4882a593Smuzhiyun 		return -1;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	dvb->fe->callback = cx18_reset_tuner_gpio;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	ret = dvb_register_frontend(&dvb->dvb_adapter, dvb->fe);
573*4882a593Smuzhiyun 	if (ret < 0) {
574*4882a593Smuzhiyun 		if (dvb->fe->ops.release)
575*4882a593Smuzhiyun 			dvb->fe->ops.release(dvb->fe);
576*4882a593Smuzhiyun 		return ret;
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/*
580*4882a593Smuzhiyun 	 * The firmware seems to enable the TS DMUX clock
581*4882a593Smuzhiyun 	 * under various circumstances.  However, since we know we
582*4882a593Smuzhiyun 	 * might use it, let's just turn it on ourselves here.
583*4882a593Smuzhiyun 	 */
584*4882a593Smuzhiyun 	cx18_write_reg_expect(cx,
585*4882a593Smuzhiyun 			      (CX18_DMUX_CLK_MASK << 16) | CX18_DMUX_CLK_MASK,
586*4882a593Smuzhiyun 			      CX18_CLOCK_ENABLE2,
587*4882a593Smuzhiyun 			      CX18_DMUX_CLK_MASK,
588*4882a593Smuzhiyun 			      (CX18_DMUX_CLK_MASK << 16) | CX18_DMUX_CLK_MASK);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	return ret;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun MODULE_FIRMWARE(FWFILE);
594