xref: /OK3568_Linux_fs/kernel/drivers/media/pci/cx18/cx18-av-firmware.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  cx18 ADEC firmware functions
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2007  Hans Verkuil <hverkuil@xs4all.nl>
6*4882a593Smuzhiyun  *  Copyright (C) 2008  Andy Walls <awalls@md.metrocast.net>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "cx18-driver.h"
10*4882a593Smuzhiyun #include "cx18-io.h"
11*4882a593Smuzhiyun #include <linux/firmware.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CX18_AUDIO_ENABLE    0xc72014
14*4882a593Smuzhiyun #define CX18_AI1_MUX_MASK    0x30
15*4882a593Smuzhiyun #define CX18_AI1_MUX_I2S1    0x00
16*4882a593Smuzhiyun #define CX18_AI1_MUX_I2S2    0x10
17*4882a593Smuzhiyun #define CX18_AI1_MUX_843_I2S 0x20
18*4882a593Smuzhiyun #define CX18_AI1_MUX_INVALID 0x30
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define FWFILE "v4l-cx23418-dig.fw"
21*4882a593Smuzhiyun 
cx18_av_verifyfw(struct cx18 * cx,const struct firmware * fw)22*4882a593Smuzhiyun static int cx18_av_verifyfw(struct cx18 *cx, const struct firmware *fw)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	struct v4l2_subdev *sd = &cx->av_state.sd;
25*4882a593Smuzhiyun 	int ret = 0;
26*4882a593Smuzhiyun 	const u8 *data;
27*4882a593Smuzhiyun 	u32 size;
28*4882a593Smuzhiyun 	int addr;
29*4882a593Smuzhiyun 	u32 expected, dl_control;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	/* Ensure we put the 8051 in reset and enable firmware upload mode */
32*4882a593Smuzhiyun 	dl_control = cx18_av_read4(cx, CXADEC_DL_CTL);
33*4882a593Smuzhiyun 	do {
34*4882a593Smuzhiyun 		dl_control &= 0x00ffffff;
35*4882a593Smuzhiyun 		dl_control |= 0x0f000000;
36*4882a593Smuzhiyun 		cx18_av_write4_noretry(cx, CXADEC_DL_CTL, dl_control);
37*4882a593Smuzhiyun 		dl_control = cx18_av_read4(cx, CXADEC_DL_CTL);
38*4882a593Smuzhiyun 	} while ((dl_control & 0xff000000) != 0x0f000000);
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	/* Read and auto increment until at address 0x0000 */
41*4882a593Smuzhiyun 	while (dl_control & 0x3fff)
42*4882a593Smuzhiyun 		dl_control = cx18_av_read4(cx, CXADEC_DL_CTL);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	data = fw->data;
45*4882a593Smuzhiyun 	size = fw->size;
46*4882a593Smuzhiyun 	for (addr = 0; addr < size; addr++) {
47*4882a593Smuzhiyun 		dl_control &= 0xffff3fff; /* ignore top 2 bits of address */
48*4882a593Smuzhiyun 		expected = 0x0f000000 | ((u32)data[addr] << 16) | addr;
49*4882a593Smuzhiyun 		if (expected != dl_control) {
50*4882a593Smuzhiyun 			CX18_ERR_DEV(sd, "verification of %s firmware load failed: expected %#010x got %#010x\n",
51*4882a593Smuzhiyun 				     FWFILE, expected, dl_control);
52*4882a593Smuzhiyun 			ret = -EIO;
53*4882a593Smuzhiyun 			break;
54*4882a593Smuzhiyun 		}
55*4882a593Smuzhiyun 		dl_control = cx18_av_read4(cx, CXADEC_DL_CTL);
56*4882a593Smuzhiyun 	}
57*4882a593Smuzhiyun 	if (ret == 0)
58*4882a593Smuzhiyun 		CX18_INFO_DEV(sd, "verified load of %s firmware (%d bytes)\n",
59*4882a593Smuzhiyun 			      FWFILE, size);
60*4882a593Smuzhiyun 	return ret;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
cx18_av_loadfw(struct cx18 * cx)63*4882a593Smuzhiyun int cx18_av_loadfw(struct cx18 *cx)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct v4l2_subdev *sd = &cx->av_state.sd;
66*4882a593Smuzhiyun 	const struct firmware *fw = NULL;
67*4882a593Smuzhiyun 	u32 size;
68*4882a593Smuzhiyun 	u32 u, v;
69*4882a593Smuzhiyun 	const u8 *ptr;
70*4882a593Smuzhiyun 	int i;
71*4882a593Smuzhiyun 	int retries1 = 0;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	if (request_firmware(&fw, FWFILE, &cx->pci_dev->dev) != 0) {
74*4882a593Smuzhiyun 		CX18_ERR_DEV(sd, "unable to open firmware %s\n", FWFILE);
75*4882a593Smuzhiyun 		return -EINVAL;
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* The firmware load often has byte errors, so allow for several
79*4882a593Smuzhiyun 	   retries, both at byte level and at the firmware load level. */
80*4882a593Smuzhiyun 	while (retries1 < 5) {
81*4882a593Smuzhiyun 		cx18_av_write4_expect(cx, CXADEC_CHIP_CTRL, 0x00010000,
82*4882a593Smuzhiyun 					  0x00008430, 0xffffffff); /* cx25843 */
83*4882a593Smuzhiyun 		cx18_av_write_expect(cx, CXADEC_STD_DET_CTL, 0xf6, 0xf6, 0xff);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 		/* Reset the Mako core, Register is alias of CXADEC_CHIP_CTRL */
86*4882a593Smuzhiyun 		cx18_av_write4_expect(cx, 0x8100, 0x00010000,
87*4882a593Smuzhiyun 					  0x00008430, 0xffffffff); /* cx25843 */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 		/* Put the 8051 in reset and enable firmware upload */
90*4882a593Smuzhiyun 		cx18_av_write4_noretry(cx, CXADEC_DL_CTL, 0x0F000000);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 		ptr = fw->data;
93*4882a593Smuzhiyun 		size = fw->size;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 		for (i = 0; i < size; i++) {
96*4882a593Smuzhiyun 			u32 dl_control = 0x0F000000 | i | ((u32)ptr[i] << 16);
97*4882a593Smuzhiyun 			u32 value = 0;
98*4882a593Smuzhiyun 			int retries2;
99*4882a593Smuzhiyun 			int unrec_err = 0;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 			for (retries2 = 0; retries2 < CX18_MAX_MMIO_WR_RETRIES;
102*4882a593Smuzhiyun 			     retries2++) {
103*4882a593Smuzhiyun 				cx18_av_write4_noretry(cx, CXADEC_DL_CTL,
104*4882a593Smuzhiyun 						       dl_control);
105*4882a593Smuzhiyun 				udelay(10);
106*4882a593Smuzhiyun 				value = cx18_av_read4(cx, CXADEC_DL_CTL);
107*4882a593Smuzhiyun 				if (value == dl_control)
108*4882a593Smuzhiyun 					break;
109*4882a593Smuzhiyun 				/* Check if we can correct the byte by changing
110*4882a593Smuzhiyun 				   the address.  We can only write the lower
111*4882a593Smuzhiyun 				   address byte of the address. */
112*4882a593Smuzhiyun 				if ((value & 0x3F00) != (dl_control & 0x3F00)) {
113*4882a593Smuzhiyun 					unrec_err = 1;
114*4882a593Smuzhiyun 					break;
115*4882a593Smuzhiyun 				}
116*4882a593Smuzhiyun 			}
117*4882a593Smuzhiyun 			if (unrec_err || retries2 >= CX18_MAX_MMIO_WR_RETRIES)
118*4882a593Smuzhiyun 				break;
119*4882a593Smuzhiyun 		}
120*4882a593Smuzhiyun 		if (i == size)
121*4882a593Smuzhiyun 			break;
122*4882a593Smuzhiyun 		retries1++;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 	if (retries1 >= 5) {
125*4882a593Smuzhiyun 		CX18_ERR_DEV(sd, "unable to load firmware %s\n", FWFILE);
126*4882a593Smuzhiyun 		release_firmware(fw);
127*4882a593Smuzhiyun 		return -EIO;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	cx18_av_write4_expect(cx, CXADEC_DL_CTL,
131*4882a593Smuzhiyun 				0x03000000 | fw->size, 0x03000000, 0x13000000);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	CX18_INFO_DEV(sd, "loaded %s firmware (%d bytes)\n", FWFILE, size);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (cx18_av_verifyfw(cx, fw) == 0)
136*4882a593Smuzhiyun 		cx18_av_write4_expect(cx, CXADEC_DL_CTL,
137*4882a593Smuzhiyun 				0x13000000 | fw->size, 0x13000000, 0x13000000);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Output to the 416 */
140*4882a593Smuzhiyun 	cx18_av_and_or4(cx, CXADEC_PIN_CTRL1, ~0, 0x78000);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Audio input control 1 set to Sony mode */
143*4882a593Smuzhiyun 	/* Audio output input 2 is 0 for slave operation input */
144*4882a593Smuzhiyun 	/* 0xC4000914[5]: 0 = left sample on WS=0, 1 = left sample on WS=1 */
145*4882a593Smuzhiyun 	/* 0xC4000914[7]: 0 = Philips mode, 1 = Sony mode (1st SCK rising edge
146*4882a593Smuzhiyun 	   after WS transition for first bit of audio word. */
147*4882a593Smuzhiyun 	cx18_av_write4(cx, CXADEC_I2S_IN_CTL, 0x000000A0);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Audio output control 1 is set to Sony mode */
150*4882a593Smuzhiyun 	/* Audio output control 2 is set to 1 for master mode */
151*4882a593Smuzhiyun 	/* 0xC4000918[5]: 0 = left sample on WS=0, 1 = left sample on WS=1 */
152*4882a593Smuzhiyun 	/* 0xC4000918[7]: 0 = Philips mode, 1 = Sony mode (1st SCK rising edge
153*4882a593Smuzhiyun 	   after WS transition for first bit of audio word. */
154*4882a593Smuzhiyun 	/* 0xC4000918[8]: 0 = slave operation, 1 = master (SCK_OUT and WS_OUT
155*4882a593Smuzhiyun 	   are generated) */
156*4882a593Smuzhiyun 	cx18_av_write4(cx, CXADEC_I2S_OUT_CTL, 0x000001A0);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* set alt I2s master clock to /0x16 and enable alt divider i2s
159*4882a593Smuzhiyun 	   passthrough */
160*4882a593Smuzhiyun 	cx18_av_write4(cx, CXADEC_PIN_CFG3, 0x5600B687);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	cx18_av_write4_expect(cx, CXADEC_STD_DET_CTL, 0x000000F6, 0x000000F6,
163*4882a593Smuzhiyun 								  0x3F00FFFF);
164*4882a593Smuzhiyun 	/* CxDevWrReg(CXADEC_STD_DET_CTL, 0x000000FF); */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Set bit 0 in register 0x9CC to signify that this is MiniMe. */
167*4882a593Smuzhiyun 	/* Register 0x09CC is defined by the Merlin firmware, and doesn't
168*4882a593Smuzhiyun 	   have a name in the spec. */
169*4882a593Smuzhiyun 	cx18_av_write4(cx, 0x09CC, 1);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	v = cx18_read_reg(cx, CX18_AUDIO_ENABLE);
172*4882a593Smuzhiyun 	/* If bit 11 is 1, clear bit 10 */
173*4882a593Smuzhiyun 	if (v & 0x800)
174*4882a593Smuzhiyun 		cx18_write_reg_expect(cx, v & 0xFFFFFBFF, CX18_AUDIO_ENABLE,
175*4882a593Smuzhiyun 				      0, 0x400);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Toggle the AI1 MUX */
178*4882a593Smuzhiyun 	v = cx18_read_reg(cx, CX18_AUDIO_ENABLE);
179*4882a593Smuzhiyun 	u = v & CX18_AI1_MUX_MASK;
180*4882a593Smuzhiyun 	v &= ~CX18_AI1_MUX_MASK;
181*4882a593Smuzhiyun 	if (u == CX18_AI1_MUX_843_I2S || u == CX18_AI1_MUX_INVALID) {
182*4882a593Smuzhiyun 		/* Switch to I2S1 */
183*4882a593Smuzhiyun 		v |= CX18_AI1_MUX_I2S1;
184*4882a593Smuzhiyun 		cx18_write_reg_expect(cx, v | 0xb00, CX18_AUDIO_ENABLE,
185*4882a593Smuzhiyun 				      v, CX18_AI1_MUX_MASK);
186*4882a593Smuzhiyun 		/* Switch back to the A/V decoder core I2S output */
187*4882a593Smuzhiyun 		v = (v & ~CX18_AI1_MUX_MASK) | CX18_AI1_MUX_843_I2S;
188*4882a593Smuzhiyun 	} else {
189*4882a593Smuzhiyun 		/* Switch to the A/V decoder core I2S output */
190*4882a593Smuzhiyun 		v |= CX18_AI1_MUX_843_I2S;
191*4882a593Smuzhiyun 		cx18_write_reg_expect(cx, v | 0xb00, CX18_AUDIO_ENABLE,
192*4882a593Smuzhiyun 				      v, CX18_AI1_MUX_MASK);
193*4882a593Smuzhiyun 		/* Switch back to I2S1 or I2S2 */
194*4882a593Smuzhiyun 		v = (v & ~CX18_AI1_MUX_MASK) | u;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 	cx18_write_reg_expect(cx, v | 0xb00, CX18_AUDIO_ENABLE,
197*4882a593Smuzhiyun 			      v, CX18_AI1_MUX_MASK);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Enable WW auto audio standard detection */
200*4882a593Smuzhiyun 	v = cx18_av_read4(cx, CXADEC_STD_DET_CTL);
201*4882a593Smuzhiyun 	v |= 0xFF;   /* Auto by default */
202*4882a593Smuzhiyun 	v |= 0x400;  /* Stereo by default */
203*4882a593Smuzhiyun 	v |= 0x14000000;
204*4882a593Smuzhiyun 	cx18_av_write4_expect(cx, CXADEC_STD_DET_CTL, v, v, 0x3F00FFFF);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	release_firmware(fw);
207*4882a593Smuzhiyun 	return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun MODULE_FIRMWARE(FWFILE);
211