xref: /OK3568_Linux_fs/kernel/drivers/media/pci/cobalt/cobalt-driver.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  cobalt driver internal defines and structures
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Derived from cx18-driver.h
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Copyright 2012-2015 Cisco Systems, Inc. and/or its affiliates.
8*4882a593Smuzhiyun  *  All rights reserved.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef COBALT_DRIVER_H
12*4882a593Smuzhiyun #define COBALT_DRIVER_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/list.h>
20*4882a593Smuzhiyun #include <linux/workqueue.h>
21*4882a593Smuzhiyun #include <linux/mutex.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <media/v4l2-common.h>
24*4882a593Smuzhiyun #include <media/v4l2-ioctl.h>
25*4882a593Smuzhiyun #include <media/v4l2-device.h>
26*4882a593Smuzhiyun #include <media/v4l2-fh.h>
27*4882a593Smuzhiyun #include <media/videobuf2-v4l2.h>
28*4882a593Smuzhiyun #include <media/videobuf2-dma-sg.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "m00233_video_measure_memmap_package.h"
31*4882a593Smuzhiyun #include "m00235_fdma_packer_memmap_package.h"
32*4882a593Smuzhiyun #include "m00389_cvi_memmap_package.h"
33*4882a593Smuzhiyun #include "m00460_evcnt_memmap_package.h"
34*4882a593Smuzhiyun #include "m00473_freewheel_memmap_package.h"
35*4882a593Smuzhiyun #include "m00479_clk_loss_detector_memmap_package.h"
36*4882a593Smuzhiyun #include "m00514_syncgen_flow_evcnt_memmap_package.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* System device ID */
39*4882a593Smuzhiyun #define PCI_DEVICE_ID_COBALT	0x2732
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Number of cobalt device nodes. */
42*4882a593Smuzhiyun #define COBALT_NUM_INPUTS	4
43*4882a593Smuzhiyun #define COBALT_NUM_NODES	6
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Number of cobalt device streams. */
46*4882a593Smuzhiyun #define COBALT_NUM_STREAMS	12
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define COBALT_HSMA_IN_NODE	4
49*4882a593Smuzhiyun #define COBALT_HSMA_OUT_NODE	5
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* Cobalt audio streams */
52*4882a593Smuzhiyun #define COBALT_AUDIO_IN_STREAM	6
53*4882a593Smuzhiyun #define COBALT_AUDIO_OUT_STREAM 11
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* DMA stuff */
56*4882a593Smuzhiyun #define DMA_CHANNELS_MAX	16
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* i2c stuff */
59*4882a593Smuzhiyun #define I2C_CLIENTS_MAX		16
60*4882a593Smuzhiyun #define COBALT_NUM_ADAPTERS	5
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define COBALT_CLK		50000000
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* System status register */
65*4882a593Smuzhiyun #define COBALT_SYSSTAT_DIP0_MSK			BIT(0)
66*4882a593Smuzhiyun #define COBALT_SYSSTAT_DIP1_MSK			BIT(1)
67*4882a593Smuzhiyun #define COBALT_SYSSTAT_HSMA_PRSNTN_MSK		BIT(2)
68*4882a593Smuzhiyun #define COBALT_SYSSTAT_FLASH_RDYBSYN_MSK	BIT(3)
69*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI0_5V_MSK		BIT(4)
70*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI0_INT1_MSK		BIT(5)
71*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI0_INT2_MSK		BIT(6)
72*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI0_LOST_DATA_MSK	BIT(7)
73*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI1_5V_MSK		BIT(8)
74*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI1_INT1_MSK		BIT(9)
75*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI1_INT2_MSK		BIT(10)
76*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI1_LOST_DATA_MSK	BIT(11)
77*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI2_5V_MSK		BIT(12)
78*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI2_INT1_MSK		BIT(13)
79*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI2_INT2_MSK		BIT(14)
80*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI2_LOST_DATA_MSK	BIT(15)
81*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI3_5V_MSK		BIT(16)
82*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI3_INT1_MSK		BIT(17)
83*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI3_INT2_MSK		BIT(18)
84*4882a593Smuzhiyun #define COBALT_SYSSTAT_VI3_LOST_DATA_MSK	BIT(19)
85*4882a593Smuzhiyun #define COBALT_SYSSTAT_VIHSMA_5V_MSK		BIT(20)
86*4882a593Smuzhiyun #define COBALT_SYSSTAT_VIHSMA_INT1_MSK		BIT(21)
87*4882a593Smuzhiyun #define COBALT_SYSSTAT_VIHSMA_INT2_MSK		BIT(22)
88*4882a593Smuzhiyun #define COBALT_SYSSTAT_VIHSMA_LOST_DATA_MSK	BIT(23)
89*4882a593Smuzhiyun #define COBALT_SYSSTAT_VOHSMA_INT1_MSK		BIT(24)
90*4882a593Smuzhiyun #define COBALT_SYSSTAT_VOHSMA_PLL_LOCKED_MSK	BIT(25)
91*4882a593Smuzhiyun #define COBALT_SYSSTAT_VOHSMA_LOST_DATA_MSK	BIT(26)
92*4882a593Smuzhiyun #define COBALT_SYSSTAT_AUD_PLL_LOCKED_MSK	BIT(28)
93*4882a593Smuzhiyun #define COBALT_SYSSTAT_AUD_IN_LOST_DATA_MSK	BIT(29)
94*4882a593Smuzhiyun #define COBALT_SYSSTAT_AUD_OUT_LOST_DATA_MSK	BIT(30)
95*4882a593Smuzhiyun #define COBALT_SYSSTAT_PCIE_SMBCLK_MSK		BIT(31)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Cobalt memory map */
98*4882a593Smuzhiyun #define COBALT_I2C_0_BASE			0x0
99*4882a593Smuzhiyun #define COBALT_I2C_1_BASE			0x080
100*4882a593Smuzhiyun #define COBALT_I2C_2_BASE			0x100
101*4882a593Smuzhiyun #define COBALT_I2C_3_BASE			0x180
102*4882a593Smuzhiyun #define COBALT_I2C_HSMA_BASE			0x200
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define COBALT_SYS_CTRL_BASE			0x400
105*4882a593Smuzhiyun #define COBALT_SYS_CTRL_HSMA_TX_ENABLE_BIT	1
106*4882a593Smuzhiyun #define COBALT_SYS_CTRL_VIDEO_RX_RESETN_BIT(n)	(4 + 4 * (n))
107*4882a593Smuzhiyun #define COBALT_SYS_CTRL_NRESET_TO_HDMI_BIT(n)	(5 + 4 * (n))
108*4882a593Smuzhiyun #define COBALT_SYS_CTRL_HPD_TO_CONNECTOR_BIT(n)	(6 + 4 * (n))
109*4882a593Smuzhiyun #define COBALT_SYS_CTRL_AUDIO_IPP_RESETN_BIT(n)	(7 + 4 * (n))
110*4882a593Smuzhiyun #define COBALT_SYS_CTRL_PWRDN0_TO_HSMA_TX_BIT	24
111*4882a593Smuzhiyun #define COBALT_SYS_CTRL_VIDEO_TX_RESETN_BIT	25
112*4882a593Smuzhiyun #define COBALT_SYS_CTRL_AUDIO_OPP_RESETN_BIT	27
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define COBALT_SYS_STAT_BASE			0x500
115*4882a593Smuzhiyun #define COBALT_SYS_STAT_MASK			(COBALT_SYS_STAT_BASE + 0x08)
116*4882a593Smuzhiyun #define COBALT_SYS_STAT_EDGE			(COBALT_SYS_STAT_BASE + 0x0c)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define COBALT_HDL_INFO_BASE			0x4800
119*4882a593Smuzhiyun #define COBALT_HDL_INFO_SIZE			0x200
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define COBALT_VID_BASE				0x10000
122*4882a593Smuzhiyun #define COBALT_VID_SIZE				0x1000
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define COBALT_CVI(cobalt, c) \
125*4882a593Smuzhiyun 	(cobalt->bar1 + COBALT_VID_BASE + (c) * COBALT_VID_SIZE)
126*4882a593Smuzhiyun #define COBALT_CVI_VMR(cobalt, c) \
127*4882a593Smuzhiyun 	(cobalt->bar1 + COBALT_VID_BASE + (c) * COBALT_VID_SIZE + 0x100)
128*4882a593Smuzhiyun #define COBALT_CVI_EVCNT(cobalt, c) \
129*4882a593Smuzhiyun 	(cobalt->bar1 + COBALT_VID_BASE + (c) * COBALT_VID_SIZE + 0x200)
130*4882a593Smuzhiyun #define COBALT_CVI_FREEWHEEL(cobalt, c) \
131*4882a593Smuzhiyun 	(cobalt->bar1 + COBALT_VID_BASE + (c) * COBALT_VID_SIZE + 0x300)
132*4882a593Smuzhiyun #define COBALT_CVI_CLK_LOSS(cobalt, c) \
133*4882a593Smuzhiyun 	(cobalt->bar1 + COBALT_VID_BASE + (c) * COBALT_VID_SIZE + 0x400)
134*4882a593Smuzhiyun #define COBALT_CVI_PACKER(cobalt, c) \
135*4882a593Smuzhiyun 	(cobalt->bar1 + COBALT_VID_BASE + (c) * COBALT_VID_SIZE + 0x500)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define COBALT_TX_BASE(cobalt) (cobalt->bar1 + COBALT_VID_BASE + 0x5000)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define DMA_INTERRUPT_STATUS_REG		0x08
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define COBALT_HDL_SEARCH_STR			"** HDL version info **"
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* Cobalt CPU bus interface */
144*4882a593Smuzhiyun #define COBALT_BUS_BAR1_BASE			0x600
145*4882a593Smuzhiyun #define COBALT_BUS_SRAM_BASE			0x0
146*4882a593Smuzhiyun #define COBALT_BUS_CPLD_BASE			0x00600000
147*4882a593Smuzhiyun #define COBALT_BUS_FLASH_BASE			0x08000000
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* FDMA to PCIe packing */
150*4882a593Smuzhiyun #define COBALT_BYTES_PER_PIXEL_YUYV		2
151*4882a593Smuzhiyun #define COBALT_BYTES_PER_PIXEL_RGB24		3
152*4882a593Smuzhiyun #define COBALT_BYTES_PER_PIXEL_RGB32		4
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* debugging */
155*4882a593Smuzhiyun extern int cobalt_debug;
156*4882a593Smuzhiyun extern int cobalt_ignore_err;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define cobalt_err(fmt, arg...)  v4l2_err(&cobalt->v4l2_dev, fmt, ## arg)
159*4882a593Smuzhiyun #define cobalt_warn(fmt, arg...) v4l2_warn(&cobalt->v4l2_dev, fmt, ## arg)
160*4882a593Smuzhiyun #define cobalt_info(fmt, arg...) v4l2_info(&cobalt->v4l2_dev, fmt, ## arg)
161*4882a593Smuzhiyun #define cobalt_dbg(level, fmt, arg...) \
162*4882a593Smuzhiyun 	v4l2_dbg(level, cobalt_debug, &cobalt->v4l2_dev, fmt, ## arg)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun struct cobalt;
165*4882a593Smuzhiyun struct cobalt_i2c_regs;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Per I2C bus private algo callback data */
168*4882a593Smuzhiyun struct cobalt_i2c_data {
169*4882a593Smuzhiyun 	struct cobalt *cobalt;
170*4882a593Smuzhiyun 	struct cobalt_i2c_regs __iomem *regs;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct pci_consistent_buffer {
174*4882a593Smuzhiyun 	void *virt;
175*4882a593Smuzhiyun 	dma_addr_t bus;
176*4882a593Smuzhiyun 	size_t bytes;
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun struct sg_dma_desc_info {
180*4882a593Smuzhiyun 	void *virt;
181*4882a593Smuzhiyun 	dma_addr_t bus;
182*4882a593Smuzhiyun 	unsigned size;
183*4882a593Smuzhiyun 	void *last_desc_virt;
184*4882a593Smuzhiyun 	struct device *dev;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define COBALT_MAX_WIDTH			1920
188*4882a593Smuzhiyun #define COBALT_MAX_HEIGHT			1200
189*4882a593Smuzhiyun #define COBALT_MAX_BPP				3
190*4882a593Smuzhiyun #define COBALT_MAX_FRAMESZ \
191*4882a593Smuzhiyun 	(COBALT_MAX_WIDTH * COBALT_MAX_HEIGHT * COBALT_MAX_BPP)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define NR_BUFS					VIDEO_MAX_FRAME
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define COBALT_STREAM_FL_DMA_IRQ		0
196*4882a593Smuzhiyun #define COBALT_STREAM_FL_ADV_IRQ		1
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun struct cobalt_buffer {
199*4882a593Smuzhiyun 	struct vb2_v4l2_buffer vb;
200*4882a593Smuzhiyun 	struct list_head list;
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static inline
to_cobalt_buffer(struct vb2_v4l2_buffer * vb2)204*4882a593Smuzhiyun struct cobalt_buffer *to_cobalt_buffer(struct vb2_v4l2_buffer *vb2)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	return container_of(vb2, struct cobalt_buffer, vb);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun struct cobalt_stream {
210*4882a593Smuzhiyun 	struct video_device vdev;
211*4882a593Smuzhiyun 	struct vb2_queue q;
212*4882a593Smuzhiyun 	struct list_head bufs;
213*4882a593Smuzhiyun 	struct i2c_adapter *i2c_adap;
214*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
215*4882a593Smuzhiyun 	struct mutex lock;
216*4882a593Smuzhiyun 	spinlock_t irqlock;
217*4882a593Smuzhiyun 	struct v4l2_dv_timings timings;
218*4882a593Smuzhiyun 	u32 input;
219*4882a593Smuzhiyun 	u32 pad_source;
220*4882a593Smuzhiyun 	u32 width, height, bpp;
221*4882a593Smuzhiyun 	u32 stride;
222*4882a593Smuzhiyun 	u32 pixfmt;
223*4882a593Smuzhiyun 	u32 sequence;
224*4882a593Smuzhiyun 	u32 colorspace;
225*4882a593Smuzhiyun 	u32 xfer_func;
226*4882a593Smuzhiyun 	u32 ycbcr_enc;
227*4882a593Smuzhiyun 	u32 quantization;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	u8 dma_channel;
230*4882a593Smuzhiyun 	int video_channel;
231*4882a593Smuzhiyun 	unsigned dma_fifo_mask;
232*4882a593Smuzhiyun 	unsigned adv_irq_mask;
233*4882a593Smuzhiyun 	struct sg_dma_desc_info dma_desc_info[NR_BUFS];
234*4882a593Smuzhiyun 	unsigned long flags;
235*4882a593Smuzhiyun 	bool unstable_frame;
236*4882a593Smuzhiyun 	bool enable_cvi;
237*4882a593Smuzhiyun 	bool enable_freewheel;
238*4882a593Smuzhiyun 	unsigned skip_first_frames;
239*4882a593Smuzhiyun 	bool is_output;
240*4882a593Smuzhiyun 	bool is_audio;
241*4882a593Smuzhiyun 	bool is_dummy;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	struct cobalt *cobalt;
244*4882a593Smuzhiyun 	struct snd_cobalt_card *alsa;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun struct snd_cobalt_card;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* Struct to hold info about cobalt cards */
250*4882a593Smuzhiyun struct cobalt {
251*4882a593Smuzhiyun 	int instance;
252*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
253*4882a593Smuzhiyun 	struct v4l2_device v4l2_dev;
254*4882a593Smuzhiyun 	/* serialize PCI access in cobalt_s_bit_sysctrl() */
255*4882a593Smuzhiyun 	struct mutex pci_lock;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	void __iomem *bar0, *bar1;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	u8 card_rev;
260*4882a593Smuzhiyun 	u16 device_id;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* device nodes */
263*4882a593Smuzhiyun 	struct cobalt_stream streams[DMA_CHANNELS_MAX];
264*4882a593Smuzhiyun 	struct i2c_adapter i2c_adap[COBALT_NUM_ADAPTERS];
265*4882a593Smuzhiyun 	struct cobalt_i2c_data i2c_data[COBALT_NUM_ADAPTERS];
266*4882a593Smuzhiyun 	bool have_hsma_rx;
267*4882a593Smuzhiyun 	bool have_hsma_tx;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* irq */
270*4882a593Smuzhiyun 	struct workqueue_struct *irq_work_queues;
271*4882a593Smuzhiyun 	struct work_struct irq_work_queue;              /* work entry */
272*4882a593Smuzhiyun 	/* irq counters */
273*4882a593Smuzhiyun 	u32 irq_adv1;
274*4882a593Smuzhiyun 	u32 irq_adv2;
275*4882a593Smuzhiyun 	u32 irq_advout;
276*4882a593Smuzhiyun 	u32 irq_dma_tot;
277*4882a593Smuzhiyun 	u32 irq_dma[COBALT_NUM_STREAMS];
278*4882a593Smuzhiyun 	u32 irq_none;
279*4882a593Smuzhiyun 	u32 irq_full_fifo;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* omnitek dma */
282*4882a593Smuzhiyun 	int dma_channels;
283*4882a593Smuzhiyun 	int first_fifo_channel;
284*4882a593Smuzhiyun 	bool pci_32_bit;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	char hdl_info[COBALT_HDL_INFO_SIZE];
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* NOR flash */
289*4882a593Smuzhiyun 	struct mtd_info *mtd;
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
to_cobalt(struct v4l2_device * v4l2_dev)292*4882a593Smuzhiyun static inline struct cobalt *to_cobalt(struct v4l2_device *v4l2_dev)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	return container_of(v4l2_dev, struct cobalt, v4l2_dev);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
cobalt_write_bar0(struct cobalt * cobalt,u32 reg,u32 val)297*4882a593Smuzhiyun static inline void cobalt_write_bar0(struct cobalt *cobalt, u32 reg, u32 val)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	iowrite32(val, cobalt->bar0 + reg);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
cobalt_read_bar0(struct cobalt * cobalt,u32 reg)302*4882a593Smuzhiyun static inline u32 cobalt_read_bar0(struct cobalt *cobalt, u32 reg)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	return ioread32(cobalt->bar0 + reg);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
cobalt_write_bar1(struct cobalt * cobalt,u32 reg,u32 val)307*4882a593Smuzhiyun static inline void cobalt_write_bar1(struct cobalt *cobalt, u32 reg, u32 val)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	iowrite32(val, cobalt->bar1 + reg);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
cobalt_read_bar1(struct cobalt * cobalt,u32 reg)312*4882a593Smuzhiyun static inline u32 cobalt_read_bar1(struct cobalt *cobalt, u32 reg)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	return ioread32(cobalt->bar1 + reg);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
cobalt_g_sysctrl(struct cobalt * cobalt)317*4882a593Smuzhiyun static inline u32 cobalt_g_sysctrl(struct cobalt *cobalt)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	return cobalt_read_bar1(cobalt, COBALT_SYS_CTRL_BASE);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
cobalt_s_bit_sysctrl(struct cobalt * cobalt,int bit,int val)322*4882a593Smuzhiyun static inline void cobalt_s_bit_sysctrl(struct cobalt *cobalt,
323*4882a593Smuzhiyun 					int bit, int val)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	u32 ctrl;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	mutex_lock(&cobalt->pci_lock);
328*4882a593Smuzhiyun 	ctrl = cobalt_read_bar1(cobalt, COBALT_SYS_CTRL_BASE);
329*4882a593Smuzhiyun 	cobalt_write_bar1(cobalt, COBALT_SYS_CTRL_BASE,
330*4882a593Smuzhiyun 			(ctrl & ~(1UL << bit)) | (val << bit));
331*4882a593Smuzhiyun 	mutex_unlock(&cobalt->pci_lock);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
cobalt_g_sysstat(struct cobalt * cobalt)334*4882a593Smuzhiyun static inline u32 cobalt_g_sysstat(struct cobalt *cobalt)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	return cobalt_read_bar1(cobalt, COBALT_SYS_STAT_BASE);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define ADRS_REG (bar1 + COBALT_BUS_BAR1_BASE + 0)
340*4882a593Smuzhiyun #define LOWER_DATA (bar1 + COBALT_BUS_BAR1_BASE + 4)
341*4882a593Smuzhiyun #define UPPER_DATA (bar1 + COBALT_BUS_BAR1_BASE + 6)
342*4882a593Smuzhiyun 
cobalt_bus_read32(void __iomem * bar1,u32 bus_adrs)343*4882a593Smuzhiyun static inline u32 cobalt_bus_read32(void __iomem *bar1, u32 bus_adrs)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	iowrite32(bus_adrs, ADRS_REG);
346*4882a593Smuzhiyun 	return ioread32(LOWER_DATA);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
cobalt_bus_write16(void __iomem * bar1,u32 bus_adrs,u16 data)349*4882a593Smuzhiyun static inline void cobalt_bus_write16(void __iomem *bar1,
350*4882a593Smuzhiyun 				      u32 bus_adrs, u16 data)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	iowrite32(bus_adrs, ADRS_REG);
353*4882a593Smuzhiyun 	if (bus_adrs & 2)
354*4882a593Smuzhiyun 		iowrite16(data, UPPER_DATA);
355*4882a593Smuzhiyun 	else
356*4882a593Smuzhiyun 		iowrite16(data, LOWER_DATA);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
cobalt_bus_write32(void __iomem * bar1,u32 bus_adrs,u16 data)359*4882a593Smuzhiyun static inline void cobalt_bus_write32(void __iomem *bar1,
360*4882a593Smuzhiyun 				      u32 bus_adrs, u16 data)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	iowrite32(bus_adrs, ADRS_REG);
363*4882a593Smuzhiyun 	if (bus_adrs & 2)
364*4882a593Smuzhiyun 		iowrite32(data, UPPER_DATA);
365*4882a593Smuzhiyun 	else
366*4882a593Smuzhiyun 		iowrite32(data, LOWER_DATA);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /*==============Prototypes==================*/
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun void cobalt_pcie_status_show(struct cobalt *cobalt);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun #endif
374