xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/tw9910.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * tw9910 Video Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Jacopo Mondi <jacopo+renesas@jmondi.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2008 Renesas Solutions Corp.
8*4882a593Smuzhiyun  * Kuninori Morimoto <morimoto.kuninori@renesas.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Based on ov772x driver,
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Copyright (C) 2008 Kuninori Morimoto <morimoto.kuninori@renesas.com>
13*4882a593Smuzhiyun  * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
14*4882a593Smuzhiyun  * Copyright (C) 2008 Magnus Damm
15*4882a593Smuzhiyun  * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
21*4882a593Smuzhiyun #include <linux/i2c.h>
22*4882a593Smuzhiyun #include <linux/init.h>
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/v4l2-mediabus.h>
27*4882a593Smuzhiyun #include <linux/videodev2.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <media/i2c/tw9910.h>
30*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define GET_ID(val)  ((val & 0xF8) >> 3)
33*4882a593Smuzhiyun #define GET_REV(val) (val & 0x07)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * register offset
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun #define ID		0x00 /* Product ID Code Register */
39*4882a593Smuzhiyun #define STATUS1		0x01 /* Chip Status Register I */
40*4882a593Smuzhiyun #define INFORM		0x02 /* Input Format */
41*4882a593Smuzhiyun #define OPFORM		0x03 /* Output Format Control Register */
42*4882a593Smuzhiyun #define DLYCTR		0x04 /* Hysteresis and HSYNC Delay Control */
43*4882a593Smuzhiyun #define OUTCTR1		0x05 /* Output Control I */
44*4882a593Smuzhiyun #define ACNTL1		0x06 /* Analog Control Register 1 */
45*4882a593Smuzhiyun #define CROP_HI		0x07 /* Cropping Register, High */
46*4882a593Smuzhiyun #define VDELAY_LO	0x08 /* Vertical Delay Register, Low */
47*4882a593Smuzhiyun #define VACTIVE_LO	0x09 /* Vertical Active Register, Low */
48*4882a593Smuzhiyun #define HDELAY_LO	0x0A /* Horizontal Delay Register, Low */
49*4882a593Smuzhiyun #define HACTIVE_LO	0x0B /* Horizontal Active Register, Low */
50*4882a593Smuzhiyun #define CNTRL1		0x0C /* Control Register I */
51*4882a593Smuzhiyun #define VSCALE_LO	0x0D /* Vertical Scaling Register, Low */
52*4882a593Smuzhiyun #define SCALE_HI	0x0E /* Scaling Register, High */
53*4882a593Smuzhiyun #define HSCALE_LO	0x0F /* Horizontal Scaling Register, Low */
54*4882a593Smuzhiyun #define BRIGHT		0x10 /* BRIGHTNESS Control Register */
55*4882a593Smuzhiyun #define CONTRAST	0x11 /* CONTRAST Control Register */
56*4882a593Smuzhiyun #define SHARPNESS	0x12 /* SHARPNESS Control Register I */
57*4882a593Smuzhiyun #define SAT_U		0x13 /* Chroma (U) Gain Register */
58*4882a593Smuzhiyun #define SAT_V		0x14 /* Chroma (V) Gain Register */
59*4882a593Smuzhiyun #define HUE		0x15 /* Hue Control Register */
60*4882a593Smuzhiyun #define CORING1		0x17
61*4882a593Smuzhiyun #define CORING2		0x18 /* Coring and IF compensation */
62*4882a593Smuzhiyun #define VBICNTL		0x19 /* VBI Control Register */
63*4882a593Smuzhiyun #define ACNTL2		0x1A /* Analog Control 2 */
64*4882a593Smuzhiyun #define OUTCTR2		0x1B /* Output Control 2 */
65*4882a593Smuzhiyun #define SDT		0x1C /* Standard Selection */
66*4882a593Smuzhiyun #define SDTR		0x1D /* Standard Recognition */
67*4882a593Smuzhiyun #define TEST		0x1F /* Test Control Register */
68*4882a593Smuzhiyun #define CLMPG		0x20 /* Clamping Gain */
69*4882a593Smuzhiyun #define IAGC		0x21 /* Individual AGC Gain */
70*4882a593Smuzhiyun #define AGCGAIN		0x22 /* AGC Gain */
71*4882a593Smuzhiyun #define PEAKWT		0x23 /* White Peak Threshold */
72*4882a593Smuzhiyun #define CLMPL		0x24 /* Clamp level */
73*4882a593Smuzhiyun #define SYNCT		0x25 /* Sync Amplitude */
74*4882a593Smuzhiyun #define MISSCNT		0x26 /* Sync Miss Count Register */
75*4882a593Smuzhiyun #define PCLAMP		0x27 /* Clamp Position Register */
76*4882a593Smuzhiyun #define VCNTL1		0x28 /* Vertical Control I */
77*4882a593Smuzhiyun #define VCNTL2		0x29 /* Vertical Control II */
78*4882a593Smuzhiyun #define CKILL		0x2A /* Color Killer Level Control */
79*4882a593Smuzhiyun #define COMB		0x2B /* Comb Filter Control */
80*4882a593Smuzhiyun #define LDLY		0x2C /* Luma Delay and H Filter Control */
81*4882a593Smuzhiyun #define MISC1		0x2D /* Miscellaneous Control I */
82*4882a593Smuzhiyun #define LOOP		0x2E /* LOOP Control Register */
83*4882a593Smuzhiyun #define MISC2		0x2F /* Miscellaneous Control II */
84*4882a593Smuzhiyun #define MVSN		0x30 /* Macrovision Detection */
85*4882a593Smuzhiyun #define STATUS2		0x31 /* Chip STATUS II */
86*4882a593Smuzhiyun #define HFREF		0x32 /* H monitor */
87*4882a593Smuzhiyun #define CLMD		0x33 /* CLAMP MODE */
88*4882a593Smuzhiyun #define IDCNTL		0x34 /* ID Detection Control */
89*4882a593Smuzhiyun #define CLCNTL1		0x35 /* Clamp Control I */
90*4882a593Smuzhiyun #define ANAPLLCTL	0x4C
91*4882a593Smuzhiyun #define VBIMIN		0x4D
92*4882a593Smuzhiyun #define HSLOWCTL	0x4E
93*4882a593Smuzhiyun #define WSS3		0x4F
94*4882a593Smuzhiyun #define FILLDATA	0x50
95*4882a593Smuzhiyun #define SDID		0x51
96*4882a593Smuzhiyun #define DID		0x52
97*4882a593Smuzhiyun #define WSS1		0x53
98*4882a593Smuzhiyun #define WSS2		0x54
99*4882a593Smuzhiyun #define VVBI		0x55
100*4882a593Smuzhiyun #define LCTL6		0x56
101*4882a593Smuzhiyun #define LCTL7		0x57
102*4882a593Smuzhiyun #define LCTL8		0x58
103*4882a593Smuzhiyun #define LCTL9		0x59
104*4882a593Smuzhiyun #define LCTL10		0x5A
105*4882a593Smuzhiyun #define LCTL11		0x5B
106*4882a593Smuzhiyun #define LCTL12		0x5C
107*4882a593Smuzhiyun #define LCTL13		0x5D
108*4882a593Smuzhiyun #define LCTL14		0x5E
109*4882a593Smuzhiyun #define LCTL15		0x5F
110*4882a593Smuzhiyun #define LCTL16		0x60
111*4882a593Smuzhiyun #define LCTL17		0x61
112*4882a593Smuzhiyun #define LCTL18		0x62
113*4882a593Smuzhiyun #define LCTL19		0x63
114*4882a593Smuzhiyun #define LCTL20		0x64
115*4882a593Smuzhiyun #define LCTL21		0x65
116*4882a593Smuzhiyun #define LCTL22		0x66
117*4882a593Smuzhiyun #define LCTL23		0x67
118*4882a593Smuzhiyun #define LCTL24		0x68
119*4882a593Smuzhiyun #define LCTL25		0x69
120*4882a593Smuzhiyun #define LCTL26		0x6A
121*4882a593Smuzhiyun #define HSBEGIN		0x6B
122*4882a593Smuzhiyun #define HSEND		0x6C
123*4882a593Smuzhiyun #define OVSDLY		0x6D
124*4882a593Smuzhiyun #define OVSEND		0x6E
125*4882a593Smuzhiyun #define VBIDELAY	0x6F
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * register detail
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* INFORM */
132*4882a593Smuzhiyun #define FC27_ON     0x40 /* 1 : Input crystal clock frequency is 27MHz */
133*4882a593Smuzhiyun #define FC27_FF     0x00 /* 0 : Square pixel mode. */
134*4882a593Smuzhiyun 			 /*     Must use 24.54MHz for 60Hz field rate */
135*4882a593Smuzhiyun 			 /*     source or 29.5MHz for 50Hz field rate */
136*4882a593Smuzhiyun #define IFSEL_S     0x10 /* 01 : S-video decoding */
137*4882a593Smuzhiyun #define IFSEL_C     0x00 /* 00 : Composite video decoding */
138*4882a593Smuzhiyun 			 /* Y input video selection */
139*4882a593Smuzhiyun #define YSEL_M0     0x00 /*  00 : Mux0 selected */
140*4882a593Smuzhiyun #define YSEL_M1     0x04 /*  01 : Mux1 selected */
141*4882a593Smuzhiyun #define YSEL_M2     0x08 /*  10 : Mux2 selected */
142*4882a593Smuzhiyun #define YSEL_M3     0x10 /*  11 : Mux3 selected */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* OPFORM */
145*4882a593Smuzhiyun #define MODE        0x80 /* 0 : CCIR601 compatible YCrCb 4:2:2 format */
146*4882a593Smuzhiyun 			 /* 1 : ITU-R-656 compatible data sequence format */
147*4882a593Smuzhiyun #define LEN         0x40 /* 0 : 8-bit YCrCb 4:2:2 output format */
148*4882a593Smuzhiyun 			 /* 1 : 16-bit YCrCb 4:2:2 output format.*/
149*4882a593Smuzhiyun #define LLCMODE     0x20 /* 1 : LLC output mode. */
150*4882a593Smuzhiyun 			 /* 0 : free-run output mode */
151*4882a593Smuzhiyun #define AINC        0x10 /* Serial interface auto-indexing control */
152*4882a593Smuzhiyun 			 /* 0 : auto-increment */
153*4882a593Smuzhiyun 			 /* 1 : non-auto */
154*4882a593Smuzhiyun #define VSCTL       0x08 /* 1 : Vertical out ctrl by DVALID */
155*4882a593Smuzhiyun 			 /* 0 : Vertical out ctrl by HACTIVE and DVALID */
156*4882a593Smuzhiyun #define OEN_TRI_SEL_MASK	0x07
157*4882a593Smuzhiyun #define OEN_TRI_SEL_ALL_ON	0x00 /* Enable output for Rev0/Rev1 */
158*4882a593Smuzhiyun #define OEN_TRI_SEL_ALL_OFF_r0	0x06 /* All tri-stated for Rev0 */
159*4882a593Smuzhiyun #define OEN_TRI_SEL_ALL_OFF_r1	0x07 /* All tri-stated for Rev1 */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* OUTCTR1 */
162*4882a593Smuzhiyun #define VSP_LO      0x00 /* 0 : VS pin output polarity is active low */
163*4882a593Smuzhiyun #define VSP_HI      0x80 /* 1 : VS pin output polarity is active high. */
164*4882a593Smuzhiyun 			 /* VS pin output control */
165*4882a593Smuzhiyun #define VSSL_VSYNC  0x00 /*   0 : VSYNC  */
166*4882a593Smuzhiyun #define VSSL_VACT   0x10 /*   1 : VACT   */
167*4882a593Smuzhiyun #define VSSL_FIELD  0x20 /*   2 : FIELD  */
168*4882a593Smuzhiyun #define VSSL_VVALID 0x30 /*   3 : VVALID */
169*4882a593Smuzhiyun #define VSSL_ZERO   0x70 /*   7 : 0      */
170*4882a593Smuzhiyun #define HSP_LOW     0x00 /* 0 : HS pin output polarity is active low */
171*4882a593Smuzhiyun #define HSP_HI      0x08 /* 1 : HS pin output polarity is active high.*/
172*4882a593Smuzhiyun 			 /* HS pin output control */
173*4882a593Smuzhiyun #define HSSL_HACT   0x00 /*   0 : HACT   */
174*4882a593Smuzhiyun #define HSSL_HSYNC  0x01 /*   1 : HSYNC  */
175*4882a593Smuzhiyun #define HSSL_DVALID 0x02 /*   2 : DVALID */
176*4882a593Smuzhiyun #define HSSL_HLOCK  0x03 /*   3 : HLOCK  */
177*4882a593Smuzhiyun #define HSSL_ASYNCW 0x04 /*   4 : ASYNCW */
178*4882a593Smuzhiyun #define HSSL_ZERO   0x07 /*   7 : 0      */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* ACNTL1 */
181*4882a593Smuzhiyun #define SRESET      0x80 /* resets the device to its default state
182*4882a593Smuzhiyun 			  * but all register content remain unchanged.
183*4882a593Smuzhiyun 			  * This bit is self-resetting.
184*4882a593Smuzhiyun 			  */
185*4882a593Smuzhiyun #define ACNTL1_PDN_MASK	0x0e
186*4882a593Smuzhiyun #define CLK_PDN		0x08 /* system clock power down */
187*4882a593Smuzhiyun #define Y_PDN		0x04 /* Luma ADC power down */
188*4882a593Smuzhiyun #define C_PDN		0x02 /* Chroma ADC power down */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* ACNTL2 */
191*4882a593Smuzhiyun #define ACNTL2_PDN_MASK	0x40
192*4882a593Smuzhiyun #define PLL_PDN		0x40 /* PLL power down */
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /* VBICNTL */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* RTSEL : control the real time signal output from the MPOUT pin */
197*4882a593Smuzhiyun #define RTSEL_MASK  0x07
198*4882a593Smuzhiyun #define RTSEL_VLOSS 0x00 /* 0000 = Video loss */
199*4882a593Smuzhiyun #define RTSEL_HLOCK 0x01 /* 0001 = H-lock */
200*4882a593Smuzhiyun #define RTSEL_SLOCK 0x02 /* 0010 = S-lock */
201*4882a593Smuzhiyun #define RTSEL_VLOCK 0x03 /* 0011 = V-lock */
202*4882a593Smuzhiyun #define RTSEL_MONO  0x04 /* 0100 = MONO */
203*4882a593Smuzhiyun #define RTSEL_DET50 0x05 /* 0101 = DET50 */
204*4882a593Smuzhiyun #define RTSEL_FIELD 0x06 /* 0110 = FIELD */
205*4882a593Smuzhiyun #define RTSEL_RTCO  0x07 /* 0111 = RTCO ( Real Time Control ) */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* HSYNC start and end are constant for now */
208*4882a593Smuzhiyun #define HSYNC_START	0x0260
209*4882a593Smuzhiyun #define HSYNC_END	0x0300
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun  * structure
213*4882a593Smuzhiyun  */
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun struct regval_list {
216*4882a593Smuzhiyun 	unsigned char reg_num;
217*4882a593Smuzhiyun 	unsigned char value;
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun struct tw9910_scale_ctrl {
221*4882a593Smuzhiyun 	char           *name;
222*4882a593Smuzhiyun 	unsigned short  width;
223*4882a593Smuzhiyun 	unsigned short  height;
224*4882a593Smuzhiyun 	u16             hscale;
225*4882a593Smuzhiyun 	u16             vscale;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun struct tw9910_priv {
229*4882a593Smuzhiyun 	struct v4l2_subdev		subdev;
230*4882a593Smuzhiyun 	struct clk			*clk;
231*4882a593Smuzhiyun 	struct tw9910_video_info	*info;
232*4882a593Smuzhiyun 	struct gpio_desc		*pdn_gpio;
233*4882a593Smuzhiyun 	struct gpio_desc		*rstb_gpio;
234*4882a593Smuzhiyun 	const struct tw9910_scale_ctrl	*scale;
235*4882a593Smuzhiyun 	v4l2_std_id			norm;
236*4882a593Smuzhiyun 	u32				revision;
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const struct tw9910_scale_ctrl tw9910_ntsc_scales[] = {
240*4882a593Smuzhiyun 	{
241*4882a593Smuzhiyun 		.name   = "NTSC SQ",
242*4882a593Smuzhiyun 		.width  = 640,
243*4882a593Smuzhiyun 		.height = 480,
244*4882a593Smuzhiyun 		.hscale = 0x0100,
245*4882a593Smuzhiyun 		.vscale = 0x0100,
246*4882a593Smuzhiyun 	},
247*4882a593Smuzhiyun 	{
248*4882a593Smuzhiyun 		.name   = "NTSC CCIR601",
249*4882a593Smuzhiyun 		.width  = 720,
250*4882a593Smuzhiyun 		.height = 480,
251*4882a593Smuzhiyun 		.hscale = 0x0100,
252*4882a593Smuzhiyun 		.vscale = 0x0100,
253*4882a593Smuzhiyun 	},
254*4882a593Smuzhiyun 	{
255*4882a593Smuzhiyun 		.name   = "NTSC SQ (CIF)",
256*4882a593Smuzhiyun 		.width  = 320,
257*4882a593Smuzhiyun 		.height = 240,
258*4882a593Smuzhiyun 		.hscale = 0x0200,
259*4882a593Smuzhiyun 		.vscale = 0x0200,
260*4882a593Smuzhiyun 	},
261*4882a593Smuzhiyun 	{
262*4882a593Smuzhiyun 		.name   = "NTSC CCIR601 (CIF)",
263*4882a593Smuzhiyun 		.width  = 360,
264*4882a593Smuzhiyun 		.height = 240,
265*4882a593Smuzhiyun 		.hscale = 0x0200,
266*4882a593Smuzhiyun 		.vscale = 0x0200,
267*4882a593Smuzhiyun 	},
268*4882a593Smuzhiyun 	{
269*4882a593Smuzhiyun 		.name   = "NTSC SQ (QCIF)",
270*4882a593Smuzhiyun 		.width  = 160,
271*4882a593Smuzhiyun 		.height = 120,
272*4882a593Smuzhiyun 		.hscale = 0x0400,
273*4882a593Smuzhiyun 		.vscale = 0x0400,
274*4882a593Smuzhiyun 	},
275*4882a593Smuzhiyun 	{
276*4882a593Smuzhiyun 		.name   = "NTSC CCIR601 (QCIF)",
277*4882a593Smuzhiyun 		.width  = 180,
278*4882a593Smuzhiyun 		.height = 120,
279*4882a593Smuzhiyun 		.hscale = 0x0400,
280*4882a593Smuzhiyun 		.vscale = 0x0400,
281*4882a593Smuzhiyun 	},
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const struct tw9910_scale_ctrl tw9910_pal_scales[] = {
285*4882a593Smuzhiyun 	{
286*4882a593Smuzhiyun 		.name   = "PAL SQ",
287*4882a593Smuzhiyun 		.width  = 768,
288*4882a593Smuzhiyun 		.height = 576,
289*4882a593Smuzhiyun 		.hscale = 0x0100,
290*4882a593Smuzhiyun 		.vscale = 0x0100,
291*4882a593Smuzhiyun 	},
292*4882a593Smuzhiyun 	{
293*4882a593Smuzhiyun 		.name   = "PAL CCIR601",
294*4882a593Smuzhiyun 		.width  = 720,
295*4882a593Smuzhiyun 		.height = 576,
296*4882a593Smuzhiyun 		.hscale = 0x0100,
297*4882a593Smuzhiyun 		.vscale = 0x0100,
298*4882a593Smuzhiyun 	},
299*4882a593Smuzhiyun 	{
300*4882a593Smuzhiyun 		.name   = "PAL SQ (CIF)",
301*4882a593Smuzhiyun 		.width  = 384,
302*4882a593Smuzhiyun 		.height = 288,
303*4882a593Smuzhiyun 		.hscale = 0x0200,
304*4882a593Smuzhiyun 		.vscale = 0x0200,
305*4882a593Smuzhiyun 	},
306*4882a593Smuzhiyun 	{
307*4882a593Smuzhiyun 		.name   = "PAL CCIR601 (CIF)",
308*4882a593Smuzhiyun 		.width  = 360,
309*4882a593Smuzhiyun 		.height = 288,
310*4882a593Smuzhiyun 		.hscale = 0x0200,
311*4882a593Smuzhiyun 		.vscale = 0x0200,
312*4882a593Smuzhiyun 	},
313*4882a593Smuzhiyun 	{
314*4882a593Smuzhiyun 		.name   = "PAL SQ (QCIF)",
315*4882a593Smuzhiyun 		.width  = 192,
316*4882a593Smuzhiyun 		.height = 144,
317*4882a593Smuzhiyun 		.hscale = 0x0400,
318*4882a593Smuzhiyun 		.vscale = 0x0400,
319*4882a593Smuzhiyun 	},
320*4882a593Smuzhiyun 	{
321*4882a593Smuzhiyun 		.name   = "PAL CCIR601 (QCIF)",
322*4882a593Smuzhiyun 		.width  = 180,
323*4882a593Smuzhiyun 		.height = 144,
324*4882a593Smuzhiyun 		.hscale = 0x0400,
325*4882a593Smuzhiyun 		.vscale = 0x0400,
326*4882a593Smuzhiyun 	},
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun  * general function
331*4882a593Smuzhiyun  */
to_tw9910(const struct i2c_client * client)332*4882a593Smuzhiyun static struct tw9910_priv *to_tw9910(const struct i2c_client *client)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	return container_of(i2c_get_clientdata(client), struct tw9910_priv,
335*4882a593Smuzhiyun 			    subdev);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
tw9910_mask_set(struct i2c_client * client,u8 command,u8 mask,u8 set)338*4882a593Smuzhiyun static int tw9910_mask_set(struct i2c_client *client, u8 command,
339*4882a593Smuzhiyun 			   u8 mask, u8 set)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	s32 val = i2c_smbus_read_byte_data(client, command);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (val < 0)
344*4882a593Smuzhiyun 		return val;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	val &= ~mask;
347*4882a593Smuzhiyun 	val |= set & mask;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	return i2c_smbus_write_byte_data(client, command, val);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
tw9910_set_scale(struct i2c_client * client,const struct tw9910_scale_ctrl * scale)352*4882a593Smuzhiyun static int tw9910_set_scale(struct i2c_client *client,
353*4882a593Smuzhiyun 			    const struct tw9910_scale_ctrl *scale)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	int ret;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, SCALE_HI,
358*4882a593Smuzhiyun 					(scale->vscale & 0x0F00) >> 4 |
359*4882a593Smuzhiyun 					(scale->hscale & 0x0F00) >> 8);
360*4882a593Smuzhiyun 	if (ret < 0)
361*4882a593Smuzhiyun 		return ret;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, HSCALE_LO,
364*4882a593Smuzhiyun 					scale->hscale & 0x00FF);
365*4882a593Smuzhiyun 	if (ret < 0)
366*4882a593Smuzhiyun 		return ret;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, VSCALE_LO,
369*4882a593Smuzhiyun 					scale->vscale & 0x00FF);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return ret;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
tw9910_set_hsync(struct i2c_client * client)374*4882a593Smuzhiyun static int tw9910_set_hsync(struct i2c_client *client)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
377*4882a593Smuzhiyun 	int ret;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* bit 10 - 3 */
380*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, HSBEGIN,
381*4882a593Smuzhiyun 					(HSYNC_START & 0x07F8) >> 3);
382*4882a593Smuzhiyun 	if (ret < 0)
383*4882a593Smuzhiyun 		return ret;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* bit 10 - 3 */
386*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, HSEND,
387*4882a593Smuzhiyun 					(HSYNC_END & 0x07F8) >> 3);
388*4882a593Smuzhiyun 	if (ret < 0)
389*4882a593Smuzhiyun 		return ret;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* So far only revisions 0 and 1 have been seen. */
392*4882a593Smuzhiyun 	/* bit 2 - 0 */
393*4882a593Smuzhiyun 	if (priv->revision == 1)
394*4882a593Smuzhiyun 		ret = tw9910_mask_set(client, HSLOWCTL, 0x77,
395*4882a593Smuzhiyun 				      (HSYNC_START & 0x0007) << 4 |
396*4882a593Smuzhiyun 				      (HSYNC_END   & 0x0007));
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	return ret;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
tw9910_reset(struct i2c_client * client)401*4882a593Smuzhiyun static void tw9910_reset(struct i2c_client *client)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	tw9910_mask_set(client, ACNTL1, SRESET, SRESET);
404*4882a593Smuzhiyun 	usleep_range(1000, 5000);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
tw9910_power(struct i2c_client * client,int enable)407*4882a593Smuzhiyun static int tw9910_power(struct i2c_client *client, int enable)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	int ret;
410*4882a593Smuzhiyun 	u8 acntl1;
411*4882a593Smuzhiyun 	u8 acntl2;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	if (enable) {
414*4882a593Smuzhiyun 		acntl1 = 0;
415*4882a593Smuzhiyun 		acntl2 = 0;
416*4882a593Smuzhiyun 	} else {
417*4882a593Smuzhiyun 		acntl1 = CLK_PDN | Y_PDN | C_PDN;
418*4882a593Smuzhiyun 		acntl2 = PLL_PDN;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	ret = tw9910_mask_set(client, ACNTL1, ACNTL1_PDN_MASK, acntl1);
422*4882a593Smuzhiyun 	if (ret < 0)
423*4882a593Smuzhiyun 		return ret;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	return tw9910_mask_set(client, ACNTL2, ACNTL2_PDN_MASK, acntl2);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
tw9910_select_norm(v4l2_std_id norm,u32 width,u32 height)428*4882a593Smuzhiyun static const struct tw9910_scale_ctrl *tw9910_select_norm(v4l2_std_id norm,
429*4882a593Smuzhiyun 							  u32 width, u32 height)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	const struct tw9910_scale_ctrl *scale;
432*4882a593Smuzhiyun 	const struct tw9910_scale_ctrl *ret = NULL;
433*4882a593Smuzhiyun 	__u32 diff = 0xffffffff, tmp;
434*4882a593Smuzhiyun 	int size, i;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	if (norm & V4L2_STD_NTSC) {
437*4882a593Smuzhiyun 		scale = tw9910_ntsc_scales;
438*4882a593Smuzhiyun 		size = ARRAY_SIZE(tw9910_ntsc_scales);
439*4882a593Smuzhiyun 	} else if (norm & V4L2_STD_PAL) {
440*4882a593Smuzhiyun 		scale = tw9910_pal_scales;
441*4882a593Smuzhiyun 		size = ARRAY_SIZE(tw9910_pal_scales);
442*4882a593Smuzhiyun 	} else {
443*4882a593Smuzhiyun 		return NULL;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
447*4882a593Smuzhiyun 		tmp = abs(width - scale[i].width) +
448*4882a593Smuzhiyun 		      abs(height - scale[i].height);
449*4882a593Smuzhiyun 		if (tmp < diff) {
450*4882a593Smuzhiyun 			diff = tmp;
451*4882a593Smuzhiyun 			ret = scale + i;
452*4882a593Smuzhiyun 		}
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return ret;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /*
459*4882a593Smuzhiyun  * subdevice operations
460*4882a593Smuzhiyun  */
tw9910_s_stream(struct v4l2_subdev * sd,int enable)461*4882a593Smuzhiyun static int tw9910_s_stream(struct v4l2_subdev *sd, int enable)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
464*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
465*4882a593Smuzhiyun 	u8 val;
466*4882a593Smuzhiyun 	int ret;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	if (!enable) {
469*4882a593Smuzhiyun 		switch (priv->revision) {
470*4882a593Smuzhiyun 		case 0:
471*4882a593Smuzhiyun 			val = OEN_TRI_SEL_ALL_OFF_r0;
472*4882a593Smuzhiyun 			break;
473*4882a593Smuzhiyun 		case 1:
474*4882a593Smuzhiyun 			val = OEN_TRI_SEL_ALL_OFF_r1;
475*4882a593Smuzhiyun 			break;
476*4882a593Smuzhiyun 		default:
477*4882a593Smuzhiyun 			dev_err(&client->dev, "un-supported revision\n");
478*4882a593Smuzhiyun 			return -EINVAL;
479*4882a593Smuzhiyun 		}
480*4882a593Smuzhiyun 	} else {
481*4882a593Smuzhiyun 		val = OEN_TRI_SEL_ALL_ON;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 		if (!priv->scale) {
484*4882a593Smuzhiyun 			dev_err(&client->dev, "norm select error\n");
485*4882a593Smuzhiyun 			return -EPERM;
486*4882a593Smuzhiyun 		}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 		dev_dbg(&client->dev, "%s %dx%d\n",
489*4882a593Smuzhiyun 			priv->scale->name,
490*4882a593Smuzhiyun 			priv->scale->width,
491*4882a593Smuzhiyun 			priv->scale->height);
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	ret = tw9910_mask_set(client, OPFORM, OEN_TRI_SEL_MASK, val);
495*4882a593Smuzhiyun 	if (ret < 0)
496*4882a593Smuzhiyun 		return ret;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	return tw9910_power(client, enable);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
tw9910_g_std(struct v4l2_subdev * sd,v4l2_std_id * norm)501*4882a593Smuzhiyun static int tw9910_g_std(struct v4l2_subdev *sd, v4l2_std_id *norm)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
504*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	*norm = priv->norm;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
tw9910_s_std(struct v4l2_subdev * sd,v4l2_std_id norm)511*4882a593Smuzhiyun static int tw9910_s_std(struct v4l2_subdev *sd, v4l2_std_id norm)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
514*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
515*4882a593Smuzhiyun 	const unsigned int hact = 720;
516*4882a593Smuzhiyun 	const unsigned int hdelay = 15;
517*4882a593Smuzhiyun 	unsigned int vact;
518*4882a593Smuzhiyun 	unsigned int vdelay;
519*4882a593Smuzhiyun 	int ret;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (!(norm & (V4L2_STD_NTSC | V4L2_STD_PAL)))
522*4882a593Smuzhiyun 		return -EINVAL;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	priv->norm = norm;
525*4882a593Smuzhiyun 	if (norm & V4L2_STD_525_60) {
526*4882a593Smuzhiyun 		vact = 240;
527*4882a593Smuzhiyun 		vdelay = 18;
528*4882a593Smuzhiyun 		ret = tw9910_mask_set(client, VVBI, 0x10, 0x10);
529*4882a593Smuzhiyun 	} else {
530*4882a593Smuzhiyun 		vact = 288;
531*4882a593Smuzhiyun 		vdelay = 24;
532*4882a593Smuzhiyun 		ret = tw9910_mask_set(client, VVBI, 0x10, 0x00);
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 	if (!ret)
535*4882a593Smuzhiyun 		ret = i2c_smbus_write_byte_data(client, CROP_HI,
536*4882a593Smuzhiyun 						((vdelay >> 2) & 0xc0)	|
537*4882a593Smuzhiyun 						((vact >> 4) & 0x30)	|
538*4882a593Smuzhiyun 						((hdelay >> 6) & 0x0c)	|
539*4882a593Smuzhiyun 						((hact >> 8) & 0x03));
540*4882a593Smuzhiyun 	if (!ret)
541*4882a593Smuzhiyun 		ret = i2c_smbus_write_byte_data(client, VDELAY_LO,
542*4882a593Smuzhiyun 						vdelay & 0xff);
543*4882a593Smuzhiyun 	if (!ret)
544*4882a593Smuzhiyun 		ret = i2c_smbus_write_byte_data(client, VACTIVE_LO,
545*4882a593Smuzhiyun 						vact & 0xff);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return ret;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
tw9910_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)551*4882a593Smuzhiyun static int tw9910_g_register(struct v4l2_subdev *sd,
552*4882a593Smuzhiyun 			     struct v4l2_dbg_register *reg)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
555*4882a593Smuzhiyun 	int ret;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (reg->reg > 0xff)
558*4882a593Smuzhiyun 		return -EINVAL;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	reg->size = 1;
561*4882a593Smuzhiyun 	ret = i2c_smbus_read_byte_data(client, reg->reg);
562*4882a593Smuzhiyun 	if (ret < 0)
563*4882a593Smuzhiyun 		return ret;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/*
566*4882a593Smuzhiyun 	 * ret      = int
567*4882a593Smuzhiyun 	 * reg->val = __u64
568*4882a593Smuzhiyun 	 */
569*4882a593Smuzhiyun 	reg->val = (__u64)ret;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
tw9910_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)574*4882a593Smuzhiyun static int tw9910_s_register(struct v4l2_subdev *sd,
575*4882a593Smuzhiyun 			     const struct v4l2_dbg_register *reg)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (reg->reg > 0xff ||
580*4882a593Smuzhiyun 	    reg->val > 0xff)
581*4882a593Smuzhiyun 		return -EINVAL;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return i2c_smbus_write_byte_data(client, reg->reg, reg->val);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun #endif
586*4882a593Smuzhiyun 
tw9910_set_gpio_value(struct gpio_desc * desc,int value)587*4882a593Smuzhiyun static void tw9910_set_gpio_value(struct gpio_desc *desc, int value)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	if (desc) {
590*4882a593Smuzhiyun 		gpiod_set_value(desc, value);
591*4882a593Smuzhiyun 		usleep_range(500, 1000);
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
tw9910_power_on(struct tw9910_priv * priv)595*4882a593Smuzhiyun static int tw9910_power_on(struct tw9910_priv *priv)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&priv->subdev);
598*4882a593Smuzhiyun 	int ret;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	if (priv->clk) {
601*4882a593Smuzhiyun 		ret = clk_prepare_enable(priv->clk);
602*4882a593Smuzhiyun 		if (ret)
603*4882a593Smuzhiyun 			return ret;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	tw9910_set_gpio_value(priv->pdn_gpio, 0);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/*
609*4882a593Smuzhiyun 	 * FIXME: The reset signal is connected to a shared GPIO on some
610*4882a593Smuzhiyun 	 * platforms (namely the SuperH Migo-R). Until a framework becomes
611*4882a593Smuzhiyun 	 * available to handle this cleanly, request the GPIO temporarily
612*4882a593Smuzhiyun 	 * to avoid conflicts.
613*4882a593Smuzhiyun 	 */
614*4882a593Smuzhiyun 	priv->rstb_gpio = gpiod_get_optional(&client->dev, "rstb",
615*4882a593Smuzhiyun 					     GPIOD_OUT_LOW);
616*4882a593Smuzhiyun 	if (IS_ERR(priv->rstb_gpio)) {
617*4882a593Smuzhiyun 		dev_info(&client->dev, "Unable to get GPIO \"rstb\"");
618*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk);
619*4882a593Smuzhiyun 		tw9910_set_gpio_value(priv->pdn_gpio, 1);
620*4882a593Smuzhiyun 		return PTR_ERR(priv->rstb_gpio);
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	if (priv->rstb_gpio) {
624*4882a593Smuzhiyun 		tw9910_set_gpio_value(priv->rstb_gpio, 1);
625*4882a593Smuzhiyun 		tw9910_set_gpio_value(priv->rstb_gpio, 0);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		gpiod_put(priv->rstb_gpio);
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
tw9910_power_off(struct tw9910_priv * priv)633*4882a593Smuzhiyun static int tw9910_power_off(struct tw9910_priv *priv)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
636*4882a593Smuzhiyun 	tw9910_set_gpio_value(priv->pdn_gpio, 1);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
tw9910_s_power(struct v4l2_subdev * sd,int on)641*4882a593Smuzhiyun static int tw9910_s_power(struct v4l2_subdev *sd, int on)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
644*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	return on ? tw9910_power_on(priv) : tw9910_power_off(priv);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
tw9910_set_frame(struct v4l2_subdev * sd,u32 * width,u32 * height)649*4882a593Smuzhiyun static int tw9910_set_frame(struct v4l2_subdev *sd, u32 *width, u32 *height)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
652*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
653*4882a593Smuzhiyun 	int ret = -EINVAL;
654*4882a593Smuzhiyun 	u8 val;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* Select suitable norm. */
657*4882a593Smuzhiyun 	priv->scale = tw9910_select_norm(priv->norm, *width, *height);
658*4882a593Smuzhiyun 	if (!priv->scale)
659*4882a593Smuzhiyun 		goto tw9910_set_fmt_error;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	/* Reset hardware. */
662*4882a593Smuzhiyun 	tw9910_reset(client);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* Set bus width. */
665*4882a593Smuzhiyun 	val = 0x00;
666*4882a593Smuzhiyun 	if (priv->info->buswidth == 16)
667*4882a593Smuzhiyun 		val = LEN;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	ret = tw9910_mask_set(client, OPFORM, LEN, val);
670*4882a593Smuzhiyun 	if (ret < 0)
671*4882a593Smuzhiyun 		goto tw9910_set_fmt_error;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* Select MPOUT behavior. */
674*4882a593Smuzhiyun 	switch (priv->info->mpout) {
675*4882a593Smuzhiyun 	case TW9910_MPO_VLOSS:
676*4882a593Smuzhiyun 		val = RTSEL_VLOSS; break;
677*4882a593Smuzhiyun 	case TW9910_MPO_HLOCK:
678*4882a593Smuzhiyun 		val = RTSEL_HLOCK; break;
679*4882a593Smuzhiyun 	case TW9910_MPO_SLOCK:
680*4882a593Smuzhiyun 		val = RTSEL_SLOCK; break;
681*4882a593Smuzhiyun 	case TW9910_MPO_VLOCK:
682*4882a593Smuzhiyun 		val = RTSEL_VLOCK; break;
683*4882a593Smuzhiyun 	case TW9910_MPO_MONO:
684*4882a593Smuzhiyun 		val = RTSEL_MONO;  break;
685*4882a593Smuzhiyun 	case TW9910_MPO_DET50:
686*4882a593Smuzhiyun 		val = RTSEL_DET50; break;
687*4882a593Smuzhiyun 	case TW9910_MPO_FIELD:
688*4882a593Smuzhiyun 		val = RTSEL_FIELD; break;
689*4882a593Smuzhiyun 	case TW9910_MPO_RTCO:
690*4882a593Smuzhiyun 		val = RTSEL_RTCO;  break;
691*4882a593Smuzhiyun 	default:
692*4882a593Smuzhiyun 		val = 0;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	ret = tw9910_mask_set(client, VBICNTL, RTSEL_MASK, val);
696*4882a593Smuzhiyun 	if (ret < 0)
697*4882a593Smuzhiyun 		goto tw9910_set_fmt_error;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* Set scale. */
700*4882a593Smuzhiyun 	ret = tw9910_set_scale(client, priv->scale);
701*4882a593Smuzhiyun 	if (ret < 0)
702*4882a593Smuzhiyun 		goto tw9910_set_fmt_error;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	/* Set hsync. */
705*4882a593Smuzhiyun 	ret = tw9910_set_hsync(client);
706*4882a593Smuzhiyun 	if (ret < 0)
707*4882a593Smuzhiyun 		goto tw9910_set_fmt_error;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	*width = priv->scale->width;
710*4882a593Smuzhiyun 	*height = priv->scale->height;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	return ret;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun tw9910_set_fmt_error:
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	tw9910_reset(client);
717*4882a593Smuzhiyun 	priv->scale = NULL;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return ret;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
tw9910_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)722*4882a593Smuzhiyun static int tw9910_get_selection(struct v4l2_subdev *sd,
723*4882a593Smuzhiyun 				struct v4l2_subdev_pad_config *cfg,
724*4882a593Smuzhiyun 				struct v4l2_subdev_selection *sel)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
727*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
730*4882a593Smuzhiyun 		return -EINVAL;
731*4882a593Smuzhiyun 	/* Only CROP, CROP_DEFAULT and CROP_BOUNDS are supported. */
732*4882a593Smuzhiyun 	if (sel->target > V4L2_SEL_TGT_CROP_BOUNDS)
733*4882a593Smuzhiyun 		return -EINVAL;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	sel->r.left	= 0;
736*4882a593Smuzhiyun 	sel->r.top	= 0;
737*4882a593Smuzhiyun 	if (priv->norm & V4L2_STD_NTSC) {
738*4882a593Smuzhiyun 		sel->r.width	= 640;
739*4882a593Smuzhiyun 		sel->r.height	= 480;
740*4882a593Smuzhiyun 	} else {
741*4882a593Smuzhiyun 		sel->r.width	= 768;
742*4882a593Smuzhiyun 		sel->r.height	= 576;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
tw9910_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)748*4882a593Smuzhiyun static int tw9910_get_fmt(struct v4l2_subdev *sd,
749*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
750*4882a593Smuzhiyun 			  struct v4l2_subdev_format *format)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf = &format->format;
753*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
754*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if (format->pad)
757*4882a593Smuzhiyun 		return -EINVAL;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (!priv->scale) {
760*4882a593Smuzhiyun 		priv->scale = tw9910_select_norm(priv->norm, 640, 480);
761*4882a593Smuzhiyun 		if (!priv->scale)
762*4882a593Smuzhiyun 			return -EINVAL;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	mf->width	= priv->scale->width;
766*4882a593Smuzhiyun 	mf->height	= priv->scale->height;
767*4882a593Smuzhiyun 	mf->code	= MEDIA_BUS_FMT_UYVY8_2X8;
768*4882a593Smuzhiyun 	mf->colorspace	= V4L2_COLORSPACE_SMPTE170M;
769*4882a593Smuzhiyun 	mf->field	= V4L2_FIELD_INTERLACED_BT;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	return 0;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
tw9910_s_fmt(struct v4l2_subdev * sd,struct v4l2_mbus_framefmt * mf)774*4882a593Smuzhiyun static int tw9910_s_fmt(struct v4l2_subdev *sd,
775*4882a593Smuzhiyun 			struct v4l2_mbus_framefmt *mf)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun 	u32 width = mf->width, height = mf->height;
778*4882a593Smuzhiyun 	int ret;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	WARN_ON(mf->field != V4L2_FIELD_ANY &&
781*4882a593Smuzhiyun 		mf->field != V4L2_FIELD_INTERLACED_BT);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	/* Check color format. */
784*4882a593Smuzhiyun 	if (mf->code != MEDIA_BUS_FMT_UYVY8_2X8)
785*4882a593Smuzhiyun 		return -EINVAL;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	mf->colorspace = V4L2_COLORSPACE_SMPTE170M;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	ret = tw9910_set_frame(sd, &width, &height);
790*4882a593Smuzhiyun 	if (ret)
791*4882a593Smuzhiyun 		return ret;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	mf->width	= width;
794*4882a593Smuzhiyun 	mf->height	= height;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
tw9910_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)799*4882a593Smuzhiyun static int tw9910_set_fmt(struct v4l2_subdev *sd,
800*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
801*4882a593Smuzhiyun 			  struct v4l2_subdev_format *format)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf = &format->format;
804*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
805*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
806*4882a593Smuzhiyun 	const struct tw9910_scale_ctrl *scale;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	if (format->pad)
809*4882a593Smuzhiyun 		return -EINVAL;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (mf->field == V4L2_FIELD_ANY) {
812*4882a593Smuzhiyun 		mf->field = V4L2_FIELD_INTERLACED_BT;
813*4882a593Smuzhiyun 	} else if (mf->field != V4L2_FIELD_INTERLACED_BT) {
814*4882a593Smuzhiyun 		dev_err(&client->dev, "Field type %d invalid\n", mf->field);
815*4882a593Smuzhiyun 		return -EINVAL;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	mf->code = MEDIA_BUS_FMT_UYVY8_2X8;
819*4882a593Smuzhiyun 	mf->colorspace = V4L2_COLORSPACE_SMPTE170M;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	/* Select suitable norm. */
822*4882a593Smuzhiyun 	scale = tw9910_select_norm(priv->norm, mf->width, mf->height);
823*4882a593Smuzhiyun 	if (!scale)
824*4882a593Smuzhiyun 		return -EINVAL;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	mf->width	= scale->width;
827*4882a593Smuzhiyun 	mf->height	= scale->height;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE)
830*4882a593Smuzhiyun 		return tw9910_s_fmt(sd, mf);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	cfg->try_fmt = *mf;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
tw9910_video_probe(struct i2c_client * client)837*4882a593Smuzhiyun static int tw9910_video_probe(struct i2c_client *client)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
840*4882a593Smuzhiyun 	s32 id;
841*4882a593Smuzhiyun 	int ret;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	/* TW9910 only use 8 or 16 bit bus width. */
844*4882a593Smuzhiyun 	if (priv->info->buswidth != 16 && priv->info->buswidth != 8) {
845*4882a593Smuzhiyun 		dev_err(&client->dev, "bus width error\n");
846*4882a593Smuzhiyun 		return -ENODEV;
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	ret = tw9910_s_power(&priv->subdev, 1);
850*4882a593Smuzhiyun 	if (ret < 0)
851*4882a593Smuzhiyun 		return ret;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/*
854*4882a593Smuzhiyun 	 * Check and show Product ID.
855*4882a593Smuzhiyun 	 * So far only revisions 0 and 1 have been seen.
856*4882a593Smuzhiyun 	 */
857*4882a593Smuzhiyun 	id = i2c_smbus_read_byte_data(client, ID);
858*4882a593Smuzhiyun 	priv->revision = GET_REV(id);
859*4882a593Smuzhiyun 	id = GET_ID(id);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (id != 0x0b || priv->revision > 0x01) {
862*4882a593Smuzhiyun 		dev_err(&client->dev, "Product ID error %x:%x\n",
863*4882a593Smuzhiyun 			id, priv->revision);
864*4882a593Smuzhiyun 		ret = -ENODEV;
865*4882a593Smuzhiyun 		goto done;
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	dev_info(&client->dev, "tw9910 Product ID %0x:%0x\n",
869*4882a593Smuzhiyun 		 id, priv->revision);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	priv->norm = V4L2_STD_NTSC;
872*4882a593Smuzhiyun 	priv->scale = &tw9910_ntsc_scales[0];
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun done:
875*4882a593Smuzhiyun 	tw9910_s_power(&priv->subdev, 0);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	return ret;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops tw9910_subdev_core_ops = {
881*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
882*4882a593Smuzhiyun 	.g_register	= tw9910_g_register,
883*4882a593Smuzhiyun 	.s_register	= tw9910_s_register,
884*4882a593Smuzhiyun #endif
885*4882a593Smuzhiyun 	.s_power	= tw9910_s_power,
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun 
tw9910_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)888*4882a593Smuzhiyun static int tw9910_enum_mbus_code(struct v4l2_subdev *sd,
889*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
890*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	if (code->pad || code->index)
893*4882a593Smuzhiyun 		return -EINVAL;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	code->code = MEDIA_BUS_FMT_UYVY8_2X8;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	return 0;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun 
tw9910_g_tvnorms(struct v4l2_subdev * sd,v4l2_std_id * norm)900*4882a593Smuzhiyun static int tw9910_g_tvnorms(struct v4l2_subdev *sd, v4l2_std_id *norm)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	*norm = V4L2_STD_NTSC | V4L2_STD_PAL;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops tw9910_subdev_video_ops = {
908*4882a593Smuzhiyun 	.s_std		= tw9910_s_std,
909*4882a593Smuzhiyun 	.g_std		= tw9910_g_std,
910*4882a593Smuzhiyun 	.s_stream	= tw9910_s_stream,
911*4882a593Smuzhiyun 	.g_tvnorms	= tw9910_g_tvnorms,
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops tw9910_subdev_pad_ops = {
915*4882a593Smuzhiyun 	.enum_mbus_code = tw9910_enum_mbus_code,
916*4882a593Smuzhiyun 	.get_selection	= tw9910_get_selection,
917*4882a593Smuzhiyun 	.get_fmt	= tw9910_get_fmt,
918*4882a593Smuzhiyun 	.set_fmt	= tw9910_set_fmt,
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun static const struct v4l2_subdev_ops tw9910_subdev_ops = {
922*4882a593Smuzhiyun 	.core	= &tw9910_subdev_core_ops,
923*4882a593Smuzhiyun 	.video	= &tw9910_subdev_video_ops,
924*4882a593Smuzhiyun 	.pad	= &tw9910_subdev_pad_ops,
925*4882a593Smuzhiyun };
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun /*
928*4882a593Smuzhiyun  * i2c_driver function
929*4882a593Smuzhiyun  */
930*4882a593Smuzhiyun 
tw9910_probe(struct i2c_client * client,const struct i2c_device_id * did)931*4882a593Smuzhiyun static int tw9910_probe(struct i2c_client *client,
932*4882a593Smuzhiyun 			const struct i2c_device_id *did)
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	struct tw9910_priv		*priv;
936*4882a593Smuzhiyun 	struct tw9910_video_info	*info;
937*4882a593Smuzhiyun 	struct i2c_adapter		*adapter = client->adapter;
938*4882a593Smuzhiyun 	int ret;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	if (!client->dev.platform_data) {
941*4882a593Smuzhiyun 		dev_err(&client->dev, "TW9910: missing platform data!\n");
942*4882a593Smuzhiyun 		return -EINVAL;
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	info = client->dev.platform_data;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
948*4882a593Smuzhiyun 		dev_err(&client->dev,
949*4882a593Smuzhiyun 			"I2C-Adapter doesn't support I2C_FUNC_SMBUS_BYTE_DATA\n");
950*4882a593Smuzhiyun 		return -EIO;
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	priv = devm_kzalloc(&client->dev, sizeof(*priv), GFP_KERNEL);
954*4882a593Smuzhiyun 	if (!priv)
955*4882a593Smuzhiyun 		return -ENOMEM;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	priv->info = info;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(&priv->subdev, client, &tw9910_subdev_ops);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	priv->clk = clk_get(&client->dev, "xti");
962*4882a593Smuzhiyun 	if (PTR_ERR(priv->clk) == -ENOENT) {
963*4882a593Smuzhiyun 		priv->clk = NULL;
964*4882a593Smuzhiyun 	} else if (IS_ERR(priv->clk)) {
965*4882a593Smuzhiyun 		dev_err(&client->dev, "Unable to get xti clock\n");
966*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
967*4882a593Smuzhiyun 	}
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	priv->pdn_gpio = gpiod_get_optional(&client->dev, "pdn",
970*4882a593Smuzhiyun 					    GPIOD_OUT_HIGH);
971*4882a593Smuzhiyun 	if (IS_ERR(priv->pdn_gpio)) {
972*4882a593Smuzhiyun 		dev_info(&client->dev, "Unable to get GPIO \"pdn\"");
973*4882a593Smuzhiyun 		ret = PTR_ERR(priv->pdn_gpio);
974*4882a593Smuzhiyun 		goto error_clk_put;
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	ret = tw9910_video_probe(client);
978*4882a593Smuzhiyun 	if (ret < 0)
979*4882a593Smuzhiyun 		goto error_gpio_put;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev(&priv->subdev);
982*4882a593Smuzhiyun 	if (ret)
983*4882a593Smuzhiyun 		goto error_gpio_put;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return ret;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun error_gpio_put:
988*4882a593Smuzhiyun 	if (priv->pdn_gpio)
989*4882a593Smuzhiyun 		gpiod_put(priv->pdn_gpio);
990*4882a593Smuzhiyun error_clk_put:
991*4882a593Smuzhiyun 	clk_put(priv->clk);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return ret;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
tw9910_remove(struct i2c_client * client)996*4882a593Smuzhiyun static int tw9910_remove(struct i2c_client *client)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct tw9910_priv *priv = to_tw9910(client);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (priv->pdn_gpio)
1001*4882a593Smuzhiyun 		gpiod_put(priv->pdn_gpio);
1002*4882a593Smuzhiyun 	clk_put(priv->clk);
1003*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(&priv->subdev);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	return 0;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun static const struct i2c_device_id tw9910_id[] = {
1009*4882a593Smuzhiyun 	{ "tw9910", 0 },
1010*4882a593Smuzhiyun 	{ }
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tw9910_id);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun static struct i2c_driver tw9910_i2c_driver = {
1015*4882a593Smuzhiyun 	.driver = {
1016*4882a593Smuzhiyun 		.name = "tw9910",
1017*4882a593Smuzhiyun 	},
1018*4882a593Smuzhiyun 	.probe    = tw9910_probe,
1019*4882a593Smuzhiyun 	.remove   = tw9910_remove,
1020*4882a593Smuzhiyun 	.id_table = tw9910_id,
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun module_i2c_driver(tw9910_i2c_driver);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun MODULE_DESCRIPTION("V4L2 driver for TW9910 video decoder");
1026*4882a593Smuzhiyun MODULE_AUTHOR("Kuninori Morimoto");
1027*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1028