xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/tvp7002.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Texas Instruments Triple 8-/10-BIT 165-/110-MSPS Video and Graphics
3*4882a593Smuzhiyun  * Digitizer with Horizontal PLL registers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 Texas Instruments Inc
6*4882a593Smuzhiyun  * Author: Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This code is partially based upon the TVP5150 driver
9*4882a593Smuzhiyun  * written by Mauro Carvalho Chehab <mchehab@kernel.org>,
10*4882a593Smuzhiyun  * the TVP514x driver written by Vaibhav Hiremath <hvaibhav@ti.com>
11*4882a593Smuzhiyun  * and the TVP7002 driver in the TI LSP 2.10.00.14. Revisions by
12*4882a593Smuzhiyun  * Muralidharan Karicheri and Snehaprabha Narnakaje (TI).
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/videodev2.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_graph.h>
21*4882a593Smuzhiyun #include <linux/v4l2-dv-timings.h>
22*4882a593Smuzhiyun #include <media/i2c/tvp7002.h>
23*4882a593Smuzhiyun #include <media/v4l2-async.h>
24*4882a593Smuzhiyun #include <media/v4l2-device.h>
25*4882a593Smuzhiyun #include <media/v4l2-common.h>
26*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
27*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "tvp7002_reg.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun MODULE_DESCRIPTION("TI TVP7002 Video and Graphics Digitizer driver");
32*4882a593Smuzhiyun MODULE_AUTHOR("Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>");
33*4882a593Smuzhiyun MODULE_LICENSE("GPL");
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* I2C retry attempts */
36*4882a593Smuzhiyun #define I2C_RETRY_COUNT		(5)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* End of registers */
39*4882a593Smuzhiyun #define TVP7002_EOR		0x5c
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Read write definition for registers */
42*4882a593Smuzhiyun #define TVP7002_READ		0
43*4882a593Smuzhiyun #define TVP7002_WRITE		1
44*4882a593Smuzhiyun #define TVP7002_RESERVED	2
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Interlaced vs progressive mask and shift */
47*4882a593Smuzhiyun #define TVP7002_IP_SHIFT	5
48*4882a593Smuzhiyun #define TVP7002_INPR_MASK	(0x01 << TVP7002_IP_SHIFT)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Shift for CPL and LPF registers */
51*4882a593Smuzhiyun #define TVP7002_CL_SHIFT	8
52*4882a593Smuzhiyun #define TVP7002_CL_MASK		0x0f
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Debug functions */
55*4882a593Smuzhiyun static bool debug;
56*4882a593Smuzhiyun module_param(debug, bool, 0644);
57*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0-2)");
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Structure for register values */
60*4882a593Smuzhiyun struct i2c_reg_value {
61*4882a593Smuzhiyun 	u8 reg;
62*4882a593Smuzhiyun 	u8 value;
63*4882a593Smuzhiyun 	u8 type;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * Register default values (according to tvp7002 datasheet)
68*4882a593Smuzhiyun  * In the case of read-only registers, the value (0xff) is
69*4882a593Smuzhiyun  * never written. R/W functionality is controlled by the
70*4882a593Smuzhiyun  * writable bit in the register struct definition.
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun static const struct i2c_reg_value tvp7002_init_default[] = {
73*4882a593Smuzhiyun 	{ TVP7002_CHIP_REV, 0xff, TVP7002_READ },
74*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
75*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
76*4882a593Smuzhiyun 	{ TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
77*4882a593Smuzhiyun 	{ TVP7002_HPLL_PHASE_SEL, 0x80, TVP7002_WRITE },
78*4882a593Smuzhiyun 	{ TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
79*4882a593Smuzhiyun 	{ TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
80*4882a593Smuzhiyun 	{ TVP7002_HSYNC_OUT_W, 0x60, TVP7002_WRITE },
81*4882a593Smuzhiyun 	{ TVP7002_B_FINE_GAIN, 0x00, TVP7002_WRITE },
82*4882a593Smuzhiyun 	{ TVP7002_G_FINE_GAIN, 0x00, TVP7002_WRITE },
83*4882a593Smuzhiyun 	{ TVP7002_R_FINE_GAIN, 0x00, TVP7002_WRITE },
84*4882a593Smuzhiyun 	{ TVP7002_B_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
85*4882a593Smuzhiyun 	{ TVP7002_G_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
86*4882a593Smuzhiyun 	{ TVP7002_R_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
87*4882a593Smuzhiyun 	{ TVP7002_SYNC_CTL_1, 0x20, TVP7002_WRITE },
88*4882a593Smuzhiyun 	{ TVP7002_HPLL_AND_CLAMP_CTL, 0x2e, TVP7002_WRITE },
89*4882a593Smuzhiyun 	{ TVP7002_SYNC_ON_G_THRS, 0x5d, TVP7002_WRITE },
90*4882a593Smuzhiyun 	{ TVP7002_SYNC_SEPARATOR_THRS, 0x47, TVP7002_WRITE },
91*4882a593Smuzhiyun 	{ TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
92*4882a593Smuzhiyun 	{ TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
93*4882a593Smuzhiyun 	{ TVP7002_SYNC_DETECT_STAT, 0xff, TVP7002_READ },
94*4882a593Smuzhiyun 	{ TVP7002_OUT_FORMATTER, 0x47, TVP7002_WRITE },
95*4882a593Smuzhiyun 	{ TVP7002_MISC_CTL_1, 0x01, TVP7002_WRITE },
96*4882a593Smuzhiyun 	{ TVP7002_MISC_CTL_2, 0x00, TVP7002_WRITE },
97*4882a593Smuzhiyun 	{ TVP7002_MISC_CTL_3, 0x01, TVP7002_WRITE },
98*4882a593Smuzhiyun 	{ TVP7002_IN_MUX_SEL_1, 0x00, TVP7002_WRITE },
99*4882a593Smuzhiyun 	{ TVP7002_IN_MUX_SEL_2, 0x67, TVP7002_WRITE },
100*4882a593Smuzhiyun 	{ TVP7002_B_AND_G_COARSE_GAIN, 0x77, TVP7002_WRITE },
101*4882a593Smuzhiyun 	{ TVP7002_R_COARSE_GAIN, 0x07, TVP7002_WRITE },
102*4882a593Smuzhiyun 	{ TVP7002_FINE_OFF_LSBS, 0x00, TVP7002_WRITE },
103*4882a593Smuzhiyun 	{ TVP7002_B_COARSE_OFF, 0x10, TVP7002_WRITE },
104*4882a593Smuzhiyun 	{ TVP7002_G_COARSE_OFF, 0x10, TVP7002_WRITE },
105*4882a593Smuzhiyun 	{ TVP7002_R_COARSE_OFF, 0x10, TVP7002_WRITE },
106*4882a593Smuzhiyun 	{ TVP7002_HSOUT_OUT_START, 0x08, TVP7002_WRITE },
107*4882a593Smuzhiyun 	{ TVP7002_MISC_CTL_4, 0x00, TVP7002_WRITE },
108*4882a593Smuzhiyun 	{ TVP7002_B_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
109*4882a593Smuzhiyun 	{ TVP7002_G_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
110*4882a593Smuzhiyun 	{ TVP7002_R_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
111*4882a593Smuzhiyun 	{ TVP7002_AUTO_LVL_CTL_ENABLE, 0x80, TVP7002_WRITE },
112*4882a593Smuzhiyun 	{ TVP7002_DGTL_ALC_OUT_MSBS, 0xff, TVP7002_READ },
113*4882a593Smuzhiyun 	{ TVP7002_AUTO_LVL_CTL_FILTER, 0x53, TVP7002_WRITE },
114*4882a593Smuzhiyun 	{ 0x29, 0x08, TVP7002_RESERVED },
115*4882a593Smuzhiyun 	{ TVP7002_FINE_CLAMP_CTL, 0x07, TVP7002_WRITE },
116*4882a593Smuzhiyun 	/* PWR_CTL is controlled only by the probe and reset functions */
117*4882a593Smuzhiyun 	{ TVP7002_PWR_CTL, 0x00, TVP7002_RESERVED },
118*4882a593Smuzhiyun 	{ TVP7002_ADC_SETUP, 0x50, TVP7002_WRITE },
119*4882a593Smuzhiyun 	{ TVP7002_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE },
120*4882a593Smuzhiyun 	{ TVP7002_SOG_CLAMP, 0x80, TVP7002_WRITE },
121*4882a593Smuzhiyun 	{ TVP7002_RGB_COARSE_CLAMP_CTL, 0x8c, TVP7002_WRITE },
122*4882a593Smuzhiyun 	{ TVP7002_SOG_COARSE_CLAMP_CTL, 0x04, TVP7002_WRITE },
123*4882a593Smuzhiyun 	{ TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
124*4882a593Smuzhiyun 	{ 0x32, 0x18, TVP7002_RESERVED },
125*4882a593Smuzhiyun 	{ 0x33, 0x60, TVP7002_RESERVED },
126*4882a593Smuzhiyun 	{ TVP7002_MVIS_STRIPPER_W, 0xff, TVP7002_RESERVED },
127*4882a593Smuzhiyun 	{ TVP7002_VSYNC_ALGN, 0x10, TVP7002_WRITE },
128*4882a593Smuzhiyun 	{ TVP7002_SYNC_BYPASS, 0x00, TVP7002_WRITE },
129*4882a593Smuzhiyun 	{ TVP7002_L_FRAME_STAT_LSBS, 0xff, TVP7002_READ },
130*4882a593Smuzhiyun 	{ TVP7002_L_FRAME_STAT_MSBS, 0xff, TVP7002_READ },
131*4882a593Smuzhiyun 	{ TVP7002_CLK_L_STAT_LSBS, 0xff, TVP7002_READ },
132*4882a593Smuzhiyun 	{ TVP7002_CLK_L_STAT_MSBS, 0xff, TVP7002_READ },
133*4882a593Smuzhiyun 	{ TVP7002_HSYNC_W, 0xff, TVP7002_READ },
134*4882a593Smuzhiyun 	{ TVP7002_VSYNC_W, 0xff, TVP7002_READ },
135*4882a593Smuzhiyun 	{ TVP7002_L_LENGTH_TOL, 0x03, TVP7002_WRITE },
136*4882a593Smuzhiyun 	{ 0x3e, 0x60, TVP7002_RESERVED },
137*4882a593Smuzhiyun 	{ TVP7002_VIDEO_BWTH_CTL, 0x01, TVP7002_WRITE },
138*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_LSBS, 0x01, TVP7002_WRITE },
139*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
140*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_LSBS, 0x06, TVP7002_WRITE },
141*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
142*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
143*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
144*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_DURATION, 0x1e, TVP7002_WRITE },
145*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
146*4882a593Smuzhiyun 	{ TVP7002_FBIT_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
147*4882a593Smuzhiyun 	{ TVP7002_FBIT_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
148*4882a593Smuzhiyun 	{ TVP7002_YUV_Y_G_COEF_LSBS, 0xe3, TVP7002_WRITE },
149*4882a593Smuzhiyun 	{ TVP7002_YUV_Y_G_COEF_MSBS, 0x16, TVP7002_WRITE },
150*4882a593Smuzhiyun 	{ TVP7002_YUV_Y_B_COEF_LSBS, 0x4f, TVP7002_WRITE },
151*4882a593Smuzhiyun 	{ TVP7002_YUV_Y_B_COEF_MSBS, 0x02, TVP7002_WRITE },
152*4882a593Smuzhiyun 	{ TVP7002_YUV_Y_R_COEF_LSBS, 0xce, TVP7002_WRITE },
153*4882a593Smuzhiyun 	{ TVP7002_YUV_Y_R_COEF_MSBS, 0x06, TVP7002_WRITE },
154*4882a593Smuzhiyun 	{ TVP7002_YUV_U_G_COEF_LSBS, 0xab, TVP7002_WRITE },
155*4882a593Smuzhiyun 	{ TVP7002_YUV_U_G_COEF_MSBS, 0xf3, TVP7002_WRITE },
156*4882a593Smuzhiyun 	{ TVP7002_YUV_U_B_COEF_LSBS, 0x00, TVP7002_WRITE },
157*4882a593Smuzhiyun 	{ TVP7002_YUV_U_B_COEF_MSBS, 0x10, TVP7002_WRITE },
158*4882a593Smuzhiyun 	{ TVP7002_YUV_U_R_COEF_LSBS, 0x55, TVP7002_WRITE },
159*4882a593Smuzhiyun 	{ TVP7002_YUV_U_R_COEF_MSBS, 0xfc, TVP7002_WRITE },
160*4882a593Smuzhiyun 	{ TVP7002_YUV_V_G_COEF_LSBS, 0x78, TVP7002_WRITE },
161*4882a593Smuzhiyun 	{ TVP7002_YUV_V_G_COEF_MSBS, 0xf1, TVP7002_WRITE },
162*4882a593Smuzhiyun 	{ TVP7002_YUV_V_B_COEF_LSBS, 0x88, TVP7002_WRITE },
163*4882a593Smuzhiyun 	{ TVP7002_YUV_V_B_COEF_MSBS, 0xfe, TVP7002_WRITE },
164*4882a593Smuzhiyun 	{ TVP7002_YUV_V_R_COEF_LSBS, 0x00, TVP7002_WRITE },
165*4882a593Smuzhiyun 	{ TVP7002_YUV_V_R_COEF_MSBS, 0x10, TVP7002_WRITE },
166*4882a593Smuzhiyun 	/* This signals end of register values */
167*4882a593Smuzhiyun 	{ TVP7002_EOR, 0xff, TVP7002_RESERVED }
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* Register parameters for 480P */
171*4882a593Smuzhiyun static const struct i2c_reg_value tvp7002_parms_480P[] = {
172*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_MSBS, 0x35, TVP7002_WRITE },
173*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_LSBS, 0xa0, TVP7002_WRITE },
174*4882a593Smuzhiyun 	{ TVP7002_HPLL_CRTL, 0x02, TVP7002_WRITE },
175*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_LSBS, 0x91, TVP7002_WRITE },
176*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
177*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_LSBS, 0x0B, TVP7002_WRITE },
178*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
179*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_START_L_OFF, 0x03, TVP7002_WRITE },
180*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_START_L_OFF, 0x01, TVP7002_WRITE },
181*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_DURATION, 0x13, TVP7002_WRITE },
182*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_DURATION, 0x13, TVP7002_WRITE },
183*4882a593Smuzhiyun 	{ TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
184*4882a593Smuzhiyun 	{ TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
185*4882a593Smuzhiyun 	{ TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
186*4882a593Smuzhiyun 	{ TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
187*4882a593Smuzhiyun 	{ TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
188*4882a593Smuzhiyun 	{ TVP7002_EOR, 0xff, TVP7002_RESERVED }
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* Register parameters for 576P */
192*4882a593Smuzhiyun static const struct i2c_reg_value tvp7002_parms_576P[] = {
193*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_MSBS, 0x36, TVP7002_WRITE },
194*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
195*4882a593Smuzhiyun 	{ TVP7002_HPLL_CRTL, 0x18, TVP7002_WRITE },
196*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_LSBS, 0x9B, TVP7002_WRITE },
197*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
198*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_LSBS, 0x0F, TVP7002_WRITE },
199*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
200*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
201*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
202*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
203*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
204*4882a593Smuzhiyun 	{ TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
205*4882a593Smuzhiyun 	{ TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
206*4882a593Smuzhiyun 	{ TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
207*4882a593Smuzhiyun 	{ TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
208*4882a593Smuzhiyun 	{ TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
209*4882a593Smuzhiyun 	{ TVP7002_EOR, 0xff, TVP7002_RESERVED }
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* Register parameters for 1080I60 */
213*4882a593Smuzhiyun static const struct i2c_reg_value tvp7002_parms_1080I60[] = {
214*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
215*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
216*4882a593Smuzhiyun 	{ TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
217*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
218*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
219*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
220*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
221*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
222*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
223*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
224*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
225*4882a593Smuzhiyun 	{ TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
226*4882a593Smuzhiyun 	{ TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
227*4882a593Smuzhiyun 	{ TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
228*4882a593Smuzhiyun 	{ TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
229*4882a593Smuzhiyun 	{ TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
230*4882a593Smuzhiyun 	{ TVP7002_EOR, 0xff, TVP7002_RESERVED }
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* Register parameters for 1080P60 */
234*4882a593Smuzhiyun static const struct i2c_reg_value tvp7002_parms_1080P60[] = {
235*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
236*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
237*4882a593Smuzhiyun 	{ TVP7002_HPLL_CRTL, 0xE0, TVP7002_WRITE },
238*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
239*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
240*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
241*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
242*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
243*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
244*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
245*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
246*4882a593Smuzhiyun 	{ TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
247*4882a593Smuzhiyun 	{ TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
248*4882a593Smuzhiyun 	{ TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
249*4882a593Smuzhiyun 	{ TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
250*4882a593Smuzhiyun 	{ TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
251*4882a593Smuzhiyun 	{ TVP7002_EOR, 0xff, TVP7002_RESERVED }
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* Register parameters for 1080I50 */
255*4882a593Smuzhiyun static const struct i2c_reg_value tvp7002_parms_1080I50[] = {
256*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_MSBS, 0xa5, TVP7002_WRITE },
257*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
258*4882a593Smuzhiyun 	{ TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
259*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
260*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
261*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
262*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
263*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
264*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
265*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
266*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
267*4882a593Smuzhiyun 	{ TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
268*4882a593Smuzhiyun 	{ TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
269*4882a593Smuzhiyun 	{ TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
270*4882a593Smuzhiyun 	{ TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
271*4882a593Smuzhiyun 	{ TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
272*4882a593Smuzhiyun 	{ TVP7002_EOR, 0xff, TVP7002_RESERVED }
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* Register parameters for 720P60 */
276*4882a593Smuzhiyun static const struct i2c_reg_value tvp7002_parms_720P60[] = {
277*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
278*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
279*4882a593Smuzhiyun 	{ TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
280*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
281*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
282*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
283*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
284*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
285*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
286*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
287*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
288*4882a593Smuzhiyun 	{ TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
289*4882a593Smuzhiyun 	{ TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
290*4882a593Smuzhiyun 	{ TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
291*4882a593Smuzhiyun 	{ TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
292*4882a593Smuzhiyun 	{ TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
293*4882a593Smuzhiyun 	{ TVP7002_EOR, 0xff, TVP7002_RESERVED }
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /* Register parameters for 720P50 */
297*4882a593Smuzhiyun static const struct i2c_reg_value tvp7002_parms_720P50[] = {
298*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_MSBS, 0x7b, TVP7002_WRITE },
299*4882a593Smuzhiyun 	{ TVP7002_HPLL_FDBK_DIV_LSBS, 0xc0, TVP7002_WRITE },
300*4882a593Smuzhiyun 	{ TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
301*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
302*4882a593Smuzhiyun 	{ TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
303*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
304*4882a593Smuzhiyun 	{ TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
305*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
306*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
307*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
308*4882a593Smuzhiyun 	{ TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
309*4882a593Smuzhiyun 	{ TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
310*4882a593Smuzhiyun 	{ TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
311*4882a593Smuzhiyun 	{ TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
312*4882a593Smuzhiyun 	{ TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
313*4882a593Smuzhiyun 	{ TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
314*4882a593Smuzhiyun 	{ TVP7002_EOR, 0xff, TVP7002_RESERVED }
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* Timings definition for handling device operation */
318*4882a593Smuzhiyun struct tvp7002_timings_definition {
319*4882a593Smuzhiyun 	struct v4l2_dv_timings timings;
320*4882a593Smuzhiyun 	const struct i2c_reg_value *p_settings;
321*4882a593Smuzhiyun 	enum v4l2_colorspace color_space;
322*4882a593Smuzhiyun 	enum v4l2_field scanmode;
323*4882a593Smuzhiyun 	u16 progressive;
324*4882a593Smuzhiyun 	u16 lines_per_frame;
325*4882a593Smuzhiyun 	u16 cpl_min;
326*4882a593Smuzhiyun 	u16 cpl_max;
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* Struct list for digital video timings */
330*4882a593Smuzhiyun static const struct tvp7002_timings_definition tvp7002_timings[] = {
331*4882a593Smuzhiyun 	{
332*4882a593Smuzhiyun 		V4L2_DV_BT_CEA_1280X720P60,
333*4882a593Smuzhiyun 		tvp7002_parms_720P60,
334*4882a593Smuzhiyun 		V4L2_COLORSPACE_REC709,
335*4882a593Smuzhiyun 		V4L2_FIELD_NONE,
336*4882a593Smuzhiyun 		1,
337*4882a593Smuzhiyun 		0x2EE,
338*4882a593Smuzhiyun 		135,
339*4882a593Smuzhiyun 		153
340*4882a593Smuzhiyun 	},
341*4882a593Smuzhiyun 	{
342*4882a593Smuzhiyun 		V4L2_DV_BT_CEA_1920X1080I60,
343*4882a593Smuzhiyun 		tvp7002_parms_1080I60,
344*4882a593Smuzhiyun 		V4L2_COLORSPACE_REC709,
345*4882a593Smuzhiyun 		V4L2_FIELD_INTERLACED,
346*4882a593Smuzhiyun 		0,
347*4882a593Smuzhiyun 		0x465,
348*4882a593Smuzhiyun 		181,
349*4882a593Smuzhiyun 		205
350*4882a593Smuzhiyun 	},
351*4882a593Smuzhiyun 	{
352*4882a593Smuzhiyun 		V4L2_DV_BT_CEA_1920X1080I50,
353*4882a593Smuzhiyun 		tvp7002_parms_1080I50,
354*4882a593Smuzhiyun 		V4L2_COLORSPACE_REC709,
355*4882a593Smuzhiyun 		V4L2_FIELD_INTERLACED,
356*4882a593Smuzhiyun 		0,
357*4882a593Smuzhiyun 		0x465,
358*4882a593Smuzhiyun 		217,
359*4882a593Smuzhiyun 		245
360*4882a593Smuzhiyun 	},
361*4882a593Smuzhiyun 	{
362*4882a593Smuzhiyun 		V4L2_DV_BT_CEA_1280X720P50,
363*4882a593Smuzhiyun 		tvp7002_parms_720P50,
364*4882a593Smuzhiyun 		V4L2_COLORSPACE_REC709,
365*4882a593Smuzhiyun 		V4L2_FIELD_NONE,
366*4882a593Smuzhiyun 		1,
367*4882a593Smuzhiyun 		0x2EE,
368*4882a593Smuzhiyun 		163,
369*4882a593Smuzhiyun 		183
370*4882a593Smuzhiyun 	},
371*4882a593Smuzhiyun 	{
372*4882a593Smuzhiyun 		V4L2_DV_BT_CEA_1920X1080P60,
373*4882a593Smuzhiyun 		tvp7002_parms_1080P60,
374*4882a593Smuzhiyun 		V4L2_COLORSPACE_REC709,
375*4882a593Smuzhiyun 		V4L2_FIELD_NONE,
376*4882a593Smuzhiyun 		1,
377*4882a593Smuzhiyun 		0x465,
378*4882a593Smuzhiyun 		90,
379*4882a593Smuzhiyun 		102
380*4882a593Smuzhiyun 	},
381*4882a593Smuzhiyun 	{
382*4882a593Smuzhiyun 		V4L2_DV_BT_CEA_720X480P59_94,
383*4882a593Smuzhiyun 		tvp7002_parms_480P,
384*4882a593Smuzhiyun 		V4L2_COLORSPACE_SMPTE170M,
385*4882a593Smuzhiyun 		V4L2_FIELD_NONE,
386*4882a593Smuzhiyun 		1,
387*4882a593Smuzhiyun 		0x20D,
388*4882a593Smuzhiyun 		0xffff,
389*4882a593Smuzhiyun 		0xffff
390*4882a593Smuzhiyun 	},
391*4882a593Smuzhiyun 	{
392*4882a593Smuzhiyun 		V4L2_DV_BT_CEA_720X576P50,
393*4882a593Smuzhiyun 		tvp7002_parms_576P,
394*4882a593Smuzhiyun 		V4L2_COLORSPACE_SMPTE170M,
395*4882a593Smuzhiyun 		V4L2_FIELD_NONE,
396*4882a593Smuzhiyun 		1,
397*4882a593Smuzhiyun 		0x271,
398*4882a593Smuzhiyun 		0xffff,
399*4882a593Smuzhiyun 		0xffff
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #define NUM_TIMINGS ARRAY_SIZE(tvp7002_timings)
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /* Device definition */
406*4882a593Smuzhiyun struct tvp7002 {
407*4882a593Smuzhiyun 	struct v4l2_subdev sd;
408*4882a593Smuzhiyun 	struct v4l2_ctrl_handler hdl;
409*4882a593Smuzhiyun 	const struct tvp7002_config *pdata;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	int ver;
412*4882a593Smuzhiyun 	int streaming;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	const struct tvp7002_timings_definition *current_timings;
415*4882a593Smuzhiyun 	struct media_pad pad;
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /*
419*4882a593Smuzhiyun  * to_tvp7002 - Obtain device handler TVP7002
420*4882a593Smuzhiyun  * @sd: ptr to v4l2_subdev struct
421*4882a593Smuzhiyun  *
422*4882a593Smuzhiyun  * Returns device handler tvp7002.
423*4882a593Smuzhiyun  */
to_tvp7002(struct v4l2_subdev * sd)424*4882a593Smuzhiyun static inline struct tvp7002 *to_tvp7002(struct v4l2_subdev *sd)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	return container_of(sd, struct tvp7002, sd);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
to_sd(struct v4l2_ctrl * ctrl)429*4882a593Smuzhiyun static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	return &container_of(ctrl->handler, struct tvp7002, hdl)->sd;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /*
435*4882a593Smuzhiyun  * tvp7002_read - Read a value from a register in an TVP7002
436*4882a593Smuzhiyun  * @sd: ptr to v4l2_subdev struct
437*4882a593Smuzhiyun  * @addr: TVP7002 register address
438*4882a593Smuzhiyun  * @dst: pointer to 8-bit destination
439*4882a593Smuzhiyun  *
440*4882a593Smuzhiyun  * Returns value read if successful, or non-zero (-1) otherwise.
441*4882a593Smuzhiyun  */
tvp7002_read(struct v4l2_subdev * sd,u8 addr,u8 * dst)442*4882a593Smuzhiyun static int tvp7002_read(struct v4l2_subdev *sd, u8 addr, u8 *dst)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	struct i2c_client *c = v4l2_get_subdevdata(sd);
445*4882a593Smuzhiyun 	int retry;
446*4882a593Smuzhiyun 	int error;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
449*4882a593Smuzhiyun 		error = i2c_smbus_read_byte_data(c, addr);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 		if (error >= 0) {
452*4882a593Smuzhiyun 			*dst = (u8)error;
453*4882a593Smuzhiyun 			return 0;
454*4882a593Smuzhiyun 		}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 		msleep_interruptible(10);
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 	v4l2_err(sd, "TVP7002 read error %d\n", error);
459*4882a593Smuzhiyun 	return error;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /*
463*4882a593Smuzhiyun  * tvp7002_read_err() - Read a register value with error code
464*4882a593Smuzhiyun  * @sd: pointer to standard V4L2 sub-device structure
465*4882a593Smuzhiyun  * @reg: destination register
466*4882a593Smuzhiyun  * @val: value to be read
467*4882a593Smuzhiyun  * @err: pointer to error value
468*4882a593Smuzhiyun  *
469*4882a593Smuzhiyun  * Read a value in a register and save error value in pointer.
470*4882a593Smuzhiyun  * Also update the register table if successful
471*4882a593Smuzhiyun  */
tvp7002_read_err(struct v4l2_subdev * sd,u8 reg,u8 * dst,int * err)472*4882a593Smuzhiyun static inline void tvp7002_read_err(struct v4l2_subdev *sd, u8 reg,
473*4882a593Smuzhiyun 							u8 *dst, int *err)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	if (!*err)
476*4882a593Smuzhiyun 		*err = tvp7002_read(sd, reg, dst);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun  * tvp7002_write() - Write a value to a register in TVP7002
481*4882a593Smuzhiyun  * @sd: ptr to v4l2_subdev struct
482*4882a593Smuzhiyun  * @addr: TVP7002 register address
483*4882a593Smuzhiyun  * @value: value to be written to the register
484*4882a593Smuzhiyun  *
485*4882a593Smuzhiyun  * Write a value to a register in an TVP7002 decoder device.
486*4882a593Smuzhiyun  * Returns zero if successful, or non-zero otherwise.
487*4882a593Smuzhiyun  */
tvp7002_write(struct v4l2_subdev * sd,u8 addr,u8 value)488*4882a593Smuzhiyun static int tvp7002_write(struct v4l2_subdev *sd, u8 addr, u8 value)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	struct i2c_client *c;
491*4882a593Smuzhiyun 	int retry;
492*4882a593Smuzhiyun 	int error;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	c = v4l2_get_subdevdata(sd);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
497*4882a593Smuzhiyun 		error = i2c_smbus_write_byte_data(c, addr, value);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 		if (error >= 0)
500*4882a593Smuzhiyun 			return 0;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 		v4l2_warn(sd, "Write: retry ... %d\n", retry);
503*4882a593Smuzhiyun 		msleep_interruptible(10);
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 	v4l2_err(sd, "TVP7002 write error %d\n", error);
506*4882a593Smuzhiyun 	return error;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /*
510*4882a593Smuzhiyun  * tvp7002_write_err() - Write a register value with error code
511*4882a593Smuzhiyun  * @sd: pointer to standard V4L2 sub-device structure
512*4882a593Smuzhiyun  * @reg: destination register
513*4882a593Smuzhiyun  * @val: value to be written
514*4882a593Smuzhiyun  * @err: pointer to error value
515*4882a593Smuzhiyun  *
516*4882a593Smuzhiyun  * Write a value in a register and save error value in pointer.
517*4882a593Smuzhiyun  * Also update the register table if successful
518*4882a593Smuzhiyun  */
tvp7002_write_err(struct v4l2_subdev * sd,u8 reg,u8 val,int * err)519*4882a593Smuzhiyun static inline void tvp7002_write_err(struct v4l2_subdev *sd, u8 reg,
520*4882a593Smuzhiyun 							u8 val, int *err)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	if (!*err)
523*4882a593Smuzhiyun 		*err = tvp7002_write(sd, reg, val);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /*
527*4882a593Smuzhiyun  * tvp7002_write_inittab() - Write initialization values
528*4882a593Smuzhiyun  * @sd: ptr to v4l2_subdev struct
529*4882a593Smuzhiyun  * @regs: ptr to i2c_reg_value struct
530*4882a593Smuzhiyun  *
531*4882a593Smuzhiyun  * Write initialization values.
532*4882a593Smuzhiyun  * Returns zero or -EINVAL if read operation fails.
533*4882a593Smuzhiyun  */
tvp7002_write_inittab(struct v4l2_subdev * sd,const struct i2c_reg_value * regs)534*4882a593Smuzhiyun static int tvp7002_write_inittab(struct v4l2_subdev *sd,
535*4882a593Smuzhiyun 					const struct i2c_reg_value *regs)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	int error = 0;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* Initialize the first (defined) registers */
540*4882a593Smuzhiyun 	while (TVP7002_EOR != regs->reg) {
541*4882a593Smuzhiyun 		if (TVP7002_WRITE == regs->type)
542*4882a593Smuzhiyun 			tvp7002_write_err(sd, regs->reg, regs->value, &error);
543*4882a593Smuzhiyun 		regs++;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	return error;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
tvp7002_s_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * dv_timings)549*4882a593Smuzhiyun static int tvp7002_s_dv_timings(struct v4l2_subdev *sd,
550*4882a593Smuzhiyun 					struct v4l2_dv_timings *dv_timings)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct tvp7002 *device = to_tvp7002(sd);
553*4882a593Smuzhiyun 	const struct v4l2_bt_timings *bt = &dv_timings->bt;
554*4882a593Smuzhiyun 	int i;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (dv_timings->type != V4L2_DV_BT_656_1120)
557*4882a593Smuzhiyun 		return -EINVAL;
558*4882a593Smuzhiyun 	for (i = 0; i < NUM_TIMINGS; i++) {
559*4882a593Smuzhiyun 		const struct v4l2_bt_timings *t = &tvp7002_timings[i].timings.bt;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 		if (!memcmp(bt, t, &bt->standards - &bt->width)) {
562*4882a593Smuzhiyun 			device->current_timings = &tvp7002_timings[i];
563*4882a593Smuzhiyun 			return tvp7002_write_inittab(sd, tvp7002_timings[i].p_settings);
564*4882a593Smuzhiyun 		}
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 	return -EINVAL;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
tvp7002_g_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * dv_timings)569*4882a593Smuzhiyun static int tvp7002_g_dv_timings(struct v4l2_subdev *sd,
570*4882a593Smuzhiyun 					struct v4l2_dv_timings *dv_timings)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	struct tvp7002 *device = to_tvp7002(sd);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	*dv_timings = device->current_timings->timings;
575*4882a593Smuzhiyun 	return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun /*
579*4882a593Smuzhiyun  * tvp7002_s_ctrl() - Set a control
580*4882a593Smuzhiyun  * @ctrl: ptr to v4l2_ctrl struct
581*4882a593Smuzhiyun  *
582*4882a593Smuzhiyun  * Set a control in TVP7002 decoder device.
583*4882a593Smuzhiyun  * Returns zero when successful or -EINVAL if register access fails.
584*4882a593Smuzhiyun  */
tvp7002_s_ctrl(struct v4l2_ctrl * ctrl)585*4882a593Smuzhiyun static int tvp7002_s_ctrl(struct v4l2_ctrl *ctrl)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	struct v4l2_subdev *sd = to_sd(ctrl);
588*4882a593Smuzhiyun 	int error = 0;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	switch (ctrl->id) {
591*4882a593Smuzhiyun 	case V4L2_CID_GAIN:
592*4882a593Smuzhiyun 		tvp7002_write_err(sd, TVP7002_R_FINE_GAIN, ctrl->val, &error);
593*4882a593Smuzhiyun 		tvp7002_write_err(sd, TVP7002_G_FINE_GAIN, ctrl->val, &error);
594*4882a593Smuzhiyun 		tvp7002_write_err(sd, TVP7002_B_FINE_GAIN, ctrl->val, &error);
595*4882a593Smuzhiyun 		return error;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 	return -EINVAL;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun /*
601*4882a593Smuzhiyun  * tvp7002_query_dv() - query DV timings
602*4882a593Smuzhiyun  * @sd: pointer to standard V4L2 sub-device structure
603*4882a593Smuzhiyun  * @index: index into the tvp7002_timings array
604*4882a593Smuzhiyun  *
605*4882a593Smuzhiyun  * Returns the current DV timings detected by TVP7002. If no active input is
606*4882a593Smuzhiyun  * detected, returns -EINVAL
607*4882a593Smuzhiyun  */
tvp7002_query_dv(struct v4l2_subdev * sd,int * index)608*4882a593Smuzhiyun static int tvp7002_query_dv(struct v4l2_subdev *sd, int *index)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	const struct tvp7002_timings_definition *timings = tvp7002_timings;
611*4882a593Smuzhiyun 	u8 progressive;
612*4882a593Smuzhiyun 	u32 lpfr;
613*4882a593Smuzhiyun 	u32 cpln;
614*4882a593Smuzhiyun 	int error = 0;
615*4882a593Smuzhiyun 	u8 lpf_lsb;
616*4882a593Smuzhiyun 	u8 lpf_msb;
617*4882a593Smuzhiyun 	u8 cpl_lsb;
618*4882a593Smuzhiyun 	u8 cpl_msb;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* Return invalid index if no active input is detected */
621*4882a593Smuzhiyun 	*index = NUM_TIMINGS;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* Read standards from device registers */
624*4882a593Smuzhiyun 	tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_LSBS, &lpf_lsb, &error);
625*4882a593Smuzhiyun 	tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_MSBS, &lpf_msb, &error);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	if (error < 0)
628*4882a593Smuzhiyun 		return error;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	tvp7002_read_err(sd, TVP7002_CLK_L_STAT_LSBS, &cpl_lsb, &error);
631*4882a593Smuzhiyun 	tvp7002_read_err(sd, TVP7002_CLK_L_STAT_MSBS, &cpl_msb, &error);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	if (error < 0)
634*4882a593Smuzhiyun 		return error;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* Get lines per frame, clocks per line and interlaced/progresive */
637*4882a593Smuzhiyun 	lpfr = lpf_lsb | ((TVP7002_CL_MASK & lpf_msb) << TVP7002_CL_SHIFT);
638*4882a593Smuzhiyun 	cpln = cpl_lsb | ((TVP7002_CL_MASK & cpl_msb) << TVP7002_CL_SHIFT);
639*4882a593Smuzhiyun 	progressive = (lpf_msb & TVP7002_INPR_MASK) >> TVP7002_IP_SHIFT;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* Do checking of video modes */
642*4882a593Smuzhiyun 	for (*index = 0; *index < NUM_TIMINGS; (*index)++, timings++)
643*4882a593Smuzhiyun 		if (lpfr == timings->lines_per_frame &&
644*4882a593Smuzhiyun 			progressive == timings->progressive) {
645*4882a593Smuzhiyun 			if (timings->cpl_min == 0xffff)
646*4882a593Smuzhiyun 				break;
647*4882a593Smuzhiyun 			if (cpln >= timings->cpl_min && cpln <= timings->cpl_max)
648*4882a593Smuzhiyun 				break;
649*4882a593Smuzhiyun 		}
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if (*index == NUM_TIMINGS) {
652*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "detection failed: lpf = %x, cpl = %x\n",
653*4882a593Smuzhiyun 								lpfr, cpln);
654*4882a593Smuzhiyun 		return -ENOLINK;
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* Update lines per frame and clocks per line info */
658*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "detected timings: %d\n", *index);
659*4882a593Smuzhiyun 	return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
tvp7002_query_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)662*4882a593Smuzhiyun static int tvp7002_query_dv_timings(struct v4l2_subdev *sd,
663*4882a593Smuzhiyun 					struct v4l2_dv_timings *timings)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	int index;
666*4882a593Smuzhiyun 	int err = tvp7002_query_dv(sd, &index);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	if (err)
669*4882a593Smuzhiyun 		return err;
670*4882a593Smuzhiyun 	*timings = tvp7002_timings[index].timings;
671*4882a593Smuzhiyun 	return 0;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
675*4882a593Smuzhiyun /*
676*4882a593Smuzhiyun  * tvp7002_g_register() - Get the value of a register
677*4882a593Smuzhiyun  * @sd: ptr to v4l2_subdev struct
678*4882a593Smuzhiyun  * @reg: ptr to v4l2_dbg_register struct
679*4882a593Smuzhiyun  *
680*4882a593Smuzhiyun  * Get the value of a TVP7002 decoder device register.
681*4882a593Smuzhiyun  * Returns zero when successful, -EINVAL if register read fails or
682*4882a593Smuzhiyun  * access to I2C client fails.
683*4882a593Smuzhiyun  */
tvp7002_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)684*4882a593Smuzhiyun static int tvp7002_g_register(struct v4l2_subdev *sd,
685*4882a593Smuzhiyun 						struct v4l2_dbg_register *reg)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	u8 val;
688*4882a593Smuzhiyun 	int ret;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	ret = tvp7002_read(sd, reg->reg & 0xff, &val);
691*4882a593Smuzhiyun 	if (ret < 0)
692*4882a593Smuzhiyun 		return ret;
693*4882a593Smuzhiyun 	reg->val = val;
694*4882a593Smuzhiyun 	reg->size = 1;
695*4882a593Smuzhiyun 	return 0;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun /*
699*4882a593Smuzhiyun  * tvp7002_s_register() - set a control
700*4882a593Smuzhiyun  * @sd: ptr to v4l2_subdev struct
701*4882a593Smuzhiyun  * @reg: ptr to v4l2_dbg_register struct
702*4882a593Smuzhiyun  *
703*4882a593Smuzhiyun  * Get the value of a TVP7002 decoder device register.
704*4882a593Smuzhiyun  * Returns zero when successful, -EINVAL if register read fails.
705*4882a593Smuzhiyun  */
tvp7002_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)706*4882a593Smuzhiyun static int tvp7002_s_register(struct v4l2_subdev *sd,
707*4882a593Smuzhiyun 						const struct v4l2_dbg_register *reg)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	return tvp7002_write(sd, reg->reg & 0xff, reg->val & 0xff);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun #endif
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun /*
714*4882a593Smuzhiyun  * tvp7002_s_stream() - V4L2 decoder i/f handler for s_stream
715*4882a593Smuzhiyun  * @sd: pointer to standard V4L2 sub-device structure
716*4882a593Smuzhiyun  * @enable: streaming enable or disable
717*4882a593Smuzhiyun  *
718*4882a593Smuzhiyun  * Sets streaming to enable or disable, if possible.
719*4882a593Smuzhiyun  */
tvp7002_s_stream(struct v4l2_subdev * sd,int enable)720*4882a593Smuzhiyun static int tvp7002_s_stream(struct v4l2_subdev *sd, int enable)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	struct tvp7002 *device = to_tvp7002(sd);
723*4882a593Smuzhiyun 	int error;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	if (device->streaming == enable)
726*4882a593Smuzhiyun 		return 0;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/* low impedance: on, high impedance: off */
729*4882a593Smuzhiyun 	error = tvp7002_write(sd, TVP7002_MISC_CTL_2, enable ? 0x00 : 0x03);
730*4882a593Smuzhiyun 	if (error) {
731*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "Fail to set streaming\n");
732*4882a593Smuzhiyun 		return error;
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	device->streaming = enable;
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun  * tvp7002_log_status() - Print information about register settings
741*4882a593Smuzhiyun  * @sd: ptr to v4l2_subdev struct
742*4882a593Smuzhiyun  *
743*4882a593Smuzhiyun  * Log register values of a TVP7002 decoder device.
744*4882a593Smuzhiyun  * Returns zero or -EINVAL if read operation fails.
745*4882a593Smuzhiyun  */
tvp7002_log_status(struct v4l2_subdev * sd)746*4882a593Smuzhiyun static int tvp7002_log_status(struct v4l2_subdev *sd)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct tvp7002 *device = to_tvp7002(sd);
749*4882a593Smuzhiyun 	const struct v4l2_bt_timings *bt;
750*4882a593Smuzhiyun 	int detected;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* Find my current timings */
753*4882a593Smuzhiyun 	tvp7002_query_dv(sd, &detected);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	bt = &device->current_timings->timings.bt;
756*4882a593Smuzhiyun 	v4l2_info(sd, "Selected DV Timings: %ux%u\n", bt->width, bt->height);
757*4882a593Smuzhiyun 	if (detected == NUM_TIMINGS) {
758*4882a593Smuzhiyun 		v4l2_info(sd, "Detected DV Timings: None\n");
759*4882a593Smuzhiyun 	} else {
760*4882a593Smuzhiyun 		bt = &tvp7002_timings[detected].timings.bt;
761*4882a593Smuzhiyun 		v4l2_info(sd, "Detected DV Timings: %ux%u\n",
762*4882a593Smuzhiyun 				bt->width, bt->height);
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 	v4l2_info(sd, "Streaming enabled: %s\n",
765*4882a593Smuzhiyun 					device->streaming ? "yes" : "no");
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* Print the current value of the gain control */
768*4882a593Smuzhiyun 	v4l2_ctrl_handler_log_status(&device->hdl, sd->name);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	return 0;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
tvp7002_enum_dv_timings(struct v4l2_subdev * sd,struct v4l2_enum_dv_timings * timings)773*4882a593Smuzhiyun static int tvp7002_enum_dv_timings(struct v4l2_subdev *sd,
774*4882a593Smuzhiyun 		struct v4l2_enum_dv_timings *timings)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	if (timings->pad != 0)
777*4882a593Smuzhiyun 		return -EINVAL;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	/* Check requested format index is within range */
780*4882a593Smuzhiyun 	if (timings->index >= NUM_TIMINGS)
781*4882a593Smuzhiyun 		return -EINVAL;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	timings->timings = tvp7002_timings[timings->index].timings;
784*4882a593Smuzhiyun 	return 0;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun static const struct v4l2_ctrl_ops tvp7002_ctrl_ops = {
788*4882a593Smuzhiyun 	.s_ctrl = tvp7002_s_ctrl,
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun /*
792*4882a593Smuzhiyun  * tvp7002_enum_mbus_code() - Enum supported digital video format on pad
793*4882a593Smuzhiyun  * @sd: pointer to standard V4L2 sub-device structure
794*4882a593Smuzhiyun  * @cfg: pad configuration
795*4882a593Smuzhiyun  * @code: pointer to subdev enum mbus code struct
796*4882a593Smuzhiyun  *
797*4882a593Smuzhiyun  * Enumerate supported digital video formats for pad.
798*4882a593Smuzhiyun  */
799*4882a593Smuzhiyun static int
tvp7002_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)800*4882a593Smuzhiyun tvp7002_enum_mbus_code(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
801*4882a593Smuzhiyun 		       struct v4l2_subdev_mbus_code_enum *code)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	/* Check requested format index is within range */
804*4882a593Smuzhiyun 	if (code->index != 0)
805*4882a593Smuzhiyun 		return -EINVAL;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	code->code = MEDIA_BUS_FMT_YUYV10_1X20;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun /*
813*4882a593Smuzhiyun  * tvp7002_get_pad_format() - get video format on pad
814*4882a593Smuzhiyun  * @sd: pointer to standard V4L2 sub-device structure
815*4882a593Smuzhiyun  * @cfg: pad configuration
816*4882a593Smuzhiyun  * @fmt: pointer to subdev format struct
817*4882a593Smuzhiyun  *
818*4882a593Smuzhiyun  * get video format for pad.
819*4882a593Smuzhiyun  */
820*4882a593Smuzhiyun static int
tvp7002_get_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)821*4882a593Smuzhiyun tvp7002_get_pad_format(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
822*4882a593Smuzhiyun 		       struct v4l2_subdev_format *fmt)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	struct tvp7002 *tvp7002 = to_tvp7002(sd);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	fmt->format.code = MEDIA_BUS_FMT_YUYV10_1X20;
827*4882a593Smuzhiyun 	fmt->format.width = tvp7002->current_timings->timings.bt.width;
828*4882a593Smuzhiyun 	fmt->format.height = tvp7002->current_timings->timings.bt.height;
829*4882a593Smuzhiyun 	fmt->format.field = tvp7002->current_timings->scanmode;
830*4882a593Smuzhiyun 	fmt->format.colorspace = tvp7002->current_timings->color_space;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun /*
836*4882a593Smuzhiyun  * tvp7002_set_pad_format() - set video format on pad
837*4882a593Smuzhiyun  * @sd: pointer to standard V4L2 sub-device structure
838*4882a593Smuzhiyun  * @cfg: pad configuration
839*4882a593Smuzhiyun  * @fmt: pointer to subdev format struct
840*4882a593Smuzhiyun  *
841*4882a593Smuzhiyun  * set video format for pad.
842*4882a593Smuzhiyun  */
843*4882a593Smuzhiyun static int
tvp7002_set_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)844*4882a593Smuzhiyun tvp7002_set_pad_format(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
845*4882a593Smuzhiyun 		       struct v4l2_subdev_format *fmt)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	return tvp7002_get_pad_format(sd, cfg, fmt);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun /* V4L2 core operation handlers */
851*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops tvp7002_core_ops = {
852*4882a593Smuzhiyun 	.log_status = tvp7002_log_status,
853*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
854*4882a593Smuzhiyun 	.g_register = tvp7002_g_register,
855*4882a593Smuzhiyun 	.s_register = tvp7002_s_register,
856*4882a593Smuzhiyun #endif
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun /* Specific video subsystem operation handlers */
860*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops tvp7002_video_ops = {
861*4882a593Smuzhiyun 	.g_dv_timings = tvp7002_g_dv_timings,
862*4882a593Smuzhiyun 	.s_dv_timings = tvp7002_s_dv_timings,
863*4882a593Smuzhiyun 	.query_dv_timings = tvp7002_query_dv_timings,
864*4882a593Smuzhiyun 	.s_stream = tvp7002_s_stream,
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun /* media pad related operation handlers */
868*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops tvp7002_pad_ops = {
869*4882a593Smuzhiyun 	.enum_mbus_code = tvp7002_enum_mbus_code,
870*4882a593Smuzhiyun 	.get_fmt = tvp7002_get_pad_format,
871*4882a593Smuzhiyun 	.set_fmt = tvp7002_set_pad_format,
872*4882a593Smuzhiyun 	.enum_dv_timings = tvp7002_enum_dv_timings,
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun /* V4L2 top level operation handlers */
876*4882a593Smuzhiyun static const struct v4l2_subdev_ops tvp7002_ops = {
877*4882a593Smuzhiyun 	.core = &tvp7002_core_ops,
878*4882a593Smuzhiyun 	.video = &tvp7002_video_ops,
879*4882a593Smuzhiyun 	.pad = &tvp7002_pad_ops,
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun static struct tvp7002_config *
tvp7002_get_pdata(struct i2c_client * client)883*4882a593Smuzhiyun tvp7002_get_pdata(struct i2c_client *client)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	struct v4l2_fwnode_endpoint bus_cfg = { .bus_type = 0 };
886*4882a593Smuzhiyun 	struct tvp7002_config *pdata = NULL;
887*4882a593Smuzhiyun 	struct device_node *endpoint;
888*4882a593Smuzhiyun 	unsigned int flags;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_OF) || !client->dev.of_node)
891*4882a593Smuzhiyun 		return client->dev.platform_data;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	endpoint = of_graph_get_next_endpoint(client->dev.of_node, NULL);
894*4882a593Smuzhiyun 	if (!endpoint)
895*4882a593Smuzhiyun 		return NULL;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	if (v4l2_fwnode_endpoint_parse(of_fwnode_handle(endpoint), &bus_cfg))
898*4882a593Smuzhiyun 		goto done;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
901*4882a593Smuzhiyun 	if (!pdata)
902*4882a593Smuzhiyun 		goto done;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	flags = bus_cfg.bus.parallel.flags;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
907*4882a593Smuzhiyun 		pdata->hs_polarity = 1;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
910*4882a593Smuzhiyun 		pdata->vs_polarity = 1;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
913*4882a593Smuzhiyun 		pdata->clk_polarity = 1;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	if (flags & V4L2_MBUS_FIELD_EVEN_HIGH)
916*4882a593Smuzhiyun 		pdata->fid_polarity = 1;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	if (flags & V4L2_MBUS_VIDEO_SOG_ACTIVE_HIGH)
919*4882a593Smuzhiyun 		pdata->sog_polarity = 1;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun done:
922*4882a593Smuzhiyun 	of_node_put(endpoint);
923*4882a593Smuzhiyun 	return pdata;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun /*
927*4882a593Smuzhiyun  * tvp7002_probe - Probe a TVP7002 device
928*4882a593Smuzhiyun  * @c: ptr to i2c_client struct
929*4882a593Smuzhiyun  * @id: ptr to i2c_device_id struct
930*4882a593Smuzhiyun  *
931*4882a593Smuzhiyun  * Initialize the TVP7002 device
932*4882a593Smuzhiyun  * Returns zero when successful, -EINVAL if register read fails or
933*4882a593Smuzhiyun  * -EIO if i2c access is not available.
934*4882a593Smuzhiyun  */
tvp7002_probe(struct i2c_client * c)935*4882a593Smuzhiyun static int tvp7002_probe(struct i2c_client *c)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	struct tvp7002_config *pdata = tvp7002_get_pdata(c);
938*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
939*4882a593Smuzhiyun 	struct tvp7002 *device;
940*4882a593Smuzhiyun 	struct v4l2_dv_timings timings;
941*4882a593Smuzhiyun 	int polarity_a;
942*4882a593Smuzhiyun 	int polarity_b;
943*4882a593Smuzhiyun 	u8 revision;
944*4882a593Smuzhiyun 	int error;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	if (pdata == NULL) {
947*4882a593Smuzhiyun 		dev_err(&c->dev, "No platform data\n");
948*4882a593Smuzhiyun 		return -EINVAL;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* Check if the adapter supports the needed features */
952*4882a593Smuzhiyun 	if (!i2c_check_functionality(c->adapter,
953*4882a593Smuzhiyun 		I2C_FUNC_SMBUS_READ_BYTE | I2C_FUNC_SMBUS_WRITE_BYTE_DATA))
954*4882a593Smuzhiyun 		return -EIO;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	device = devm_kzalloc(&c->dev, sizeof(struct tvp7002), GFP_KERNEL);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	if (!device)
959*4882a593Smuzhiyun 		return -ENOMEM;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	sd = &device->sd;
962*4882a593Smuzhiyun 	device->pdata = pdata;
963*4882a593Smuzhiyun 	device->current_timings = tvp7002_timings;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	/* Tell v4l2 the device is ready */
966*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, c, &tvp7002_ops);
967*4882a593Smuzhiyun 	v4l_info(c, "tvp7002 found @ 0x%02x (%s)\n",
968*4882a593Smuzhiyun 					c->addr, c->adapter->name);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	error = tvp7002_read(sd, TVP7002_CHIP_REV, &revision);
971*4882a593Smuzhiyun 	if (error < 0)
972*4882a593Smuzhiyun 		return error;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	/* Get revision number */
975*4882a593Smuzhiyun 	v4l2_info(sd, "Rev. %02x detected.\n", revision);
976*4882a593Smuzhiyun 	if (revision != 0x02)
977*4882a593Smuzhiyun 		v4l2_info(sd, "Unknown revision detected.\n");
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	/* Initializes TVP7002 to its default values */
980*4882a593Smuzhiyun 	error = tvp7002_write_inittab(sd, tvp7002_init_default);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	if (error < 0)
983*4882a593Smuzhiyun 		return error;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	/* Set polarity information after registers have been set */
986*4882a593Smuzhiyun 	polarity_a = 0x20 | device->pdata->hs_polarity << 5
987*4882a593Smuzhiyun 			| device->pdata->vs_polarity << 2;
988*4882a593Smuzhiyun 	error = tvp7002_write(sd, TVP7002_SYNC_CTL_1, polarity_a);
989*4882a593Smuzhiyun 	if (error < 0)
990*4882a593Smuzhiyun 		return error;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	polarity_b = 0x01  | device->pdata->fid_polarity << 2
993*4882a593Smuzhiyun 			| device->pdata->sog_polarity << 1
994*4882a593Smuzhiyun 			| device->pdata->clk_polarity;
995*4882a593Smuzhiyun 	error = tvp7002_write(sd, TVP7002_MISC_CTL_3, polarity_b);
996*4882a593Smuzhiyun 	if (error < 0)
997*4882a593Smuzhiyun 		return error;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	/* Set registers according to default video mode */
1000*4882a593Smuzhiyun 	timings = device->current_timings->timings;
1001*4882a593Smuzhiyun 	error = tvp7002_s_dv_timings(sd, &timings);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1004*4882a593Smuzhiyun 	device->pad.flags = MEDIA_PAD_FL_SOURCE;
1005*4882a593Smuzhiyun 	device->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1006*4882a593Smuzhiyun 	device->sd.entity.function = MEDIA_ENT_F_ATV_DECODER;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	error = media_entity_pads_init(&device->sd.entity, 1, &device->pad);
1009*4882a593Smuzhiyun 	if (error < 0)
1010*4882a593Smuzhiyun 		return error;
1011*4882a593Smuzhiyun #endif
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(&device->hdl, 1);
1014*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&device->hdl, &tvp7002_ctrl_ops,
1015*4882a593Smuzhiyun 			V4L2_CID_GAIN, 0, 255, 1, 0);
1016*4882a593Smuzhiyun 	sd->ctrl_handler = &device->hdl;
1017*4882a593Smuzhiyun 	if (device->hdl.error) {
1018*4882a593Smuzhiyun 		error = device->hdl.error;
1019*4882a593Smuzhiyun 		goto error;
1020*4882a593Smuzhiyun 	}
1021*4882a593Smuzhiyun 	v4l2_ctrl_handler_setup(&device->hdl);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	error = v4l2_async_register_subdev(&device->sd);
1024*4882a593Smuzhiyun 	if (error)
1025*4882a593Smuzhiyun 		goto error;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	return 0;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun error:
1030*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&device->hdl);
1031*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1032*4882a593Smuzhiyun 	media_entity_cleanup(&device->sd.entity);
1033*4882a593Smuzhiyun #endif
1034*4882a593Smuzhiyun 	return error;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun /*
1038*4882a593Smuzhiyun  * tvp7002_remove - Remove TVP7002 device support
1039*4882a593Smuzhiyun  * @c: ptr to i2c_client struct
1040*4882a593Smuzhiyun  *
1041*4882a593Smuzhiyun  * Reset the TVP7002 device
1042*4882a593Smuzhiyun  * Returns zero.
1043*4882a593Smuzhiyun  */
tvp7002_remove(struct i2c_client * c)1044*4882a593Smuzhiyun static int tvp7002_remove(struct i2c_client *c)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(c);
1047*4882a593Smuzhiyun 	struct tvp7002 *device = to_tvp7002(sd);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "Removing tvp7002 adapter"
1050*4882a593Smuzhiyun 				"on address 0x%x\n", c->addr);
1051*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(&device->sd);
1052*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1053*4882a593Smuzhiyun 	media_entity_cleanup(&device->sd.entity);
1054*4882a593Smuzhiyun #endif
1055*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&device->hdl);
1056*4882a593Smuzhiyun 	return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun /* I2C Device ID table */
1060*4882a593Smuzhiyun static const struct i2c_device_id tvp7002_id[] = {
1061*4882a593Smuzhiyun 	{ "tvp7002", 0 },
1062*4882a593Smuzhiyun 	{ }
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tvp7002_id);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1067*4882a593Smuzhiyun static const struct of_device_id tvp7002_of_match[] = {
1068*4882a593Smuzhiyun 	{ .compatible = "ti,tvp7002", },
1069*4882a593Smuzhiyun 	{ /* sentinel */ },
1070*4882a593Smuzhiyun };
1071*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tvp7002_of_match);
1072*4882a593Smuzhiyun #endif
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun /* I2C driver data */
1075*4882a593Smuzhiyun static struct i2c_driver tvp7002_driver = {
1076*4882a593Smuzhiyun 	.driver = {
1077*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(tvp7002_of_match),
1078*4882a593Smuzhiyun 		.name = TVP7002_MODULE_NAME,
1079*4882a593Smuzhiyun 	},
1080*4882a593Smuzhiyun 	.probe_new = tvp7002_probe,
1081*4882a593Smuzhiyun 	.remove = tvp7002_remove,
1082*4882a593Smuzhiyun 	.id_table = tvp7002_id,
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun module_i2c_driver(tvp7002_driver);
1086