1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 Gateworks Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/delay.h>
6*4882a593Smuzhiyun #include <linux/hdmi.h>
7*4882a593Smuzhiyun #include <linux/i2c.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_graph.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/v4l2-dv-timings.h>
17*4882a593Smuzhiyun #include <linux/videodev2.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
20*4882a593Smuzhiyun #include <media/v4l2-device.h>
21*4882a593Smuzhiyun #include <media/v4l2-dv-timings.h>
22*4882a593Smuzhiyun #include <media/v4l2-event.h>
23*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
24*4882a593Smuzhiyun #include <media/i2c/tda1997x.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <sound/core.h>
27*4882a593Smuzhiyun #include <sound/pcm.h>
28*4882a593Smuzhiyun #include <sound/pcm_params.h>
29*4882a593Smuzhiyun #include <sound/soc.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <dt-bindings/media/tda1997x.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "tda1997x_regs.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define TDA1997X_MBUS_CODES 5
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* debug level */
38*4882a593Smuzhiyun static int debug;
39*4882a593Smuzhiyun module_param(debug, int, 0644);
40*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "debug level (0-2)");
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Audio formats */
43*4882a593Smuzhiyun static const char * const audtype_names[] = {
44*4882a593Smuzhiyun "PCM", /* PCM Samples */
45*4882a593Smuzhiyun "HBR", /* High Bit Rate Audio */
46*4882a593Smuzhiyun "OBA", /* One-Bit Audio */
47*4882a593Smuzhiyun "DST" /* Direct Stream Transfer */
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Audio output port formats */
51*4882a593Smuzhiyun enum audfmt_types {
52*4882a593Smuzhiyun AUDFMT_TYPE_DISABLED = 0,
53*4882a593Smuzhiyun AUDFMT_TYPE_I2S,
54*4882a593Smuzhiyun AUDFMT_TYPE_SPDIF,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun static const char * const audfmt_names[] = {
57*4882a593Smuzhiyun "Disabled",
58*4882a593Smuzhiyun "I2S",
59*4882a593Smuzhiyun "SPDIF",
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Video input formats */
63*4882a593Smuzhiyun static const char * const hdmi_colorspace_names[] = {
64*4882a593Smuzhiyun "RGB", "YUV422", "YUV444", "YUV420", "", "", "", "",
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun static const char * const hdmi_colorimetry_names[] = {
67*4882a593Smuzhiyun "", "ITU601", "ITU709", "Extended",
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun static const char * const v4l2_quantization_names[] = {
70*4882a593Smuzhiyun "Default",
71*4882a593Smuzhiyun "Full Range (0-255)",
72*4882a593Smuzhiyun "Limited Range (16-235)",
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Video output port formats */
76*4882a593Smuzhiyun static const char * const vidfmt_names[] = {
77*4882a593Smuzhiyun "RGB444/YUV444", /* RGB/YUV444 16bit data bus, 8bpp */
78*4882a593Smuzhiyun "YUV422 semi-planar", /* YUV422 16bit data base, 8bpp */
79*4882a593Smuzhiyun "YUV422 CCIR656", /* BT656 (YUV 8bpp 2 clock per pixel) */
80*4882a593Smuzhiyun "Invalid",
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Colorspace conversion matrices
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun struct color_matrix_coefs {
87*4882a593Smuzhiyun const char *name;
88*4882a593Smuzhiyun /* Input offsets */
89*4882a593Smuzhiyun s16 offint1;
90*4882a593Smuzhiyun s16 offint2;
91*4882a593Smuzhiyun s16 offint3;
92*4882a593Smuzhiyun /* Coeficients */
93*4882a593Smuzhiyun s16 p11coef;
94*4882a593Smuzhiyun s16 p12coef;
95*4882a593Smuzhiyun s16 p13coef;
96*4882a593Smuzhiyun s16 p21coef;
97*4882a593Smuzhiyun s16 p22coef;
98*4882a593Smuzhiyun s16 p23coef;
99*4882a593Smuzhiyun s16 p31coef;
100*4882a593Smuzhiyun s16 p32coef;
101*4882a593Smuzhiyun s16 p33coef;
102*4882a593Smuzhiyun /* Output offsets */
103*4882a593Smuzhiyun s16 offout1;
104*4882a593Smuzhiyun s16 offout2;
105*4882a593Smuzhiyun s16 offout3;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun enum {
109*4882a593Smuzhiyun ITU709_RGBFULL,
110*4882a593Smuzhiyun ITU601_RGBFULL,
111*4882a593Smuzhiyun RGBLIMITED_RGBFULL,
112*4882a593Smuzhiyun RGBLIMITED_ITU601,
113*4882a593Smuzhiyun RGBLIMITED_ITU709,
114*4882a593Smuzhiyun RGBFULL_ITU601,
115*4882a593Smuzhiyun RGBFULL_ITU709,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* NB: 4096 is 1.0 using fixed point numbers */
119*4882a593Smuzhiyun static const struct color_matrix_coefs conv_matrix[] = {
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun "YUV709 -> RGB full",
122*4882a593Smuzhiyun -256, -2048, -2048,
123*4882a593Smuzhiyun 4769, -2183, -873,
124*4882a593Smuzhiyun 4769, 7343, 0,
125*4882a593Smuzhiyun 4769, 0, 8652,
126*4882a593Smuzhiyun 0, 0, 0,
127*4882a593Smuzhiyun },
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun "YUV601 -> RGB full",
130*4882a593Smuzhiyun -256, -2048, -2048,
131*4882a593Smuzhiyun 4769, -3330, -1602,
132*4882a593Smuzhiyun 4769, 6538, 0,
133*4882a593Smuzhiyun 4769, 0, 8264,
134*4882a593Smuzhiyun 256, 256, 256,
135*4882a593Smuzhiyun },
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun "RGB limited -> RGB full",
138*4882a593Smuzhiyun -256, -256, -256,
139*4882a593Smuzhiyun 0, 4769, 0,
140*4882a593Smuzhiyun 0, 0, 4769,
141*4882a593Smuzhiyun 4769, 0, 0,
142*4882a593Smuzhiyun 0, 0, 0,
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun "RGB limited -> ITU601",
146*4882a593Smuzhiyun -256, -256, -256,
147*4882a593Smuzhiyun 2404, 1225, 467,
148*4882a593Smuzhiyun -1754, 2095, -341,
149*4882a593Smuzhiyun -1388, -707, 2095,
150*4882a593Smuzhiyun 256, 2048, 2048,
151*4882a593Smuzhiyun },
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun "RGB limited -> ITU709",
154*4882a593Smuzhiyun -256, -256, -256,
155*4882a593Smuzhiyun 2918, 867, 295,
156*4882a593Smuzhiyun -1894, 2087, -190,
157*4882a593Smuzhiyun -1607, -477, 2087,
158*4882a593Smuzhiyun 256, 2048, 2048,
159*4882a593Smuzhiyun },
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun "RGB full -> ITU601",
162*4882a593Smuzhiyun 0, 0, 0,
163*4882a593Smuzhiyun 2065, 1052, 401,
164*4882a593Smuzhiyun -1506, 1799, -293,
165*4882a593Smuzhiyun -1192, -607, 1799,
166*4882a593Smuzhiyun 256, 2048, 2048,
167*4882a593Smuzhiyun },
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun "RGB full -> ITU709",
170*4882a593Smuzhiyun 0, 0, 0,
171*4882a593Smuzhiyun 2506, 745, 253,
172*4882a593Smuzhiyun -1627, 1792, -163,
173*4882a593Smuzhiyun -1380, -410, 1792,
174*4882a593Smuzhiyun 256, 2048, 2048,
175*4882a593Smuzhiyun },
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const struct v4l2_dv_timings_cap tda1997x_dv_timings_cap = {
179*4882a593Smuzhiyun .type = V4L2_DV_BT_656_1120,
180*4882a593Smuzhiyun /* keep this initialization for compatibility with GCC < 4.4.6 */
181*4882a593Smuzhiyun .reserved = { 0 },
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun V4L2_INIT_BT_TIMINGS(
184*4882a593Smuzhiyun 640, 1920, /* min/max width */
185*4882a593Smuzhiyun 350, 1200, /* min/max height */
186*4882a593Smuzhiyun 13000000, 165000000, /* min/max pixelclock */
187*4882a593Smuzhiyun /* standards */
188*4882a593Smuzhiyun V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
189*4882a593Smuzhiyun V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
190*4882a593Smuzhiyun /* capabilities */
191*4882a593Smuzhiyun V4L2_DV_BT_CAP_INTERLACED | V4L2_DV_BT_CAP_PROGRESSIVE |
192*4882a593Smuzhiyun V4L2_DV_BT_CAP_REDUCED_BLANKING |
193*4882a593Smuzhiyun V4L2_DV_BT_CAP_CUSTOM
194*4882a593Smuzhiyun )
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* regulator supplies */
198*4882a593Smuzhiyun static const char * const tda1997x_supply_name[] = {
199*4882a593Smuzhiyun "DOVDD", /* Digital I/O supply */
200*4882a593Smuzhiyun "DVDD", /* Digital Core supply */
201*4882a593Smuzhiyun "AVDD", /* Analog supply */
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #define TDA1997X_NUM_SUPPLIES ARRAY_SIZE(tda1997x_supply_name)
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun enum tda1997x_type {
207*4882a593Smuzhiyun TDA19971,
208*4882a593Smuzhiyun TDA19973,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun enum tda1997x_hdmi_pads {
212*4882a593Smuzhiyun TDA1997X_PAD_SOURCE,
213*4882a593Smuzhiyun TDA1997X_NUM_PADS,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun struct tda1997x_chip_info {
217*4882a593Smuzhiyun enum tda1997x_type type;
218*4882a593Smuzhiyun const char *name;
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun struct tda1997x_state {
222*4882a593Smuzhiyun const struct tda1997x_chip_info *info;
223*4882a593Smuzhiyun struct tda1997x_platform_data pdata;
224*4882a593Smuzhiyun struct i2c_client *client;
225*4882a593Smuzhiyun struct i2c_client *client_cec;
226*4882a593Smuzhiyun struct v4l2_subdev sd;
227*4882a593Smuzhiyun struct regulator_bulk_data supplies[TDA1997X_NUM_SUPPLIES];
228*4882a593Smuzhiyun struct media_pad pads[TDA1997X_NUM_PADS];
229*4882a593Smuzhiyun struct mutex lock;
230*4882a593Smuzhiyun struct mutex page_lock;
231*4882a593Smuzhiyun char page;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* detected info from chip */
234*4882a593Smuzhiyun int chip_revision;
235*4882a593Smuzhiyun char port_30bit;
236*4882a593Smuzhiyun char output_2p5;
237*4882a593Smuzhiyun char tmdsb_clk;
238*4882a593Smuzhiyun char tmdsb_soc;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* status info */
241*4882a593Smuzhiyun char hdmi_status;
242*4882a593Smuzhiyun char mptrw_in_progress;
243*4882a593Smuzhiyun char activity_status;
244*4882a593Smuzhiyun char input_detect[2];
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* video */
247*4882a593Smuzhiyun struct hdmi_avi_infoframe avi_infoframe;
248*4882a593Smuzhiyun struct v4l2_hdmi_colorimetry colorimetry;
249*4882a593Smuzhiyun u32 rgb_quantization_range;
250*4882a593Smuzhiyun struct v4l2_dv_timings timings;
251*4882a593Smuzhiyun int fps;
252*4882a593Smuzhiyun const struct color_matrix_coefs *conv;
253*4882a593Smuzhiyun u32 mbus_codes[TDA1997X_MBUS_CODES]; /* available modes */
254*4882a593Smuzhiyun u32 mbus_code; /* current mode */
255*4882a593Smuzhiyun u8 vid_fmt;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* controls */
258*4882a593Smuzhiyun struct v4l2_ctrl_handler hdl;
259*4882a593Smuzhiyun struct v4l2_ctrl *detect_tx_5v_ctrl;
260*4882a593Smuzhiyun struct v4l2_ctrl *rgb_quantization_range_ctrl;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* audio */
263*4882a593Smuzhiyun u8 audio_ch_alloc;
264*4882a593Smuzhiyun int audio_samplerate;
265*4882a593Smuzhiyun int audio_channels;
266*4882a593Smuzhiyun int audio_samplesize;
267*4882a593Smuzhiyun int audio_type;
268*4882a593Smuzhiyun struct mutex audio_lock;
269*4882a593Smuzhiyun struct snd_pcm_substream *audio_stream;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* EDID */
272*4882a593Smuzhiyun struct {
273*4882a593Smuzhiyun u8 edid[256];
274*4882a593Smuzhiyun u32 present;
275*4882a593Smuzhiyun unsigned int blocks;
276*4882a593Smuzhiyun } edid;
277*4882a593Smuzhiyun struct delayed_work delayed_work_enable_hpd;
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const struct v4l2_event tda1997x_ev_fmt = {
281*4882a593Smuzhiyun .type = V4L2_EVENT_SOURCE_CHANGE,
282*4882a593Smuzhiyun .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const struct tda1997x_chip_info tda1997x_chip_info[] = {
286*4882a593Smuzhiyun [TDA19971] = {
287*4882a593Smuzhiyun .type = TDA19971,
288*4882a593Smuzhiyun .name = "tda19971",
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun [TDA19973] = {
291*4882a593Smuzhiyun .type = TDA19973,
292*4882a593Smuzhiyun .name = "tda19973",
293*4882a593Smuzhiyun },
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
to_state(struct v4l2_subdev * sd)296*4882a593Smuzhiyun static inline struct tda1997x_state *to_state(struct v4l2_subdev *sd)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun return container_of(sd, struct tda1997x_state, sd);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
to_sd(struct v4l2_ctrl * ctrl)301*4882a593Smuzhiyun static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun return &container_of(ctrl->handler, struct tda1997x_state, hdl)->sd;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
tda1997x_cec_read(struct v4l2_subdev * sd,u8 reg)306*4882a593Smuzhiyun static int tda1997x_cec_read(struct v4l2_subdev *sd, u8 reg)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
309*4882a593Smuzhiyun int val;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun val = i2c_smbus_read_byte_data(state->client_cec, reg);
312*4882a593Smuzhiyun if (val < 0) {
313*4882a593Smuzhiyun v4l_err(state->client, "read reg error: reg=%2x\n", reg);
314*4882a593Smuzhiyun val = -1;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return val;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
tda1997x_cec_write(struct v4l2_subdev * sd,u8 reg,u8 val)320*4882a593Smuzhiyun static int tda1997x_cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
323*4882a593Smuzhiyun int ret = 0;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(state->client_cec, reg, val);
326*4882a593Smuzhiyun if (ret < 0) {
327*4882a593Smuzhiyun v4l_err(state->client, "write reg error:reg=%2x,val=%2x\n",
328*4882a593Smuzhiyun reg, val);
329*4882a593Smuzhiyun ret = -1;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return ret;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
336*4882a593Smuzhiyun * I2C transfer
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun
tda1997x_setpage(struct v4l2_subdev * sd,u8 page)339*4882a593Smuzhiyun static int tda1997x_setpage(struct v4l2_subdev *sd, u8 page)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
342*4882a593Smuzhiyun int ret;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (state->page != page) {
345*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(state->client,
346*4882a593Smuzhiyun REG_CURPAGE_00H, page);
347*4882a593Smuzhiyun if (ret < 0) {
348*4882a593Smuzhiyun v4l_err(state->client,
349*4882a593Smuzhiyun "write reg error:reg=%2x,val=%2x\n",
350*4882a593Smuzhiyun REG_CURPAGE_00H, page);
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun state->page = page;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
io_read(struct v4l2_subdev * sd,u16 reg)358*4882a593Smuzhiyun static inline int io_read(struct v4l2_subdev *sd, u16 reg)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
361*4882a593Smuzhiyun int val;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun mutex_lock(&state->page_lock);
364*4882a593Smuzhiyun if (tda1997x_setpage(sd, reg >> 8)) {
365*4882a593Smuzhiyun val = -1;
366*4882a593Smuzhiyun goto out;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun val = i2c_smbus_read_byte_data(state->client, reg&0xff);
370*4882a593Smuzhiyun if (val < 0) {
371*4882a593Smuzhiyun v4l_err(state->client, "read reg error: reg=%2x\n", reg & 0xff);
372*4882a593Smuzhiyun val = -1;
373*4882a593Smuzhiyun goto out;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun out:
377*4882a593Smuzhiyun mutex_unlock(&state->page_lock);
378*4882a593Smuzhiyun return val;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
io_read16(struct v4l2_subdev * sd,u16 reg)381*4882a593Smuzhiyun static inline long io_read16(struct v4l2_subdev *sd, u16 reg)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun int val;
384*4882a593Smuzhiyun long lval = 0;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun val = io_read(sd, reg);
387*4882a593Smuzhiyun if (val < 0)
388*4882a593Smuzhiyun return val;
389*4882a593Smuzhiyun lval |= (val << 8);
390*4882a593Smuzhiyun val = io_read(sd, reg + 1);
391*4882a593Smuzhiyun if (val < 0)
392*4882a593Smuzhiyun return val;
393*4882a593Smuzhiyun lval |= val;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return lval;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
io_read24(struct v4l2_subdev * sd,u16 reg)398*4882a593Smuzhiyun static inline long io_read24(struct v4l2_subdev *sd, u16 reg)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun int val;
401*4882a593Smuzhiyun long lval = 0;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun val = io_read(sd, reg);
404*4882a593Smuzhiyun if (val < 0)
405*4882a593Smuzhiyun return val;
406*4882a593Smuzhiyun lval |= (val << 16);
407*4882a593Smuzhiyun val = io_read(sd, reg + 1);
408*4882a593Smuzhiyun if (val < 0)
409*4882a593Smuzhiyun return val;
410*4882a593Smuzhiyun lval |= (val << 8);
411*4882a593Smuzhiyun val = io_read(sd, reg + 2);
412*4882a593Smuzhiyun if (val < 0)
413*4882a593Smuzhiyun return val;
414*4882a593Smuzhiyun lval |= val;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return lval;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
io_readn(struct v4l2_subdev * sd,u16 reg,u8 len,u8 * data)419*4882a593Smuzhiyun static unsigned int io_readn(struct v4l2_subdev *sd, u16 reg, u8 len, u8 *data)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun int i;
422*4882a593Smuzhiyun int sz = 0;
423*4882a593Smuzhiyun int val;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun for (i = 0; i < len; i++) {
426*4882a593Smuzhiyun val = io_read(sd, reg + i);
427*4882a593Smuzhiyun if (val < 0)
428*4882a593Smuzhiyun break;
429*4882a593Smuzhiyun data[i] = val;
430*4882a593Smuzhiyun sz++;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun return sz;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
io_write(struct v4l2_subdev * sd,u16 reg,u8 val)436*4882a593Smuzhiyun static int io_write(struct v4l2_subdev *sd, u16 reg, u8 val)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
439*4882a593Smuzhiyun s32 ret = 0;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun mutex_lock(&state->page_lock);
442*4882a593Smuzhiyun if (tda1997x_setpage(sd, reg >> 8)) {
443*4882a593Smuzhiyun ret = -1;
444*4882a593Smuzhiyun goto out;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(state->client, reg & 0xff, val);
448*4882a593Smuzhiyun if (ret < 0) {
449*4882a593Smuzhiyun v4l_err(state->client, "write reg error:reg=%2x,val=%2x\n",
450*4882a593Smuzhiyun reg&0xff, val);
451*4882a593Smuzhiyun ret = -1;
452*4882a593Smuzhiyun goto out;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun out:
456*4882a593Smuzhiyun mutex_unlock(&state->page_lock);
457*4882a593Smuzhiyun return ret;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
io_write16(struct v4l2_subdev * sd,u16 reg,u16 val)460*4882a593Smuzhiyun static int io_write16(struct v4l2_subdev *sd, u16 reg, u16 val)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun int ret;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun ret = io_write(sd, reg, (val >> 8) & 0xff);
465*4882a593Smuzhiyun if (ret < 0)
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun ret = io_write(sd, reg + 1, val & 0xff);
468*4882a593Smuzhiyun if (ret < 0)
469*4882a593Smuzhiyun return ret;
470*4882a593Smuzhiyun return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
io_write24(struct v4l2_subdev * sd,u16 reg,u32 val)473*4882a593Smuzhiyun static int io_write24(struct v4l2_subdev *sd, u16 reg, u32 val)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun int ret;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun ret = io_write(sd, reg, (val >> 16) & 0xff);
478*4882a593Smuzhiyun if (ret < 0)
479*4882a593Smuzhiyun return ret;
480*4882a593Smuzhiyun ret = io_write(sd, reg + 1, (val >> 8) & 0xff);
481*4882a593Smuzhiyun if (ret < 0)
482*4882a593Smuzhiyun return ret;
483*4882a593Smuzhiyun ret = io_write(sd, reg + 2, val & 0xff);
484*4882a593Smuzhiyun if (ret < 0)
485*4882a593Smuzhiyun return ret;
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
490*4882a593Smuzhiyun * Hotplug
491*4882a593Smuzhiyun */
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun enum hpd_mode {
494*4882a593Smuzhiyun HPD_LOW_BP, /* HPD low and pulse of at least 100ms */
495*4882a593Smuzhiyun HPD_LOW_OTHER, /* HPD low and pulse of at least 100ms */
496*4882a593Smuzhiyun HPD_HIGH_BP, /* HIGH */
497*4882a593Smuzhiyun HPD_HIGH_OTHER,
498*4882a593Smuzhiyun HPD_PULSE, /* HPD low pulse */
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* manual HPD (Hot Plug Detect) control */
tda1997x_manual_hpd(struct v4l2_subdev * sd,enum hpd_mode mode)502*4882a593Smuzhiyun static int tda1997x_manual_hpd(struct v4l2_subdev *sd, enum hpd_mode mode)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun u8 hpd_auto, hpd_pwr, hpd_man;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun hpd_auto = io_read(sd, REG_HPD_AUTO_CTRL);
507*4882a593Smuzhiyun hpd_pwr = io_read(sd, REG_HPD_POWER);
508*4882a593Smuzhiyun hpd_man = io_read(sd, REG_HPD_MAN_CTRL);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* mask out unused bits */
511*4882a593Smuzhiyun hpd_man &= (HPD_MAN_CTRL_HPD_PULSE |
512*4882a593Smuzhiyun HPD_MAN_CTRL_5VEN |
513*4882a593Smuzhiyun HPD_MAN_CTRL_HPD_B |
514*4882a593Smuzhiyun HPD_MAN_CTRL_HPD_A);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun switch (mode) {
517*4882a593Smuzhiyun /* HPD low and pulse of at least 100ms */
518*4882a593Smuzhiyun case HPD_LOW_BP:
519*4882a593Smuzhiyun /* hpd_bp=0 */
520*4882a593Smuzhiyun hpd_pwr &= ~HPD_POWER_BP_MASK;
521*4882a593Smuzhiyun /* disable HPD_A and HPD_B */
522*4882a593Smuzhiyun hpd_man &= ~(HPD_MAN_CTRL_HPD_A | HPD_MAN_CTRL_HPD_B);
523*4882a593Smuzhiyun io_write(sd, REG_HPD_POWER, hpd_pwr);
524*4882a593Smuzhiyun io_write(sd, REG_HPD_MAN_CTRL, hpd_man);
525*4882a593Smuzhiyun break;
526*4882a593Smuzhiyun /* HPD high */
527*4882a593Smuzhiyun case HPD_HIGH_BP:
528*4882a593Smuzhiyun /* hpd_bp=1 */
529*4882a593Smuzhiyun hpd_pwr &= ~HPD_POWER_BP_MASK;
530*4882a593Smuzhiyun hpd_pwr |= 1 << HPD_POWER_BP_SHIFT;
531*4882a593Smuzhiyun io_write(sd, REG_HPD_POWER, hpd_pwr);
532*4882a593Smuzhiyun break;
533*4882a593Smuzhiyun /* HPD low and pulse of at least 100ms */
534*4882a593Smuzhiyun case HPD_LOW_OTHER:
535*4882a593Smuzhiyun /* disable HPD_A and HPD_B */
536*4882a593Smuzhiyun hpd_man &= ~(HPD_MAN_CTRL_HPD_A | HPD_MAN_CTRL_HPD_B);
537*4882a593Smuzhiyun /* hp_other=0 */
538*4882a593Smuzhiyun hpd_auto &= ~HPD_AUTO_HP_OTHER;
539*4882a593Smuzhiyun io_write(sd, REG_HPD_AUTO_CTRL, hpd_auto);
540*4882a593Smuzhiyun io_write(sd, REG_HPD_MAN_CTRL, hpd_man);
541*4882a593Smuzhiyun break;
542*4882a593Smuzhiyun /* HPD high */
543*4882a593Smuzhiyun case HPD_HIGH_OTHER:
544*4882a593Smuzhiyun hpd_auto |= HPD_AUTO_HP_OTHER;
545*4882a593Smuzhiyun io_write(sd, REG_HPD_AUTO_CTRL, hpd_auto);
546*4882a593Smuzhiyun break;
547*4882a593Smuzhiyun /* HPD low pulse */
548*4882a593Smuzhiyun case HPD_PULSE:
549*4882a593Smuzhiyun /* disable HPD_A and HPD_B */
550*4882a593Smuzhiyun hpd_man &= ~(HPD_MAN_CTRL_HPD_A | HPD_MAN_CTRL_HPD_B);
551*4882a593Smuzhiyun io_write(sd, REG_HPD_MAN_CTRL, hpd_man);
552*4882a593Smuzhiyun break;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
tda1997x_delayed_work_enable_hpd(struct work_struct * work)558*4882a593Smuzhiyun static void tda1997x_delayed_work_enable_hpd(struct work_struct *work)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct delayed_work *dwork = to_delayed_work(work);
561*4882a593Smuzhiyun struct tda1997x_state *state = container_of(dwork,
562*4882a593Smuzhiyun struct tda1997x_state,
563*4882a593Smuzhiyun delayed_work_enable_hpd);
564*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s:\n", __func__);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* Set HPD high */
569*4882a593Smuzhiyun tda1997x_manual_hpd(sd, HPD_HIGH_OTHER);
570*4882a593Smuzhiyun tda1997x_manual_hpd(sd, HPD_HIGH_BP);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun state->edid.present = 1;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
tda1997x_disable_edid(struct v4l2_subdev * sd)575*4882a593Smuzhiyun static void tda1997x_disable_edid(struct v4l2_subdev *sd)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s\n", __func__);
580*4882a593Smuzhiyun cancel_delayed_work_sync(&state->delayed_work_enable_hpd);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* Set HPD low */
583*4882a593Smuzhiyun tda1997x_manual_hpd(sd, HPD_LOW_BP);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
tda1997x_enable_edid(struct v4l2_subdev * sd)586*4882a593Smuzhiyun static void tda1997x_enable_edid(struct v4l2_subdev *sd)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s\n", __func__);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* Enable hotplug after 100ms */
593*4882a593Smuzhiyun schedule_delayed_work(&state->delayed_work_enable_hpd, HZ / 10);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
597*4882a593Smuzhiyun * Signal Control
598*4882a593Smuzhiyun */
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /*
601*4882a593Smuzhiyun * configure vid_fmt based on mbus_code
602*4882a593Smuzhiyun */
603*4882a593Smuzhiyun static int
tda1997x_setup_format(struct tda1997x_state * state,u32 code)604*4882a593Smuzhiyun tda1997x_setup_format(struct tda1997x_state *state, u32 code)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s code=0x%x\n", __func__, code);
607*4882a593Smuzhiyun switch (code) {
608*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB121212_1X36:
609*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X24:
610*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUV12_1X36:
611*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUV8_1X24:
612*4882a593Smuzhiyun state->vid_fmt = OF_FMT_444;
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY12_1X24:
615*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY10_1X20:
616*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
617*4882a593Smuzhiyun state->vid_fmt = OF_FMT_422_SMPT;
618*4882a593Smuzhiyun break;
619*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY12_2X12:
620*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY10_2X10:
621*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
622*4882a593Smuzhiyun state->vid_fmt = OF_FMT_422_CCIR;
623*4882a593Smuzhiyun break;
624*4882a593Smuzhiyun default:
625*4882a593Smuzhiyun v4l_err(state->client, "incompatible format (0x%x)\n", code);
626*4882a593Smuzhiyun return -EINVAL;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s code=0x%x fmt=%s\n", __func__,
629*4882a593Smuzhiyun code, vidfmt_names[state->vid_fmt]);
630*4882a593Smuzhiyun state->mbus_code = code;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun return 0;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /*
636*4882a593Smuzhiyun * The color conversion matrix will convert between the colorimetry of the
637*4882a593Smuzhiyun * HDMI input to the desired output format RGB|YUV. RGB output is to be
638*4882a593Smuzhiyun * full-range and YUV is to be limited range.
639*4882a593Smuzhiyun *
640*4882a593Smuzhiyun * RGB full-range uses values from 0 to 255 which is recommended on a monitor
641*4882a593Smuzhiyun * and RGB Limited uses values from 16 to 236 (16=black, 235=white) which is
642*4882a593Smuzhiyun * typically recommended on a TV.
643*4882a593Smuzhiyun */
644*4882a593Smuzhiyun static void
tda1997x_configure_csc(struct v4l2_subdev * sd)645*4882a593Smuzhiyun tda1997x_configure_csc(struct v4l2_subdev *sd)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
648*4882a593Smuzhiyun struct hdmi_avi_infoframe *avi = &state->avi_infoframe;
649*4882a593Smuzhiyun struct v4l2_hdmi_colorimetry *c = &state->colorimetry;
650*4882a593Smuzhiyun /* Blanking code values depend on output colorspace (RGB or YUV) */
651*4882a593Smuzhiyun struct blanking_codes {
652*4882a593Smuzhiyun s16 code_gy;
653*4882a593Smuzhiyun s16 code_bu;
654*4882a593Smuzhiyun s16 code_rv;
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun static const struct blanking_codes rgb_blanking = { 64, 64, 64 };
657*4882a593Smuzhiyun static const struct blanking_codes yuv_blanking = { 64, 512, 512 };
658*4882a593Smuzhiyun const struct blanking_codes *blanking_codes = NULL;
659*4882a593Smuzhiyun u8 reg;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "input:%s quant:%s output:%s\n",
662*4882a593Smuzhiyun hdmi_colorspace_names[avi->colorspace],
663*4882a593Smuzhiyun v4l2_quantization_names[c->quantization],
664*4882a593Smuzhiyun vidfmt_names[state->vid_fmt]);
665*4882a593Smuzhiyun state->conv = NULL;
666*4882a593Smuzhiyun switch (state->vid_fmt) {
667*4882a593Smuzhiyun /* RGB output */
668*4882a593Smuzhiyun case OF_FMT_444:
669*4882a593Smuzhiyun blanking_codes = &rgb_blanking;
670*4882a593Smuzhiyun if (c->colorspace == V4L2_COLORSPACE_SRGB) {
671*4882a593Smuzhiyun if (c->quantization == V4L2_QUANTIZATION_LIM_RANGE)
672*4882a593Smuzhiyun state->conv = &conv_matrix[RGBLIMITED_RGBFULL];
673*4882a593Smuzhiyun } else {
674*4882a593Smuzhiyun if (c->colorspace == V4L2_COLORSPACE_REC709)
675*4882a593Smuzhiyun state->conv = &conv_matrix[ITU709_RGBFULL];
676*4882a593Smuzhiyun else if (c->colorspace == V4L2_COLORSPACE_SMPTE170M)
677*4882a593Smuzhiyun state->conv = &conv_matrix[ITU601_RGBFULL];
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun break;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* YUV output */
682*4882a593Smuzhiyun case OF_FMT_422_SMPT: /* semi-planar */
683*4882a593Smuzhiyun case OF_FMT_422_CCIR: /* CCIR656 */
684*4882a593Smuzhiyun blanking_codes = &yuv_blanking;
685*4882a593Smuzhiyun if ((c->colorspace == V4L2_COLORSPACE_SRGB) &&
686*4882a593Smuzhiyun (c->quantization == V4L2_QUANTIZATION_FULL_RANGE)) {
687*4882a593Smuzhiyun if (state->timings.bt.height <= 576)
688*4882a593Smuzhiyun state->conv = &conv_matrix[RGBFULL_ITU601];
689*4882a593Smuzhiyun else
690*4882a593Smuzhiyun state->conv = &conv_matrix[RGBFULL_ITU709];
691*4882a593Smuzhiyun } else if ((c->colorspace == V4L2_COLORSPACE_SRGB) &&
692*4882a593Smuzhiyun (c->quantization == V4L2_QUANTIZATION_LIM_RANGE)) {
693*4882a593Smuzhiyun if (state->timings.bt.height <= 576)
694*4882a593Smuzhiyun state->conv = &conv_matrix[RGBLIMITED_ITU601];
695*4882a593Smuzhiyun else
696*4882a593Smuzhiyun state->conv = &conv_matrix[RGBLIMITED_ITU709];
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (state->conv) {
702*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s\n",
703*4882a593Smuzhiyun state->conv->name);
704*4882a593Smuzhiyun /* enable matrix conversion */
705*4882a593Smuzhiyun reg = io_read(sd, REG_VDP_CTRL);
706*4882a593Smuzhiyun reg &= ~VDP_CTRL_MATRIX_BP;
707*4882a593Smuzhiyun io_write(sd, REG_VDP_CTRL, reg);
708*4882a593Smuzhiyun /* offset inputs */
709*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 0, state->conv->offint1);
710*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 2, state->conv->offint2);
711*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 4, state->conv->offint3);
712*4882a593Smuzhiyun /* coefficients */
713*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 6, state->conv->p11coef);
714*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 8, state->conv->p12coef);
715*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 10, state->conv->p13coef);
716*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 12, state->conv->p21coef);
717*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 14, state->conv->p22coef);
718*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 16, state->conv->p23coef);
719*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 18, state->conv->p31coef);
720*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 20, state->conv->p32coef);
721*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 22, state->conv->p33coef);
722*4882a593Smuzhiyun /* offset outputs */
723*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 24, state->conv->offout1);
724*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 26, state->conv->offout2);
725*4882a593Smuzhiyun io_write16(sd, REG_VDP_MATRIX + 28, state->conv->offout3);
726*4882a593Smuzhiyun } else {
727*4882a593Smuzhiyun /* disable matrix conversion */
728*4882a593Smuzhiyun reg = io_read(sd, REG_VDP_CTRL);
729*4882a593Smuzhiyun reg |= VDP_CTRL_MATRIX_BP;
730*4882a593Smuzhiyun io_write(sd, REG_VDP_CTRL, reg);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* SetBlankingCodes */
734*4882a593Smuzhiyun if (blanking_codes) {
735*4882a593Smuzhiyun io_write16(sd, REG_BLK_GY, blanking_codes->code_gy);
736*4882a593Smuzhiyun io_write16(sd, REG_BLK_BU, blanking_codes->code_bu);
737*4882a593Smuzhiyun io_write16(sd, REG_BLK_RV, blanking_codes->code_rv);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Configure frame detection window and VHREF timing generator */
742*4882a593Smuzhiyun static void
tda1997x_configure_vhref(struct v4l2_subdev * sd)743*4882a593Smuzhiyun tda1997x_configure_vhref(struct v4l2_subdev *sd)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
746*4882a593Smuzhiyun const struct v4l2_bt_timings *bt = &state->timings.bt;
747*4882a593Smuzhiyun int width, lines;
748*4882a593Smuzhiyun u16 href_start, href_end;
749*4882a593Smuzhiyun u16 vref_f1_start, vref_f2_start;
750*4882a593Smuzhiyun u8 vref_f1_width, vref_f2_width;
751*4882a593Smuzhiyun u8 field_polarity;
752*4882a593Smuzhiyun u16 fieldref_f1_start, fieldref_f2_start;
753*4882a593Smuzhiyun u8 reg;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun href_start = bt->hbackporch + bt->hsync + 1;
756*4882a593Smuzhiyun href_end = href_start + bt->width;
757*4882a593Smuzhiyun vref_f1_start = bt->height + bt->vbackporch + bt->vsync +
758*4882a593Smuzhiyun bt->il_vbackporch + bt->il_vsync +
759*4882a593Smuzhiyun bt->il_vfrontporch;
760*4882a593Smuzhiyun vref_f1_width = bt->vbackporch + bt->vsync + bt->vfrontporch;
761*4882a593Smuzhiyun vref_f2_start = 0;
762*4882a593Smuzhiyun vref_f2_width = 0;
763*4882a593Smuzhiyun fieldref_f1_start = 0;
764*4882a593Smuzhiyun fieldref_f2_start = 0;
765*4882a593Smuzhiyun if (bt->interlaced) {
766*4882a593Smuzhiyun vref_f2_start = (bt->height / 2) +
767*4882a593Smuzhiyun (bt->il_vbackporch + bt->il_vsync - 1);
768*4882a593Smuzhiyun vref_f2_width = bt->il_vbackporch + bt->il_vsync +
769*4882a593Smuzhiyun bt->il_vfrontporch;
770*4882a593Smuzhiyun fieldref_f2_start = vref_f2_start + bt->il_vfrontporch +
771*4882a593Smuzhiyun fieldref_f1_start;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun field_polarity = 0;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun width = V4L2_DV_BT_FRAME_WIDTH(bt);
776*4882a593Smuzhiyun lines = V4L2_DV_BT_FRAME_HEIGHT(bt);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /*
779*4882a593Smuzhiyun * Configure Frame Detection Window:
780*4882a593Smuzhiyun * horiz area where the VHREF module consider a VSYNC a new frame
781*4882a593Smuzhiyun */
782*4882a593Smuzhiyun io_write16(sd, REG_FDW_S, 0x2ef); /* start position */
783*4882a593Smuzhiyun io_write16(sd, REG_FDW_E, 0x141); /* end position */
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Set Pixel And Line Counters */
786*4882a593Smuzhiyun if (state->chip_revision == 0)
787*4882a593Smuzhiyun io_write16(sd, REG_PXCNT_PR, 4);
788*4882a593Smuzhiyun else
789*4882a593Smuzhiyun io_write16(sd, REG_PXCNT_PR, 1);
790*4882a593Smuzhiyun io_write16(sd, REG_PXCNT_NPIX, width & MASK_VHREF);
791*4882a593Smuzhiyun io_write16(sd, REG_LCNT_PR, 1);
792*4882a593Smuzhiyun io_write16(sd, REG_LCNT_NLIN, lines & MASK_VHREF);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /*
795*4882a593Smuzhiyun * Configure the VHRef timing generator responsible for rebuilding all
796*4882a593Smuzhiyun * horiz and vert synch and ref signals from its input allowing auto
797*4882a593Smuzhiyun * detection algorithms and forcing predefined modes (480i & 576i)
798*4882a593Smuzhiyun */
799*4882a593Smuzhiyun reg = VHREF_STD_DET_OFF << VHREF_STD_DET_SHIFT;
800*4882a593Smuzhiyun io_write(sd, REG_VHREF_CTRL, reg);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun * Configure the VHRef timing values. In case the VHREF generator has
804*4882a593Smuzhiyun * been configured in manual mode, this will allow to manually set all
805*4882a593Smuzhiyun * horiz and vert ref values (non-active pixel areas) of the generator
806*4882a593Smuzhiyun * and allows setting the frame reference params.
807*4882a593Smuzhiyun */
808*4882a593Smuzhiyun /* horizontal reference start/end */
809*4882a593Smuzhiyun io_write16(sd, REG_HREF_S, href_start & MASK_VHREF);
810*4882a593Smuzhiyun io_write16(sd, REG_HREF_E, href_end & MASK_VHREF);
811*4882a593Smuzhiyun /* vertical reference f1 start/end */
812*4882a593Smuzhiyun io_write16(sd, REG_VREF_F1_S, vref_f1_start & MASK_VHREF);
813*4882a593Smuzhiyun io_write(sd, REG_VREF_F1_WIDTH, vref_f1_width);
814*4882a593Smuzhiyun /* vertical reference f2 start/end */
815*4882a593Smuzhiyun io_write16(sd, REG_VREF_F2_S, vref_f2_start & MASK_VHREF);
816*4882a593Smuzhiyun io_write(sd, REG_VREF_F2_WIDTH, vref_f2_width);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* F1/F2 FREF, field polarity */
819*4882a593Smuzhiyun reg = fieldref_f1_start & MASK_VHREF;
820*4882a593Smuzhiyun reg |= field_polarity << 8;
821*4882a593Smuzhiyun io_write16(sd, REG_FREF_F1_S, reg);
822*4882a593Smuzhiyun reg = fieldref_f2_start & MASK_VHREF;
823*4882a593Smuzhiyun io_write16(sd, REG_FREF_F2_S, reg);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Configure Video Output port signals */
827*4882a593Smuzhiyun static int
tda1997x_configure_vidout(struct tda1997x_state * state)828*4882a593Smuzhiyun tda1997x_configure_vidout(struct tda1997x_state *state)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
831*4882a593Smuzhiyun struct tda1997x_platform_data *pdata = &state->pdata;
832*4882a593Smuzhiyun u8 prefilter;
833*4882a593Smuzhiyun u8 reg;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* Configure pixel clock generator: delay, polarity, rate */
836*4882a593Smuzhiyun reg = (state->vid_fmt == OF_FMT_422_CCIR) ?
837*4882a593Smuzhiyun PCLK_SEL_X2 : PCLK_SEL_X1;
838*4882a593Smuzhiyun reg |= pdata->vidout_delay_pclk << PCLK_DELAY_SHIFT;
839*4882a593Smuzhiyun reg |= pdata->vidout_inv_pclk << PCLK_INV_SHIFT;
840*4882a593Smuzhiyun io_write(sd, REG_PCLK, reg);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* Configure pre-filter */
843*4882a593Smuzhiyun prefilter = 0; /* filters off */
844*4882a593Smuzhiyun /* YUV422 mode requires conversion */
845*4882a593Smuzhiyun if ((state->vid_fmt == OF_FMT_422_SMPT) ||
846*4882a593Smuzhiyun (state->vid_fmt == OF_FMT_422_CCIR)) {
847*4882a593Smuzhiyun /* 2/7 taps for Rv and Bu */
848*4882a593Smuzhiyun prefilter = FILTERS_CTRL_2_7TAP << FILTERS_CTRL_BU_SHIFT |
849*4882a593Smuzhiyun FILTERS_CTRL_2_7TAP << FILTERS_CTRL_RV_SHIFT;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun io_write(sd, REG_FILTERS_CTRL, prefilter);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /* Configure video port */
854*4882a593Smuzhiyun reg = state->vid_fmt & OF_FMT_MASK;
855*4882a593Smuzhiyun if (state->vid_fmt == OF_FMT_422_CCIR)
856*4882a593Smuzhiyun reg |= (OF_BLK | OF_TRC);
857*4882a593Smuzhiyun reg |= OF_VP_ENABLE;
858*4882a593Smuzhiyun io_write(sd, REG_OF, reg);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Configure formatter and conversions */
861*4882a593Smuzhiyun reg = io_read(sd, REG_VDP_CTRL);
862*4882a593Smuzhiyun /* pre-filter is needed unless (REG_FILTERS_CTRL == 0) */
863*4882a593Smuzhiyun if (!prefilter)
864*4882a593Smuzhiyun reg |= VDP_CTRL_PREFILTER_BP;
865*4882a593Smuzhiyun else
866*4882a593Smuzhiyun reg &= ~VDP_CTRL_PREFILTER_BP;
867*4882a593Smuzhiyun /* formatter is needed for YUV422 and for trc/blc codes */
868*4882a593Smuzhiyun if (state->vid_fmt == OF_FMT_444)
869*4882a593Smuzhiyun reg |= VDP_CTRL_FORMATTER_BP;
870*4882a593Smuzhiyun /* formatter and compdel needed for timing/blanking codes */
871*4882a593Smuzhiyun else
872*4882a593Smuzhiyun reg &= ~(VDP_CTRL_FORMATTER_BP | VDP_CTRL_COMPDEL_BP);
873*4882a593Smuzhiyun /* activate compdel for small sync delays */
874*4882a593Smuzhiyun if ((pdata->vidout_delay_vs < 4) || (pdata->vidout_delay_hs < 4))
875*4882a593Smuzhiyun reg &= ~VDP_CTRL_COMPDEL_BP;
876*4882a593Smuzhiyun io_write(sd, REG_VDP_CTRL, reg);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /* Configure DE output signal: delay, polarity, and source */
879*4882a593Smuzhiyun reg = pdata->vidout_delay_de << DE_FREF_DELAY_SHIFT |
880*4882a593Smuzhiyun pdata->vidout_inv_de << DE_FREF_INV_SHIFT |
881*4882a593Smuzhiyun pdata->vidout_sel_de << DE_FREF_SEL_SHIFT;
882*4882a593Smuzhiyun io_write(sd, REG_DE_FREF, reg);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* Configure HS/HREF output signal: delay, polarity, and source */
885*4882a593Smuzhiyun if (state->vid_fmt != OF_FMT_422_CCIR) {
886*4882a593Smuzhiyun reg = pdata->vidout_delay_hs << HS_HREF_DELAY_SHIFT |
887*4882a593Smuzhiyun pdata->vidout_inv_hs << HS_HREF_INV_SHIFT |
888*4882a593Smuzhiyun pdata->vidout_sel_hs << HS_HREF_SEL_SHIFT;
889*4882a593Smuzhiyun } else
890*4882a593Smuzhiyun reg = HS_HREF_SEL_NONE << HS_HREF_SEL_SHIFT;
891*4882a593Smuzhiyun io_write(sd, REG_HS_HREF, reg);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun /* Configure VS/VREF output signal: delay, polarity, and source */
894*4882a593Smuzhiyun if (state->vid_fmt != OF_FMT_422_CCIR) {
895*4882a593Smuzhiyun reg = pdata->vidout_delay_vs << VS_VREF_DELAY_SHIFT |
896*4882a593Smuzhiyun pdata->vidout_inv_vs << VS_VREF_INV_SHIFT |
897*4882a593Smuzhiyun pdata->vidout_sel_vs << VS_VREF_SEL_SHIFT;
898*4882a593Smuzhiyun } else
899*4882a593Smuzhiyun reg = VS_VREF_SEL_NONE << VS_VREF_SEL_SHIFT;
900*4882a593Smuzhiyun io_write(sd, REG_VS_VREF, reg);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun return 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /* Configure Audio output port signals */
906*4882a593Smuzhiyun static int
tda1997x_configure_audout(struct v4l2_subdev * sd,u8 channel_assignment)907*4882a593Smuzhiyun tda1997x_configure_audout(struct v4l2_subdev *sd, u8 channel_assignment)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
910*4882a593Smuzhiyun struct tda1997x_platform_data *pdata = &state->pdata;
911*4882a593Smuzhiyun bool sp_used_by_fifo = true;
912*4882a593Smuzhiyun u8 reg;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (!pdata->audout_format)
915*4882a593Smuzhiyun return 0;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* channel assignment (CEA-861-D Table 20) */
918*4882a593Smuzhiyun io_write(sd, REG_AUDIO_PATH, channel_assignment);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /* Audio output configuration */
921*4882a593Smuzhiyun reg = 0;
922*4882a593Smuzhiyun switch (pdata->audout_format) {
923*4882a593Smuzhiyun case AUDFMT_TYPE_I2S:
924*4882a593Smuzhiyun reg |= AUDCFG_BUS_I2S << AUDCFG_BUS_SHIFT;
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun case AUDFMT_TYPE_SPDIF:
927*4882a593Smuzhiyun reg |= AUDCFG_BUS_SPDIF << AUDCFG_BUS_SHIFT;
928*4882a593Smuzhiyun break;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun switch (state->audio_type) {
931*4882a593Smuzhiyun case AUDCFG_TYPE_PCM:
932*4882a593Smuzhiyun reg |= AUDCFG_TYPE_PCM << AUDCFG_TYPE_SHIFT;
933*4882a593Smuzhiyun break;
934*4882a593Smuzhiyun case AUDCFG_TYPE_OBA:
935*4882a593Smuzhiyun reg |= AUDCFG_TYPE_OBA << AUDCFG_TYPE_SHIFT;
936*4882a593Smuzhiyun break;
937*4882a593Smuzhiyun case AUDCFG_TYPE_DST:
938*4882a593Smuzhiyun reg |= AUDCFG_TYPE_DST << AUDCFG_TYPE_SHIFT;
939*4882a593Smuzhiyun sp_used_by_fifo = false;
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun case AUDCFG_TYPE_HBR:
942*4882a593Smuzhiyun reg |= AUDCFG_TYPE_HBR << AUDCFG_TYPE_SHIFT;
943*4882a593Smuzhiyun if (pdata->audout_layout == 1) {
944*4882a593Smuzhiyun /* demuxed via AP0:AP3 */
945*4882a593Smuzhiyun reg |= AUDCFG_HBR_DEMUX << AUDCFG_HBR_SHIFT;
946*4882a593Smuzhiyun if (pdata->audout_format == AUDFMT_TYPE_SPDIF)
947*4882a593Smuzhiyun sp_used_by_fifo = false;
948*4882a593Smuzhiyun } else {
949*4882a593Smuzhiyun /* straight via AP0 */
950*4882a593Smuzhiyun reg |= AUDCFG_HBR_STRAIGHT << AUDCFG_HBR_SHIFT;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun break;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun if (pdata->audout_width == 32)
955*4882a593Smuzhiyun reg |= AUDCFG_I2SW_32 << AUDCFG_I2SW_SHIFT;
956*4882a593Smuzhiyun else
957*4882a593Smuzhiyun reg |= AUDCFG_I2SW_16 << AUDCFG_I2SW_SHIFT;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* automatic hardware mute */
960*4882a593Smuzhiyun if (pdata->audio_auto_mute)
961*4882a593Smuzhiyun reg |= AUDCFG_AUTO_MUTE_EN;
962*4882a593Smuzhiyun /* clock polarity */
963*4882a593Smuzhiyun if (pdata->audout_invert_clk)
964*4882a593Smuzhiyun reg |= AUDCFG_CLK_INVERT;
965*4882a593Smuzhiyun io_write(sd, REG_AUDCFG, reg);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* audio layout */
968*4882a593Smuzhiyun reg = (pdata->audout_layout) ? AUDIO_LAYOUT_LAYOUT1 : 0;
969*4882a593Smuzhiyun if (!pdata->audout_layoutauto)
970*4882a593Smuzhiyun reg |= AUDIO_LAYOUT_MANUAL;
971*4882a593Smuzhiyun if (sp_used_by_fifo)
972*4882a593Smuzhiyun reg |= AUDIO_LAYOUT_SP_FLAG;
973*4882a593Smuzhiyun io_write(sd, REG_AUDIO_LAYOUT, reg);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* FIFO Latency value */
976*4882a593Smuzhiyun io_write(sd, REG_FIFO_LATENCY_VAL, 0x80);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /* Audio output port config */
979*4882a593Smuzhiyun if (sp_used_by_fifo) {
980*4882a593Smuzhiyun reg = AUDIO_OUT_ENABLE_AP0;
981*4882a593Smuzhiyun if (channel_assignment >= 0x01)
982*4882a593Smuzhiyun reg |= AUDIO_OUT_ENABLE_AP1;
983*4882a593Smuzhiyun if (channel_assignment >= 0x04)
984*4882a593Smuzhiyun reg |= AUDIO_OUT_ENABLE_AP2;
985*4882a593Smuzhiyun if (channel_assignment >= 0x0c)
986*4882a593Smuzhiyun reg |= AUDIO_OUT_ENABLE_AP3;
987*4882a593Smuzhiyun /* specific cases where AP1 is not used */
988*4882a593Smuzhiyun if ((channel_assignment == 0x04)
989*4882a593Smuzhiyun || (channel_assignment == 0x08)
990*4882a593Smuzhiyun || (channel_assignment == 0x0c)
991*4882a593Smuzhiyun || (channel_assignment == 0x10)
992*4882a593Smuzhiyun || (channel_assignment == 0x14)
993*4882a593Smuzhiyun || (channel_assignment == 0x18)
994*4882a593Smuzhiyun || (channel_assignment == 0x1c))
995*4882a593Smuzhiyun reg &= ~AUDIO_OUT_ENABLE_AP1;
996*4882a593Smuzhiyun /* specific cases where AP2 is not used */
997*4882a593Smuzhiyun if ((channel_assignment >= 0x14)
998*4882a593Smuzhiyun && (channel_assignment <= 0x17))
999*4882a593Smuzhiyun reg &= ~AUDIO_OUT_ENABLE_AP2;
1000*4882a593Smuzhiyun } else {
1001*4882a593Smuzhiyun reg = AUDIO_OUT_ENABLE_AP3 |
1002*4882a593Smuzhiyun AUDIO_OUT_ENABLE_AP2 |
1003*4882a593Smuzhiyun AUDIO_OUT_ENABLE_AP1 |
1004*4882a593Smuzhiyun AUDIO_OUT_ENABLE_AP0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun if (pdata->audout_format == AUDFMT_TYPE_I2S)
1007*4882a593Smuzhiyun reg |= (AUDIO_OUT_ENABLE_ACLK | AUDIO_OUT_ENABLE_WS);
1008*4882a593Smuzhiyun io_write(sd, REG_AUDIO_OUT_ENABLE, reg);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /* reset test mode to normal audio freq auto selection */
1011*4882a593Smuzhiyun io_write(sd, REG_TEST_MODE, 0x00);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun return 0;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /* Soft Reset of specific hdmi info */
1017*4882a593Smuzhiyun static int
tda1997x_hdmi_info_reset(struct v4l2_subdev * sd,u8 info_rst,bool reset_sus)1018*4882a593Smuzhiyun tda1997x_hdmi_info_reset(struct v4l2_subdev *sd, u8 info_rst, bool reset_sus)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun u8 reg;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* reset infoframe engine packets */
1023*4882a593Smuzhiyun reg = io_read(sd, REG_HDMI_INFO_RST);
1024*4882a593Smuzhiyun io_write(sd, REG_HDMI_INFO_RST, info_rst);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* if infoframe engine has been reset clear INT_FLG_MODE */
1027*4882a593Smuzhiyun if (reg & RESET_IF) {
1028*4882a593Smuzhiyun reg = io_read(sd, REG_INT_FLG_CLR_MODE);
1029*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_MODE, reg);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* Disable REFTIM to restart start-up-sequencer (SUS) */
1033*4882a593Smuzhiyun reg = io_read(sd, REG_RATE_CTRL);
1034*4882a593Smuzhiyun reg &= ~RATE_REFTIM_ENABLE;
1035*4882a593Smuzhiyun if (!reset_sus)
1036*4882a593Smuzhiyun reg |= RATE_REFTIM_ENABLE;
1037*4882a593Smuzhiyun reg = io_write(sd, REG_RATE_CTRL, reg);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun return 0;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun static void
tda1997x_power_mode(struct tda1997x_state * state,bool enable)1043*4882a593Smuzhiyun tda1997x_power_mode(struct tda1997x_state *state, bool enable)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1046*4882a593Smuzhiyun u8 reg;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (enable) {
1049*4882a593Smuzhiyun /* Automatic control of TMDS */
1050*4882a593Smuzhiyun io_write(sd, REG_PON_OVR_EN, PON_DIS);
1051*4882a593Smuzhiyun /* Enable current bias unit */
1052*4882a593Smuzhiyun io_write(sd, REG_CFG1, PON_EN);
1053*4882a593Smuzhiyun /* Enable deep color PLL */
1054*4882a593Smuzhiyun io_write(sd, REG_DEEP_PLL7_BYP, PON_DIS);
1055*4882a593Smuzhiyun /* Output buffers active */
1056*4882a593Smuzhiyun reg = io_read(sd, REG_OF);
1057*4882a593Smuzhiyun reg &= ~OF_VP_ENABLE;
1058*4882a593Smuzhiyun io_write(sd, REG_OF, reg);
1059*4882a593Smuzhiyun } else {
1060*4882a593Smuzhiyun /* Power down EDID mode sequence */
1061*4882a593Smuzhiyun /* Output buffers in HiZ */
1062*4882a593Smuzhiyun reg = io_read(sd, REG_OF);
1063*4882a593Smuzhiyun reg |= OF_VP_ENABLE;
1064*4882a593Smuzhiyun io_write(sd, REG_OF, reg);
1065*4882a593Smuzhiyun /* Disable deep color PLL */
1066*4882a593Smuzhiyun io_write(sd, REG_DEEP_PLL7_BYP, PON_EN);
1067*4882a593Smuzhiyun /* Disable current bias unit */
1068*4882a593Smuzhiyun io_write(sd, REG_CFG1, PON_DIS);
1069*4882a593Smuzhiyun /* Manual control of TMDS */
1070*4882a593Smuzhiyun io_write(sd, REG_PON_OVR_EN, PON_EN);
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun static bool
tda1997x_detect_tx_5v(struct v4l2_subdev * sd)1075*4882a593Smuzhiyun tda1997x_detect_tx_5v(struct v4l2_subdev *sd)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun u8 reg = io_read(sd, REG_DETECT_5V);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun return ((reg & DETECT_5V_SEL) ? 1 : 0);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun static bool
tda1997x_detect_tx_hpd(struct v4l2_subdev * sd)1083*4882a593Smuzhiyun tda1997x_detect_tx_hpd(struct v4l2_subdev *sd)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun u8 reg = io_read(sd, REG_DETECT_5V);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun return ((reg & DETECT_HPD) ? 1 : 0);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun static int
tda1997x_detect_std(struct tda1997x_state * state,struct v4l2_dv_timings * timings)1091*4882a593Smuzhiyun tda1997x_detect_std(struct tda1997x_state *state,
1092*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1095*4882a593Smuzhiyun u32 vper;
1096*4882a593Smuzhiyun u16 hper;
1097*4882a593Smuzhiyun u16 hsper;
1098*4882a593Smuzhiyun int i;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /*
1101*4882a593Smuzhiyun * Read the FMT registers
1102*4882a593Smuzhiyun * REG_V_PER: Period of a frame (or two fields) in MCLK(27MHz) cycles
1103*4882a593Smuzhiyun * REG_H_PER: Period of a line in MCLK(27MHz) cycles
1104*4882a593Smuzhiyun * REG_HS_WIDTH: Period of horiz sync pulse in MCLK(27MHz) cycles
1105*4882a593Smuzhiyun */
1106*4882a593Smuzhiyun vper = io_read24(sd, REG_V_PER) & MASK_VPER;
1107*4882a593Smuzhiyun hper = io_read16(sd, REG_H_PER) & MASK_HPER;
1108*4882a593Smuzhiyun hsper = io_read16(sd, REG_HS_WIDTH) & MASK_HSWIDTH;
1109*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "Signal Timings: %u/%u/%u\n", vper, hper, hsper);
1110*4882a593Smuzhiyun if (!vper || !hper || !hsper)
1111*4882a593Smuzhiyun return -ENOLINK;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
1114*4882a593Smuzhiyun const struct v4l2_bt_timings *bt;
1115*4882a593Smuzhiyun u32 lines, width, _hper, _hsper;
1116*4882a593Smuzhiyun u32 vmin, vmax, hmin, hmax, hsmin, hsmax;
1117*4882a593Smuzhiyun bool vmatch, hmatch, hsmatch;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun bt = &v4l2_dv_timings_presets[i].bt;
1120*4882a593Smuzhiyun width = V4L2_DV_BT_FRAME_WIDTH(bt);
1121*4882a593Smuzhiyun lines = V4L2_DV_BT_FRAME_HEIGHT(bt);
1122*4882a593Smuzhiyun _hper = (u32)bt->pixelclock / width;
1123*4882a593Smuzhiyun if (bt->interlaced)
1124*4882a593Smuzhiyun lines /= 2;
1125*4882a593Smuzhiyun /* vper +/- 0.7% */
1126*4882a593Smuzhiyun vmin = ((27000000 / 1000) * 993) / _hper * lines;
1127*4882a593Smuzhiyun vmax = ((27000000 / 1000) * 1007) / _hper * lines;
1128*4882a593Smuzhiyun /* hper +/- 1.0% */
1129*4882a593Smuzhiyun hmin = ((27000000 / 100) * 99) / _hper;
1130*4882a593Smuzhiyun hmax = ((27000000 / 100) * 101) / _hper;
1131*4882a593Smuzhiyun /* hsper +/- 2 (take care to avoid 32bit overflow) */
1132*4882a593Smuzhiyun _hsper = 27000 * bt->hsync / ((u32)bt->pixelclock/1000);
1133*4882a593Smuzhiyun hsmin = _hsper - 2;
1134*4882a593Smuzhiyun hsmax = _hsper + 2;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* vmatch matches the framerate */
1137*4882a593Smuzhiyun vmatch = ((vper <= vmax) && (vper >= vmin)) ? 1 : 0;
1138*4882a593Smuzhiyun /* hmatch matches the width */
1139*4882a593Smuzhiyun hmatch = ((hper <= hmax) && (hper >= hmin)) ? 1 : 0;
1140*4882a593Smuzhiyun /* hsmatch matches the hswidth */
1141*4882a593Smuzhiyun hsmatch = ((hsper <= hsmax) && (hsper >= hsmin)) ? 1 : 0;
1142*4882a593Smuzhiyun if (hmatch && vmatch && hsmatch) {
1143*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "Detected format: ",
1144*4882a593Smuzhiyun &v4l2_dv_timings_presets[i],
1145*4882a593Smuzhiyun false);
1146*4882a593Smuzhiyun if (timings)
1147*4882a593Smuzhiyun *timings = v4l2_dv_timings_presets[i];
1148*4882a593Smuzhiyun return 0;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun v4l_err(state->client, "no resolution match for timings: %d/%d/%d\n",
1153*4882a593Smuzhiyun vper, hper, hsper);
1154*4882a593Smuzhiyun return -ERANGE;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* some sort of errata workaround for chip revision 0 (N1) */
tda1997x_reset_n1(struct tda1997x_state * state)1158*4882a593Smuzhiyun static void tda1997x_reset_n1(struct tda1997x_state *state)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1161*4882a593Smuzhiyun u8 reg;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* clear HDMI mode flag in BCAPS */
1164*4882a593Smuzhiyun io_write(sd, REG_CLK_CFG, CLK_CFG_SEL_ACLK_EN | CLK_CFG_SEL_ACLK);
1165*4882a593Smuzhiyun io_write(sd, REG_PON_OVR_EN, PON_EN);
1166*4882a593Smuzhiyun io_write(sd, REG_PON_CBIAS, PON_EN);
1167*4882a593Smuzhiyun io_write(sd, REG_PON_PLL, PON_EN);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun reg = io_read(sd, REG_MODE_REC_CFG1);
1170*4882a593Smuzhiyun reg &= ~0x06;
1171*4882a593Smuzhiyun reg |= 0x02;
1172*4882a593Smuzhiyun io_write(sd, REG_MODE_REC_CFG1, reg);
1173*4882a593Smuzhiyun io_write(sd, REG_CLK_CFG, CLK_CFG_DIS);
1174*4882a593Smuzhiyun io_write(sd, REG_PON_OVR_EN, PON_DIS);
1175*4882a593Smuzhiyun reg = io_read(sd, REG_MODE_REC_CFG1);
1176*4882a593Smuzhiyun reg &= ~0x06;
1177*4882a593Smuzhiyun io_write(sd, REG_MODE_REC_CFG1, reg);
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /*
1181*4882a593Smuzhiyun * Activity detection must only be notified when stable_clk_x AND active_x
1182*4882a593Smuzhiyun * bits are set to 1. If only stable_clk_x bit is set to 1 but not
1183*4882a593Smuzhiyun * active_x, it means that the TMDS clock is not in the defined range
1184*4882a593Smuzhiyun * and activity detection must not be notified.
1185*4882a593Smuzhiyun */
1186*4882a593Smuzhiyun static u8
tda1997x_read_activity_status_regs(struct v4l2_subdev * sd)1187*4882a593Smuzhiyun tda1997x_read_activity_status_regs(struct v4l2_subdev *sd)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun u8 reg, status = 0;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* Read CLK_A_STATUS register */
1192*4882a593Smuzhiyun reg = io_read(sd, REG_CLK_A_STATUS);
1193*4882a593Smuzhiyun /* ignore if not active */
1194*4882a593Smuzhiyun if ((reg & MASK_CLK_STABLE) && !(reg & MASK_CLK_ACTIVE))
1195*4882a593Smuzhiyun reg &= ~MASK_CLK_STABLE;
1196*4882a593Smuzhiyun status |= ((reg & MASK_CLK_STABLE) >> 2);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* Read CLK_B_STATUS register */
1199*4882a593Smuzhiyun reg = io_read(sd, REG_CLK_B_STATUS);
1200*4882a593Smuzhiyun /* ignore if not active */
1201*4882a593Smuzhiyun if ((reg & MASK_CLK_STABLE) && !(reg & MASK_CLK_ACTIVE))
1202*4882a593Smuzhiyun reg &= ~MASK_CLK_STABLE;
1203*4882a593Smuzhiyun status |= ((reg & MASK_CLK_STABLE) >> 1);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* Read the SUS_STATUS register */
1206*4882a593Smuzhiyun reg = io_read(sd, REG_SUS_STATUS);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* If state = 5 => TMDS is locked */
1209*4882a593Smuzhiyun if ((reg & MASK_SUS_STATUS) == LAST_STATE_REACHED)
1210*4882a593Smuzhiyun status |= MASK_SUS_STATE;
1211*4882a593Smuzhiyun else
1212*4882a593Smuzhiyun status &= ~MASK_SUS_STATE;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun return status;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun static void
set_rgb_quantization_range(struct tda1997x_state * state)1218*4882a593Smuzhiyun set_rgb_quantization_range(struct tda1997x_state *state)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct v4l2_hdmi_colorimetry *c = &state->colorimetry;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun state->colorimetry = v4l2_hdmi_rx_colorimetry(&state->avi_infoframe,
1223*4882a593Smuzhiyun NULL,
1224*4882a593Smuzhiyun state->timings.bt.height);
1225*4882a593Smuzhiyun /* If ycbcr_enc is V4L2_YCBCR_ENC_DEFAULT, we receive RGB */
1226*4882a593Smuzhiyun if (c->ycbcr_enc == V4L2_YCBCR_ENC_DEFAULT) {
1227*4882a593Smuzhiyun switch (state->rgb_quantization_range) {
1228*4882a593Smuzhiyun case V4L2_DV_RGB_RANGE_LIMITED:
1229*4882a593Smuzhiyun c->quantization = V4L2_QUANTIZATION_FULL_RANGE;
1230*4882a593Smuzhiyun break;
1231*4882a593Smuzhiyun case V4L2_DV_RGB_RANGE_FULL:
1232*4882a593Smuzhiyun c->quantization = V4L2_QUANTIZATION_LIM_RANGE;
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun v4l_dbg(1, debug, state->client,
1237*4882a593Smuzhiyun "colorspace=%d/%d colorimetry=%d range=%s content=%d\n",
1238*4882a593Smuzhiyun state->avi_infoframe.colorspace, c->colorspace,
1239*4882a593Smuzhiyun state->avi_infoframe.colorimetry,
1240*4882a593Smuzhiyun v4l2_quantization_names[c->quantization],
1241*4882a593Smuzhiyun state->avi_infoframe.content_type);
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* parse an infoframe and do some sanity checks on it */
1245*4882a593Smuzhiyun static unsigned int
tda1997x_parse_infoframe(struct tda1997x_state * state,u16 addr)1246*4882a593Smuzhiyun tda1997x_parse_infoframe(struct tda1997x_state *state, u16 addr)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1249*4882a593Smuzhiyun union hdmi_infoframe frame;
1250*4882a593Smuzhiyun u8 buffer[40] = { 0 };
1251*4882a593Smuzhiyun u8 reg;
1252*4882a593Smuzhiyun int len, err;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /* read data */
1255*4882a593Smuzhiyun len = io_readn(sd, addr, sizeof(buffer), buffer);
1256*4882a593Smuzhiyun err = hdmi_infoframe_unpack(&frame, buffer, len);
1257*4882a593Smuzhiyun if (err) {
1258*4882a593Smuzhiyun v4l_err(state->client,
1259*4882a593Smuzhiyun "failed parsing %d byte infoframe: 0x%04x/0x%02x\n",
1260*4882a593Smuzhiyun len, addr, buffer[0]);
1261*4882a593Smuzhiyun return err;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun hdmi_infoframe_log(KERN_INFO, &state->client->dev, &frame);
1264*4882a593Smuzhiyun switch (frame.any.type) {
1265*4882a593Smuzhiyun /* Audio InfoFrame: see HDMI spec 8.2.2 */
1266*4882a593Smuzhiyun case HDMI_INFOFRAME_TYPE_AUDIO:
1267*4882a593Smuzhiyun /* sample rate */
1268*4882a593Smuzhiyun switch (frame.audio.sample_frequency) {
1269*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_FREQUENCY_32000:
1270*4882a593Smuzhiyun state->audio_samplerate = 32000;
1271*4882a593Smuzhiyun break;
1272*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_FREQUENCY_44100:
1273*4882a593Smuzhiyun state->audio_samplerate = 44100;
1274*4882a593Smuzhiyun break;
1275*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_FREQUENCY_48000:
1276*4882a593Smuzhiyun state->audio_samplerate = 48000;
1277*4882a593Smuzhiyun break;
1278*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_FREQUENCY_88200:
1279*4882a593Smuzhiyun state->audio_samplerate = 88200;
1280*4882a593Smuzhiyun break;
1281*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_FREQUENCY_96000:
1282*4882a593Smuzhiyun state->audio_samplerate = 96000;
1283*4882a593Smuzhiyun break;
1284*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_FREQUENCY_176400:
1285*4882a593Smuzhiyun state->audio_samplerate = 176400;
1286*4882a593Smuzhiyun break;
1287*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_FREQUENCY_192000:
1288*4882a593Smuzhiyun state->audio_samplerate = 192000;
1289*4882a593Smuzhiyun break;
1290*4882a593Smuzhiyun default:
1291*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_FREQUENCY_STREAM:
1292*4882a593Smuzhiyun break;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun /* sample size */
1296*4882a593Smuzhiyun switch (frame.audio.sample_size) {
1297*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_SIZE_16:
1298*4882a593Smuzhiyun state->audio_samplesize = 16;
1299*4882a593Smuzhiyun break;
1300*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_SIZE_20:
1301*4882a593Smuzhiyun state->audio_samplesize = 20;
1302*4882a593Smuzhiyun break;
1303*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_SIZE_24:
1304*4882a593Smuzhiyun state->audio_samplesize = 24;
1305*4882a593Smuzhiyun break;
1306*4882a593Smuzhiyun case HDMI_AUDIO_SAMPLE_SIZE_STREAM:
1307*4882a593Smuzhiyun default:
1308*4882a593Smuzhiyun break;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun /* Channel Count */
1312*4882a593Smuzhiyun state->audio_channels = frame.audio.channels;
1313*4882a593Smuzhiyun if (frame.audio.channel_allocation &&
1314*4882a593Smuzhiyun frame.audio.channel_allocation != state->audio_ch_alloc) {
1315*4882a593Smuzhiyun /* use the channel assignment from the infoframe */
1316*4882a593Smuzhiyun state->audio_ch_alloc = frame.audio.channel_allocation;
1317*4882a593Smuzhiyun tda1997x_configure_audout(sd, state->audio_ch_alloc);
1318*4882a593Smuzhiyun /* reset the audio FIFO */
1319*4882a593Smuzhiyun tda1997x_hdmi_info_reset(sd, RESET_AUDIO, false);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun break;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun /* Auxiliary Video information (AVI) InfoFrame: see HDMI spec 8.2.1 */
1324*4882a593Smuzhiyun case HDMI_INFOFRAME_TYPE_AVI:
1325*4882a593Smuzhiyun state->avi_infoframe = frame.avi;
1326*4882a593Smuzhiyun set_rgb_quantization_range(state);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun /* configure upsampler: 0=bypass 1=repeatchroma 2=interpolate */
1329*4882a593Smuzhiyun reg = io_read(sd, REG_PIX_REPEAT);
1330*4882a593Smuzhiyun reg &= ~PIX_REPEAT_MASK_UP_SEL;
1331*4882a593Smuzhiyun if (frame.avi.colorspace == HDMI_COLORSPACE_YUV422)
1332*4882a593Smuzhiyun reg |= (PIX_REPEAT_CHROMA << PIX_REPEAT_SHIFT);
1333*4882a593Smuzhiyun io_write(sd, REG_PIX_REPEAT, reg);
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /* ConfigurePixelRepeater: repeat n-times each pixel */
1336*4882a593Smuzhiyun reg = io_read(sd, REG_PIX_REPEAT);
1337*4882a593Smuzhiyun reg &= ~PIX_REPEAT_MASK_REP;
1338*4882a593Smuzhiyun reg |= frame.avi.pixel_repeat;
1339*4882a593Smuzhiyun io_write(sd, REG_PIX_REPEAT, reg);
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun /* configure the receiver with the new colorspace */
1342*4882a593Smuzhiyun tda1997x_configure_csc(sd);
1343*4882a593Smuzhiyun break;
1344*4882a593Smuzhiyun default:
1345*4882a593Smuzhiyun break;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun return 0;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
tda1997x_irq_sus(struct tda1997x_state * state,u8 * flags)1350*4882a593Smuzhiyun static void tda1997x_irq_sus(struct tda1997x_state *state, u8 *flags)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1353*4882a593Smuzhiyun u8 reg, source;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun source = io_read(sd, REG_INT_FLG_CLR_SUS);
1356*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_SUS, source);
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun if (source & MASK_MPT) {
1359*4882a593Smuzhiyun /* reset MTP in use flag if set */
1360*4882a593Smuzhiyun if (state->mptrw_in_progress)
1361*4882a593Smuzhiyun state->mptrw_in_progress = 0;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun if (source & MASK_SUS_END) {
1365*4882a593Smuzhiyun /* reset audio FIFO */
1366*4882a593Smuzhiyun reg = io_read(sd, REG_HDMI_INFO_RST);
1367*4882a593Smuzhiyun reg |= MASK_SR_FIFO_FIFO_CTRL;
1368*4882a593Smuzhiyun io_write(sd, REG_HDMI_INFO_RST, reg);
1369*4882a593Smuzhiyun reg &= ~MASK_SR_FIFO_FIFO_CTRL;
1370*4882a593Smuzhiyun io_write(sd, REG_HDMI_INFO_RST, reg);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /* reset HDMI flags */
1373*4882a593Smuzhiyun state->hdmi_status = 0;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun /* filter FMT interrupt based on SUS state */
1377*4882a593Smuzhiyun reg = io_read(sd, REG_SUS_STATUS);
1378*4882a593Smuzhiyun if (((reg & MASK_SUS_STATUS) != LAST_STATE_REACHED)
1379*4882a593Smuzhiyun || (source & MASK_MPT)) {
1380*4882a593Smuzhiyun source &= ~MASK_FMT;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun if (source & (MASK_FMT | MASK_SUS_END)) {
1384*4882a593Smuzhiyun reg = io_read(sd, REG_SUS_STATUS);
1385*4882a593Smuzhiyun if ((reg & MASK_SUS_STATUS) != LAST_STATE_REACHED) {
1386*4882a593Smuzhiyun v4l_err(state->client, "BAD SUS STATUS\n");
1387*4882a593Smuzhiyun return;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun if (debug)
1390*4882a593Smuzhiyun tda1997x_detect_std(state, NULL);
1391*4882a593Smuzhiyun /* notify user of change in resolution */
1392*4882a593Smuzhiyun v4l2_subdev_notify_event(&state->sd, &tda1997x_ev_fmt);
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
tda1997x_irq_ddc(struct tda1997x_state * state,u8 * flags)1396*4882a593Smuzhiyun static void tda1997x_irq_ddc(struct tda1997x_state *state, u8 *flags)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1399*4882a593Smuzhiyun u8 source;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun source = io_read(sd, REG_INT_FLG_CLR_DDC);
1402*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_DDC, source);
1403*4882a593Smuzhiyun if (source & MASK_EDID_MTP) {
1404*4882a593Smuzhiyun /* reset MTP in use flag if set */
1405*4882a593Smuzhiyun if (state->mptrw_in_progress)
1406*4882a593Smuzhiyun state->mptrw_in_progress = 0;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* Detection of +5V */
1410*4882a593Smuzhiyun if (source & MASK_DET_5V) {
1411*4882a593Smuzhiyun v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl,
1412*4882a593Smuzhiyun tda1997x_detect_tx_5v(sd));
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun
tda1997x_irq_rate(struct tda1997x_state * state,u8 * flags)1416*4882a593Smuzhiyun static void tda1997x_irq_rate(struct tda1997x_state *state, u8 *flags)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1419*4882a593Smuzhiyun u8 reg, source;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun u8 irq_status;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun source = io_read(sd, REG_INT_FLG_CLR_RATE);
1424*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_RATE, source);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* read status regs */
1427*4882a593Smuzhiyun irq_status = tda1997x_read_activity_status_regs(sd);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /*
1430*4882a593Smuzhiyun * read clock status reg until INT_FLG_CLR_RATE is still 0
1431*4882a593Smuzhiyun * after the read to make sure its the last one
1432*4882a593Smuzhiyun */
1433*4882a593Smuzhiyun reg = source;
1434*4882a593Smuzhiyun while (reg != 0) {
1435*4882a593Smuzhiyun irq_status = tda1997x_read_activity_status_regs(sd);
1436*4882a593Smuzhiyun reg = io_read(sd, REG_INT_FLG_CLR_RATE);
1437*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_RATE, reg);
1438*4882a593Smuzhiyun source |= reg;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* we only pay attention to stability change events */
1442*4882a593Smuzhiyun if (source & (MASK_RATE_A_ST | MASK_RATE_B_ST)) {
1443*4882a593Smuzhiyun int input = (source & MASK_RATE_A_ST)?0:1;
1444*4882a593Smuzhiyun u8 mask = 1<<input;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun /* state change */
1447*4882a593Smuzhiyun if ((irq_status & mask) != (state->activity_status & mask)) {
1448*4882a593Smuzhiyun /* activity lost */
1449*4882a593Smuzhiyun if ((irq_status & mask) == 0) {
1450*4882a593Smuzhiyun v4l_info(state->client,
1451*4882a593Smuzhiyun "HDMI-%c: Digital Activity Lost\n",
1452*4882a593Smuzhiyun input+'A');
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* bypass up/down sampler and pixel repeater */
1455*4882a593Smuzhiyun reg = io_read(sd, REG_PIX_REPEAT);
1456*4882a593Smuzhiyun reg &= ~PIX_REPEAT_MASK_UP_SEL;
1457*4882a593Smuzhiyun reg &= ~PIX_REPEAT_MASK_REP;
1458*4882a593Smuzhiyun io_write(sd, REG_PIX_REPEAT, reg);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun if (state->chip_revision == 0)
1461*4882a593Smuzhiyun tda1997x_reset_n1(state);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun state->input_detect[input] = 0;
1464*4882a593Smuzhiyun v4l2_subdev_notify_event(sd, &tda1997x_ev_fmt);
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /* activity detected */
1468*4882a593Smuzhiyun else {
1469*4882a593Smuzhiyun v4l_info(state->client,
1470*4882a593Smuzhiyun "HDMI-%c: Digital Activity Detected\n",
1471*4882a593Smuzhiyun input+'A');
1472*4882a593Smuzhiyun state->input_detect[input] = 1;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /* hold onto current state */
1476*4882a593Smuzhiyun state->activity_status = (irq_status & mask);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
tda1997x_irq_info(struct tda1997x_state * state,u8 * flags)1481*4882a593Smuzhiyun static void tda1997x_irq_info(struct tda1997x_state *state, u8 *flags)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1484*4882a593Smuzhiyun u8 source;
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun source = io_read(sd, REG_INT_FLG_CLR_INFO);
1487*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_INFO, source);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* Audio infoframe */
1490*4882a593Smuzhiyun if (source & MASK_AUD_IF) {
1491*4882a593Smuzhiyun tda1997x_parse_infoframe(state, AUD_IF);
1492*4882a593Smuzhiyun source &= ~MASK_AUD_IF;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun /* Source Product Descriptor infoframe change */
1496*4882a593Smuzhiyun if (source & MASK_SPD_IF) {
1497*4882a593Smuzhiyun tda1997x_parse_infoframe(state, SPD_IF);
1498*4882a593Smuzhiyun source &= ~MASK_SPD_IF;
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* Auxiliary Video Information infoframe */
1502*4882a593Smuzhiyun if (source & MASK_AVI_IF) {
1503*4882a593Smuzhiyun tda1997x_parse_infoframe(state, AVI_IF);
1504*4882a593Smuzhiyun source &= ~MASK_AVI_IF;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
tda1997x_irq_audio(struct tda1997x_state * state,u8 * flags)1508*4882a593Smuzhiyun static void tda1997x_irq_audio(struct tda1997x_state *state, u8 *flags)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1511*4882a593Smuzhiyun u8 reg, source;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun source = io_read(sd, REG_INT_FLG_CLR_AUDIO);
1514*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_AUDIO, source);
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun /* reset audio FIFO on FIFO pointer error or audio mute */
1517*4882a593Smuzhiyun if (source & MASK_ERROR_FIFO_PT ||
1518*4882a593Smuzhiyun source & MASK_MUTE_FLG) {
1519*4882a593Smuzhiyun /* audio reset audio FIFO */
1520*4882a593Smuzhiyun reg = io_read(sd, REG_SUS_STATUS);
1521*4882a593Smuzhiyun if ((reg & MASK_SUS_STATUS) == LAST_STATE_REACHED) {
1522*4882a593Smuzhiyun reg = io_read(sd, REG_HDMI_INFO_RST);
1523*4882a593Smuzhiyun reg |= MASK_SR_FIFO_FIFO_CTRL;
1524*4882a593Smuzhiyun io_write(sd, REG_HDMI_INFO_RST, reg);
1525*4882a593Smuzhiyun reg &= ~MASK_SR_FIFO_FIFO_CTRL;
1526*4882a593Smuzhiyun io_write(sd, REG_HDMI_INFO_RST, reg);
1527*4882a593Smuzhiyun /* reset channel status IT if present */
1528*4882a593Smuzhiyun source &= ~(MASK_CH_STATE);
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun if (source & MASK_AUDIO_FREQ_FLG) {
1532*4882a593Smuzhiyun static const int freq[] = {
1533*4882a593Smuzhiyun 0, 32000, 44100, 48000, 88200, 96000, 176400, 192000
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun reg = io_read(sd, REG_AUDIO_FREQ);
1537*4882a593Smuzhiyun state->audio_samplerate = freq[reg & 7];
1538*4882a593Smuzhiyun v4l_info(state->client, "Audio Frequency Change: %dHz\n",
1539*4882a593Smuzhiyun state->audio_samplerate);
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun if (source & MASK_AUDIO_FLG) {
1542*4882a593Smuzhiyun reg = io_read(sd, REG_AUDIO_FLAGS);
1543*4882a593Smuzhiyun if (reg & BIT(AUDCFG_TYPE_DST))
1544*4882a593Smuzhiyun state->audio_type = AUDCFG_TYPE_DST;
1545*4882a593Smuzhiyun if (reg & BIT(AUDCFG_TYPE_OBA))
1546*4882a593Smuzhiyun state->audio_type = AUDCFG_TYPE_OBA;
1547*4882a593Smuzhiyun if (reg & BIT(AUDCFG_TYPE_HBR))
1548*4882a593Smuzhiyun state->audio_type = AUDCFG_TYPE_HBR;
1549*4882a593Smuzhiyun if (reg & BIT(AUDCFG_TYPE_PCM))
1550*4882a593Smuzhiyun state->audio_type = AUDCFG_TYPE_PCM;
1551*4882a593Smuzhiyun v4l_info(state->client, "Audio Type: %s\n",
1552*4882a593Smuzhiyun audtype_names[state->audio_type]);
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun
tda1997x_irq_hdcp(struct tda1997x_state * state,u8 * flags)1556*4882a593Smuzhiyun static void tda1997x_irq_hdcp(struct tda1997x_state *state, u8 *flags)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1559*4882a593Smuzhiyun u8 reg, source;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun source = io_read(sd, REG_INT_FLG_CLR_HDCP);
1562*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_HDCP, source);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /* reset MTP in use flag if set */
1565*4882a593Smuzhiyun if (source & MASK_HDCP_MTP)
1566*4882a593Smuzhiyun state->mptrw_in_progress = 0;
1567*4882a593Smuzhiyun if (source & MASK_STATE_C5) {
1568*4882a593Smuzhiyun /* REPEATER: mask AUDIO and IF irqs to avoid IF during auth */
1569*4882a593Smuzhiyun reg = io_read(sd, REG_INT_MASK_TOP);
1570*4882a593Smuzhiyun reg &= ~(INTERRUPT_AUDIO | INTERRUPT_INFO);
1571*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_TOP, reg);
1572*4882a593Smuzhiyun *flags &= (INTERRUPT_AUDIO | INTERRUPT_INFO);
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
tda1997x_isr_thread(int irq,void * d)1576*4882a593Smuzhiyun static irqreturn_t tda1997x_isr_thread(int irq, void *d)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun struct tda1997x_state *state = d;
1579*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1580*4882a593Smuzhiyun u8 flags;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun mutex_lock(&state->lock);
1583*4882a593Smuzhiyun do {
1584*4882a593Smuzhiyun /* read interrupt flags */
1585*4882a593Smuzhiyun flags = io_read(sd, REG_INT_FLG_CLR_TOP);
1586*4882a593Smuzhiyun if (flags == 0)
1587*4882a593Smuzhiyun break;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun /* SUS interrupt source (Input activity events) */
1590*4882a593Smuzhiyun if (flags & INTERRUPT_SUS)
1591*4882a593Smuzhiyun tda1997x_irq_sus(state, &flags);
1592*4882a593Smuzhiyun /* DDC interrupt source (Display Data Channel) */
1593*4882a593Smuzhiyun else if (flags & INTERRUPT_DDC)
1594*4882a593Smuzhiyun tda1997x_irq_ddc(state, &flags);
1595*4882a593Smuzhiyun /* RATE interrupt source (Digital Input activity) */
1596*4882a593Smuzhiyun else if (flags & INTERRUPT_RATE)
1597*4882a593Smuzhiyun tda1997x_irq_rate(state, &flags);
1598*4882a593Smuzhiyun /* Infoframe change interrupt */
1599*4882a593Smuzhiyun else if (flags & INTERRUPT_INFO)
1600*4882a593Smuzhiyun tda1997x_irq_info(state, &flags);
1601*4882a593Smuzhiyun /* Audio interrupt source:
1602*4882a593Smuzhiyun * freq change, DST,OBA,HBR,ASP flags, mute, FIFO err
1603*4882a593Smuzhiyun */
1604*4882a593Smuzhiyun else if (flags & INTERRUPT_AUDIO)
1605*4882a593Smuzhiyun tda1997x_irq_audio(state, &flags);
1606*4882a593Smuzhiyun /* HDCP interrupt source (content protection) */
1607*4882a593Smuzhiyun if (flags & INTERRUPT_HDCP)
1608*4882a593Smuzhiyun tda1997x_irq_hdcp(state, &flags);
1609*4882a593Smuzhiyun } while (flags != 0);
1610*4882a593Smuzhiyun mutex_unlock(&state->lock);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun return IRQ_HANDLED;
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1616*4882a593Smuzhiyun * v4l2_subdev_video_ops
1617*4882a593Smuzhiyun */
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun static int
tda1997x_g_input_status(struct v4l2_subdev * sd,u32 * status)1620*4882a593Smuzhiyun tda1997x_g_input_status(struct v4l2_subdev *sd, u32 *status)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1623*4882a593Smuzhiyun u32 vper;
1624*4882a593Smuzhiyun u16 hper;
1625*4882a593Smuzhiyun u16 hsper;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun mutex_lock(&state->lock);
1628*4882a593Smuzhiyun vper = io_read24(sd, REG_V_PER) & MASK_VPER;
1629*4882a593Smuzhiyun hper = io_read16(sd, REG_H_PER) & MASK_HPER;
1630*4882a593Smuzhiyun hsper = io_read16(sd, REG_HS_WIDTH) & MASK_HSWIDTH;
1631*4882a593Smuzhiyun /*
1632*4882a593Smuzhiyun * The tda1997x supports A/B inputs but only a single output.
1633*4882a593Smuzhiyun * The irq handler monitors for timing changes on both inputs and
1634*4882a593Smuzhiyun * sets the input_detect array to 0|1 depending on signal presence.
1635*4882a593Smuzhiyun * I believe selection of A vs B is automatic.
1636*4882a593Smuzhiyun *
1637*4882a593Smuzhiyun * The vper/hper/hsper registers provide the frame period, line period
1638*4882a593Smuzhiyun * and horiz sync period (units of MCLK clock cycles (27MHz)) and
1639*4882a593Smuzhiyun * testing shows these values to be random if no signal is present
1640*4882a593Smuzhiyun * or locked.
1641*4882a593Smuzhiyun */
1642*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "inputs:%d/%d timings:%d/%d/%d\n",
1643*4882a593Smuzhiyun state->input_detect[0], state->input_detect[1],
1644*4882a593Smuzhiyun vper, hper, hsper);
1645*4882a593Smuzhiyun if (!state->input_detect[0] && !state->input_detect[1])
1646*4882a593Smuzhiyun *status = V4L2_IN_ST_NO_SIGNAL;
1647*4882a593Smuzhiyun else if (!vper || !hper || !hsper)
1648*4882a593Smuzhiyun *status = V4L2_IN_ST_NO_SYNC;
1649*4882a593Smuzhiyun else
1650*4882a593Smuzhiyun *status = 0;
1651*4882a593Smuzhiyun mutex_unlock(&state->lock);
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun return 0;
1654*4882a593Smuzhiyun };
1655*4882a593Smuzhiyun
tda1997x_s_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1656*4882a593Smuzhiyun static int tda1997x_s_dv_timings(struct v4l2_subdev *sd,
1657*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s\n", __func__);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun if (v4l2_match_dv_timings(&state->timings, timings, 0, false))
1664*4882a593Smuzhiyun return 0; /* no changes */
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun if (!v4l2_valid_dv_timings(timings, &tda1997x_dv_timings_cap,
1667*4882a593Smuzhiyun NULL, NULL))
1668*4882a593Smuzhiyun return -ERANGE;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun mutex_lock(&state->lock);
1671*4882a593Smuzhiyun state->timings = *timings;
1672*4882a593Smuzhiyun /* setup frame detection window and VHREF timing generator */
1673*4882a593Smuzhiyun tda1997x_configure_vhref(sd);
1674*4882a593Smuzhiyun /* configure colorspace conversion */
1675*4882a593Smuzhiyun tda1997x_configure_csc(sd);
1676*4882a593Smuzhiyun mutex_unlock(&state->lock);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun return 0;
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun
tda1997x_g_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1681*4882a593Smuzhiyun static int tda1997x_g_dv_timings(struct v4l2_subdev *sd,
1682*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1683*4882a593Smuzhiyun {
1684*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s\n", __func__);
1687*4882a593Smuzhiyun mutex_lock(&state->lock);
1688*4882a593Smuzhiyun *timings = state->timings;
1689*4882a593Smuzhiyun mutex_unlock(&state->lock);
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun return 0;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
tda1997x_query_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1694*4882a593Smuzhiyun static int tda1997x_query_dv_timings(struct v4l2_subdev *sd,
1695*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1698*4882a593Smuzhiyun int ret;
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s\n", __func__);
1701*4882a593Smuzhiyun memset(timings, 0, sizeof(struct v4l2_dv_timings));
1702*4882a593Smuzhiyun mutex_lock(&state->lock);
1703*4882a593Smuzhiyun ret = tda1997x_detect_std(state, timings);
1704*4882a593Smuzhiyun mutex_unlock(&state->lock);
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun return ret;
1707*4882a593Smuzhiyun }
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops tda1997x_video_ops = {
1710*4882a593Smuzhiyun .g_input_status = tda1997x_g_input_status,
1711*4882a593Smuzhiyun .s_dv_timings = tda1997x_s_dv_timings,
1712*4882a593Smuzhiyun .g_dv_timings = tda1997x_g_dv_timings,
1713*4882a593Smuzhiyun .query_dv_timings = tda1997x_query_dv_timings,
1714*4882a593Smuzhiyun };
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1718*4882a593Smuzhiyun * v4l2_subdev_pad_ops
1719*4882a593Smuzhiyun */
1720*4882a593Smuzhiyun
tda1997x_init_cfg(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg)1721*4882a593Smuzhiyun static int tda1997x_init_cfg(struct v4l2_subdev *sd,
1722*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1725*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun mf = v4l2_subdev_get_try_format(sd, cfg, 0);
1728*4882a593Smuzhiyun mf->code = state->mbus_codes[0];
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun return 0;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
tda1997x_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1733*4882a593Smuzhiyun static int tda1997x_enum_mbus_code(struct v4l2_subdev *sd,
1734*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1735*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s %d\n", __func__, code->index);
1740*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(state->mbus_codes))
1741*4882a593Smuzhiyun return -EINVAL;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun if (!state->mbus_codes[code->index])
1744*4882a593Smuzhiyun return -EINVAL;
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun code->code = state->mbus_codes[code->index];
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun return 0;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun
tda1997x_fill_format(struct tda1997x_state * state,struct v4l2_mbus_framefmt * format)1751*4882a593Smuzhiyun static void tda1997x_fill_format(struct tda1997x_state *state,
1752*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format)
1753*4882a593Smuzhiyun {
1754*4882a593Smuzhiyun const struct v4l2_bt_timings *bt;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun memset(format, 0, sizeof(*format));
1757*4882a593Smuzhiyun bt = &state->timings.bt;
1758*4882a593Smuzhiyun format->width = bt->width;
1759*4882a593Smuzhiyun format->height = bt->height;
1760*4882a593Smuzhiyun format->colorspace = state->colorimetry.colorspace;
1761*4882a593Smuzhiyun format->field = (bt->interlaced) ?
1762*4882a593Smuzhiyun V4L2_FIELD_SEQ_TB : V4L2_FIELD_NONE;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
tda1997x_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)1765*4882a593Smuzhiyun static int tda1997x_get_format(struct v4l2_subdev *sd,
1766*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1767*4882a593Smuzhiyun struct v4l2_subdev_format *format)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s pad=%d which=%d\n",
1772*4882a593Smuzhiyun __func__, format->pad, format->which);
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun tda1997x_fill_format(state, &format->format);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1777*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
1780*4882a593Smuzhiyun format->format.code = fmt->code;
1781*4882a593Smuzhiyun } else
1782*4882a593Smuzhiyun format->format.code = state->mbus_code;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun return 0;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
tda1997x_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)1787*4882a593Smuzhiyun static int tda1997x_set_format(struct v4l2_subdev *sd,
1788*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1789*4882a593Smuzhiyun struct v4l2_subdev_format *format)
1790*4882a593Smuzhiyun {
1791*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1792*4882a593Smuzhiyun u32 code = 0;
1793*4882a593Smuzhiyun int i;
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s pad=%d which=%d fmt=0x%x\n",
1796*4882a593Smuzhiyun __func__, format->pad, format->which, format->format.code);
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(state->mbus_codes); i++) {
1799*4882a593Smuzhiyun if (format->format.code == state->mbus_codes[i]) {
1800*4882a593Smuzhiyun code = state->mbus_codes[i];
1801*4882a593Smuzhiyun break;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun if (!code)
1805*4882a593Smuzhiyun code = state->mbus_codes[0];
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun tda1997x_fill_format(state, &format->format);
1808*4882a593Smuzhiyun format->format.code = code;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1811*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
1814*4882a593Smuzhiyun *fmt = format->format;
1815*4882a593Smuzhiyun } else {
1816*4882a593Smuzhiyun int ret = tda1997x_setup_format(state, format->format.code);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun if (ret)
1819*4882a593Smuzhiyun return ret;
1820*4882a593Smuzhiyun /* mbus_code has changed - re-configure csc/vidout */
1821*4882a593Smuzhiyun tda1997x_configure_csc(sd);
1822*4882a593Smuzhiyun tda1997x_configure_vidout(state);
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun return 0;
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
tda1997x_get_edid(struct v4l2_subdev * sd,struct v4l2_edid * edid)1828*4882a593Smuzhiyun static int tda1997x_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s pad=%d\n", __func__, edid->pad);
1833*4882a593Smuzhiyun memset(edid->reserved, 0, sizeof(edid->reserved));
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun if (edid->start_block == 0 && edid->blocks == 0) {
1836*4882a593Smuzhiyun edid->blocks = state->edid.blocks;
1837*4882a593Smuzhiyun return 0;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun if (!state->edid.present)
1841*4882a593Smuzhiyun return -ENODATA;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun if (edid->start_block >= state->edid.blocks)
1844*4882a593Smuzhiyun return -EINVAL;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun if (edid->start_block + edid->blocks > state->edid.blocks)
1847*4882a593Smuzhiyun edid->blocks = state->edid.blocks - edid->start_block;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun memcpy(edid->edid, state->edid.edid + edid->start_block * 128,
1850*4882a593Smuzhiyun edid->blocks * 128);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun return 0;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun
tda1997x_set_edid(struct v4l2_subdev * sd,struct v4l2_edid * edid)1855*4882a593Smuzhiyun static int tda1997x_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
1856*4882a593Smuzhiyun {
1857*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1858*4882a593Smuzhiyun int i;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "%s pad=%d\n", __func__, edid->pad);
1861*4882a593Smuzhiyun memset(edid->reserved, 0, sizeof(edid->reserved));
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun if (edid->start_block != 0)
1864*4882a593Smuzhiyun return -EINVAL;
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun if (edid->blocks == 0) {
1867*4882a593Smuzhiyun state->edid.blocks = 0;
1868*4882a593Smuzhiyun state->edid.present = 0;
1869*4882a593Smuzhiyun tda1997x_disable_edid(sd);
1870*4882a593Smuzhiyun return 0;
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun if (edid->blocks > 2) {
1874*4882a593Smuzhiyun edid->blocks = 2;
1875*4882a593Smuzhiyun return -E2BIG;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun tda1997x_disable_edid(sd);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun /* write base EDID */
1881*4882a593Smuzhiyun for (i = 0; i < 128; i++)
1882*4882a593Smuzhiyun io_write(sd, REG_EDID_IN_BYTE0 + i, edid->edid[i]);
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun /* write CEA Extension */
1885*4882a593Smuzhiyun for (i = 0; i < 128; i++)
1886*4882a593Smuzhiyun io_write(sd, REG_EDID_IN_BYTE128 + i, edid->edid[i+128]);
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun /* store state */
1889*4882a593Smuzhiyun memcpy(state->edid.edid, edid->edid, 256);
1890*4882a593Smuzhiyun state->edid.blocks = edid->blocks;
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun tda1997x_enable_edid(sd);
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun return 0;
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun
tda1997x_get_dv_timings_cap(struct v4l2_subdev * sd,struct v4l2_dv_timings_cap * cap)1897*4882a593Smuzhiyun static int tda1997x_get_dv_timings_cap(struct v4l2_subdev *sd,
1898*4882a593Smuzhiyun struct v4l2_dv_timings_cap *cap)
1899*4882a593Smuzhiyun {
1900*4882a593Smuzhiyun *cap = tda1997x_dv_timings_cap;
1901*4882a593Smuzhiyun return 0;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
tda1997x_enum_dv_timings(struct v4l2_subdev * sd,struct v4l2_enum_dv_timings * timings)1904*4882a593Smuzhiyun static int tda1997x_enum_dv_timings(struct v4l2_subdev *sd,
1905*4882a593Smuzhiyun struct v4l2_enum_dv_timings *timings)
1906*4882a593Smuzhiyun {
1907*4882a593Smuzhiyun return v4l2_enum_dv_timings_cap(timings, &tda1997x_dv_timings_cap,
1908*4882a593Smuzhiyun NULL, NULL);
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops tda1997x_pad_ops = {
1912*4882a593Smuzhiyun .init_cfg = tda1997x_init_cfg,
1913*4882a593Smuzhiyun .enum_mbus_code = tda1997x_enum_mbus_code,
1914*4882a593Smuzhiyun .get_fmt = tda1997x_get_format,
1915*4882a593Smuzhiyun .set_fmt = tda1997x_set_format,
1916*4882a593Smuzhiyun .get_edid = tda1997x_get_edid,
1917*4882a593Smuzhiyun .set_edid = tda1997x_set_edid,
1918*4882a593Smuzhiyun .dv_timings_cap = tda1997x_get_dv_timings_cap,
1919*4882a593Smuzhiyun .enum_dv_timings = tda1997x_enum_dv_timings,
1920*4882a593Smuzhiyun };
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1923*4882a593Smuzhiyun * v4l2_subdev_core_ops
1924*4882a593Smuzhiyun */
1925*4882a593Smuzhiyun
tda1997x_log_infoframe(struct v4l2_subdev * sd,int addr)1926*4882a593Smuzhiyun static int tda1997x_log_infoframe(struct v4l2_subdev *sd, int addr)
1927*4882a593Smuzhiyun {
1928*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1929*4882a593Smuzhiyun union hdmi_infoframe frame;
1930*4882a593Smuzhiyun u8 buffer[40] = { 0 };
1931*4882a593Smuzhiyun int len, err;
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun /* read data */
1934*4882a593Smuzhiyun len = io_readn(sd, addr, sizeof(buffer), buffer);
1935*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "infoframe: addr=%d len=%d\n", addr, len);
1936*4882a593Smuzhiyun err = hdmi_infoframe_unpack(&frame, buffer, len);
1937*4882a593Smuzhiyun if (err) {
1938*4882a593Smuzhiyun v4l_err(state->client,
1939*4882a593Smuzhiyun "failed parsing %d byte infoframe: 0x%04x/0x%02x\n",
1940*4882a593Smuzhiyun len, addr, buffer[0]);
1941*4882a593Smuzhiyun return err;
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun hdmi_infoframe_log(KERN_INFO, &state->client->dev, &frame);
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun return 0;
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun
tda1997x_log_status(struct v4l2_subdev * sd)1948*4882a593Smuzhiyun static int tda1997x_log_status(struct v4l2_subdev *sd)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
1951*4882a593Smuzhiyun struct v4l2_dv_timings timings;
1952*4882a593Smuzhiyun struct hdmi_avi_infoframe *avi = &state->avi_infoframe;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun v4l2_info(sd, "-----Chip status-----\n");
1955*4882a593Smuzhiyun v4l2_info(sd, "Chip: %s N%d\n", state->info->name,
1956*4882a593Smuzhiyun state->chip_revision + 1);
1957*4882a593Smuzhiyun v4l2_info(sd, "EDID Enabled: %s\n", state->edid.present ? "yes" : "no");
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun v4l2_info(sd, "-----Signal status-----\n");
1960*4882a593Smuzhiyun v4l2_info(sd, "Cable detected (+5V power): %s\n",
1961*4882a593Smuzhiyun tda1997x_detect_tx_5v(sd) ? "yes" : "no");
1962*4882a593Smuzhiyun v4l2_info(sd, "HPD detected: %s\n",
1963*4882a593Smuzhiyun tda1997x_detect_tx_hpd(sd) ? "yes" : "no");
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun v4l2_info(sd, "-----Video Timings-----\n");
1966*4882a593Smuzhiyun switch (tda1997x_detect_std(state, &timings)) {
1967*4882a593Smuzhiyun case -ENOLINK:
1968*4882a593Smuzhiyun v4l2_info(sd, "No video detected\n");
1969*4882a593Smuzhiyun break;
1970*4882a593Smuzhiyun case -ERANGE:
1971*4882a593Smuzhiyun v4l2_info(sd, "Invalid signal detected\n");
1972*4882a593Smuzhiyun break;
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "Configured format: ",
1975*4882a593Smuzhiyun &state->timings, true);
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun v4l2_info(sd, "-----Color space-----\n");
1978*4882a593Smuzhiyun v4l2_info(sd, "Input color space: %s %s %s",
1979*4882a593Smuzhiyun hdmi_colorspace_names[avi->colorspace],
1980*4882a593Smuzhiyun (avi->colorspace == HDMI_COLORSPACE_RGB) ? "" :
1981*4882a593Smuzhiyun hdmi_colorimetry_names[avi->colorimetry],
1982*4882a593Smuzhiyun v4l2_quantization_names[state->colorimetry.quantization]);
1983*4882a593Smuzhiyun v4l2_info(sd, "Output color space: %s",
1984*4882a593Smuzhiyun vidfmt_names[state->vid_fmt]);
1985*4882a593Smuzhiyun v4l2_info(sd, "Color space conversion: %s", state->conv ?
1986*4882a593Smuzhiyun state->conv->name : "None");
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun v4l2_info(sd, "-----Audio-----\n");
1989*4882a593Smuzhiyun if (state->audio_channels) {
1990*4882a593Smuzhiyun v4l2_info(sd, "audio: %dch %dHz\n", state->audio_channels,
1991*4882a593Smuzhiyun state->audio_samplerate);
1992*4882a593Smuzhiyun } else {
1993*4882a593Smuzhiyun v4l2_info(sd, "audio: none\n");
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun v4l2_info(sd, "-----Infoframes-----\n");
1997*4882a593Smuzhiyun tda1997x_log_infoframe(sd, AUD_IF);
1998*4882a593Smuzhiyun tda1997x_log_infoframe(sd, SPD_IF);
1999*4882a593Smuzhiyun tda1997x_log_infoframe(sd, AVI_IF);
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun return 0;
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun
tda1997x_subscribe_event(struct v4l2_subdev * sd,struct v4l2_fh * fh,struct v4l2_event_subscription * sub)2004*4882a593Smuzhiyun static int tda1997x_subscribe_event(struct v4l2_subdev *sd,
2005*4882a593Smuzhiyun struct v4l2_fh *fh,
2006*4882a593Smuzhiyun struct v4l2_event_subscription *sub)
2007*4882a593Smuzhiyun {
2008*4882a593Smuzhiyun switch (sub->type) {
2009*4882a593Smuzhiyun case V4L2_EVENT_SOURCE_CHANGE:
2010*4882a593Smuzhiyun return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
2011*4882a593Smuzhiyun case V4L2_EVENT_CTRL:
2012*4882a593Smuzhiyun return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
2013*4882a593Smuzhiyun default:
2014*4882a593Smuzhiyun return -EINVAL;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops tda1997x_core_ops = {
2019*4882a593Smuzhiyun .log_status = tda1997x_log_status,
2020*4882a593Smuzhiyun .subscribe_event = tda1997x_subscribe_event,
2021*4882a593Smuzhiyun .unsubscribe_event = v4l2_event_subdev_unsubscribe,
2022*4882a593Smuzhiyun };
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
2025*4882a593Smuzhiyun * v4l2_subdev_ops
2026*4882a593Smuzhiyun */
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun static const struct v4l2_subdev_ops tda1997x_subdev_ops = {
2029*4882a593Smuzhiyun .core = &tda1997x_core_ops,
2030*4882a593Smuzhiyun .video = &tda1997x_video_ops,
2031*4882a593Smuzhiyun .pad = &tda1997x_pad_ops,
2032*4882a593Smuzhiyun };
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
2035*4882a593Smuzhiyun * v4l2_controls
2036*4882a593Smuzhiyun */
2037*4882a593Smuzhiyun
tda1997x_s_ctrl(struct v4l2_ctrl * ctrl)2038*4882a593Smuzhiyun static int tda1997x_s_ctrl(struct v4l2_ctrl *ctrl)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun struct v4l2_subdev *sd = to_sd(ctrl);
2041*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun switch (ctrl->id) {
2044*4882a593Smuzhiyun /* allow overriding the default RGB quantization range */
2045*4882a593Smuzhiyun case V4L2_CID_DV_RX_RGB_RANGE:
2046*4882a593Smuzhiyun state->rgb_quantization_range = ctrl->val;
2047*4882a593Smuzhiyun set_rgb_quantization_range(state);
2048*4882a593Smuzhiyun tda1997x_configure_csc(sd);
2049*4882a593Smuzhiyun return 0;
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun return -EINVAL;
2053*4882a593Smuzhiyun };
2054*4882a593Smuzhiyun
tda1997x_g_volatile_ctrl(struct v4l2_ctrl * ctrl)2055*4882a593Smuzhiyun static int tda1997x_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun struct v4l2_subdev *sd = to_sd(ctrl);
2058*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun if (ctrl->id == V4L2_CID_DV_RX_IT_CONTENT_TYPE) {
2061*4882a593Smuzhiyun ctrl->val = state->avi_infoframe.content_type;
2062*4882a593Smuzhiyun return 0;
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun return -EINVAL;
2065*4882a593Smuzhiyun };
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun static const struct v4l2_ctrl_ops tda1997x_ctrl_ops = {
2068*4882a593Smuzhiyun .s_ctrl = tda1997x_s_ctrl,
2069*4882a593Smuzhiyun .g_volatile_ctrl = tda1997x_g_volatile_ctrl,
2070*4882a593Smuzhiyun };
2071*4882a593Smuzhiyun
tda1997x_core_init(struct v4l2_subdev * sd)2072*4882a593Smuzhiyun static int tda1997x_core_init(struct v4l2_subdev *sd)
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
2075*4882a593Smuzhiyun struct tda1997x_platform_data *pdata = &state->pdata;
2076*4882a593Smuzhiyun u8 reg;
2077*4882a593Smuzhiyun int i;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun /* disable HPD */
2080*4882a593Smuzhiyun io_write(sd, REG_HPD_AUTO_CTRL, HPD_AUTO_HPD_UNSEL);
2081*4882a593Smuzhiyun if (state->chip_revision == 0) {
2082*4882a593Smuzhiyun io_write(sd, REG_MAN_SUS_HDMI_SEL, MAN_DIS_HDCP | MAN_RST_HDCP);
2083*4882a593Smuzhiyun io_write(sd, REG_CGU_DBG_SEL, 1 << CGU_DBG_CLK_SEL_SHIFT);
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun /* reset infoframe at end of start-up-sequencer */
2087*4882a593Smuzhiyun io_write(sd, REG_SUS_SET_RGB2, 0x06);
2088*4882a593Smuzhiyun io_write(sd, REG_SUS_SET_RGB3, 0x06);
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun /* Enable TMDS pull-ups */
2091*4882a593Smuzhiyun io_write(sd, REG_RT_MAN_CTRL, RT_MAN_CTRL_RT |
2092*4882a593Smuzhiyun RT_MAN_CTRL_RT_B | RT_MAN_CTRL_RT_A);
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun /* enable sync measurement timing */
2095*4882a593Smuzhiyun tda1997x_cec_write(sd, REG_PWR_CONTROL & 0xff, 0x04);
2096*4882a593Smuzhiyun /* adjust CEC clock divider */
2097*4882a593Smuzhiyun tda1997x_cec_write(sd, REG_OSC_DIVIDER & 0xff, 0x03);
2098*4882a593Smuzhiyun tda1997x_cec_write(sd, REG_EN_OSC_PERIOD_LSB & 0xff, 0xa0);
2099*4882a593Smuzhiyun io_write(sd, REG_TIMER_D, 0x54);
2100*4882a593Smuzhiyun /* enable power switch */
2101*4882a593Smuzhiyun reg = tda1997x_cec_read(sd, REG_CONTROL & 0xff);
2102*4882a593Smuzhiyun reg |= 0x20;
2103*4882a593Smuzhiyun tda1997x_cec_write(sd, REG_CONTROL & 0xff, reg);
2104*4882a593Smuzhiyun mdelay(50);
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun /* read the chip version */
2107*4882a593Smuzhiyun reg = io_read(sd, REG_VERSION);
2108*4882a593Smuzhiyun /* get the chip configuration */
2109*4882a593Smuzhiyun reg = io_read(sd, REG_CMTP_REG10);
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun /* enable interrupts we care about */
2112*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_TOP,
2113*4882a593Smuzhiyun INTERRUPT_HDCP | INTERRUPT_AUDIO | INTERRUPT_INFO |
2114*4882a593Smuzhiyun INTERRUPT_RATE | INTERRUPT_SUS);
2115*4882a593Smuzhiyun /* config_mtp,fmt,sus_end,sus_st */
2116*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_SUS, MASK_MPT | MASK_FMT | MASK_SUS_END);
2117*4882a593Smuzhiyun /* rate stability change for inputs A/B */
2118*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_RATE, MASK_RATE_B_ST | MASK_RATE_A_ST);
2119*4882a593Smuzhiyun /* aud,spd,avi*/
2120*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_INFO,
2121*4882a593Smuzhiyun MASK_AUD_IF | MASK_SPD_IF | MASK_AVI_IF);
2122*4882a593Smuzhiyun /* audio_freq,audio_flg,mute_flg,fifo_err */
2123*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_AUDIO,
2124*4882a593Smuzhiyun MASK_AUDIO_FREQ_FLG | MASK_AUDIO_FLG | MASK_MUTE_FLG |
2125*4882a593Smuzhiyun MASK_ERROR_FIFO_PT);
2126*4882a593Smuzhiyun /* HDCP C5 state reached */
2127*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_HDCP, MASK_STATE_C5);
2128*4882a593Smuzhiyun /* 5V detect and HDP pulse end */
2129*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_DDC, MASK_DET_5V);
2130*4882a593Smuzhiyun /* don't care about AFE/MODE */
2131*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_AFE, 0);
2132*4882a593Smuzhiyun io_write(sd, REG_INT_MASK_MODE, 0);
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun /* clear all interrupts */
2135*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_TOP, 0xff);
2136*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_SUS, 0xff);
2137*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_DDC, 0xff);
2138*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_RATE, 0xff);
2139*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_MODE, 0xff);
2140*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_INFO, 0xff);
2141*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_AUDIO, 0xff);
2142*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_HDCP, 0xff);
2143*4882a593Smuzhiyun io_write(sd, REG_INT_FLG_CLR_AFE, 0xff);
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun /* init TMDS equalizer */
2146*4882a593Smuzhiyun if (state->chip_revision == 0)
2147*4882a593Smuzhiyun io_write(sd, REG_CGU_DBG_SEL, 1 << CGU_DBG_CLK_SEL_SHIFT);
2148*4882a593Smuzhiyun io_write24(sd, REG_CLK_MIN_RATE, CLK_MIN_RATE);
2149*4882a593Smuzhiyun io_write24(sd, REG_CLK_MAX_RATE, CLK_MAX_RATE);
2150*4882a593Smuzhiyun if (state->chip_revision == 0)
2151*4882a593Smuzhiyun io_write(sd, REG_WDL_CFG, WDL_CFG_VAL);
2152*4882a593Smuzhiyun /* DC filter */
2153*4882a593Smuzhiyun io_write(sd, REG_DEEP_COLOR_CTRL, DC_FILTER_VAL);
2154*4882a593Smuzhiyun /* disable test pattern */
2155*4882a593Smuzhiyun io_write(sd, REG_SVC_MODE, 0x00);
2156*4882a593Smuzhiyun /* update HDMI INFO CTRL */
2157*4882a593Smuzhiyun io_write(sd, REG_INFO_CTRL, 0xff);
2158*4882a593Smuzhiyun /* write HDMI INFO EXCEED value */
2159*4882a593Smuzhiyun io_write(sd, REG_INFO_EXCEED, 3);
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun if (state->chip_revision == 0)
2162*4882a593Smuzhiyun tda1997x_reset_n1(state);
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun /*
2165*4882a593Smuzhiyun * No HDCP acknowledge when HDCP is disabled
2166*4882a593Smuzhiyun * and reset SUS to force format detection
2167*4882a593Smuzhiyun */
2168*4882a593Smuzhiyun tda1997x_hdmi_info_reset(sd, NACK_HDCP, true);
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun /* Set HPD low */
2171*4882a593Smuzhiyun tda1997x_manual_hpd(sd, HPD_LOW_BP);
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun /* Configure receiver capabilities */
2174*4882a593Smuzhiyun io_write(sd, REG_HDCP_BCAPS, HDCP_HDMI | HDCP_FAST_REAUTH);
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun /* Configure HDMI: Auto HDCP mode, packet controlled mute */
2177*4882a593Smuzhiyun reg = HDMI_CTRL_MUTE_AUTO << HDMI_CTRL_MUTE_SHIFT;
2178*4882a593Smuzhiyun reg |= HDMI_CTRL_HDCP_AUTO << HDMI_CTRL_HDCP_SHIFT;
2179*4882a593Smuzhiyun io_write(sd, REG_HDMI_CTRL, reg);
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun /* reset start-up-sequencer to force format detection */
2182*4882a593Smuzhiyun tda1997x_hdmi_info_reset(sd, 0, true);
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun /* disable matrix conversion */
2185*4882a593Smuzhiyun reg = io_read(sd, REG_VDP_CTRL);
2186*4882a593Smuzhiyun reg |= VDP_CTRL_MATRIX_BP;
2187*4882a593Smuzhiyun io_write(sd, REG_VDP_CTRL, reg);
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun /* set video output mode */
2190*4882a593Smuzhiyun tda1997x_configure_vidout(state);
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun /* configure video output port */
2193*4882a593Smuzhiyun for (i = 0; i < 9; i++) {
2194*4882a593Smuzhiyun v4l_dbg(1, debug, state->client, "vidout_cfg[%d]=0x%02x\n", i,
2195*4882a593Smuzhiyun pdata->vidout_port_cfg[i]);
2196*4882a593Smuzhiyun io_write(sd, REG_VP35_32_CTRL + i, pdata->vidout_port_cfg[i]);
2197*4882a593Smuzhiyun }
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun /* configure audio output port */
2200*4882a593Smuzhiyun tda1997x_configure_audout(sd, 0);
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun /* configure audio clock freq */
2203*4882a593Smuzhiyun switch (pdata->audout_mclk_fs) {
2204*4882a593Smuzhiyun case 512:
2205*4882a593Smuzhiyun reg = AUDIO_CLOCK_SEL_512FS;
2206*4882a593Smuzhiyun break;
2207*4882a593Smuzhiyun case 256:
2208*4882a593Smuzhiyun reg = AUDIO_CLOCK_SEL_256FS;
2209*4882a593Smuzhiyun break;
2210*4882a593Smuzhiyun case 128:
2211*4882a593Smuzhiyun reg = AUDIO_CLOCK_SEL_128FS;
2212*4882a593Smuzhiyun break;
2213*4882a593Smuzhiyun case 64:
2214*4882a593Smuzhiyun reg = AUDIO_CLOCK_SEL_64FS;
2215*4882a593Smuzhiyun break;
2216*4882a593Smuzhiyun case 32:
2217*4882a593Smuzhiyun reg = AUDIO_CLOCK_SEL_32FS;
2218*4882a593Smuzhiyun break;
2219*4882a593Smuzhiyun default:
2220*4882a593Smuzhiyun reg = AUDIO_CLOCK_SEL_16FS;
2221*4882a593Smuzhiyun break;
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun io_write(sd, REG_AUDIO_CLOCK, reg);
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun /* reset advanced infoframes (ISRC1/ISRC2/ACP) */
2226*4882a593Smuzhiyun tda1997x_hdmi_info_reset(sd, RESET_AI, false);
2227*4882a593Smuzhiyun /* reset infoframe */
2228*4882a593Smuzhiyun tda1997x_hdmi_info_reset(sd, RESET_IF, false);
2229*4882a593Smuzhiyun /* reset audio infoframes */
2230*4882a593Smuzhiyun tda1997x_hdmi_info_reset(sd, RESET_AUDIO, false);
2231*4882a593Smuzhiyun /* reset gamut */
2232*4882a593Smuzhiyun tda1997x_hdmi_info_reset(sd, RESET_GAMUT, false);
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun /* get initial HDMI status */
2235*4882a593Smuzhiyun state->hdmi_status = io_read(sd, REG_HDMI_FLAGS);
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun io_write(sd, REG_EDID_ENABLE, EDID_ENABLE_A_EN | EDID_ENABLE_B_EN);
2238*4882a593Smuzhiyun return 0;
2239*4882a593Smuzhiyun }
2240*4882a593Smuzhiyun
tda1997x_set_power(struct tda1997x_state * state,bool on)2241*4882a593Smuzhiyun static int tda1997x_set_power(struct tda1997x_state *state, bool on)
2242*4882a593Smuzhiyun {
2243*4882a593Smuzhiyun int ret = 0;
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun if (on) {
2246*4882a593Smuzhiyun ret = regulator_bulk_enable(TDA1997X_NUM_SUPPLIES,
2247*4882a593Smuzhiyun state->supplies);
2248*4882a593Smuzhiyun msleep(300);
2249*4882a593Smuzhiyun } else {
2250*4882a593Smuzhiyun ret = regulator_bulk_disable(TDA1997X_NUM_SUPPLIES,
2251*4882a593Smuzhiyun state->supplies);
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun return ret;
2255*4882a593Smuzhiyun }
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun static const struct i2c_device_id tda1997x_i2c_id[] = {
2258*4882a593Smuzhiyun {"tda19971", (kernel_ulong_t)&tda1997x_chip_info[TDA19971]},
2259*4882a593Smuzhiyun {"tda19973", (kernel_ulong_t)&tda1997x_chip_info[TDA19973]},
2260*4882a593Smuzhiyun { },
2261*4882a593Smuzhiyun };
2262*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tda1997x_i2c_id);
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun static const struct of_device_id tda1997x_of_id[] __maybe_unused = {
2265*4882a593Smuzhiyun { .compatible = "nxp,tda19971", .data = &tda1997x_chip_info[TDA19971] },
2266*4882a593Smuzhiyun { .compatible = "nxp,tda19973", .data = &tda1997x_chip_info[TDA19973] },
2267*4882a593Smuzhiyun { },
2268*4882a593Smuzhiyun };
2269*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tda1997x_of_id);
2270*4882a593Smuzhiyun
tda1997x_parse_dt(struct tda1997x_state * state)2271*4882a593Smuzhiyun static int tda1997x_parse_dt(struct tda1997x_state *state)
2272*4882a593Smuzhiyun {
2273*4882a593Smuzhiyun struct tda1997x_platform_data *pdata = &state->pdata;
2274*4882a593Smuzhiyun struct v4l2_fwnode_endpoint bus_cfg = { .bus_type = 0 };
2275*4882a593Smuzhiyun struct device_node *ep;
2276*4882a593Smuzhiyun struct device_node *np;
2277*4882a593Smuzhiyun unsigned int flags;
2278*4882a593Smuzhiyun const char *str;
2279*4882a593Smuzhiyun int ret;
2280*4882a593Smuzhiyun u32 v;
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun /*
2283*4882a593Smuzhiyun * setup default values:
2284*4882a593Smuzhiyun * - HREF: active high from start to end of row
2285*4882a593Smuzhiyun * - VS: Vertical Sync active high at beginning of frame
2286*4882a593Smuzhiyun * - DE: Active high when data valid
2287*4882a593Smuzhiyun * - A_CLK: 128*Fs
2288*4882a593Smuzhiyun */
2289*4882a593Smuzhiyun pdata->vidout_sel_hs = HS_HREF_SEL_HREF_VHREF;
2290*4882a593Smuzhiyun pdata->vidout_sel_vs = VS_VREF_SEL_VREF_HDMI;
2291*4882a593Smuzhiyun pdata->vidout_sel_de = DE_FREF_SEL_DE_VHREF;
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun np = state->client->dev.of_node;
2294*4882a593Smuzhiyun ep = of_graph_get_next_endpoint(np, NULL);
2295*4882a593Smuzhiyun if (!ep)
2296*4882a593Smuzhiyun return -EINVAL;
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(ep), &bus_cfg);
2299*4882a593Smuzhiyun if (ret) {
2300*4882a593Smuzhiyun of_node_put(ep);
2301*4882a593Smuzhiyun return ret;
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun of_node_put(ep);
2304*4882a593Smuzhiyun pdata->vidout_bus_type = bus_cfg.bus_type;
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun /* polarity of HS/VS/DE */
2307*4882a593Smuzhiyun flags = bus_cfg.bus.parallel.flags;
2308*4882a593Smuzhiyun if (flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
2309*4882a593Smuzhiyun pdata->vidout_inv_hs = 1;
2310*4882a593Smuzhiyun if (flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
2311*4882a593Smuzhiyun pdata->vidout_inv_vs = 1;
2312*4882a593Smuzhiyun if (flags & V4L2_MBUS_DATA_ACTIVE_LOW)
2313*4882a593Smuzhiyun pdata->vidout_inv_de = 1;
2314*4882a593Smuzhiyun pdata->vidout_bus_width = bus_cfg.bus.parallel.bus_width;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun /* video output port config */
2317*4882a593Smuzhiyun ret = of_property_count_u32_elems(np, "nxp,vidout-portcfg");
2318*4882a593Smuzhiyun if (ret > 0) {
2319*4882a593Smuzhiyun u32 reg, val, i;
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun for (i = 0; i < ret / 2 && i < 9; i++) {
2322*4882a593Smuzhiyun of_property_read_u32_index(np, "nxp,vidout-portcfg",
2323*4882a593Smuzhiyun i * 2, ®);
2324*4882a593Smuzhiyun of_property_read_u32_index(np, "nxp,vidout-portcfg",
2325*4882a593Smuzhiyun i * 2 + 1, &val);
2326*4882a593Smuzhiyun if (reg < 9)
2327*4882a593Smuzhiyun pdata->vidout_port_cfg[reg] = val;
2328*4882a593Smuzhiyun }
2329*4882a593Smuzhiyun } else {
2330*4882a593Smuzhiyun v4l_err(state->client, "nxp,vidout-portcfg missing\n");
2331*4882a593Smuzhiyun return -EINVAL;
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun /* default to channel layout dictated by packet header */
2335*4882a593Smuzhiyun pdata->audout_layoutauto = true;
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun pdata->audout_format = AUDFMT_TYPE_DISABLED;
2338*4882a593Smuzhiyun if (!of_property_read_string(np, "nxp,audout-format", &str)) {
2339*4882a593Smuzhiyun if (strcmp(str, "i2s") == 0)
2340*4882a593Smuzhiyun pdata->audout_format = AUDFMT_TYPE_I2S;
2341*4882a593Smuzhiyun else if (strcmp(str, "spdif") == 0)
2342*4882a593Smuzhiyun pdata->audout_format = AUDFMT_TYPE_SPDIF;
2343*4882a593Smuzhiyun else {
2344*4882a593Smuzhiyun v4l_err(state->client, "nxp,audout-format invalid\n");
2345*4882a593Smuzhiyun return -EINVAL;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun if (!of_property_read_u32(np, "nxp,audout-layout", &v)) {
2348*4882a593Smuzhiyun switch (v) {
2349*4882a593Smuzhiyun case 0:
2350*4882a593Smuzhiyun case 1:
2351*4882a593Smuzhiyun break;
2352*4882a593Smuzhiyun default:
2353*4882a593Smuzhiyun v4l_err(state->client,
2354*4882a593Smuzhiyun "nxp,audout-layout invalid\n");
2355*4882a593Smuzhiyun return -EINVAL;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun pdata->audout_layout = v;
2358*4882a593Smuzhiyun }
2359*4882a593Smuzhiyun if (!of_property_read_u32(np, "nxp,audout-width", &v)) {
2360*4882a593Smuzhiyun switch (v) {
2361*4882a593Smuzhiyun case 16:
2362*4882a593Smuzhiyun case 32:
2363*4882a593Smuzhiyun break;
2364*4882a593Smuzhiyun default:
2365*4882a593Smuzhiyun v4l_err(state->client,
2366*4882a593Smuzhiyun "nxp,audout-width invalid\n");
2367*4882a593Smuzhiyun return -EINVAL;
2368*4882a593Smuzhiyun }
2369*4882a593Smuzhiyun pdata->audout_width = v;
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun if (!of_property_read_u32(np, "nxp,audout-mclk-fs", &v)) {
2372*4882a593Smuzhiyun switch (v) {
2373*4882a593Smuzhiyun case 512:
2374*4882a593Smuzhiyun case 256:
2375*4882a593Smuzhiyun case 128:
2376*4882a593Smuzhiyun case 64:
2377*4882a593Smuzhiyun case 32:
2378*4882a593Smuzhiyun case 16:
2379*4882a593Smuzhiyun break;
2380*4882a593Smuzhiyun default:
2381*4882a593Smuzhiyun v4l_err(state->client,
2382*4882a593Smuzhiyun "nxp,audout-mclk-fs invalid\n");
2383*4882a593Smuzhiyun return -EINVAL;
2384*4882a593Smuzhiyun }
2385*4882a593Smuzhiyun pdata->audout_mclk_fs = v;
2386*4882a593Smuzhiyun }
2387*4882a593Smuzhiyun }
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun return 0;
2390*4882a593Smuzhiyun }
2391*4882a593Smuzhiyun
tda1997x_get_regulators(struct tda1997x_state * state)2392*4882a593Smuzhiyun static int tda1997x_get_regulators(struct tda1997x_state *state)
2393*4882a593Smuzhiyun {
2394*4882a593Smuzhiyun int i;
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun for (i = 0; i < TDA1997X_NUM_SUPPLIES; i++)
2397*4882a593Smuzhiyun state->supplies[i].supply = tda1997x_supply_name[i];
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun return devm_regulator_bulk_get(&state->client->dev,
2400*4882a593Smuzhiyun TDA1997X_NUM_SUPPLIES,
2401*4882a593Smuzhiyun state->supplies);
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun
tda1997x_identify_module(struct tda1997x_state * state)2404*4882a593Smuzhiyun static int tda1997x_identify_module(struct tda1997x_state *state)
2405*4882a593Smuzhiyun {
2406*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
2407*4882a593Smuzhiyun enum tda1997x_type type;
2408*4882a593Smuzhiyun u8 reg;
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun /* Read chip configuration*/
2411*4882a593Smuzhiyun reg = io_read(sd, REG_CMTP_REG10);
2412*4882a593Smuzhiyun state->tmdsb_clk = (reg >> 6) & 0x01; /* use tmds clock B_inv for B */
2413*4882a593Smuzhiyun state->tmdsb_soc = (reg >> 5) & 0x01; /* tmds of input B */
2414*4882a593Smuzhiyun state->port_30bit = (reg >> 2) & 0x03; /* 30bit vs 24bit */
2415*4882a593Smuzhiyun state->output_2p5 = (reg >> 1) & 0x01; /* output supply 2.5v */
2416*4882a593Smuzhiyun switch ((reg >> 4) & 0x03) {
2417*4882a593Smuzhiyun case 0x00:
2418*4882a593Smuzhiyun type = TDA19971;
2419*4882a593Smuzhiyun break;
2420*4882a593Smuzhiyun case 0x02:
2421*4882a593Smuzhiyun case 0x03:
2422*4882a593Smuzhiyun type = TDA19973;
2423*4882a593Smuzhiyun break;
2424*4882a593Smuzhiyun default:
2425*4882a593Smuzhiyun dev_err(&state->client->dev, "unsupported chip ID\n");
2426*4882a593Smuzhiyun return -EIO;
2427*4882a593Smuzhiyun }
2428*4882a593Smuzhiyun if (state->info->type != type) {
2429*4882a593Smuzhiyun dev_err(&state->client->dev, "chip id mismatch\n");
2430*4882a593Smuzhiyun return -EIO;
2431*4882a593Smuzhiyun }
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun /* read chip revision */
2434*4882a593Smuzhiyun state->chip_revision = io_read(sd, REG_CMTP_REG11);
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun return 0;
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun static const struct media_entity_operations tda1997x_media_ops = {
2440*4882a593Smuzhiyun .link_validate = v4l2_subdev_link_validate,
2441*4882a593Smuzhiyun };
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
2445*4882a593Smuzhiyun * HDMI Audio Codec
2446*4882a593Smuzhiyun */
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun /* refine sample-rate based on HDMI source */
tda1997x_pcm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)2449*4882a593Smuzhiyun static int tda1997x_pcm_startup(struct snd_pcm_substream *substream,
2450*4882a593Smuzhiyun struct snd_soc_dai *dai)
2451*4882a593Smuzhiyun {
2452*4882a593Smuzhiyun struct tda1997x_state *state = snd_soc_dai_get_drvdata(dai);
2453*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
2454*4882a593Smuzhiyun struct snd_pcm_runtime *rtd = substream->runtime;
2455*4882a593Smuzhiyun int rate, err;
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun rate = state->audio_samplerate;
2458*4882a593Smuzhiyun err = snd_pcm_hw_constraint_minmax(rtd, SNDRV_PCM_HW_PARAM_RATE,
2459*4882a593Smuzhiyun rate, rate);
2460*4882a593Smuzhiyun if (err < 0) {
2461*4882a593Smuzhiyun dev_err(component->dev, "failed to constrain samplerate to %dHz\n",
2462*4882a593Smuzhiyun rate);
2463*4882a593Smuzhiyun return err;
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun dev_info(component->dev, "set samplerate constraint to %dHz\n", rate);
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun return 0;
2468*4882a593Smuzhiyun }
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun static const struct snd_soc_dai_ops tda1997x_dai_ops = {
2471*4882a593Smuzhiyun .startup = tda1997x_pcm_startup,
2472*4882a593Smuzhiyun };
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun static struct snd_soc_dai_driver tda1997x_audio_dai = {
2475*4882a593Smuzhiyun .name = "tda1997x",
2476*4882a593Smuzhiyun .capture = {
2477*4882a593Smuzhiyun .stream_name = "Capture",
2478*4882a593Smuzhiyun .channels_min = 2,
2479*4882a593Smuzhiyun .channels_max = 8,
2480*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
2481*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
2482*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
2483*4882a593Smuzhiyun SNDRV_PCM_RATE_192000,
2484*4882a593Smuzhiyun },
2485*4882a593Smuzhiyun .ops = &tda1997x_dai_ops,
2486*4882a593Smuzhiyun };
2487*4882a593Smuzhiyun
tda1997x_codec_probe(struct snd_soc_component * component)2488*4882a593Smuzhiyun static int tda1997x_codec_probe(struct snd_soc_component *component)
2489*4882a593Smuzhiyun {
2490*4882a593Smuzhiyun return 0;
2491*4882a593Smuzhiyun }
2492*4882a593Smuzhiyun
tda1997x_codec_remove(struct snd_soc_component * component)2493*4882a593Smuzhiyun static void tda1997x_codec_remove(struct snd_soc_component *component)
2494*4882a593Smuzhiyun {
2495*4882a593Smuzhiyun }
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun static struct snd_soc_component_driver tda1997x_codec_driver = {
2498*4882a593Smuzhiyun .probe = tda1997x_codec_probe,
2499*4882a593Smuzhiyun .remove = tda1997x_codec_remove,
2500*4882a593Smuzhiyun .idle_bias_on = 1,
2501*4882a593Smuzhiyun .use_pmdown_time = 1,
2502*4882a593Smuzhiyun .endianness = 1,
2503*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
2504*4882a593Smuzhiyun };
2505*4882a593Smuzhiyun
tda1997x_probe(struct i2c_client * client,const struct i2c_device_id * id)2506*4882a593Smuzhiyun static int tda1997x_probe(struct i2c_client *client,
2507*4882a593Smuzhiyun const struct i2c_device_id *id)
2508*4882a593Smuzhiyun {
2509*4882a593Smuzhiyun struct tda1997x_state *state;
2510*4882a593Smuzhiyun struct tda1997x_platform_data *pdata;
2511*4882a593Smuzhiyun struct v4l2_subdev *sd;
2512*4882a593Smuzhiyun struct v4l2_ctrl_handler *hdl;
2513*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
2514*4882a593Smuzhiyun static const struct v4l2_dv_timings cea1920x1080 =
2515*4882a593Smuzhiyun V4L2_DV_BT_CEA_1920X1080P60;
2516*4882a593Smuzhiyun u32 *mbus_codes;
2517*4882a593Smuzhiyun int i, ret;
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun /* Check if the adapter supports the needed features */
2520*4882a593Smuzhiyun if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
2521*4882a593Smuzhiyun return -EIO;
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun state = kzalloc(sizeof(struct tda1997x_state), GFP_KERNEL);
2524*4882a593Smuzhiyun if (!state)
2525*4882a593Smuzhiyun return -ENOMEM;
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun state->client = client;
2528*4882a593Smuzhiyun pdata = &state->pdata;
2529*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_OF) && client->dev.of_node) {
2530*4882a593Smuzhiyun const struct of_device_id *oid;
2531*4882a593Smuzhiyun
2532*4882a593Smuzhiyun oid = of_match_node(tda1997x_of_id, client->dev.of_node);
2533*4882a593Smuzhiyun state->info = oid->data;
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun ret = tda1997x_parse_dt(state);
2536*4882a593Smuzhiyun if (ret < 0) {
2537*4882a593Smuzhiyun v4l_err(client, "DT parsing error\n");
2538*4882a593Smuzhiyun goto err_free_state;
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun } else if (client->dev.platform_data) {
2541*4882a593Smuzhiyun struct tda1997x_platform_data *pdata =
2542*4882a593Smuzhiyun client->dev.platform_data;
2543*4882a593Smuzhiyun state->info =
2544*4882a593Smuzhiyun (const struct tda1997x_chip_info *)id->driver_data;
2545*4882a593Smuzhiyun state->pdata = *pdata;
2546*4882a593Smuzhiyun } else {
2547*4882a593Smuzhiyun v4l_err(client, "No platform data\n");
2548*4882a593Smuzhiyun ret = -ENODEV;
2549*4882a593Smuzhiyun goto err_free_state;
2550*4882a593Smuzhiyun }
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun ret = tda1997x_get_regulators(state);
2553*4882a593Smuzhiyun if (ret)
2554*4882a593Smuzhiyun goto err_free_state;
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun ret = tda1997x_set_power(state, 1);
2557*4882a593Smuzhiyun if (ret)
2558*4882a593Smuzhiyun goto err_free_state;
2559*4882a593Smuzhiyun
2560*4882a593Smuzhiyun mutex_init(&state->page_lock);
2561*4882a593Smuzhiyun mutex_init(&state->lock);
2562*4882a593Smuzhiyun state->page = 0xff;
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun INIT_DELAYED_WORK(&state->delayed_work_enable_hpd,
2565*4882a593Smuzhiyun tda1997x_delayed_work_enable_hpd);
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun /* set video format based on chip and bus width */
2568*4882a593Smuzhiyun ret = tda1997x_identify_module(state);
2569*4882a593Smuzhiyun if (ret)
2570*4882a593Smuzhiyun goto err_free_mutex;
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun /* initialize subdev */
2573*4882a593Smuzhiyun sd = &state->sd;
2574*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &tda1997x_subdev_ops);
2575*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "%s %d-%04x",
2576*4882a593Smuzhiyun id->name, i2c_adapter_id(client->adapter),
2577*4882a593Smuzhiyun client->addr);
2578*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
2579*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_DV_DECODER;
2580*4882a593Smuzhiyun sd->entity.ops = &tda1997x_media_ops;
2581*4882a593Smuzhiyun
2582*4882a593Smuzhiyun /* set allowed mbus modes based on chip, bus-type, and bus-width */
2583*4882a593Smuzhiyun i = 0;
2584*4882a593Smuzhiyun mbus_codes = state->mbus_codes;
2585*4882a593Smuzhiyun switch (state->info->type) {
2586*4882a593Smuzhiyun case TDA19973:
2587*4882a593Smuzhiyun switch (pdata->vidout_bus_type) {
2588*4882a593Smuzhiyun case V4L2_MBUS_PARALLEL:
2589*4882a593Smuzhiyun switch (pdata->vidout_bus_width) {
2590*4882a593Smuzhiyun case 36:
2591*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_RGB121212_1X36;
2592*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_YUV12_1X36;
2593*4882a593Smuzhiyun fallthrough;
2594*4882a593Smuzhiyun case 24:
2595*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY12_1X24;
2596*4882a593Smuzhiyun break;
2597*4882a593Smuzhiyun }
2598*4882a593Smuzhiyun break;
2599*4882a593Smuzhiyun case V4L2_MBUS_BT656:
2600*4882a593Smuzhiyun switch (pdata->vidout_bus_width) {
2601*4882a593Smuzhiyun case 36:
2602*4882a593Smuzhiyun case 24:
2603*4882a593Smuzhiyun case 12:
2604*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY12_2X12;
2605*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY10_2X10;
2606*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY8_2X8;
2607*4882a593Smuzhiyun break;
2608*4882a593Smuzhiyun }
2609*4882a593Smuzhiyun break;
2610*4882a593Smuzhiyun default:
2611*4882a593Smuzhiyun break;
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun break;
2614*4882a593Smuzhiyun case TDA19971:
2615*4882a593Smuzhiyun switch (pdata->vidout_bus_type) {
2616*4882a593Smuzhiyun case V4L2_MBUS_PARALLEL:
2617*4882a593Smuzhiyun switch (pdata->vidout_bus_width) {
2618*4882a593Smuzhiyun case 24:
2619*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_RGB888_1X24;
2620*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_YUV8_1X24;
2621*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY12_1X24;
2622*4882a593Smuzhiyun fallthrough;
2623*4882a593Smuzhiyun case 20:
2624*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY10_1X20;
2625*4882a593Smuzhiyun fallthrough;
2626*4882a593Smuzhiyun case 16:
2627*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY8_1X16;
2628*4882a593Smuzhiyun break;
2629*4882a593Smuzhiyun }
2630*4882a593Smuzhiyun break;
2631*4882a593Smuzhiyun case V4L2_MBUS_BT656:
2632*4882a593Smuzhiyun switch (pdata->vidout_bus_width) {
2633*4882a593Smuzhiyun case 24:
2634*4882a593Smuzhiyun case 20:
2635*4882a593Smuzhiyun case 16:
2636*4882a593Smuzhiyun case 12:
2637*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY12_2X12;
2638*4882a593Smuzhiyun fallthrough;
2639*4882a593Smuzhiyun case 10:
2640*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY10_2X10;
2641*4882a593Smuzhiyun fallthrough;
2642*4882a593Smuzhiyun case 8:
2643*4882a593Smuzhiyun mbus_codes[i++] = MEDIA_BUS_FMT_UYVY8_2X8;
2644*4882a593Smuzhiyun break;
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun break;
2647*4882a593Smuzhiyun default:
2648*4882a593Smuzhiyun break;
2649*4882a593Smuzhiyun }
2650*4882a593Smuzhiyun break;
2651*4882a593Smuzhiyun }
2652*4882a593Smuzhiyun if (WARN_ON(i > ARRAY_SIZE(state->mbus_codes))) {
2653*4882a593Smuzhiyun ret = -EINVAL;
2654*4882a593Smuzhiyun goto err_free_mutex;
2655*4882a593Smuzhiyun }
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun /* default format */
2658*4882a593Smuzhiyun tda1997x_setup_format(state, state->mbus_codes[0]);
2659*4882a593Smuzhiyun state->timings = cea1920x1080;
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun /*
2662*4882a593Smuzhiyun * default to SRGB full range quantization
2663*4882a593Smuzhiyun * (in case we don't get an infoframe such as DVI signal
2664*4882a593Smuzhiyun */
2665*4882a593Smuzhiyun state->colorimetry.colorspace = V4L2_COLORSPACE_SRGB;
2666*4882a593Smuzhiyun state->colorimetry.quantization = V4L2_QUANTIZATION_FULL_RANGE;
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun /* disable/reset HDCP to get correct I2C access to Rx HDMI */
2669*4882a593Smuzhiyun io_write(sd, REG_MAN_SUS_HDMI_SEL, MAN_RST_HDCP | MAN_DIS_HDCP);
2670*4882a593Smuzhiyun
2671*4882a593Smuzhiyun /*
2672*4882a593Smuzhiyun * if N2 version, reset compdel_bp as it may generate some small pixel
2673*4882a593Smuzhiyun * shifts in case of embedded sync/or delay lower than 4
2674*4882a593Smuzhiyun */
2675*4882a593Smuzhiyun if (state->chip_revision != 0) {
2676*4882a593Smuzhiyun io_write(sd, REG_MAN_SUS_HDMI_SEL, 0x00);
2677*4882a593Smuzhiyun io_write(sd, REG_VDP_CTRL, 0x1f);
2678*4882a593Smuzhiyun }
2679*4882a593Smuzhiyun
2680*4882a593Smuzhiyun v4l_info(client, "NXP %s N%d detected\n", state->info->name,
2681*4882a593Smuzhiyun state->chip_revision + 1);
2682*4882a593Smuzhiyun v4l_info(client, "video: %dbit %s %d formats available\n",
2683*4882a593Smuzhiyun pdata->vidout_bus_width,
2684*4882a593Smuzhiyun (pdata->vidout_bus_type == V4L2_MBUS_PARALLEL) ?
2685*4882a593Smuzhiyun "parallel" : "BT656",
2686*4882a593Smuzhiyun i);
2687*4882a593Smuzhiyun if (pdata->audout_format) {
2688*4882a593Smuzhiyun v4l_info(client, "audio: %dch %s layout%d sysclk=%d*fs\n",
2689*4882a593Smuzhiyun pdata->audout_layout ? 2 : 8,
2690*4882a593Smuzhiyun audfmt_names[pdata->audout_format],
2691*4882a593Smuzhiyun pdata->audout_layout,
2692*4882a593Smuzhiyun pdata->audout_mclk_fs);
2693*4882a593Smuzhiyun }
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun ret = 0x34 + ((io_read(sd, REG_SLAVE_ADDR)>>4) & 0x03);
2696*4882a593Smuzhiyun state->client_cec = devm_i2c_new_dummy_device(&client->dev,
2697*4882a593Smuzhiyun client->adapter, ret);
2698*4882a593Smuzhiyun if (IS_ERR(state->client_cec)) {
2699*4882a593Smuzhiyun ret = PTR_ERR(state->client_cec);
2700*4882a593Smuzhiyun goto err_free_mutex;
2701*4882a593Smuzhiyun }
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun v4l_info(client, "CEC slave address 0x%02x\n", ret);
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun ret = tda1997x_core_init(sd);
2706*4882a593Smuzhiyun if (ret)
2707*4882a593Smuzhiyun goto err_free_mutex;
2708*4882a593Smuzhiyun
2709*4882a593Smuzhiyun /* control handlers */
2710*4882a593Smuzhiyun hdl = &state->hdl;
2711*4882a593Smuzhiyun v4l2_ctrl_handler_init(hdl, 3);
2712*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_std_menu(hdl, &tda1997x_ctrl_ops,
2713*4882a593Smuzhiyun V4L2_CID_DV_RX_IT_CONTENT_TYPE,
2714*4882a593Smuzhiyun V4L2_DV_IT_CONTENT_TYPE_NO_ITC, 0,
2715*4882a593Smuzhiyun V4L2_DV_IT_CONTENT_TYPE_NO_ITC);
2716*4882a593Smuzhiyun if (ctrl)
2717*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_VOLATILE;
2718*4882a593Smuzhiyun /* custom controls */
2719*4882a593Smuzhiyun state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
2720*4882a593Smuzhiyun V4L2_CID_DV_RX_POWER_PRESENT, 0, 1, 0, 0);
2721*4882a593Smuzhiyun state->rgb_quantization_range_ctrl = v4l2_ctrl_new_std_menu(hdl,
2722*4882a593Smuzhiyun &tda1997x_ctrl_ops,
2723*4882a593Smuzhiyun V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL, 0,
2724*4882a593Smuzhiyun V4L2_DV_RGB_RANGE_AUTO);
2725*4882a593Smuzhiyun state->sd.ctrl_handler = hdl;
2726*4882a593Smuzhiyun if (hdl->error) {
2727*4882a593Smuzhiyun ret = hdl->error;
2728*4882a593Smuzhiyun goto err_free_handler;
2729*4882a593Smuzhiyun }
2730*4882a593Smuzhiyun v4l2_ctrl_handler_setup(hdl);
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun /* initialize source pads */
2733*4882a593Smuzhiyun state->pads[TDA1997X_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
2734*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, TDA1997X_NUM_PADS,
2735*4882a593Smuzhiyun state->pads);
2736*4882a593Smuzhiyun if (ret) {
2737*4882a593Smuzhiyun v4l_err(client, "failed entity_init: %d", ret);
2738*4882a593Smuzhiyun goto err_free_handler;
2739*4882a593Smuzhiyun }
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun ret = v4l2_async_register_subdev(sd);
2742*4882a593Smuzhiyun if (ret)
2743*4882a593Smuzhiyun goto err_free_media;
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun /* register audio DAI */
2746*4882a593Smuzhiyun if (pdata->audout_format) {
2747*4882a593Smuzhiyun u64 formats;
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun if (pdata->audout_width == 32)
2750*4882a593Smuzhiyun formats = SNDRV_PCM_FMTBIT_S32_LE;
2751*4882a593Smuzhiyun else
2752*4882a593Smuzhiyun formats = SNDRV_PCM_FMTBIT_S16_LE;
2753*4882a593Smuzhiyun tda1997x_audio_dai.capture.formats = formats;
2754*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&state->client->dev,
2755*4882a593Smuzhiyun &tda1997x_codec_driver,
2756*4882a593Smuzhiyun &tda1997x_audio_dai, 1);
2757*4882a593Smuzhiyun if (ret) {
2758*4882a593Smuzhiyun dev_err(&client->dev, "register audio codec failed\n");
2759*4882a593Smuzhiyun goto err_free_media;
2760*4882a593Smuzhiyun }
2761*4882a593Smuzhiyun dev_set_drvdata(&state->client->dev, state);
2762*4882a593Smuzhiyun v4l_info(state->client, "registered audio codec\n");
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun /* request irq */
2766*4882a593Smuzhiyun ret = devm_request_threaded_irq(&client->dev, client->irq,
2767*4882a593Smuzhiyun NULL, tda1997x_isr_thread,
2768*4882a593Smuzhiyun IRQF_TRIGGER_LOW | IRQF_ONESHOT,
2769*4882a593Smuzhiyun KBUILD_MODNAME, state);
2770*4882a593Smuzhiyun if (ret) {
2771*4882a593Smuzhiyun v4l_err(client, "irq%d reg failed: %d\n", client->irq, ret);
2772*4882a593Smuzhiyun goto err_free_media;
2773*4882a593Smuzhiyun }
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun return 0;
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun err_free_media:
2778*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
2779*4882a593Smuzhiyun err_free_handler:
2780*4882a593Smuzhiyun v4l2_ctrl_handler_free(&state->hdl);
2781*4882a593Smuzhiyun err_free_mutex:
2782*4882a593Smuzhiyun cancel_delayed_work(&state->delayed_work_enable_hpd);
2783*4882a593Smuzhiyun mutex_destroy(&state->page_lock);
2784*4882a593Smuzhiyun mutex_destroy(&state->lock);
2785*4882a593Smuzhiyun err_free_state:
2786*4882a593Smuzhiyun kfree(state);
2787*4882a593Smuzhiyun dev_err(&client->dev, "%s failed: %d\n", __func__, ret);
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun return ret;
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun
tda1997x_remove(struct i2c_client * client)2792*4882a593Smuzhiyun static int tda1997x_remove(struct i2c_client *client)
2793*4882a593Smuzhiyun {
2794*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
2795*4882a593Smuzhiyun struct tda1997x_state *state = to_state(sd);
2796*4882a593Smuzhiyun struct tda1997x_platform_data *pdata = &state->pdata;
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun if (pdata->audout_format) {
2799*4882a593Smuzhiyun mutex_destroy(&state->audio_lock);
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun disable_irq(state->client->irq);
2803*4882a593Smuzhiyun tda1997x_power_mode(state, 0);
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
2806*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
2807*4882a593Smuzhiyun v4l2_ctrl_handler_free(&state->hdl);
2808*4882a593Smuzhiyun regulator_bulk_disable(TDA1997X_NUM_SUPPLIES, state->supplies);
2809*4882a593Smuzhiyun cancel_delayed_work_sync(&state->delayed_work_enable_hpd);
2810*4882a593Smuzhiyun mutex_destroy(&state->page_lock);
2811*4882a593Smuzhiyun mutex_destroy(&state->lock);
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun kfree(state);
2814*4882a593Smuzhiyun
2815*4882a593Smuzhiyun return 0;
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun static struct i2c_driver tda1997x_i2c_driver = {
2819*4882a593Smuzhiyun .driver = {
2820*4882a593Smuzhiyun .name = "tda1997x",
2821*4882a593Smuzhiyun .of_match_table = of_match_ptr(tda1997x_of_id),
2822*4882a593Smuzhiyun },
2823*4882a593Smuzhiyun .probe = tda1997x_probe,
2824*4882a593Smuzhiyun .remove = tda1997x_remove,
2825*4882a593Smuzhiyun .id_table = tda1997x_i2c_id,
2826*4882a593Smuzhiyun };
2827*4882a593Smuzhiyun
2828*4882a593Smuzhiyun module_i2c_driver(tda1997x_i2c_driver);
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun MODULE_AUTHOR("Tim Harvey <tharvey@gateworks.com>");
2831*4882a593Smuzhiyun MODULE_DESCRIPTION("TDA1997X HDMI Receiver driver");
2832*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2833