1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * tc358743 - Toshiba HDMI to CSI-2 bridge
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015 Cisco Systems, Inc. and/or its affiliates. All rights
6*4882a593Smuzhiyun * reserved.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun * References (c = chapter, p = page):
11*4882a593Smuzhiyun * REF_01 - Toshiba, TC358743XBG (H2C), Functional Specification, Rev 0.60
12*4882a593Smuzhiyun * REF_02 - Toshiba, TC358743XBG_HDMI-CSI_Tv11p_nm.xls
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/timer.h>
24*4882a593Smuzhiyun #include <linux/of_graph.h>
25*4882a593Smuzhiyun #include <linux/videodev2.h>
26*4882a593Smuzhiyun #include <linux/workqueue.h>
27*4882a593Smuzhiyun #include <linux/v4l2-dv-timings.h>
28*4882a593Smuzhiyun #include <linux/hdmi.h>
29*4882a593Smuzhiyun #include <media/cec.h>
30*4882a593Smuzhiyun #include <media/v4l2-dv-timings.h>
31*4882a593Smuzhiyun #include <media/v4l2-device.h>
32*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
33*4882a593Smuzhiyun #include <media/v4l2-event.h>
34*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
35*4882a593Smuzhiyun #include <media/i2c/tc358743.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "tc358743_regs.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static int debug;
40*4882a593Smuzhiyun module_param(debug, int, 0644);
41*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "debug level (0-3)");
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun MODULE_DESCRIPTION("Toshiba TC358743 HDMI to CSI-2 bridge driver");
44*4882a593Smuzhiyun MODULE_AUTHOR("Ramakrishnan Muthukrishnan <ram@rkrishnan.org>");
45*4882a593Smuzhiyun MODULE_AUTHOR("Mikhail Khelik <mkhelik@cisco.com>");
46*4882a593Smuzhiyun MODULE_AUTHOR("Mats Randgaard <matrandg@cisco.com>");
47*4882a593Smuzhiyun MODULE_LICENSE("GPL");
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define EDID_NUM_BLOCKS_MAX 8
50*4882a593Smuzhiyun #define EDID_BLOCK_SIZE 128
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define I2C_MAX_XFER_SIZE (EDID_BLOCK_SIZE + 2)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define POLL_INTERVAL_CEC_MS 10
55*4882a593Smuzhiyun #define POLL_INTERVAL_MS 1000
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static const struct v4l2_dv_timings_cap tc358743_timings_cap = {
58*4882a593Smuzhiyun .type = V4L2_DV_BT_656_1120,
59*4882a593Smuzhiyun /* keep this initialization for compatibility with GCC < 4.4.6 */
60*4882a593Smuzhiyun .reserved = { 0 },
61*4882a593Smuzhiyun /* Pixel clock from REF_01 p. 20. Min/max height/width are unknown */
62*4882a593Smuzhiyun V4L2_INIT_BT_TIMINGS(640, 1920, 350, 1200, 13000000, 165000000,
63*4882a593Smuzhiyun V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
64*4882a593Smuzhiyun V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
65*4882a593Smuzhiyun V4L2_DV_BT_CAP_PROGRESSIVE |
66*4882a593Smuzhiyun V4L2_DV_BT_CAP_REDUCED_BLANKING |
67*4882a593Smuzhiyun V4L2_DV_BT_CAP_CUSTOM)
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun struct tc358743_state {
71*4882a593Smuzhiyun struct tc358743_platform_data pdata;
72*4882a593Smuzhiyun struct v4l2_fwnode_bus_mipi_csi2 bus;
73*4882a593Smuzhiyun struct v4l2_subdev sd;
74*4882a593Smuzhiyun struct media_pad pad;
75*4882a593Smuzhiyun struct v4l2_ctrl_handler hdl;
76*4882a593Smuzhiyun struct i2c_client *i2c_client;
77*4882a593Smuzhiyun /* CONFCTL is modified in ops and tc358743_hdmi_sys_int_handler */
78*4882a593Smuzhiyun struct mutex confctl_mutex;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* controls */
81*4882a593Smuzhiyun struct v4l2_ctrl *detect_tx_5v_ctrl;
82*4882a593Smuzhiyun struct v4l2_ctrl *audio_sampling_rate_ctrl;
83*4882a593Smuzhiyun struct v4l2_ctrl *audio_present_ctrl;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct delayed_work delayed_work_enable_hotplug;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct timer_list timer;
88*4882a593Smuzhiyun struct work_struct work_i2c_poll;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* edid */
91*4882a593Smuzhiyun u8 edid_blocks_written;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun struct v4l2_dv_timings timings;
94*4882a593Smuzhiyun u32 mbus_fmt_code;
95*4882a593Smuzhiyun u8 csi_lanes_in_use;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct cec_adapter *cec_adap;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static void tc358743_enable_interrupts(struct v4l2_subdev *sd,
103*4882a593Smuzhiyun bool cable_connected);
104*4882a593Smuzhiyun static int tc358743_s_ctrl_detect_tx_5v(struct v4l2_subdev *sd);
105*4882a593Smuzhiyun
to_state(struct v4l2_subdev * sd)106*4882a593Smuzhiyun static inline struct tc358743_state *to_state(struct v4l2_subdev *sd)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun return container_of(sd, struct tc358743_state, sd);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* --------------- I2C --------------- */
112*4882a593Smuzhiyun
i2c_rd(struct v4l2_subdev * sd,u16 reg,u8 * values,u32 n)113*4882a593Smuzhiyun static void i2c_rd(struct v4l2_subdev *sd, u16 reg, u8 *values, u32 n)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
116*4882a593Smuzhiyun struct i2c_client *client = state->i2c_client;
117*4882a593Smuzhiyun int err;
118*4882a593Smuzhiyun u8 buf[2] = { reg >> 8, reg & 0xff };
119*4882a593Smuzhiyun struct i2c_msg msgs[] = {
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun .addr = client->addr,
122*4882a593Smuzhiyun .flags = 0,
123*4882a593Smuzhiyun .len = 2,
124*4882a593Smuzhiyun .buf = buf,
125*4882a593Smuzhiyun },
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun .addr = client->addr,
128*4882a593Smuzhiyun .flags = I2C_M_RD,
129*4882a593Smuzhiyun .len = n,
130*4882a593Smuzhiyun .buf = values,
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun err = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
135*4882a593Smuzhiyun if (err != ARRAY_SIZE(msgs)) {
136*4882a593Smuzhiyun v4l2_err(sd, "%s: reading register 0x%x from 0x%x failed\n",
137*4882a593Smuzhiyun __func__, reg, client->addr);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
i2c_wr(struct v4l2_subdev * sd,u16 reg,u8 * values,u32 n)141*4882a593Smuzhiyun static void i2c_wr(struct v4l2_subdev *sd, u16 reg, u8 *values, u32 n)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
144*4882a593Smuzhiyun struct i2c_client *client = state->i2c_client;
145*4882a593Smuzhiyun int err, i;
146*4882a593Smuzhiyun struct i2c_msg msg;
147*4882a593Smuzhiyun u8 data[I2C_MAX_XFER_SIZE];
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if ((2 + n) > I2C_MAX_XFER_SIZE) {
150*4882a593Smuzhiyun n = I2C_MAX_XFER_SIZE - 2;
151*4882a593Smuzhiyun v4l2_warn(sd, "i2c wr reg=%04x: len=%d is too big!\n",
152*4882a593Smuzhiyun reg, 2 + n);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun msg.addr = client->addr;
156*4882a593Smuzhiyun msg.buf = data;
157*4882a593Smuzhiyun msg.len = 2 + n;
158*4882a593Smuzhiyun msg.flags = 0;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun data[0] = reg >> 8;
161*4882a593Smuzhiyun data[1] = reg & 0xff;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun for (i = 0; i < n; i++)
164*4882a593Smuzhiyun data[2 + i] = values[i];
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun err = i2c_transfer(client->adapter, &msg, 1);
167*4882a593Smuzhiyun if (err != 1) {
168*4882a593Smuzhiyun v4l2_err(sd, "%s: writing register 0x%x from 0x%x failed\n",
169*4882a593Smuzhiyun __func__, reg, client->addr);
170*4882a593Smuzhiyun return;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (debug < 3)
174*4882a593Smuzhiyun return;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun switch (n) {
177*4882a593Smuzhiyun case 1:
178*4882a593Smuzhiyun v4l2_info(sd, "I2C write 0x%04x = 0x%02x",
179*4882a593Smuzhiyun reg, data[2]);
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case 2:
182*4882a593Smuzhiyun v4l2_info(sd, "I2C write 0x%04x = 0x%02x%02x",
183*4882a593Smuzhiyun reg, data[3], data[2]);
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun case 4:
186*4882a593Smuzhiyun v4l2_info(sd, "I2C write 0x%04x = 0x%02x%02x%02x%02x",
187*4882a593Smuzhiyun reg, data[5], data[4], data[3], data[2]);
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun default:
190*4882a593Smuzhiyun v4l2_info(sd, "I2C write %d bytes from address 0x%04x\n",
191*4882a593Smuzhiyun n, reg);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
i2c_rdreg(struct v4l2_subdev * sd,u16 reg,u32 n)195*4882a593Smuzhiyun static noinline u32 i2c_rdreg(struct v4l2_subdev *sd, u16 reg, u32 n)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun __le32 val = 0;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun i2c_rd(sd, reg, (u8 __force *)&val, n);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return le32_to_cpu(val);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
i2c_wrreg(struct v4l2_subdev * sd,u16 reg,u32 val,u32 n)204*4882a593Smuzhiyun static noinline void i2c_wrreg(struct v4l2_subdev *sd, u16 reg, u32 val, u32 n)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun __le32 raw = cpu_to_le32(val);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun i2c_wr(sd, reg, (u8 __force *)&raw, n);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
i2c_rd8(struct v4l2_subdev * sd,u16 reg)211*4882a593Smuzhiyun static u8 i2c_rd8(struct v4l2_subdev *sd, u16 reg)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun return i2c_rdreg(sd, reg, 1);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
i2c_wr8(struct v4l2_subdev * sd,u16 reg,u8 val)216*4882a593Smuzhiyun static void i2c_wr8(struct v4l2_subdev *sd, u16 reg, u8 val)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun i2c_wrreg(sd, reg, val, 1);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
i2c_wr8_and_or(struct v4l2_subdev * sd,u16 reg,u8 mask,u8 val)221*4882a593Smuzhiyun static void i2c_wr8_and_or(struct v4l2_subdev *sd, u16 reg,
222*4882a593Smuzhiyun u8 mask, u8 val)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun i2c_wrreg(sd, reg, (i2c_rdreg(sd, reg, 1) & mask) | val, 1);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
i2c_rd16(struct v4l2_subdev * sd,u16 reg)227*4882a593Smuzhiyun static u16 i2c_rd16(struct v4l2_subdev *sd, u16 reg)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun return i2c_rdreg(sd, reg, 2);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
i2c_wr16(struct v4l2_subdev * sd,u16 reg,u16 val)232*4882a593Smuzhiyun static void i2c_wr16(struct v4l2_subdev *sd, u16 reg, u16 val)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun i2c_wrreg(sd, reg, val, 2);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
i2c_wr16_and_or(struct v4l2_subdev * sd,u16 reg,u16 mask,u16 val)237*4882a593Smuzhiyun static void i2c_wr16_and_or(struct v4l2_subdev *sd, u16 reg, u16 mask, u16 val)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun i2c_wrreg(sd, reg, (i2c_rdreg(sd, reg, 2) & mask) | val, 2);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
i2c_rd32(struct v4l2_subdev * sd,u16 reg)242*4882a593Smuzhiyun static u32 i2c_rd32(struct v4l2_subdev *sd, u16 reg)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun return i2c_rdreg(sd, reg, 4);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
i2c_wr32(struct v4l2_subdev * sd,u16 reg,u32 val)247*4882a593Smuzhiyun static void i2c_wr32(struct v4l2_subdev *sd, u16 reg, u32 val)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun i2c_wrreg(sd, reg, val, 4);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* --------------- STATUS --------------- */
253*4882a593Smuzhiyun
is_hdmi(struct v4l2_subdev * sd)254*4882a593Smuzhiyun static inline bool is_hdmi(struct v4l2_subdev *sd)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun return i2c_rd8(sd, SYS_STATUS) & MASK_S_HDMI;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
tx_5v_power_present(struct v4l2_subdev * sd)259*4882a593Smuzhiyun static inline bool tx_5v_power_present(struct v4l2_subdev *sd)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun return i2c_rd8(sd, SYS_STATUS) & MASK_S_DDC5V;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
no_signal(struct v4l2_subdev * sd)264*4882a593Smuzhiyun static inline bool no_signal(struct v4l2_subdev *sd)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun return !(i2c_rd8(sd, SYS_STATUS) & MASK_S_TMDS);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
no_sync(struct v4l2_subdev * sd)269*4882a593Smuzhiyun static inline bool no_sync(struct v4l2_subdev *sd)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun return !(i2c_rd8(sd, SYS_STATUS) & MASK_S_SYNC);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
audio_present(struct v4l2_subdev * sd)274*4882a593Smuzhiyun static inline bool audio_present(struct v4l2_subdev *sd)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun return i2c_rd8(sd, AU_STATUS0) & MASK_S_A_SAMPLE;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
get_audio_sampling_rate(struct v4l2_subdev * sd)279*4882a593Smuzhiyun static int get_audio_sampling_rate(struct v4l2_subdev *sd)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun static const int code_to_rate[] = {
282*4882a593Smuzhiyun 44100, 0, 48000, 32000, 22050, 384000, 24000, 352800,
283*4882a593Smuzhiyun 88200, 768000, 96000, 705600, 176400, 0, 192000, 0
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Register FS_SET is not cleared when the cable is disconnected */
287*4882a593Smuzhiyun if (no_signal(sd))
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return code_to_rate[i2c_rd8(sd, FS_SET) & MASK_FS];
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* --------------- TIMINGS --------------- */
294*4882a593Smuzhiyun
fps(const struct v4l2_bt_timings * t)295*4882a593Smuzhiyun static inline unsigned fps(const struct v4l2_bt_timings *t)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun if (!V4L2_DV_BT_FRAME_HEIGHT(t) || !V4L2_DV_BT_FRAME_WIDTH(t))
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return DIV_ROUND_CLOSEST((unsigned)t->pixelclock,
301*4882a593Smuzhiyun V4L2_DV_BT_FRAME_HEIGHT(t) * V4L2_DV_BT_FRAME_WIDTH(t));
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
tc358743_get_detected_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)304*4882a593Smuzhiyun static int tc358743_get_detected_timings(struct v4l2_subdev *sd,
305*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct v4l2_bt_timings *bt = &timings->bt;
308*4882a593Smuzhiyun unsigned width, height, frame_width, frame_height, frame_interval, fps;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun memset(timings, 0, sizeof(struct v4l2_dv_timings));
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (no_signal(sd)) {
313*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
314*4882a593Smuzhiyun return -ENOLINK;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun if (no_sync(sd)) {
317*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: no sync on signal\n", __func__);
318*4882a593Smuzhiyun return -ENOLCK;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun timings->type = V4L2_DV_BT_656_1120;
322*4882a593Smuzhiyun bt->interlaced = i2c_rd8(sd, VI_STATUS1) & MASK_S_V_INTERLACE ?
323*4882a593Smuzhiyun V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun width = ((i2c_rd8(sd, DE_WIDTH_H_HI) & 0x1f) << 8) +
326*4882a593Smuzhiyun i2c_rd8(sd, DE_WIDTH_H_LO);
327*4882a593Smuzhiyun height = ((i2c_rd8(sd, DE_WIDTH_V_HI) & 0x1f) << 8) +
328*4882a593Smuzhiyun i2c_rd8(sd, DE_WIDTH_V_LO);
329*4882a593Smuzhiyun frame_width = ((i2c_rd8(sd, H_SIZE_HI) & 0x1f) << 8) +
330*4882a593Smuzhiyun i2c_rd8(sd, H_SIZE_LO);
331*4882a593Smuzhiyun frame_height = (((i2c_rd8(sd, V_SIZE_HI) & 0x3f) << 8) +
332*4882a593Smuzhiyun i2c_rd8(sd, V_SIZE_LO)) / 2;
333*4882a593Smuzhiyun /* frame interval in milliseconds * 10
334*4882a593Smuzhiyun * Require SYS_FREQ0 and SYS_FREQ1 are precisely set */
335*4882a593Smuzhiyun frame_interval = ((i2c_rd8(sd, FV_CNT_HI) & 0x3) << 8) +
336*4882a593Smuzhiyun i2c_rd8(sd, FV_CNT_LO);
337*4882a593Smuzhiyun fps = (frame_interval > 0) ?
338*4882a593Smuzhiyun DIV_ROUND_CLOSEST(10000, frame_interval) : 0;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun bt->width = width;
341*4882a593Smuzhiyun bt->height = height;
342*4882a593Smuzhiyun bt->vsync = frame_height - height;
343*4882a593Smuzhiyun bt->hsync = frame_width - width;
344*4882a593Smuzhiyun bt->pixelclock = frame_width * frame_height * fps;
345*4882a593Smuzhiyun if (bt->interlaced == V4L2_DV_INTERLACED) {
346*4882a593Smuzhiyun bt->height *= 2;
347*4882a593Smuzhiyun bt->il_vsync = bt->vsync + 1;
348*4882a593Smuzhiyun bt->pixelclock /= 2;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return 0;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* --------------- HOTPLUG / HDCP / EDID --------------- */
355*4882a593Smuzhiyun
tc358743_delayed_work_enable_hotplug(struct work_struct * work)356*4882a593Smuzhiyun static void tc358743_delayed_work_enable_hotplug(struct work_struct *work)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct delayed_work *dwork = to_delayed_work(work);
359*4882a593Smuzhiyun struct tc358743_state *state = container_of(dwork,
360*4882a593Smuzhiyun struct tc358743_state, delayed_work_enable_hotplug);
361*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s:\n", __func__);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun i2c_wr8_and_or(sd, HPD_CTL, ~MASK_HPD_OUT0, MASK_HPD_OUT0);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
tc358743_set_hdmi_hdcp(struct v4l2_subdev * sd,bool enable)368*4882a593Smuzhiyun static void tc358743_set_hdmi_hdcp(struct v4l2_subdev *sd, bool enable)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: %s\n", __func__, enable ?
371*4882a593Smuzhiyun "enable" : "disable");
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (enable) {
374*4882a593Smuzhiyun i2c_wr8_and_or(sd, HDCP_REG3, ~KEY_RD_CMD, KEY_RD_CMD);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun i2c_wr8_and_or(sd, HDCP_MODE, ~MASK_MANUAL_AUTHENTICATION, 0);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun i2c_wr8_and_or(sd, HDCP_REG1, 0xff,
379*4882a593Smuzhiyun MASK_AUTH_UNAUTH_SEL_16_FRAMES |
380*4882a593Smuzhiyun MASK_AUTH_UNAUTH_AUTO);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun i2c_wr8_and_or(sd, HDCP_REG2, ~MASK_AUTO_P3_RESET,
383*4882a593Smuzhiyun SET_AUTO_P3_RESET_FRAMES(0x0f));
384*4882a593Smuzhiyun } else {
385*4882a593Smuzhiyun i2c_wr8_and_or(sd, HDCP_MODE, ~MASK_MANUAL_AUTHENTICATION,
386*4882a593Smuzhiyun MASK_MANUAL_AUTHENTICATION);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
tc358743_disable_edid(struct v4l2_subdev * sd)390*4882a593Smuzhiyun static void tc358743_disable_edid(struct v4l2_subdev *sd)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s:\n", __func__);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* DDC access to EDID is also disabled when hotplug is disabled. See
399*4882a593Smuzhiyun * register DDC_CTL */
400*4882a593Smuzhiyun i2c_wr8_and_or(sd, HPD_CTL, ~MASK_HPD_OUT0, 0x0);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
tc358743_enable_edid(struct v4l2_subdev * sd)403*4882a593Smuzhiyun static void tc358743_enable_edid(struct v4l2_subdev *sd)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (state->edid_blocks_written == 0) {
408*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: no EDID -> no hotplug\n", __func__);
409*4882a593Smuzhiyun tc358743_s_ctrl_detect_tx_5v(sd);
410*4882a593Smuzhiyun return;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s:\n", __func__);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* Enable hotplug after 100 ms. DDC access to EDID is also enabled when
416*4882a593Smuzhiyun * hotplug is enabled. See register DDC_CTL */
417*4882a593Smuzhiyun schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 10);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun tc358743_enable_interrupts(sd, true);
420*4882a593Smuzhiyun tc358743_s_ctrl_detect_tx_5v(sd);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
tc358743_erase_bksv(struct v4l2_subdev * sd)423*4882a593Smuzhiyun static void tc358743_erase_bksv(struct v4l2_subdev *sd)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun int i;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun for (i = 0; i < 5; i++)
428*4882a593Smuzhiyun i2c_wr8(sd, BKSV + i, 0);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* --------------- AVI infoframe --------------- */
432*4882a593Smuzhiyun
print_avi_infoframe(struct v4l2_subdev * sd)433*4882a593Smuzhiyun static void print_avi_infoframe(struct v4l2_subdev *sd)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
436*4882a593Smuzhiyun struct device *dev = &client->dev;
437*4882a593Smuzhiyun union hdmi_infoframe frame;
438*4882a593Smuzhiyun u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (!is_hdmi(sd)) {
441*4882a593Smuzhiyun v4l2_info(sd, "DVI-D signal - AVI infoframe not supported\n");
442*4882a593Smuzhiyun return;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun i2c_rd(sd, PK_AVI_0HEAD, buffer, HDMI_INFOFRAME_SIZE(AVI));
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (hdmi_infoframe_unpack(&frame, buffer, sizeof(buffer)) < 0) {
448*4882a593Smuzhiyun v4l2_err(sd, "%s: unpack of AVI infoframe failed\n", __func__);
449*4882a593Smuzhiyun return;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun hdmi_infoframe_log(KERN_INFO, dev, &frame);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* --------------- CTRLS --------------- */
456*4882a593Smuzhiyun
tc358743_s_ctrl_detect_tx_5v(struct v4l2_subdev * sd)457*4882a593Smuzhiyun static int tc358743_s_ctrl_detect_tx_5v(struct v4l2_subdev *sd)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl,
462*4882a593Smuzhiyun tx_5v_power_present(sd));
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
tc358743_s_ctrl_audio_sampling_rate(struct v4l2_subdev * sd)465*4882a593Smuzhiyun static int tc358743_s_ctrl_audio_sampling_rate(struct v4l2_subdev *sd)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun return v4l2_ctrl_s_ctrl(state->audio_sampling_rate_ctrl,
470*4882a593Smuzhiyun get_audio_sampling_rate(sd));
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
tc358743_s_ctrl_audio_present(struct v4l2_subdev * sd)473*4882a593Smuzhiyun static int tc358743_s_ctrl_audio_present(struct v4l2_subdev *sd)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return v4l2_ctrl_s_ctrl(state->audio_present_ctrl,
478*4882a593Smuzhiyun audio_present(sd));
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
tc358743_update_controls(struct v4l2_subdev * sd)481*4882a593Smuzhiyun static int tc358743_update_controls(struct v4l2_subdev *sd)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun int ret = 0;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun ret |= tc358743_s_ctrl_detect_tx_5v(sd);
486*4882a593Smuzhiyun ret |= tc358743_s_ctrl_audio_sampling_rate(sd);
487*4882a593Smuzhiyun ret |= tc358743_s_ctrl_audio_present(sd);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return ret;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* --------------- INIT --------------- */
493*4882a593Smuzhiyun
tc358743_reset_phy(struct v4l2_subdev * sd)494*4882a593Smuzhiyun static void tc358743_reset_phy(struct v4l2_subdev *sd)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s:\n", __func__);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun i2c_wr8_and_or(sd, PHY_RST, ~MASK_RESET_CTRL, 0);
499*4882a593Smuzhiyun i2c_wr8_and_or(sd, PHY_RST, ~MASK_RESET_CTRL, MASK_RESET_CTRL);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
tc358743_reset(struct v4l2_subdev * sd,uint16_t mask)502*4882a593Smuzhiyun static void tc358743_reset(struct v4l2_subdev *sd, uint16_t mask)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun u16 sysctl = i2c_rd16(sd, SYSCTL);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun i2c_wr16(sd, SYSCTL, sysctl | mask);
507*4882a593Smuzhiyun i2c_wr16(sd, SYSCTL, sysctl & ~mask);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
tc358743_sleep_mode(struct v4l2_subdev * sd,bool enable)510*4882a593Smuzhiyun static inline void tc358743_sleep_mode(struct v4l2_subdev *sd, bool enable)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun i2c_wr16_and_or(sd, SYSCTL, ~MASK_SLEEP,
513*4882a593Smuzhiyun enable ? MASK_SLEEP : 0);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
enable_stream(struct v4l2_subdev * sd,bool enable)516*4882a593Smuzhiyun static inline void enable_stream(struct v4l2_subdev *sd, bool enable)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun v4l2_dbg(3, debug, sd, "%s: %sable\n",
521*4882a593Smuzhiyun __func__, enable ? "en" : "dis");
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (enable) {
524*4882a593Smuzhiyun /* It is critical for CSI receiver to see lane transition
525*4882a593Smuzhiyun * LP11->HS. Set to non-continuous mode to enable clock lane
526*4882a593Smuzhiyun * LP11 state. */
527*4882a593Smuzhiyun i2c_wr32(sd, TXOPTIONCNTRL, 0);
528*4882a593Smuzhiyun /* Set to continuous mode to trigger LP11->HS transition */
529*4882a593Smuzhiyun i2c_wr32(sd, TXOPTIONCNTRL, MASK_CONTCLKMODE);
530*4882a593Smuzhiyun /* Unmute video */
531*4882a593Smuzhiyun i2c_wr8(sd, VI_MUTE, MASK_AUTO_MUTE);
532*4882a593Smuzhiyun } else {
533*4882a593Smuzhiyun /* Mute video so that all data lanes go to LSP11 state.
534*4882a593Smuzhiyun * No data is output to CSI Tx block. */
535*4882a593Smuzhiyun i2c_wr8(sd, VI_MUTE, MASK_AUTO_MUTE | MASK_VI_MUTE);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun mutex_lock(&state->confctl_mutex);
539*4882a593Smuzhiyun i2c_wr16_and_or(sd, CONFCTL, ~(MASK_VBUFEN | MASK_ABUFEN),
540*4882a593Smuzhiyun enable ? (MASK_VBUFEN | MASK_ABUFEN) : 0x0);
541*4882a593Smuzhiyun mutex_unlock(&state->confctl_mutex);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
tc358743_set_pll(struct v4l2_subdev * sd)544*4882a593Smuzhiyun static void tc358743_set_pll(struct v4l2_subdev *sd)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
547*4882a593Smuzhiyun struct tc358743_platform_data *pdata = &state->pdata;
548*4882a593Smuzhiyun u16 pllctl0 = i2c_rd16(sd, PLLCTL0);
549*4882a593Smuzhiyun u16 pllctl1 = i2c_rd16(sd, PLLCTL1);
550*4882a593Smuzhiyun u16 pllctl0_new = SET_PLL_PRD(pdata->pll_prd) |
551*4882a593Smuzhiyun SET_PLL_FBD(pdata->pll_fbd);
552*4882a593Smuzhiyun u32 hsck = (pdata->refclk_hz / pdata->pll_prd) * pdata->pll_fbd;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s:\n", __func__);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* Only rewrite when needed (new value or disabled), since rewriting
557*4882a593Smuzhiyun * triggers another format change event. */
558*4882a593Smuzhiyun if ((pllctl0 != pllctl0_new) || ((pllctl1 & MASK_PLL_EN) == 0)) {
559*4882a593Smuzhiyun u16 pll_frs;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (hsck > 500000000)
562*4882a593Smuzhiyun pll_frs = 0x0;
563*4882a593Smuzhiyun else if (hsck > 250000000)
564*4882a593Smuzhiyun pll_frs = 0x1;
565*4882a593Smuzhiyun else if (hsck > 125000000)
566*4882a593Smuzhiyun pll_frs = 0x2;
567*4882a593Smuzhiyun else
568*4882a593Smuzhiyun pll_frs = 0x3;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: updating PLL clock\n", __func__);
571*4882a593Smuzhiyun tc358743_sleep_mode(sd, true);
572*4882a593Smuzhiyun i2c_wr16(sd, PLLCTL0, pllctl0_new);
573*4882a593Smuzhiyun i2c_wr16_and_or(sd, PLLCTL1,
574*4882a593Smuzhiyun ~(MASK_PLL_FRS | MASK_RESETB | MASK_PLL_EN),
575*4882a593Smuzhiyun (SET_PLL_FRS(pll_frs) | MASK_RESETB |
576*4882a593Smuzhiyun MASK_PLL_EN));
577*4882a593Smuzhiyun udelay(10); /* REF_02, Sheet "Source HDMI" */
578*4882a593Smuzhiyun i2c_wr16_and_or(sd, PLLCTL1, ~MASK_CKEN, MASK_CKEN);
579*4882a593Smuzhiyun tc358743_sleep_mode(sd, false);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
tc358743_set_ref_clk(struct v4l2_subdev * sd)583*4882a593Smuzhiyun static void tc358743_set_ref_clk(struct v4l2_subdev *sd)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
586*4882a593Smuzhiyun struct tc358743_platform_data *pdata = &state->pdata;
587*4882a593Smuzhiyun u32 sys_freq;
588*4882a593Smuzhiyun u32 lockdet_ref;
589*4882a593Smuzhiyun u32 cec_freq;
590*4882a593Smuzhiyun u16 fh_min;
591*4882a593Smuzhiyun u16 fh_max;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun BUG_ON(!(pdata->refclk_hz == 26000000 ||
594*4882a593Smuzhiyun pdata->refclk_hz == 27000000 ||
595*4882a593Smuzhiyun pdata->refclk_hz == 42000000));
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun sys_freq = pdata->refclk_hz / 10000;
598*4882a593Smuzhiyun i2c_wr8(sd, SYS_FREQ0, sys_freq & 0x00ff);
599*4882a593Smuzhiyun i2c_wr8(sd, SYS_FREQ1, (sys_freq & 0xff00) >> 8);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun i2c_wr8_and_or(sd, PHY_CTL0, ~MASK_PHY_SYSCLK_IND,
602*4882a593Smuzhiyun (pdata->refclk_hz == 42000000) ?
603*4882a593Smuzhiyun MASK_PHY_SYSCLK_IND : 0x0);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun fh_min = pdata->refclk_hz / 100000;
606*4882a593Smuzhiyun i2c_wr8(sd, FH_MIN0, fh_min & 0x00ff);
607*4882a593Smuzhiyun i2c_wr8(sd, FH_MIN1, (fh_min & 0xff00) >> 8);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun fh_max = (fh_min * 66) / 10;
610*4882a593Smuzhiyun i2c_wr8(sd, FH_MAX0, fh_max & 0x00ff);
611*4882a593Smuzhiyun i2c_wr8(sd, FH_MAX1, (fh_max & 0xff00) >> 8);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun lockdet_ref = pdata->refclk_hz / 100;
614*4882a593Smuzhiyun i2c_wr8(sd, LOCKDET_REF0, lockdet_ref & 0x0000ff);
615*4882a593Smuzhiyun i2c_wr8(sd, LOCKDET_REF1, (lockdet_ref & 0x00ff00) >> 8);
616*4882a593Smuzhiyun i2c_wr8(sd, LOCKDET_REF2, (lockdet_ref & 0x0f0000) >> 16);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun i2c_wr8_and_or(sd, NCO_F0_MOD, ~MASK_NCO_F0_MOD,
619*4882a593Smuzhiyun (pdata->refclk_hz == 27000000) ?
620*4882a593Smuzhiyun MASK_NCO_F0_MOD_27MHZ : 0x0);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /*
623*4882a593Smuzhiyun * Trial and error suggests that the default register value
624*4882a593Smuzhiyun * of 656 is for a 42 MHz reference clock. Use that to derive
625*4882a593Smuzhiyun * a new value based on the actual reference clock.
626*4882a593Smuzhiyun */
627*4882a593Smuzhiyun cec_freq = (656 * sys_freq) / 4200;
628*4882a593Smuzhiyun i2c_wr16(sd, CECHCLK, cec_freq);
629*4882a593Smuzhiyun i2c_wr16(sd, CECLCLK, cec_freq);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
tc358743_set_csi_color_space(struct v4l2_subdev * sd)632*4882a593Smuzhiyun static void tc358743_set_csi_color_space(struct v4l2_subdev *sd)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun switch (state->mbus_fmt_code) {
637*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
638*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: YCbCr 422 16-bit\n", __func__);
639*4882a593Smuzhiyun i2c_wr8_and_or(sd, VOUT_SET2,
640*4882a593Smuzhiyun ~(MASK_SEL422 | MASK_VOUT_422FIL_100) & 0xff,
641*4882a593Smuzhiyun MASK_SEL422 | MASK_VOUT_422FIL_100);
642*4882a593Smuzhiyun i2c_wr8_and_or(sd, VI_REP, ~MASK_VOUT_COLOR_SEL & 0xff,
643*4882a593Smuzhiyun MASK_VOUT_COLOR_601_YCBCR_LIMITED);
644*4882a593Smuzhiyun mutex_lock(&state->confctl_mutex);
645*4882a593Smuzhiyun i2c_wr16_and_or(sd, CONFCTL, ~MASK_YCBCRFMT,
646*4882a593Smuzhiyun MASK_YCBCRFMT_422_8_BIT);
647*4882a593Smuzhiyun mutex_unlock(&state->confctl_mutex);
648*4882a593Smuzhiyun break;
649*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X24:
650*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: RGB 888 24-bit\n", __func__);
651*4882a593Smuzhiyun i2c_wr8_and_or(sd, VOUT_SET2,
652*4882a593Smuzhiyun ~(MASK_SEL422 | MASK_VOUT_422FIL_100) & 0xff,
653*4882a593Smuzhiyun 0x00);
654*4882a593Smuzhiyun i2c_wr8_and_or(sd, VI_REP, ~MASK_VOUT_COLOR_SEL & 0xff,
655*4882a593Smuzhiyun MASK_VOUT_COLOR_RGB_FULL);
656*4882a593Smuzhiyun mutex_lock(&state->confctl_mutex);
657*4882a593Smuzhiyun i2c_wr16_and_or(sd, CONFCTL, ~MASK_YCBCRFMT, 0);
658*4882a593Smuzhiyun mutex_unlock(&state->confctl_mutex);
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun default:
661*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: Unsupported format code 0x%x\n",
662*4882a593Smuzhiyun __func__, state->mbus_fmt_code);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
tc358743_num_csi_lanes_needed(struct v4l2_subdev * sd)666*4882a593Smuzhiyun static unsigned tc358743_num_csi_lanes_needed(struct v4l2_subdev *sd)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
669*4882a593Smuzhiyun struct v4l2_bt_timings *bt = &state->timings.bt;
670*4882a593Smuzhiyun struct tc358743_platform_data *pdata = &state->pdata;
671*4882a593Smuzhiyun u32 bits_pr_pixel =
672*4882a593Smuzhiyun (state->mbus_fmt_code == MEDIA_BUS_FMT_UYVY8_1X16) ? 16 : 24;
673*4882a593Smuzhiyun u32 bps = bt->width * bt->height * fps(bt) * bits_pr_pixel;
674*4882a593Smuzhiyun u32 bps_pr_lane = (pdata->refclk_hz / pdata->pll_prd) * pdata->pll_fbd;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun return DIV_ROUND_UP(bps, bps_pr_lane);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
tc358743_set_csi(struct v4l2_subdev * sd)679*4882a593Smuzhiyun static void tc358743_set_csi(struct v4l2_subdev *sd)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
682*4882a593Smuzhiyun struct tc358743_platform_data *pdata = &state->pdata;
683*4882a593Smuzhiyun unsigned lanes = tc358743_num_csi_lanes_needed(sd);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun v4l2_dbg(3, debug, sd, "%s:\n", __func__);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun state->csi_lanes_in_use = lanes;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun tc358743_reset(sd, MASK_CTXRST);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (lanes < 1)
692*4882a593Smuzhiyun i2c_wr32(sd, CLW_CNTRL, MASK_CLW_LANEDISABLE);
693*4882a593Smuzhiyun if (lanes < 1)
694*4882a593Smuzhiyun i2c_wr32(sd, D0W_CNTRL, MASK_D0W_LANEDISABLE);
695*4882a593Smuzhiyun if (lanes < 2)
696*4882a593Smuzhiyun i2c_wr32(sd, D1W_CNTRL, MASK_D1W_LANEDISABLE);
697*4882a593Smuzhiyun if (lanes < 3)
698*4882a593Smuzhiyun i2c_wr32(sd, D2W_CNTRL, MASK_D2W_LANEDISABLE);
699*4882a593Smuzhiyun if (lanes < 4)
700*4882a593Smuzhiyun i2c_wr32(sd, D3W_CNTRL, MASK_D3W_LANEDISABLE);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun i2c_wr32(sd, LINEINITCNT, pdata->lineinitcnt);
703*4882a593Smuzhiyun i2c_wr32(sd, LPTXTIMECNT, pdata->lptxtimecnt);
704*4882a593Smuzhiyun i2c_wr32(sd, TCLK_HEADERCNT, pdata->tclk_headercnt);
705*4882a593Smuzhiyun i2c_wr32(sd, TCLK_TRAILCNT, pdata->tclk_trailcnt);
706*4882a593Smuzhiyun i2c_wr32(sd, THS_HEADERCNT, pdata->ths_headercnt);
707*4882a593Smuzhiyun i2c_wr32(sd, TWAKEUP, pdata->twakeup);
708*4882a593Smuzhiyun i2c_wr32(sd, TCLK_POSTCNT, pdata->tclk_postcnt);
709*4882a593Smuzhiyun i2c_wr32(sd, THS_TRAILCNT, pdata->ths_trailcnt);
710*4882a593Smuzhiyun i2c_wr32(sd, HSTXVREGCNT, pdata->hstxvregcnt);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun i2c_wr32(sd, HSTXVREGEN,
713*4882a593Smuzhiyun ((lanes > 0) ? MASK_CLM_HSTXVREGEN : 0x0) |
714*4882a593Smuzhiyun ((lanes > 0) ? MASK_D0M_HSTXVREGEN : 0x0) |
715*4882a593Smuzhiyun ((lanes > 1) ? MASK_D1M_HSTXVREGEN : 0x0) |
716*4882a593Smuzhiyun ((lanes > 2) ? MASK_D2M_HSTXVREGEN : 0x0) |
717*4882a593Smuzhiyun ((lanes > 3) ? MASK_D3M_HSTXVREGEN : 0x0));
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun i2c_wr32(sd, TXOPTIONCNTRL, (state->bus.flags &
720*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK) ? MASK_CONTCLKMODE : 0);
721*4882a593Smuzhiyun i2c_wr32(sd, STARTCNTRL, MASK_START);
722*4882a593Smuzhiyun i2c_wr32(sd, CSI_START, MASK_STRT);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun i2c_wr32(sd, CSI_CONFW, MASK_MODE_SET |
725*4882a593Smuzhiyun MASK_ADDRESS_CSI_CONTROL |
726*4882a593Smuzhiyun MASK_CSI_MODE |
727*4882a593Smuzhiyun MASK_TXHSMD |
728*4882a593Smuzhiyun ((lanes == 4) ? MASK_NOL_4 :
729*4882a593Smuzhiyun (lanes == 3) ? MASK_NOL_3 :
730*4882a593Smuzhiyun (lanes == 2) ? MASK_NOL_2 : MASK_NOL_1));
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun i2c_wr32(sd, CSI_CONFW, MASK_MODE_SET |
733*4882a593Smuzhiyun MASK_ADDRESS_CSI_ERR_INTENA | MASK_TXBRK | MASK_QUNK |
734*4882a593Smuzhiyun MASK_WCER | MASK_INER);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun i2c_wr32(sd, CSI_CONFW, MASK_MODE_CLEAR |
737*4882a593Smuzhiyun MASK_ADDRESS_CSI_ERR_HALT | MASK_TXBRK | MASK_QUNK);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun i2c_wr32(sd, CSI_CONFW, MASK_MODE_SET |
740*4882a593Smuzhiyun MASK_ADDRESS_CSI_INT_ENA | MASK_INTER);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
tc358743_set_hdmi_phy(struct v4l2_subdev * sd)743*4882a593Smuzhiyun static void tc358743_set_hdmi_phy(struct v4l2_subdev *sd)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
746*4882a593Smuzhiyun struct tc358743_platform_data *pdata = &state->pdata;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* Default settings from REF_02, sheet "Source HDMI"
749*4882a593Smuzhiyun * and custom settings as platform data */
750*4882a593Smuzhiyun i2c_wr8_and_or(sd, PHY_EN, ~MASK_ENABLE_PHY, 0x0);
751*4882a593Smuzhiyun i2c_wr8(sd, PHY_CTL1, SET_PHY_AUTO_RST1_US(1600) |
752*4882a593Smuzhiyun SET_FREQ_RANGE_MODE_CYCLES(1));
753*4882a593Smuzhiyun i2c_wr8_and_or(sd, PHY_CTL2, ~MASK_PHY_AUTO_RSTn,
754*4882a593Smuzhiyun (pdata->hdmi_phy_auto_reset_tmds_detected ?
755*4882a593Smuzhiyun MASK_PHY_AUTO_RST2 : 0) |
756*4882a593Smuzhiyun (pdata->hdmi_phy_auto_reset_tmds_in_range ?
757*4882a593Smuzhiyun MASK_PHY_AUTO_RST3 : 0) |
758*4882a593Smuzhiyun (pdata->hdmi_phy_auto_reset_tmds_valid ?
759*4882a593Smuzhiyun MASK_PHY_AUTO_RST4 : 0));
760*4882a593Smuzhiyun i2c_wr8(sd, PHY_BIAS, 0x40);
761*4882a593Smuzhiyun i2c_wr8(sd, PHY_CSQ, SET_CSQ_CNT_LEVEL(0x0a));
762*4882a593Smuzhiyun i2c_wr8(sd, AVM_CTL, 45);
763*4882a593Smuzhiyun i2c_wr8_and_or(sd, HDMI_DET, ~MASK_HDMI_DET_V,
764*4882a593Smuzhiyun pdata->hdmi_detection_delay << 4);
765*4882a593Smuzhiyun i2c_wr8_and_or(sd, HV_RST, ~(MASK_H_PI_RST | MASK_V_PI_RST),
766*4882a593Smuzhiyun (pdata->hdmi_phy_auto_reset_hsync_out_of_range ?
767*4882a593Smuzhiyun MASK_H_PI_RST : 0) |
768*4882a593Smuzhiyun (pdata->hdmi_phy_auto_reset_vsync_out_of_range ?
769*4882a593Smuzhiyun MASK_V_PI_RST : 0));
770*4882a593Smuzhiyun i2c_wr8_and_or(sd, PHY_EN, ~MASK_ENABLE_PHY, MASK_ENABLE_PHY);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
tc358743_set_hdmi_audio(struct v4l2_subdev * sd)773*4882a593Smuzhiyun static void tc358743_set_hdmi_audio(struct v4l2_subdev *sd)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Default settings from REF_02, sheet "Source HDMI" */
778*4882a593Smuzhiyun i2c_wr8(sd, FORCE_MUTE, 0x00);
779*4882a593Smuzhiyun i2c_wr8(sd, AUTO_CMD0, MASK_AUTO_MUTE7 | MASK_AUTO_MUTE6 |
780*4882a593Smuzhiyun MASK_AUTO_MUTE5 | MASK_AUTO_MUTE4 |
781*4882a593Smuzhiyun MASK_AUTO_MUTE1 | MASK_AUTO_MUTE0);
782*4882a593Smuzhiyun i2c_wr8(sd, AUTO_CMD1, MASK_AUTO_MUTE9);
783*4882a593Smuzhiyun i2c_wr8(sd, AUTO_CMD2, MASK_AUTO_PLAY3 | MASK_AUTO_PLAY2);
784*4882a593Smuzhiyun i2c_wr8(sd, BUFINIT_START, SET_BUFINIT_START_MS(500));
785*4882a593Smuzhiyun i2c_wr8(sd, FS_MUTE, 0x00);
786*4882a593Smuzhiyun i2c_wr8(sd, FS_IMODE, MASK_NLPCM_SMODE | MASK_FS_SMODE);
787*4882a593Smuzhiyun i2c_wr8(sd, ACR_MODE, MASK_CTS_MODE);
788*4882a593Smuzhiyun i2c_wr8(sd, ACR_MDF0, MASK_ACR_L2MDF_1976_PPM | MASK_ACR_L1MDF_976_PPM);
789*4882a593Smuzhiyun i2c_wr8(sd, ACR_MDF1, MASK_ACR_L3MDF_3906_PPM);
790*4882a593Smuzhiyun i2c_wr8(sd, SDO_MODE1, MASK_SDO_FMT_I2S);
791*4882a593Smuzhiyun i2c_wr8(sd, DIV_MODE, SET_DIV_DLY_MS(100));
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun mutex_lock(&state->confctl_mutex);
794*4882a593Smuzhiyun i2c_wr16_and_or(sd, CONFCTL, 0xffff, MASK_AUDCHNUM_2 |
795*4882a593Smuzhiyun MASK_AUDOUTSEL_I2S | MASK_AUTOINDEX);
796*4882a593Smuzhiyun mutex_unlock(&state->confctl_mutex);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
tc358743_set_hdmi_info_frame_mode(struct v4l2_subdev * sd)799*4882a593Smuzhiyun static void tc358743_set_hdmi_info_frame_mode(struct v4l2_subdev *sd)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun /* Default settings from REF_02, sheet "Source HDMI" */
802*4882a593Smuzhiyun i2c_wr8(sd, PK_INT_MODE, MASK_ISRC2_INT_MODE | MASK_ISRC_INT_MODE |
803*4882a593Smuzhiyun MASK_ACP_INT_MODE | MASK_VS_INT_MODE |
804*4882a593Smuzhiyun MASK_SPD_INT_MODE | MASK_MS_INT_MODE |
805*4882a593Smuzhiyun MASK_AUD_INT_MODE | MASK_AVI_INT_MODE);
806*4882a593Smuzhiyun i2c_wr8(sd, NO_PKT_LIMIT, 0x2c);
807*4882a593Smuzhiyun i2c_wr8(sd, NO_PKT_CLR, 0x53);
808*4882a593Smuzhiyun i2c_wr8(sd, ERR_PK_LIMIT, 0x01);
809*4882a593Smuzhiyun i2c_wr8(sd, NO_PKT_LIMIT2, 0x30);
810*4882a593Smuzhiyun i2c_wr8(sd, NO_GDB_LIMIT, 0x10);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
tc358743_initial_setup(struct v4l2_subdev * sd)813*4882a593Smuzhiyun static void tc358743_initial_setup(struct v4l2_subdev *sd)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
816*4882a593Smuzhiyun struct tc358743_platform_data *pdata = &state->pdata;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /*
819*4882a593Smuzhiyun * IR is not supported by this driver.
820*4882a593Smuzhiyun * CEC is only enabled if needed.
821*4882a593Smuzhiyun */
822*4882a593Smuzhiyun i2c_wr16_and_or(sd, SYSCTL, ~(MASK_IRRST | MASK_CECRST),
823*4882a593Smuzhiyun (MASK_IRRST | MASK_CECRST));
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun tc358743_reset(sd, MASK_CTXRST | MASK_HDMIRST);
826*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_TC358743_CEC
827*4882a593Smuzhiyun tc358743_reset(sd, MASK_CECRST);
828*4882a593Smuzhiyun #endif
829*4882a593Smuzhiyun tc358743_sleep_mode(sd, false);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun i2c_wr16(sd, FIFOCTL, pdata->fifo_level);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun tc358743_set_ref_clk(sd);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun i2c_wr8_and_or(sd, DDC_CTL, ~MASK_DDC5V_MODE,
836*4882a593Smuzhiyun pdata->ddc5v_delay & MASK_DDC5V_MODE);
837*4882a593Smuzhiyun i2c_wr8_and_or(sd, EDID_MODE, ~MASK_EDID_MODE, MASK_EDID_MODE_E_DDC);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun tc358743_set_hdmi_phy(sd);
840*4882a593Smuzhiyun tc358743_set_hdmi_hdcp(sd, pdata->enable_hdcp);
841*4882a593Smuzhiyun tc358743_set_hdmi_audio(sd);
842*4882a593Smuzhiyun tc358743_set_hdmi_info_frame_mode(sd);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* All CE and IT formats are detected as RGB full range in DVI mode */
845*4882a593Smuzhiyun i2c_wr8_and_or(sd, VI_MODE, ~MASK_RGB_DVI, 0);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun i2c_wr8_and_or(sd, VOUT_SET2, ~MASK_VOUTCOLORMODE,
848*4882a593Smuzhiyun MASK_VOUTCOLORMODE_AUTO);
849*4882a593Smuzhiyun i2c_wr8(sd, VOUT_SET3, MASK_VOUT_EXTCNT);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* --------------- CEC --------------- */
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_TC358743_CEC
tc358743_cec_adap_enable(struct cec_adapter * adap,bool enable)855*4882a593Smuzhiyun static int tc358743_cec_adap_enable(struct cec_adapter *adap, bool enable)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun struct tc358743_state *state = adap->priv;
858*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun i2c_wr32(sd, CECIMSK, enable ? MASK_CECTIM | MASK_CECRIM : 0);
861*4882a593Smuzhiyun i2c_wr32(sd, CECICLR, MASK_CECTICLR | MASK_CECRICLR);
862*4882a593Smuzhiyun i2c_wr32(sd, CECEN, enable);
863*4882a593Smuzhiyun if (enable)
864*4882a593Smuzhiyun i2c_wr32(sd, CECREN, MASK_CECREN);
865*4882a593Smuzhiyun return 0;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
tc358743_cec_adap_monitor_all_enable(struct cec_adapter * adap,bool enable)868*4882a593Smuzhiyun static int tc358743_cec_adap_monitor_all_enable(struct cec_adapter *adap,
869*4882a593Smuzhiyun bool enable)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct tc358743_state *state = adap->priv;
872*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
873*4882a593Smuzhiyun u32 reg;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun reg = i2c_rd32(sd, CECRCTL1);
876*4882a593Smuzhiyun if (enable)
877*4882a593Smuzhiyun reg |= MASK_CECOTH;
878*4882a593Smuzhiyun else
879*4882a593Smuzhiyun reg &= ~MASK_CECOTH;
880*4882a593Smuzhiyun i2c_wr32(sd, CECRCTL1, reg);
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
tc358743_cec_adap_log_addr(struct cec_adapter * adap,u8 log_addr)884*4882a593Smuzhiyun static int tc358743_cec_adap_log_addr(struct cec_adapter *adap, u8 log_addr)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct tc358743_state *state = adap->priv;
887*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
888*4882a593Smuzhiyun unsigned int la = 0;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun if (log_addr != CEC_LOG_ADDR_INVALID) {
891*4882a593Smuzhiyun la = i2c_rd32(sd, CECADD);
892*4882a593Smuzhiyun la |= 1 << log_addr;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun i2c_wr32(sd, CECADD, la);
895*4882a593Smuzhiyun return 0;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
tc358743_cec_adap_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)898*4882a593Smuzhiyun static int tc358743_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
899*4882a593Smuzhiyun u32 signal_free_time, struct cec_msg *msg)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct tc358743_state *state = adap->priv;
902*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
903*4882a593Smuzhiyun unsigned int i;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun i2c_wr32(sd, CECTCTL,
906*4882a593Smuzhiyun (cec_msg_is_broadcast(msg) ? MASK_CECBRD : 0) |
907*4882a593Smuzhiyun (signal_free_time - 1));
908*4882a593Smuzhiyun for (i = 0; i < msg->len; i++)
909*4882a593Smuzhiyun i2c_wr32(sd, CECTBUF1 + i * 4,
910*4882a593Smuzhiyun msg->msg[i] | ((i == msg->len - 1) ? MASK_CECTEOM : 0));
911*4882a593Smuzhiyun i2c_wr32(sd, CECTEN, MASK_CECTEN);
912*4882a593Smuzhiyun return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun static const struct cec_adap_ops tc358743_cec_adap_ops = {
916*4882a593Smuzhiyun .adap_enable = tc358743_cec_adap_enable,
917*4882a593Smuzhiyun .adap_log_addr = tc358743_cec_adap_log_addr,
918*4882a593Smuzhiyun .adap_transmit = tc358743_cec_adap_transmit,
919*4882a593Smuzhiyun .adap_monitor_all_enable = tc358743_cec_adap_monitor_all_enable,
920*4882a593Smuzhiyun };
921*4882a593Smuzhiyun
tc358743_cec_handler(struct v4l2_subdev * sd,u16 intstatus,bool * handled)922*4882a593Smuzhiyun static void tc358743_cec_handler(struct v4l2_subdev *sd, u16 intstatus,
923*4882a593Smuzhiyun bool *handled)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
926*4882a593Smuzhiyun unsigned int cec_rxint, cec_txint;
927*4882a593Smuzhiyun unsigned int clr = 0;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun cec_rxint = i2c_rd32(sd, CECRSTAT);
930*4882a593Smuzhiyun cec_txint = i2c_rd32(sd, CECTSTAT);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun if (intstatus & MASK_CEC_RINT)
933*4882a593Smuzhiyun clr |= MASK_CECRICLR;
934*4882a593Smuzhiyun if (intstatus & MASK_CEC_TINT)
935*4882a593Smuzhiyun clr |= MASK_CECTICLR;
936*4882a593Smuzhiyun i2c_wr32(sd, CECICLR, clr);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if ((intstatus & MASK_CEC_TINT) && cec_txint) {
939*4882a593Smuzhiyun if (cec_txint & MASK_CECTIEND)
940*4882a593Smuzhiyun cec_transmit_attempt_done(state->cec_adap,
941*4882a593Smuzhiyun CEC_TX_STATUS_OK);
942*4882a593Smuzhiyun else if (cec_txint & MASK_CECTIAL)
943*4882a593Smuzhiyun cec_transmit_attempt_done(state->cec_adap,
944*4882a593Smuzhiyun CEC_TX_STATUS_ARB_LOST);
945*4882a593Smuzhiyun else if (cec_txint & MASK_CECTIACK)
946*4882a593Smuzhiyun cec_transmit_attempt_done(state->cec_adap,
947*4882a593Smuzhiyun CEC_TX_STATUS_NACK);
948*4882a593Smuzhiyun else if (cec_txint & MASK_CECTIUR) {
949*4882a593Smuzhiyun /*
950*4882a593Smuzhiyun * Not sure when this bit is set. Treat
951*4882a593Smuzhiyun * it as an error for now.
952*4882a593Smuzhiyun */
953*4882a593Smuzhiyun cec_transmit_attempt_done(state->cec_adap,
954*4882a593Smuzhiyun CEC_TX_STATUS_ERROR);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun if (handled)
957*4882a593Smuzhiyun *handled = true;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun if ((intstatus & MASK_CEC_RINT) &&
960*4882a593Smuzhiyun (cec_rxint & MASK_CECRIEND)) {
961*4882a593Smuzhiyun struct cec_msg msg = {};
962*4882a593Smuzhiyun unsigned int i;
963*4882a593Smuzhiyun unsigned int v;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun v = i2c_rd32(sd, CECRCTR);
966*4882a593Smuzhiyun msg.len = v & 0x1f;
967*4882a593Smuzhiyun for (i = 0; i < msg.len; i++) {
968*4882a593Smuzhiyun v = i2c_rd32(sd, CECRBUF1 + i * 4);
969*4882a593Smuzhiyun msg.msg[i] = v & 0xff;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun cec_received_msg(state->cec_adap, &msg);
972*4882a593Smuzhiyun if (handled)
973*4882a593Smuzhiyun *handled = true;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun i2c_wr16(sd, INTSTATUS,
976*4882a593Smuzhiyun intstatus & (MASK_CEC_RINT | MASK_CEC_TINT));
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun #endif
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* --------------- IRQ --------------- */
982*4882a593Smuzhiyun
tc358743_format_change(struct v4l2_subdev * sd)983*4882a593Smuzhiyun static void tc358743_format_change(struct v4l2_subdev *sd)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
986*4882a593Smuzhiyun struct v4l2_dv_timings timings;
987*4882a593Smuzhiyun const struct v4l2_event tc358743_ev_fmt = {
988*4882a593Smuzhiyun .type = V4L2_EVENT_SOURCE_CHANGE,
989*4882a593Smuzhiyun .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
990*4882a593Smuzhiyun };
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (tc358743_get_detected_timings(sd, &timings)) {
993*4882a593Smuzhiyun enable_stream(sd, false);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: No signal\n",
996*4882a593Smuzhiyun __func__);
997*4882a593Smuzhiyun } else {
998*4882a593Smuzhiyun if (!v4l2_match_dv_timings(&state->timings, &timings, 0, false))
999*4882a593Smuzhiyun enable_stream(sd, false);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (debug)
1002*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name,
1003*4882a593Smuzhiyun "tc358743_format_change: New format: ",
1004*4882a593Smuzhiyun &timings, false);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (sd->devnode)
1008*4882a593Smuzhiyun v4l2_subdev_notify_event(sd, &tc358743_ev_fmt);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun
tc358743_init_interrupts(struct v4l2_subdev * sd)1011*4882a593Smuzhiyun static void tc358743_init_interrupts(struct v4l2_subdev *sd)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun u16 i;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /* clear interrupt status registers */
1016*4882a593Smuzhiyun for (i = SYS_INT; i <= KEY_INT; i++)
1017*4882a593Smuzhiyun i2c_wr8(sd, i, 0xff);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun i2c_wr16(sd, INTSTATUS, 0xffff);
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
tc358743_enable_interrupts(struct v4l2_subdev * sd,bool cable_connected)1022*4882a593Smuzhiyun static void tc358743_enable_interrupts(struct v4l2_subdev *sd,
1023*4882a593Smuzhiyun bool cable_connected)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: cable connected = %d\n", __func__,
1026*4882a593Smuzhiyun cable_connected);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (cable_connected) {
1029*4882a593Smuzhiyun i2c_wr8(sd, SYS_INTM, ~(MASK_M_DDC | MASK_M_DVI_DET |
1030*4882a593Smuzhiyun MASK_M_HDMI_DET) & 0xff);
1031*4882a593Smuzhiyun i2c_wr8(sd, CLK_INTM, ~MASK_M_IN_DE_CHG);
1032*4882a593Smuzhiyun i2c_wr8(sd, CBIT_INTM, ~(MASK_M_CBIT_FS | MASK_M_AF_LOCK |
1033*4882a593Smuzhiyun MASK_M_AF_UNLOCK) & 0xff);
1034*4882a593Smuzhiyun i2c_wr8(sd, AUDIO_INTM, ~MASK_M_BUFINIT_END);
1035*4882a593Smuzhiyun i2c_wr8(sd, MISC_INTM, ~MASK_M_SYNC_CHG);
1036*4882a593Smuzhiyun } else {
1037*4882a593Smuzhiyun i2c_wr8(sd, SYS_INTM, ~MASK_M_DDC & 0xff);
1038*4882a593Smuzhiyun i2c_wr8(sd, CLK_INTM, 0xff);
1039*4882a593Smuzhiyun i2c_wr8(sd, CBIT_INTM, 0xff);
1040*4882a593Smuzhiyun i2c_wr8(sd, AUDIO_INTM, 0xff);
1041*4882a593Smuzhiyun i2c_wr8(sd, MISC_INTM, 0xff);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
tc358743_hdmi_audio_int_handler(struct v4l2_subdev * sd,bool * handled)1045*4882a593Smuzhiyun static void tc358743_hdmi_audio_int_handler(struct v4l2_subdev *sd,
1046*4882a593Smuzhiyun bool *handled)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun u8 audio_int_mask = i2c_rd8(sd, AUDIO_INTM);
1049*4882a593Smuzhiyun u8 audio_int = i2c_rd8(sd, AUDIO_INT) & ~audio_int_mask;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun i2c_wr8(sd, AUDIO_INT, audio_int);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun v4l2_dbg(3, debug, sd, "%s: AUDIO_INT = 0x%02x\n", __func__, audio_int);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun tc358743_s_ctrl_audio_sampling_rate(sd);
1056*4882a593Smuzhiyun tc358743_s_ctrl_audio_present(sd);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
tc358743_csi_err_int_handler(struct v4l2_subdev * sd,bool * handled)1059*4882a593Smuzhiyun static void tc358743_csi_err_int_handler(struct v4l2_subdev *sd, bool *handled)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun v4l2_err(sd, "%s: CSI_ERR = 0x%x\n", __func__, i2c_rd32(sd, CSI_ERR));
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun i2c_wr32(sd, CSI_INT_CLR, MASK_ICRER);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
tc358743_hdmi_misc_int_handler(struct v4l2_subdev * sd,bool * handled)1066*4882a593Smuzhiyun static void tc358743_hdmi_misc_int_handler(struct v4l2_subdev *sd,
1067*4882a593Smuzhiyun bool *handled)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun u8 misc_int_mask = i2c_rd8(sd, MISC_INTM);
1070*4882a593Smuzhiyun u8 misc_int = i2c_rd8(sd, MISC_INT) & ~misc_int_mask;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun i2c_wr8(sd, MISC_INT, misc_int);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun v4l2_dbg(3, debug, sd, "%s: MISC_INT = 0x%02x\n", __func__, misc_int);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun if (misc_int & MASK_I_SYNC_CHG) {
1077*4882a593Smuzhiyun /* Reset the HDMI PHY to try to trigger proper lock on the
1078*4882a593Smuzhiyun * incoming video format. Erase BKSV to prevent that old keys
1079*4882a593Smuzhiyun * are used when a new source is connected. */
1080*4882a593Smuzhiyun if (no_sync(sd) || no_signal(sd)) {
1081*4882a593Smuzhiyun tc358743_reset_phy(sd);
1082*4882a593Smuzhiyun tc358743_erase_bksv(sd);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun tc358743_format_change(sd);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun misc_int &= ~MASK_I_SYNC_CHG;
1088*4882a593Smuzhiyun if (handled)
1089*4882a593Smuzhiyun *handled = true;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun if (misc_int) {
1093*4882a593Smuzhiyun v4l2_err(sd, "%s: Unhandled MISC_INT interrupts: 0x%02x\n",
1094*4882a593Smuzhiyun __func__, misc_int);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
tc358743_hdmi_cbit_int_handler(struct v4l2_subdev * sd,bool * handled)1098*4882a593Smuzhiyun static void tc358743_hdmi_cbit_int_handler(struct v4l2_subdev *sd,
1099*4882a593Smuzhiyun bool *handled)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun u8 cbit_int_mask = i2c_rd8(sd, CBIT_INTM);
1102*4882a593Smuzhiyun u8 cbit_int = i2c_rd8(sd, CBIT_INT) & ~cbit_int_mask;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun i2c_wr8(sd, CBIT_INT, cbit_int);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun v4l2_dbg(3, debug, sd, "%s: CBIT_INT = 0x%02x\n", __func__, cbit_int);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun if (cbit_int & MASK_I_CBIT_FS) {
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: Audio sample rate changed\n",
1111*4882a593Smuzhiyun __func__);
1112*4882a593Smuzhiyun tc358743_s_ctrl_audio_sampling_rate(sd);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun cbit_int &= ~MASK_I_CBIT_FS;
1115*4882a593Smuzhiyun if (handled)
1116*4882a593Smuzhiyun *handled = true;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun if (cbit_int & (MASK_I_AF_LOCK | MASK_I_AF_UNLOCK)) {
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: Audio present changed\n",
1122*4882a593Smuzhiyun __func__);
1123*4882a593Smuzhiyun tc358743_s_ctrl_audio_present(sd);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun cbit_int &= ~(MASK_I_AF_LOCK | MASK_I_AF_UNLOCK);
1126*4882a593Smuzhiyun if (handled)
1127*4882a593Smuzhiyun *handled = true;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun if (cbit_int) {
1131*4882a593Smuzhiyun v4l2_err(sd, "%s: Unhandled CBIT_INT interrupts: 0x%02x\n",
1132*4882a593Smuzhiyun __func__, cbit_int);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
tc358743_hdmi_clk_int_handler(struct v4l2_subdev * sd,bool * handled)1136*4882a593Smuzhiyun static void tc358743_hdmi_clk_int_handler(struct v4l2_subdev *sd, bool *handled)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun u8 clk_int_mask = i2c_rd8(sd, CLK_INTM);
1139*4882a593Smuzhiyun u8 clk_int = i2c_rd8(sd, CLK_INT) & ~clk_int_mask;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /* Bit 7 and bit 6 are set even when they are masked */
1142*4882a593Smuzhiyun i2c_wr8(sd, CLK_INT, clk_int | 0x80 | MASK_I_OUT_H_CHG);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun v4l2_dbg(3, debug, sd, "%s: CLK_INT = 0x%02x\n", __func__, clk_int);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun if (clk_int & (MASK_I_IN_DE_CHG)) {
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: DE size or position has changed\n",
1149*4882a593Smuzhiyun __func__);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /* If the source switch to a new resolution with the same pixel
1152*4882a593Smuzhiyun * frequency as the existing (e.g. 1080p25 -> 720p50), the
1153*4882a593Smuzhiyun * I_SYNC_CHG interrupt is not always triggered, while the
1154*4882a593Smuzhiyun * I_IN_DE_CHG interrupt seems to work fine. Format change
1155*4882a593Smuzhiyun * notifications are only sent when the signal is stable to
1156*4882a593Smuzhiyun * reduce the number of notifications. */
1157*4882a593Smuzhiyun if (!no_signal(sd) && !no_sync(sd))
1158*4882a593Smuzhiyun tc358743_format_change(sd);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun clk_int &= ~(MASK_I_IN_DE_CHG);
1161*4882a593Smuzhiyun if (handled)
1162*4882a593Smuzhiyun *handled = true;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (clk_int) {
1166*4882a593Smuzhiyun v4l2_err(sd, "%s: Unhandled CLK_INT interrupts: 0x%02x\n",
1167*4882a593Smuzhiyun __func__, clk_int);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
tc358743_hdmi_sys_int_handler(struct v4l2_subdev * sd,bool * handled)1171*4882a593Smuzhiyun static void tc358743_hdmi_sys_int_handler(struct v4l2_subdev *sd, bool *handled)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
1174*4882a593Smuzhiyun u8 sys_int_mask = i2c_rd8(sd, SYS_INTM);
1175*4882a593Smuzhiyun u8 sys_int = i2c_rd8(sd, SYS_INT) & ~sys_int_mask;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun i2c_wr8(sd, SYS_INT, sys_int);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun v4l2_dbg(3, debug, sd, "%s: SYS_INT = 0x%02x\n", __func__, sys_int);
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun if (sys_int & MASK_I_DDC) {
1182*4882a593Smuzhiyun bool tx_5v = tx_5v_power_present(sd);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: Tx 5V power present: %s\n",
1185*4882a593Smuzhiyun __func__, tx_5v ? "yes" : "no");
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun if (tx_5v) {
1188*4882a593Smuzhiyun tc358743_enable_edid(sd);
1189*4882a593Smuzhiyun } else {
1190*4882a593Smuzhiyun tc358743_enable_interrupts(sd, false);
1191*4882a593Smuzhiyun tc358743_disable_edid(sd);
1192*4882a593Smuzhiyun memset(&state->timings, 0, sizeof(state->timings));
1193*4882a593Smuzhiyun tc358743_erase_bksv(sd);
1194*4882a593Smuzhiyun tc358743_update_controls(sd);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun sys_int &= ~MASK_I_DDC;
1198*4882a593Smuzhiyun if (handled)
1199*4882a593Smuzhiyun *handled = true;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun if (sys_int & MASK_I_DVI) {
1203*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: HDMI->DVI change detected\n",
1204*4882a593Smuzhiyun __func__);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /* Reset the HDMI PHY to try to trigger proper lock on the
1207*4882a593Smuzhiyun * incoming video format. Erase BKSV to prevent that old keys
1208*4882a593Smuzhiyun * are used when a new source is connected. */
1209*4882a593Smuzhiyun if (no_sync(sd) || no_signal(sd)) {
1210*4882a593Smuzhiyun tc358743_reset_phy(sd);
1211*4882a593Smuzhiyun tc358743_erase_bksv(sd);
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun sys_int &= ~MASK_I_DVI;
1215*4882a593Smuzhiyun if (handled)
1216*4882a593Smuzhiyun *handled = true;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun if (sys_int & MASK_I_HDMI) {
1220*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: DVI->HDMI change detected\n",
1221*4882a593Smuzhiyun __func__);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun /* Register is reset in DVI mode (REF_01, c. 6.6.41) */
1224*4882a593Smuzhiyun i2c_wr8(sd, ANA_CTL, MASK_APPL_PCSX_NORMAL | MASK_ANALOG_ON);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun sys_int &= ~MASK_I_HDMI;
1227*4882a593Smuzhiyun if (handled)
1228*4882a593Smuzhiyun *handled = true;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun if (sys_int) {
1232*4882a593Smuzhiyun v4l2_err(sd, "%s: Unhandled SYS_INT interrupts: 0x%02x\n",
1233*4882a593Smuzhiyun __func__, sys_int);
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun /* --------------- CORE OPS --------------- */
1238*4882a593Smuzhiyun
tc358743_log_status(struct v4l2_subdev * sd)1239*4882a593Smuzhiyun static int tc358743_log_status(struct v4l2_subdev *sd)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
1242*4882a593Smuzhiyun struct v4l2_dv_timings timings;
1243*4882a593Smuzhiyun uint8_t hdmi_sys_status = i2c_rd8(sd, SYS_STATUS);
1244*4882a593Smuzhiyun uint16_t sysctl = i2c_rd16(sd, SYSCTL);
1245*4882a593Smuzhiyun u8 vi_status3 = i2c_rd8(sd, VI_STATUS3);
1246*4882a593Smuzhiyun const int deep_color_mode[4] = { 8, 10, 12, 16 };
1247*4882a593Smuzhiyun static const char * const input_color_space[] = {
1248*4882a593Smuzhiyun "RGB", "YCbCr 601", "opRGB", "YCbCr 709", "NA (4)",
1249*4882a593Smuzhiyun "xvYCC 601", "NA(6)", "xvYCC 709", "NA(8)", "sYCC601",
1250*4882a593Smuzhiyun "NA(10)", "NA(11)", "NA(12)", "opYCC 601"};
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun v4l2_info(sd, "-----Chip status-----\n");
1253*4882a593Smuzhiyun v4l2_info(sd, "Chip ID: 0x%02x\n",
1254*4882a593Smuzhiyun (i2c_rd16(sd, CHIPID) & MASK_CHIPID) >> 8);
1255*4882a593Smuzhiyun v4l2_info(sd, "Chip revision: 0x%02x\n",
1256*4882a593Smuzhiyun i2c_rd16(sd, CHIPID) & MASK_REVID);
1257*4882a593Smuzhiyun v4l2_info(sd, "Reset: IR: %d, CEC: %d, CSI TX: %d, HDMI: %d\n",
1258*4882a593Smuzhiyun !!(sysctl & MASK_IRRST),
1259*4882a593Smuzhiyun !!(sysctl & MASK_CECRST),
1260*4882a593Smuzhiyun !!(sysctl & MASK_CTXRST),
1261*4882a593Smuzhiyun !!(sysctl & MASK_HDMIRST));
1262*4882a593Smuzhiyun v4l2_info(sd, "Sleep mode: %s\n", sysctl & MASK_SLEEP ? "on" : "off");
1263*4882a593Smuzhiyun v4l2_info(sd, "Cable detected (+5V power): %s\n",
1264*4882a593Smuzhiyun hdmi_sys_status & MASK_S_DDC5V ? "yes" : "no");
1265*4882a593Smuzhiyun v4l2_info(sd, "DDC lines enabled: %s\n",
1266*4882a593Smuzhiyun (i2c_rd8(sd, EDID_MODE) & MASK_EDID_MODE_E_DDC) ?
1267*4882a593Smuzhiyun "yes" : "no");
1268*4882a593Smuzhiyun v4l2_info(sd, "Hotplug enabled: %s\n",
1269*4882a593Smuzhiyun (i2c_rd8(sd, HPD_CTL) & MASK_HPD_OUT0) ?
1270*4882a593Smuzhiyun "yes" : "no");
1271*4882a593Smuzhiyun v4l2_info(sd, "CEC enabled: %s\n",
1272*4882a593Smuzhiyun (i2c_rd16(sd, CECEN) & MASK_CECEN) ? "yes" : "no");
1273*4882a593Smuzhiyun v4l2_info(sd, "-----Signal status-----\n");
1274*4882a593Smuzhiyun v4l2_info(sd, "TMDS signal detected: %s\n",
1275*4882a593Smuzhiyun hdmi_sys_status & MASK_S_TMDS ? "yes" : "no");
1276*4882a593Smuzhiyun v4l2_info(sd, "Stable sync signal: %s\n",
1277*4882a593Smuzhiyun hdmi_sys_status & MASK_S_SYNC ? "yes" : "no");
1278*4882a593Smuzhiyun v4l2_info(sd, "PHY PLL locked: %s\n",
1279*4882a593Smuzhiyun hdmi_sys_status & MASK_S_PHY_PLL ? "yes" : "no");
1280*4882a593Smuzhiyun v4l2_info(sd, "PHY DE detected: %s\n",
1281*4882a593Smuzhiyun hdmi_sys_status & MASK_S_PHY_SCDT ? "yes" : "no");
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun if (tc358743_get_detected_timings(sd, &timings)) {
1284*4882a593Smuzhiyun v4l2_info(sd, "No video detected\n");
1285*4882a593Smuzhiyun } else {
1286*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "Detected format: ", &timings,
1287*4882a593Smuzhiyun true);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "Configured format: ", &state->timings,
1290*4882a593Smuzhiyun true);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun v4l2_info(sd, "-----CSI-TX status-----\n");
1293*4882a593Smuzhiyun v4l2_info(sd, "Lanes needed: %d\n",
1294*4882a593Smuzhiyun tc358743_num_csi_lanes_needed(sd));
1295*4882a593Smuzhiyun v4l2_info(sd, "Lanes in use: %d\n",
1296*4882a593Smuzhiyun state->csi_lanes_in_use);
1297*4882a593Smuzhiyun v4l2_info(sd, "Waiting for particular sync signal: %s\n",
1298*4882a593Smuzhiyun (i2c_rd16(sd, CSI_STATUS) & MASK_S_WSYNC) ?
1299*4882a593Smuzhiyun "yes" : "no");
1300*4882a593Smuzhiyun v4l2_info(sd, "Transmit mode: %s\n",
1301*4882a593Smuzhiyun (i2c_rd16(sd, CSI_STATUS) & MASK_S_TXACT) ?
1302*4882a593Smuzhiyun "yes" : "no");
1303*4882a593Smuzhiyun v4l2_info(sd, "Receive mode: %s\n",
1304*4882a593Smuzhiyun (i2c_rd16(sd, CSI_STATUS) & MASK_S_RXACT) ?
1305*4882a593Smuzhiyun "yes" : "no");
1306*4882a593Smuzhiyun v4l2_info(sd, "Stopped: %s\n",
1307*4882a593Smuzhiyun (i2c_rd16(sd, CSI_STATUS) & MASK_S_HLT) ?
1308*4882a593Smuzhiyun "yes" : "no");
1309*4882a593Smuzhiyun v4l2_info(sd, "Color space: %s\n",
1310*4882a593Smuzhiyun state->mbus_fmt_code == MEDIA_BUS_FMT_UYVY8_1X16 ?
1311*4882a593Smuzhiyun "YCbCr 422 16-bit" :
1312*4882a593Smuzhiyun state->mbus_fmt_code == MEDIA_BUS_FMT_RGB888_1X24 ?
1313*4882a593Smuzhiyun "RGB 888 24-bit" : "Unsupported");
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
1316*4882a593Smuzhiyun v4l2_info(sd, "HDCP encrypted content: %s\n",
1317*4882a593Smuzhiyun hdmi_sys_status & MASK_S_HDCP ? "yes" : "no");
1318*4882a593Smuzhiyun v4l2_info(sd, "Input color space: %s %s range\n",
1319*4882a593Smuzhiyun input_color_space[(vi_status3 & MASK_S_V_COLOR) >> 1],
1320*4882a593Smuzhiyun (vi_status3 & MASK_LIMITED) ? "limited" : "full");
1321*4882a593Smuzhiyun if (!is_hdmi(sd))
1322*4882a593Smuzhiyun return 0;
1323*4882a593Smuzhiyun v4l2_info(sd, "AV Mute: %s\n", hdmi_sys_status & MASK_S_AVMUTE ? "on" :
1324*4882a593Smuzhiyun "off");
1325*4882a593Smuzhiyun v4l2_info(sd, "Deep color mode: %d-bits per channel\n",
1326*4882a593Smuzhiyun deep_color_mode[(i2c_rd8(sd, VI_STATUS1) &
1327*4882a593Smuzhiyun MASK_S_DEEPCOLOR) >> 2]);
1328*4882a593Smuzhiyun print_avi_infoframe(sd);
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun return 0;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
tc358743_print_register_map(struct v4l2_subdev * sd)1334*4882a593Smuzhiyun static void tc358743_print_register_map(struct v4l2_subdev *sd)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun v4l2_info(sd, "0x0000-0x00FF: Global Control Register\n");
1337*4882a593Smuzhiyun v4l2_info(sd, "0x0100-0x01FF: CSI2-TX PHY Register\n");
1338*4882a593Smuzhiyun v4l2_info(sd, "0x0200-0x03FF: CSI2-TX PPI Register\n");
1339*4882a593Smuzhiyun v4l2_info(sd, "0x0400-0x05FF: Reserved\n");
1340*4882a593Smuzhiyun v4l2_info(sd, "0x0600-0x06FF: CEC Register\n");
1341*4882a593Smuzhiyun v4l2_info(sd, "0x0700-0x84FF: Reserved\n");
1342*4882a593Smuzhiyun v4l2_info(sd, "0x8500-0x85FF: HDMIRX System Control Register\n");
1343*4882a593Smuzhiyun v4l2_info(sd, "0x8600-0x86FF: HDMIRX Audio Control Register\n");
1344*4882a593Smuzhiyun v4l2_info(sd, "0x8700-0x87FF: HDMIRX InfoFrame packet data Register\n");
1345*4882a593Smuzhiyun v4l2_info(sd, "0x8800-0x88FF: HDMIRX HDCP Port Register\n");
1346*4882a593Smuzhiyun v4l2_info(sd, "0x8900-0x89FF: HDMIRX Video Output Port & 3D Register\n");
1347*4882a593Smuzhiyun v4l2_info(sd, "0x8A00-0x8BFF: Reserved\n");
1348*4882a593Smuzhiyun v4l2_info(sd, "0x8C00-0x8FFF: HDMIRX EDID-RAM (1024bytes)\n");
1349*4882a593Smuzhiyun v4l2_info(sd, "0x9000-0x90FF: HDMIRX GBD Extraction Control\n");
1350*4882a593Smuzhiyun v4l2_info(sd, "0x9100-0x92FF: HDMIRX GBD RAM read\n");
1351*4882a593Smuzhiyun v4l2_info(sd, "0x9300- : Reserved\n");
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun
tc358743_get_reg_size(u16 address)1354*4882a593Smuzhiyun static int tc358743_get_reg_size(u16 address)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun /* REF_01 p. 66-72 */
1357*4882a593Smuzhiyun if (address <= 0x00ff)
1358*4882a593Smuzhiyun return 2;
1359*4882a593Smuzhiyun else if ((address >= 0x0100) && (address <= 0x06FF))
1360*4882a593Smuzhiyun return 4;
1361*4882a593Smuzhiyun else if ((address >= 0x0700) && (address <= 0x84ff))
1362*4882a593Smuzhiyun return 2;
1363*4882a593Smuzhiyun else
1364*4882a593Smuzhiyun return 1;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
tc358743_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)1367*4882a593Smuzhiyun static int tc358743_g_register(struct v4l2_subdev *sd,
1368*4882a593Smuzhiyun struct v4l2_dbg_register *reg)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun if (reg->reg > 0xffff) {
1371*4882a593Smuzhiyun tc358743_print_register_map(sd);
1372*4882a593Smuzhiyun return -EINVAL;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun reg->size = tc358743_get_reg_size(reg->reg);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun reg->val = i2c_rdreg(sd, reg->reg, reg->size);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun return 0;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
tc358743_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)1382*4882a593Smuzhiyun static int tc358743_s_register(struct v4l2_subdev *sd,
1383*4882a593Smuzhiyun const struct v4l2_dbg_register *reg)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun if (reg->reg > 0xffff) {
1386*4882a593Smuzhiyun tc358743_print_register_map(sd);
1387*4882a593Smuzhiyun return -EINVAL;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /* It should not be possible for the user to enable HDCP with a simple
1391*4882a593Smuzhiyun * v4l2-dbg command.
1392*4882a593Smuzhiyun *
1393*4882a593Smuzhiyun * DO NOT REMOVE THIS unless all other issues with HDCP have been
1394*4882a593Smuzhiyun * resolved.
1395*4882a593Smuzhiyun */
1396*4882a593Smuzhiyun if (reg->reg == HDCP_MODE ||
1397*4882a593Smuzhiyun reg->reg == HDCP_REG1 ||
1398*4882a593Smuzhiyun reg->reg == HDCP_REG2 ||
1399*4882a593Smuzhiyun reg->reg == HDCP_REG3 ||
1400*4882a593Smuzhiyun reg->reg == BCAPS)
1401*4882a593Smuzhiyun return 0;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun i2c_wrreg(sd, (u16)reg->reg, reg->val,
1404*4882a593Smuzhiyun tc358743_get_reg_size(reg->reg));
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun return 0;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun #endif
1409*4882a593Smuzhiyun
tc358743_isr(struct v4l2_subdev * sd,u32 status,bool * handled)1410*4882a593Smuzhiyun static int tc358743_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun u16 intstatus = i2c_rd16(sd, INTSTATUS);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: IntStatus = 0x%04x\n", __func__, intstatus);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun if (intstatus & MASK_HDMI_INT) {
1417*4882a593Smuzhiyun u8 hdmi_int0 = i2c_rd8(sd, HDMI_INT0);
1418*4882a593Smuzhiyun u8 hdmi_int1 = i2c_rd8(sd, HDMI_INT1);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun if (hdmi_int0 & MASK_I_MISC)
1421*4882a593Smuzhiyun tc358743_hdmi_misc_int_handler(sd, handled);
1422*4882a593Smuzhiyun if (hdmi_int1 & MASK_I_CBIT)
1423*4882a593Smuzhiyun tc358743_hdmi_cbit_int_handler(sd, handled);
1424*4882a593Smuzhiyun if (hdmi_int1 & MASK_I_CLK)
1425*4882a593Smuzhiyun tc358743_hdmi_clk_int_handler(sd, handled);
1426*4882a593Smuzhiyun if (hdmi_int1 & MASK_I_SYS)
1427*4882a593Smuzhiyun tc358743_hdmi_sys_int_handler(sd, handled);
1428*4882a593Smuzhiyun if (hdmi_int1 & MASK_I_AUD)
1429*4882a593Smuzhiyun tc358743_hdmi_audio_int_handler(sd, handled);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun i2c_wr16(sd, INTSTATUS, MASK_HDMI_INT);
1432*4882a593Smuzhiyun intstatus &= ~MASK_HDMI_INT;
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_TC358743_CEC
1436*4882a593Smuzhiyun if (intstatus & (MASK_CEC_RINT | MASK_CEC_TINT)) {
1437*4882a593Smuzhiyun tc358743_cec_handler(sd, intstatus, handled);
1438*4882a593Smuzhiyun i2c_wr16(sd, INTSTATUS,
1439*4882a593Smuzhiyun intstatus & (MASK_CEC_RINT | MASK_CEC_TINT));
1440*4882a593Smuzhiyun intstatus &= ~(MASK_CEC_RINT | MASK_CEC_TINT);
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun #endif
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun if (intstatus & MASK_CSI_INT) {
1445*4882a593Smuzhiyun u32 csi_int = i2c_rd32(sd, CSI_INT);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun if (csi_int & MASK_INTER)
1448*4882a593Smuzhiyun tc358743_csi_err_int_handler(sd, handled);
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun i2c_wr16(sd, INTSTATUS, MASK_CSI_INT);
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun intstatus = i2c_rd16(sd, INTSTATUS);
1454*4882a593Smuzhiyun if (intstatus) {
1455*4882a593Smuzhiyun v4l2_dbg(1, debug, sd,
1456*4882a593Smuzhiyun "%s: Unhandled IntStatus interrupts: 0x%02x\n",
1457*4882a593Smuzhiyun __func__, intstatus);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun return 0;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
tc358743_irq_handler(int irq,void * dev_id)1463*4882a593Smuzhiyun static irqreturn_t tc358743_irq_handler(int irq, void *dev_id)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun struct tc358743_state *state = dev_id;
1466*4882a593Smuzhiyun bool handled = false;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun tc358743_isr(&state->sd, 0, &handled);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun return handled ? IRQ_HANDLED : IRQ_NONE;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
tc358743_irq_poll_timer(struct timer_list * t)1473*4882a593Smuzhiyun static void tc358743_irq_poll_timer(struct timer_list *t)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun struct tc358743_state *state = from_timer(state, t, timer);
1476*4882a593Smuzhiyun unsigned int msecs;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun schedule_work(&state->work_i2c_poll);
1479*4882a593Smuzhiyun /*
1480*4882a593Smuzhiyun * If CEC is present, then we need to poll more frequently,
1481*4882a593Smuzhiyun * otherwise we will miss CEC messages.
1482*4882a593Smuzhiyun */
1483*4882a593Smuzhiyun msecs = state->cec_adap ? POLL_INTERVAL_CEC_MS : POLL_INTERVAL_MS;
1484*4882a593Smuzhiyun mod_timer(&state->timer, jiffies + msecs_to_jiffies(msecs));
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
tc358743_work_i2c_poll(struct work_struct * work)1487*4882a593Smuzhiyun static void tc358743_work_i2c_poll(struct work_struct *work)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun struct tc358743_state *state = container_of(work,
1490*4882a593Smuzhiyun struct tc358743_state, work_i2c_poll);
1491*4882a593Smuzhiyun bool handled;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun tc358743_isr(&state->sd, 0, &handled);
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
tc358743_subscribe_event(struct v4l2_subdev * sd,struct v4l2_fh * fh,struct v4l2_event_subscription * sub)1496*4882a593Smuzhiyun static int tc358743_subscribe_event(struct v4l2_subdev *sd, struct v4l2_fh *fh,
1497*4882a593Smuzhiyun struct v4l2_event_subscription *sub)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun switch (sub->type) {
1500*4882a593Smuzhiyun case V4L2_EVENT_SOURCE_CHANGE:
1501*4882a593Smuzhiyun return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
1502*4882a593Smuzhiyun case V4L2_EVENT_CTRL:
1503*4882a593Smuzhiyun return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
1504*4882a593Smuzhiyun default:
1505*4882a593Smuzhiyun return -EINVAL;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun /* --------------- VIDEO OPS --------------- */
1510*4882a593Smuzhiyun
tc358743_g_input_status(struct v4l2_subdev * sd,u32 * status)1511*4882a593Smuzhiyun static int tc358743_g_input_status(struct v4l2_subdev *sd, u32 *status)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun *status = 0;
1514*4882a593Smuzhiyun *status |= no_signal(sd) ? V4L2_IN_ST_NO_SIGNAL : 0;
1515*4882a593Smuzhiyun *status |= no_sync(sd) ? V4L2_IN_ST_NO_SYNC : 0;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: status = 0x%x\n", __func__, *status);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun return 0;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
tc358743_s_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1522*4882a593Smuzhiyun static int tc358743_s_dv_timings(struct v4l2_subdev *sd,
1523*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun if (!timings)
1528*4882a593Smuzhiyun return -EINVAL;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun if (debug)
1531*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "tc358743_s_dv_timings: ",
1532*4882a593Smuzhiyun timings, false);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun if (v4l2_match_dv_timings(&state->timings, timings, 0, false)) {
1535*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
1536*4882a593Smuzhiyun return 0;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun if (!v4l2_valid_dv_timings(timings,
1540*4882a593Smuzhiyun &tc358743_timings_cap, NULL, NULL)) {
1541*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: timings out of range\n", __func__);
1542*4882a593Smuzhiyun return -ERANGE;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun state->timings = *timings;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun enable_stream(sd, false);
1548*4882a593Smuzhiyun tc358743_set_pll(sd);
1549*4882a593Smuzhiyun tc358743_set_csi(sd);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun return 0;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
tc358743_g_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1554*4882a593Smuzhiyun static int tc358743_g_dv_timings(struct v4l2_subdev *sd,
1555*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun *timings = state->timings;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun return 0;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
tc358743_enum_dv_timings(struct v4l2_subdev * sd,struct v4l2_enum_dv_timings * timings)1564*4882a593Smuzhiyun static int tc358743_enum_dv_timings(struct v4l2_subdev *sd,
1565*4882a593Smuzhiyun struct v4l2_enum_dv_timings *timings)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun if (timings->pad != 0)
1568*4882a593Smuzhiyun return -EINVAL;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun return v4l2_enum_dv_timings_cap(timings,
1571*4882a593Smuzhiyun &tc358743_timings_cap, NULL, NULL);
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun
tc358743_query_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1574*4882a593Smuzhiyun static int tc358743_query_dv_timings(struct v4l2_subdev *sd,
1575*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun int ret;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun ret = tc358743_get_detected_timings(sd, timings);
1580*4882a593Smuzhiyun if (ret)
1581*4882a593Smuzhiyun return ret;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun if (debug)
1584*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "tc358743_query_dv_timings: ",
1585*4882a593Smuzhiyun timings, false);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun if (!v4l2_valid_dv_timings(timings,
1588*4882a593Smuzhiyun &tc358743_timings_cap, NULL, NULL)) {
1589*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: timings out of range\n", __func__);
1590*4882a593Smuzhiyun return -ERANGE;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun return 0;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
tc358743_dv_timings_cap(struct v4l2_subdev * sd,struct v4l2_dv_timings_cap * cap)1596*4882a593Smuzhiyun static int tc358743_dv_timings_cap(struct v4l2_subdev *sd,
1597*4882a593Smuzhiyun struct v4l2_dv_timings_cap *cap)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun if (cap->pad != 0)
1600*4882a593Smuzhiyun return -EINVAL;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun *cap = tc358743_timings_cap;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun return 0;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
tc358743_get_mbus_config(struct v4l2_subdev * sd,unsigned int pad,struct v4l2_mbus_config * cfg)1607*4882a593Smuzhiyun static int tc358743_get_mbus_config(struct v4l2_subdev *sd,
1608*4882a593Smuzhiyun unsigned int pad,
1609*4882a593Smuzhiyun struct v4l2_mbus_config *cfg)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun cfg->type = V4L2_MBUS_CSI2_DPHY;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun /* Support for non-continuous CSI-2 clock is missing in the driver */
1616*4882a593Smuzhiyun cfg->flags = V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun switch (state->csi_lanes_in_use) {
1619*4882a593Smuzhiyun case 1:
1620*4882a593Smuzhiyun cfg->flags |= V4L2_MBUS_CSI2_1_LANE;
1621*4882a593Smuzhiyun break;
1622*4882a593Smuzhiyun case 2:
1623*4882a593Smuzhiyun cfg->flags |= V4L2_MBUS_CSI2_2_LANE;
1624*4882a593Smuzhiyun break;
1625*4882a593Smuzhiyun case 3:
1626*4882a593Smuzhiyun cfg->flags |= V4L2_MBUS_CSI2_3_LANE;
1627*4882a593Smuzhiyun break;
1628*4882a593Smuzhiyun case 4:
1629*4882a593Smuzhiyun cfg->flags |= V4L2_MBUS_CSI2_4_LANE;
1630*4882a593Smuzhiyun break;
1631*4882a593Smuzhiyun default:
1632*4882a593Smuzhiyun return -EINVAL;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun return 0;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
tc358743_s_stream(struct v4l2_subdev * sd,int enable)1638*4882a593Smuzhiyun static int tc358743_s_stream(struct v4l2_subdev *sd, int enable)
1639*4882a593Smuzhiyun {
1640*4882a593Smuzhiyun enable_stream(sd, enable);
1641*4882a593Smuzhiyun if (!enable) {
1642*4882a593Smuzhiyun /* Put all lanes in LP-11 state (STOPSTATE) */
1643*4882a593Smuzhiyun tc358743_set_csi(sd);
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun return 0;
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun /* --------------- PAD OPS --------------- */
1650*4882a593Smuzhiyun
tc358743_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1651*4882a593Smuzhiyun static int tc358743_enum_mbus_code(struct v4l2_subdev *sd,
1652*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1653*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun switch (code->index) {
1656*4882a593Smuzhiyun case 0:
1657*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_RGB888_1X24;
1658*4882a593Smuzhiyun break;
1659*4882a593Smuzhiyun case 1:
1660*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_UYVY8_1X16;
1661*4882a593Smuzhiyun break;
1662*4882a593Smuzhiyun default:
1663*4882a593Smuzhiyun return -EINVAL;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun return 0;
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun
tc358743_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)1668*4882a593Smuzhiyun static int tc358743_get_fmt(struct v4l2_subdev *sd,
1669*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1670*4882a593Smuzhiyun struct v4l2_subdev_format *format)
1671*4882a593Smuzhiyun {
1672*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
1673*4882a593Smuzhiyun u8 vi_rep = i2c_rd8(sd, VI_REP);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun if (format->pad != 0)
1676*4882a593Smuzhiyun return -EINVAL;
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun format->format.code = state->mbus_fmt_code;
1679*4882a593Smuzhiyun format->format.width = state->timings.bt.width;
1680*4882a593Smuzhiyun format->format.height = state->timings.bt.height;
1681*4882a593Smuzhiyun format->format.field = V4L2_FIELD_NONE;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun switch (vi_rep & MASK_VOUT_COLOR_SEL) {
1684*4882a593Smuzhiyun case MASK_VOUT_COLOR_RGB_FULL:
1685*4882a593Smuzhiyun case MASK_VOUT_COLOR_RGB_LIMITED:
1686*4882a593Smuzhiyun format->format.colorspace = V4L2_COLORSPACE_SRGB;
1687*4882a593Smuzhiyun break;
1688*4882a593Smuzhiyun case MASK_VOUT_COLOR_601_YCBCR_LIMITED:
1689*4882a593Smuzhiyun case MASK_VOUT_COLOR_601_YCBCR_FULL:
1690*4882a593Smuzhiyun format->format.colorspace = V4L2_COLORSPACE_SMPTE170M;
1691*4882a593Smuzhiyun break;
1692*4882a593Smuzhiyun case MASK_VOUT_COLOR_709_YCBCR_FULL:
1693*4882a593Smuzhiyun case MASK_VOUT_COLOR_709_YCBCR_LIMITED:
1694*4882a593Smuzhiyun format->format.colorspace = V4L2_COLORSPACE_REC709;
1695*4882a593Smuzhiyun break;
1696*4882a593Smuzhiyun default:
1697*4882a593Smuzhiyun format->format.colorspace = 0;
1698*4882a593Smuzhiyun break;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun return 0;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
tc358743_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)1704*4882a593Smuzhiyun static int tc358743_set_fmt(struct v4l2_subdev *sd,
1705*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1706*4882a593Smuzhiyun struct v4l2_subdev_format *format)
1707*4882a593Smuzhiyun {
1708*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun u32 code = format->format.code; /* is overwritten by get_fmt */
1711*4882a593Smuzhiyun int ret = tc358743_get_fmt(sd, cfg, format);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun format->format.code = code;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun if (ret)
1716*4882a593Smuzhiyun return ret;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun switch (code) {
1719*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X24:
1720*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
1721*4882a593Smuzhiyun break;
1722*4882a593Smuzhiyun default:
1723*4882a593Smuzhiyun return -EINVAL;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY)
1727*4882a593Smuzhiyun return 0;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun state->mbus_fmt_code = format->format.code;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun enable_stream(sd, false);
1732*4882a593Smuzhiyun tc358743_set_pll(sd);
1733*4882a593Smuzhiyun tc358743_set_csi(sd);
1734*4882a593Smuzhiyun tc358743_set_csi_color_space(sd);
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun return 0;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
tc358743_g_edid(struct v4l2_subdev * sd,struct v4l2_subdev_edid * edid)1739*4882a593Smuzhiyun static int tc358743_g_edid(struct v4l2_subdev *sd,
1740*4882a593Smuzhiyun struct v4l2_subdev_edid *edid)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun memset(edid->reserved, 0, sizeof(edid->reserved));
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun if (edid->pad != 0)
1747*4882a593Smuzhiyun return -EINVAL;
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun if (edid->start_block == 0 && edid->blocks == 0) {
1750*4882a593Smuzhiyun edid->blocks = state->edid_blocks_written;
1751*4882a593Smuzhiyun return 0;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun if (state->edid_blocks_written == 0)
1755*4882a593Smuzhiyun return -ENODATA;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun if (edid->start_block >= state->edid_blocks_written ||
1758*4882a593Smuzhiyun edid->blocks == 0)
1759*4882a593Smuzhiyun return -EINVAL;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun if (edid->start_block + edid->blocks > state->edid_blocks_written)
1762*4882a593Smuzhiyun edid->blocks = state->edid_blocks_written - edid->start_block;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun i2c_rd(sd, EDID_RAM + (edid->start_block * EDID_BLOCK_SIZE), edid->edid,
1765*4882a593Smuzhiyun edid->blocks * EDID_BLOCK_SIZE);
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun return 0;
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun
tc358743_s_edid(struct v4l2_subdev * sd,struct v4l2_subdev_edid * edid)1770*4882a593Smuzhiyun static int tc358743_s_edid(struct v4l2_subdev *sd,
1771*4882a593Smuzhiyun struct v4l2_subdev_edid *edid)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
1774*4882a593Smuzhiyun u16 edid_len = edid->blocks * EDID_BLOCK_SIZE;
1775*4882a593Smuzhiyun u16 pa;
1776*4882a593Smuzhiyun int err;
1777*4882a593Smuzhiyun int i;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s, pad %d, start block %d, blocks %d\n",
1780*4882a593Smuzhiyun __func__, edid->pad, edid->start_block, edid->blocks);
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun memset(edid->reserved, 0, sizeof(edid->reserved));
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun if (edid->pad != 0)
1785*4882a593Smuzhiyun return -EINVAL;
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun if (edid->start_block != 0)
1788*4882a593Smuzhiyun return -EINVAL;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun if (edid->blocks > EDID_NUM_BLOCKS_MAX) {
1791*4882a593Smuzhiyun edid->blocks = EDID_NUM_BLOCKS_MAX;
1792*4882a593Smuzhiyun return -E2BIG;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun pa = cec_get_edid_phys_addr(edid->edid, edid->blocks * 128, NULL);
1795*4882a593Smuzhiyun err = v4l2_phys_addr_validate(pa, &pa, NULL);
1796*4882a593Smuzhiyun if (err)
1797*4882a593Smuzhiyun return err;
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun cec_phys_addr_invalidate(state->cec_adap);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun tc358743_disable_edid(sd);
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun i2c_wr8(sd, EDID_LEN1, edid_len & 0xff);
1804*4882a593Smuzhiyun i2c_wr8(sd, EDID_LEN2, edid_len >> 8);
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun if (edid->blocks == 0) {
1807*4882a593Smuzhiyun state->edid_blocks_written = 0;
1808*4882a593Smuzhiyun return 0;
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun for (i = 0; i < edid_len; i += EDID_BLOCK_SIZE)
1812*4882a593Smuzhiyun i2c_wr(sd, EDID_RAM + i, edid->edid + i, EDID_BLOCK_SIZE);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun state->edid_blocks_written = edid->blocks;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun cec_s_phys_addr(state->cec_adap, pa, false);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun if (tx_5v_power_present(sd))
1819*4882a593Smuzhiyun tc358743_enable_edid(sd);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun return 0;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops tc358743_core_ops = {
1827*4882a593Smuzhiyun .log_status = tc358743_log_status,
1828*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
1829*4882a593Smuzhiyun .g_register = tc358743_g_register,
1830*4882a593Smuzhiyun .s_register = tc358743_s_register,
1831*4882a593Smuzhiyun #endif
1832*4882a593Smuzhiyun .interrupt_service_routine = tc358743_isr,
1833*4882a593Smuzhiyun .subscribe_event = tc358743_subscribe_event,
1834*4882a593Smuzhiyun .unsubscribe_event = v4l2_event_subdev_unsubscribe,
1835*4882a593Smuzhiyun };
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops tc358743_video_ops = {
1838*4882a593Smuzhiyun .g_input_status = tc358743_g_input_status,
1839*4882a593Smuzhiyun .s_dv_timings = tc358743_s_dv_timings,
1840*4882a593Smuzhiyun .g_dv_timings = tc358743_g_dv_timings,
1841*4882a593Smuzhiyun .query_dv_timings = tc358743_query_dv_timings,
1842*4882a593Smuzhiyun .s_stream = tc358743_s_stream,
1843*4882a593Smuzhiyun };
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops tc358743_pad_ops = {
1846*4882a593Smuzhiyun .enum_mbus_code = tc358743_enum_mbus_code,
1847*4882a593Smuzhiyun .set_fmt = tc358743_set_fmt,
1848*4882a593Smuzhiyun .get_fmt = tc358743_get_fmt,
1849*4882a593Smuzhiyun .get_edid = tc358743_g_edid,
1850*4882a593Smuzhiyun .set_edid = tc358743_s_edid,
1851*4882a593Smuzhiyun .enum_dv_timings = tc358743_enum_dv_timings,
1852*4882a593Smuzhiyun .dv_timings_cap = tc358743_dv_timings_cap,
1853*4882a593Smuzhiyun .get_mbus_config = tc358743_get_mbus_config,
1854*4882a593Smuzhiyun };
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun static const struct v4l2_subdev_ops tc358743_ops = {
1857*4882a593Smuzhiyun .core = &tc358743_core_ops,
1858*4882a593Smuzhiyun .video = &tc358743_video_ops,
1859*4882a593Smuzhiyun .pad = &tc358743_pad_ops,
1860*4882a593Smuzhiyun };
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun /* --------------- CUSTOM CTRLS --------------- */
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun static const struct v4l2_ctrl_config tc358743_ctrl_audio_sampling_rate = {
1865*4882a593Smuzhiyun .id = TC358743_CID_AUDIO_SAMPLING_RATE,
1866*4882a593Smuzhiyun .name = "Audio sampling rate",
1867*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_INTEGER,
1868*4882a593Smuzhiyun .min = 0,
1869*4882a593Smuzhiyun .max = 768000,
1870*4882a593Smuzhiyun .step = 1,
1871*4882a593Smuzhiyun .def = 0,
1872*4882a593Smuzhiyun .flags = V4L2_CTRL_FLAG_READ_ONLY,
1873*4882a593Smuzhiyun };
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun static const struct v4l2_ctrl_config tc358743_ctrl_audio_present = {
1876*4882a593Smuzhiyun .id = TC358743_CID_AUDIO_PRESENT,
1877*4882a593Smuzhiyun .name = "Audio present",
1878*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_BOOLEAN,
1879*4882a593Smuzhiyun .min = 0,
1880*4882a593Smuzhiyun .max = 1,
1881*4882a593Smuzhiyun .step = 1,
1882*4882a593Smuzhiyun .def = 0,
1883*4882a593Smuzhiyun .flags = V4L2_CTRL_FLAG_READ_ONLY,
1884*4882a593Smuzhiyun };
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun /* --------------- PROBE / REMOVE --------------- */
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun #ifdef CONFIG_OF
tc358743_gpio_reset(struct tc358743_state * state)1889*4882a593Smuzhiyun static void tc358743_gpio_reset(struct tc358743_state *state)
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun usleep_range(5000, 10000);
1892*4882a593Smuzhiyun gpiod_set_value(state->reset_gpio, 1);
1893*4882a593Smuzhiyun usleep_range(1000, 2000);
1894*4882a593Smuzhiyun gpiod_set_value(state->reset_gpio, 0);
1895*4882a593Smuzhiyun msleep(20);
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun
tc358743_probe_of(struct tc358743_state * state)1898*4882a593Smuzhiyun static int tc358743_probe_of(struct tc358743_state *state)
1899*4882a593Smuzhiyun {
1900*4882a593Smuzhiyun struct device *dev = &state->i2c_client->dev;
1901*4882a593Smuzhiyun struct v4l2_fwnode_endpoint endpoint = { .bus_type = 0 };
1902*4882a593Smuzhiyun struct device_node *ep;
1903*4882a593Smuzhiyun struct clk *refclk;
1904*4882a593Smuzhiyun u32 bps_pr_lane;
1905*4882a593Smuzhiyun int ret;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun refclk = devm_clk_get(dev, "refclk");
1908*4882a593Smuzhiyun if (IS_ERR(refclk)) {
1909*4882a593Smuzhiyun if (PTR_ERR(refclk) != -EPROBE_DEFER)
1910*4882a593Smuzhiyun dev_err(dev, "failed to get refclk: %ld\n",
1911*4882a593Smuzhiyun PTR_ERR(refclk));
1912*4882a593Smuzhiyun return PTR_ERR(refclk);
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun ep = of_graph_get_next_endpoint(dev->of_node, NULL);
1916*4882a593Smuzhiyun if (!ep) {
1917*4882a593Smuzhiyun dev_err(dev, "missing endpoint node\n");
1918*4882a593Smuzhiyun return -EINVAL;
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_alloc_parse(of_fwnode_handle(ep), &endpoint);
1922*4882a593Smuzhiyun if (ret) {
1923*4882a593Smuzhiyun dev_err(dev, "failed to parse endpoint\n");
1924*4882a593Smuzhiyun goto put_node;
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun if (endpoint.bus_type != V4L2_MBUS_CSI2_DPHY ||
1928*4882a593Smuzhiyun endpoint.bus.mipi_csi2.num_data_lanes == 0 ||
1929*4882a593Smuzhiyun endpoint.nr_of_link_frequencies == 0) {
1930*4882a593Smuzhiyun dev_err(dev, "missing CSI-2 properties in endpoint\n");
1931*4882a593Smuzhiyun ret = -EINVAL;
1932*4882a593Smuzhiyun goto free_endpoint;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun if (endpoint.bus.mipi_csi2.num_data_lanes > 4) {
1936*4882a593Smuzhiyun dev_err(dev, "invalid number of lanes\n");
1937*4882a593Smuzhiyun ret = -EINVAL;
1938*4882a593Smuzhiyun goto free_endpoint;
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun state->bus = endpoint.bus.mipi_csi2;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun ret = clk_prepare_enable(refclk);
1944*4882a593Smuzhiyun if (ret) {
1945*4882a593Smuzhiyun dev_err(dev, "Failed! to enable clock\n");
1946*4882a593Smuzhiyun goto free_endpoint;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun state->pdata.refclk_hz = clk_get_rate(refclk);
1950*4882a593Smuzhiyun state->pdata.ddc5v_delay = DDC5V_DELAY_100_MS;
1951*4882a593Smuzhiyun state->pdata.enable_hdcp = false;
1952*4882a593Smuzhiyun /* A FIFO level of 16 should be enough for 2-lane 720p60 at 594 MHz. */
1953*4882a593Smuzhiyun state->pdata.fifo_level = 16;
1954*4882a593Smuzhiyun /*
1955*4882a593Smuzhiyun * The PLL input clock is obtained by dividing refclk by pll_prd.
1956*4882a593Smuzhiyun * It must be between 6 MHz and 40 MHz, lower frequency is better.
1957*4882a593Smuzhiyun */
1958*4882a593Smuzhiyun switch (state->pdata.refclk_hz) {
1959*4882a593Smuzhiyun case 26000000:
1960*4882a593Smuzhiyun case 27000000:
1961*4882a593Smuzhiyun case 42000000:
1962*4882a593Smuzhiyun state->pdata.pll_prd = state->pdata.refclk_hz / 6000000;
1963*4882a593Smuzhiyun break;
1964*4882a593Smuzhiyun default:
1965*4882a593Smuzhiyun dev_err(dev, "unsupported refclk rate: %u Hz\n",
1966*4882a593Smuzhiyun state->pdata.refclk_hz);
1967*4882a593Smuzhiyun goto disable_clk;
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun /*
1971*4882a593Smuzhiyun * The CSI bps per lane must be between 62.5 Mbps and 1 Gbps.
1972*4882a593Smuzhiyun * The default is 594 Mbps for 4-lane 1080p60 or 2-lane 720p60.
1973*4882a593Smuzhiyun */
1974*4882a593Smuzhiyun bps_pr_lane = 2 * endpoint.link_frequencies[0];
1975*4882a593Smuzhiyun if (bps_pr_lane < 62500000U || bps_pr_lane > 1000000000U) {
1976*4882a593Smuzhiyun dev_err(dev, "unsupported bps per lane: %u bps\n", bps_pr_lane);
1977*4882a593Smuzhiyun ret = -EINVAL;
1978*4882a593Smuzhiyun goto disable_clk;
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun /* The CSI speed per lane is refclk / pll_prd * pll_fbd */
1982*4882a593Smuzhiyun state->pdata.pll_fbd = bps_pr_lane /
1983*4882a593Smuzhiyun state->pdata.refclk_hz * state->pdata.pll_prd;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun /*
1986*4882a593Smuzhiyun * FIXME: These timings are from REF_02 for 594 Mbps per lane (297 MHz
1987*4882a593Smuzhiyun * link frequency). In principle it should be possible to calculate
1988*4882a593Smuzhiyun * them based on link frequency and resolution.
1989*4882a593Smuzhiyun */
1990*4882a593Smuzhiyun if (bps_pr_lane != 594000000U)
1991*4882a593Smuzhiyun dev_warn(dev, "untested bps per lane: %u bps\n", bps_pr_lane);
1992*4882a593Smuzhiyun state->pdata.lineinitcnt = 0xe80;
1993*4882a593Smuzhiyun state->pdata.lptxtimecnt = 0x003;
1994*4882a593Smuzhiyun /* tclk-preparecnt: 3, tclk-zerocnt: 20 */
1995*4882a593Smuzhiyun state->pdata.tclk_headercnt = 0x1403;
1996*4882a593Smuzhiyun state->pdata.tclk_trailcnt = 0x00;
1997*4882a593Smuzhiyun /* ths-preparecnt: 3, ths-zerocnt: 1 */
1998*4882a593Smuzhiyun state->pdata.ths_headercnt = 0x0103;
1999*4882a593Smuzhiyun state->pdata.twakeup = 0x4882;
2000*4882a593Smuzhiyun state->pdata.tclk_postcnt = 0x008;
2001*4882a593Smuzhiyun state->pdata.ths_trailcnt = 0x2;
2002*4882a593Smuzhiyun state->pdata.hstxvregcnt = 0;
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun state->reset_gpio = devm_gpiod_get_optional(dev, "reset",
2005*4882a593Smuzhiyun GPIOD_OUT_LOW);
2006*4882a593Smuzhiyun if (IS_ERR(state->reset_gpio)) {
2007*4882a593Smuzhiyun dev_err(dev, "failed to get reset gpio\n");
2008*4882a593Smuzhiyun ret = PTR_ERR(state->reset_gpio);
2009*4882a593Smuzhiyun goto disable_clk;
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun if (state->reset_gpio)
2013*4882a593Smuzhiyun tc358743_gpio_reset(state);
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun ret = 0;
2016*4882a593Smuzhiyun goto free_endpoint;
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun disable_clk:
2019*4882a593Smuzhiyun clk_disable_unprepare(refclk);
2020*4882a593Smuzhiyun free_endpoint:
2021*4882a593Smuzhiyun v4l2_fwnode_endpoint_free(&endpoint);
2022*4882a593Smuzhiyun put_node:
2023*4882a593Smuzhiyun of_node_put(ep);
2024*4882a593Smuzhiyun return ret;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun #else
tc358743_probe_of(struct tc358743_state * state)2027*4882a593Smuzhiyun static inline int tc358743_probe_of(struct tc358743_state *state)
2028*4882a593Smuzhiyun {
2029*4882a593Smuzhiyun return -ENODEV;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun #endif
2032*4882a593Smuzhiyun
tc358743_probe(struct i2c_client * client)2033*4882a593Smuzhiyun static int tc358743_probe(struct i2c_client *client)
2034*4882a593Smuzhiyun {
2035*4882a593Smuzhiyun static struct v4l2_dv_timings default_timing =
2036*4882a593Smuzhiyun V4L2_DV_BT_CEA_640X480P59_94;
2037*4882a593Smuzhiyun struct tc358743_state *state;
2038*4882a593Smuzhiyun struct tc358743_platform_data *pdata = client->dev.platform_data;
2039*4882a593Smuzhiyun struct v4l2_subdev *sd;
2040*4882a593Smuzhiyun u16 irq_mask = MASK_HDMI_MSK | MASK_CSI_MSK;
2041*4882a593Smuzhiyun int err;
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
2044*4882a593Smuzhiyun return -EIO;
2045*4882a593Smuzhiyun v4l_dbg(1, debug, client, "chip found @ 0x%x (%s)\n",
2046*4882a593Smuzhiyun client->addr << 1, client->adapter->name);
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun state = devm_kzalloc(&client->dev, sizeof(struct tc358743_state),
2049*4882a593Smuzhiyun GFP_KERNEL);
2050*4882a593Smuzhiyun if (!state)
2051*4882a593Smuzhiyun return -ENOMEM;
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun state->i2c_client = client;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun /* platform data */
2056*4882a593Smuzhiyun if (pdata) {
2057*4882a593Smuzhiyun state->pdata = *pdata;
2058*4882a593Smuzhiyun state->bus.flags = V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
2059*4882a593Smuzhiyun } else {
2060*4882a593Smuzhiyun err = tc358743_probe_of(state);
2061*4882a593Smuzhiyun if (err == -ENODEV)
2062*4882a593Smuzhiyun v4l_err(client, "No platform data!\n");
2063*4882a593Smuzhiyun if (err)
2064*4882a593Smuzhiyun return err;
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun sd = &state->sd;
2068*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &tc358743_ops);
2069*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun /* i2c access */
2072*4882a593Smuzhiyun if ((i2c_rd16(sd, CHIPID) & MASK_CHIPID) != 0) {
2073*4882a593Smuzhiyun v4l2_info(sd, "not a TC358743 on address 0x%x\n",
2074*4882a593Smuzhiyun client->addr << 1);
2075*4882a593Smuzhiyun return -ENODEV;
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun /* control handlers */
2079*4882a593Smuzhiyun v4l2_ctrl_handler_init(&state->hdl, 3);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(&state->hdl, NULL,
2082*4882a593Smuzhiyun V4L2_CID_DV_RX_POWER_PRESENT, 0, 1, 0, 0);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun /* custom controls */
2085*4882a593Smuzhiyun state->audio_sampling_rate_ctrl = v4l2_ctrl_new_custom(&state->hdl,
2086*4882a593Smuzhiyun &tc358743_ctrl_audio_sampling_rate, NULL);
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun state->audio_present_ctrl = v4l2_ctrl_new_custom(&state->hdl,
2089*4882a593Smuzhiyun &tc358743_ctrl_audio_present, NULL);
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun sd->ctrl_handler = &state->hdl;
2092*4882a593Smuzhiyun if (state->hdl.error) {
2093*4882a593Smuzhiyun err = state->hdl.error;
2094*4882a593Smuzhiyun goto err_hdl;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun if (tc358743_update_controls(sd)) {
2098*4882a593Smuzhiyun err = -ENODEV;
2099*4882a593Smuzhiyun goto err_hdl;
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun state->pad.flags = MEDIA_PAD_FL_SOURCE;
2103*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_VID_IF_BRIDGE;
2104*4882a593Smuzhiyun err = media_entity_pads_init(&sd->entity, 1, &state->pad);
2105*4882a593Smuzhiyun if (err < 0)
2106*4882a593Smuzhiyun goto err_hdl;
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun state->mbus_fmt_code = MEDIA_BUS_FMT_RGB888_1X24;
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun sd->dev = &client->dev;
2111*4882a593Smuzhiyun err = v4l2_async_register_subdev(sd);
2112*4882a593Smuzhiyun if (err < 0)
2113*4882a593Smuzhiyun goto err_hdl;
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun mutex_init(&state->confctl_mutex);
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
2118*4882a593Smuzhiyun tc358743_delayed_work_enable_hotplug);
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_TC358743_CEC
2121*4882a593Smuzhiyun state->cec_adap = cec_allocate_adapter(&tc358743_cec_adap_ops,
2122*4882a593Smuzhiyun state, dev_name(&client->dev),
2123*4882a593Smuzhiyun CEC_CAP_DEFAULTS | CEC_CAP_MONITOR_ALL, CEC_MAX_LOG_ADDRS);
2124*4882a593Smuzhiyun if (IS_ERR(state->cec_adap)) {
2125*4882a593Smuzhiyun err = PTR_ERR(state->cec_adap);
2126*4882a593Smuzhiyun goto err_hdl;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun irq_mask |= MASK_CEC_RMSK | MASK_CEC_TMSK;
2129*4882a593Smuzhiyun #endif
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun tc358743_initial_setup(sd);
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun tc358743_s_dv_timings(sd, &default_timing);
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun tc358743_set_csi_color_space(sd);
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun tc358743_init_interrupts(sd);
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun if (state->i2c_client->irq) {
2140*4882a593Smuzhiyun err = devm_request_threaded_irq(&client->dev,
2141*4882a593Smuzhiyun state->i2c_client->irq,
2142*4882a593Smuzhiyun NULL, tc358743_irq_handler,
2143*4882a593Smuzhiyun IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
2144*4882a593Smuzhiyun "tc358743", state);
2145*4882a593Smuzhiyun if (err)
2146*4882a593Smuzhiyun goto err_work_queues;
2147*4882a593Smuzhiyun } else {
2148*4882a593Smuzhiyun INIT_WORK(&state->work_i2c_poll,
2149*4882a593Smuzhiyun tc358743_work_i2c_poll);
2150*4882a593Smuzhiyun timer_setup(&state->timer, tc358743_irq_poll_timer, 0);
2151*4882a593Smuzhiyun state->timer.expires = jiffies +
2152*4882a593Smuzhiyun msecs_to_jiffies(POLL_INTERVAL_MS);
2153*4882a593Smuzhiyun add_timer(&state->timer);
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun err = cec_register_adapter(state->cec_adap, &client->dev);
2157*4882a593Smuzhiyun if (err < 0) {
2158*4882a593Smuzhiyun pr_err("%s: failed to register the cec device\n", __func__);
2159*4882a593Smuzhiyun cec_delete_adapter(state->cec_adap);
2160*4882a593Smuzhiyun state->cec_adap = NULL;
2161*4882a593Smuzhiyun goto err_work_queues;
2162*4882a593Smuzhiyun }
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun tc358743_enable_interrupts(sd, tx_5v_power_present(sd));
2165*4882a593Smuzhiyun i2c_wr16(sd, INTMASK, ~irq_mask);
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun err = v4l2_ctrl_handler_setup(sd->ctrl_handler);
2168*4882a593Smuzhiyun if (err)
2169*4882a593Smuzhiyun goto err_work_queues;
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
2172*4882a593Smuzhiyun client->addr << 1, client->adapter->name);
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun return 0;
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun err_work_queues:
2177*4882a593Smuzhiyun cec_unregister_adapter(state->cec_adap);
2178*4882a593Smuzhiyun if (!state->i2c_client->irq)
2179*4882a593Smuzhiyun flush_work(&state->work_i2c_poll);
2180*4882a593Smuzhiyun cancel_delayed_work(&state->delayed_work_enable_hotplug);
2181*4882a593Smuzhiyun mutex_destroy(&state->confctl_mutex);
2182*4882a593Smuzhiyun err_hdl:
2183*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
2184*4882a593Smuzhiyun v4l2_ctrl_handler_free(&state->hdl);
2185*4882a593Smuzhiyun return err;
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun
tc358743_remove(struct i2c_client * client)2188*4882a593Smuzhiyun static int tc358743_remove(struct i2c_client *client)
2189*4882a593Smuzhiyun {
2190*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
2191*4882a593Smuzhiyun struct tc358743_state *state = to_state(sd);
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun if (!state->i2c_client->irq) {
2194*4882a593Smuzhiyun del_timer_sync(&state->timer);
2195*4882a593Smuzhiyun flush_work(&state->work_i2c_poll);
2196*4882a593Smuzhiyun }
2197*4882a593Smuzhiyun cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
2198*4882a593Smuzhiyun cec_unregister_adapter(state->cec_adap);
2199*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
2200*4882a593Smuzhiyun v4l2_device_unregister_subdev(sd);
2201*4882a593Smuzhiyun mutex_destroy(&state->confctl_mutex);
2202*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
2203*4882a593Smuzhiyun v4l2_ctrl_handler_free(&state->hdl);
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun return 0;
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun static const struct i2c_device_id tc358743_id[] = {
2209*4882a593Smuzhiyun {"tc358743", 0},
2210*4882a593Smuzhiyun {}
2211*4882a593Smuzhiyun };
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tc358743_id);
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
2216*4882a593Smuzhiyun static const struct of_device_id tc358743_of_match[] = {
2217*4882a593Smuzhiyun { .compatible = "toshiba,tc358743" },
2218*4882a593Smuzhiyun {},
2219*4882a593Smuzhiyun };
2220*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tc358743_of_match);
2221*4882a593Smuzhiyun #endif
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun static struct i2c_driver tc358743_driver = {
2224*4882a593Smuzhiyun .driver = {
2225*4882a593Smuzhiyun .name = "tc358743",
2226*4882a593Smuzhiyun .of_match_table = of_match_ptr(tc358743_of_match),
2227*4882a593Smuzhiyun },
2228*4882a593Smuzhiyun .probe_new = tc358743_probe,
2229*4882a593Smuzhiyun .remove = tc358743_remove,
2230*4882a593Smuzhiyun .id_table = tc358743_id,
2231*4882a593Smuzhiyun };
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun module_i2c_driver(tc358743_driver);
2234