1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for ST MIPID02 CSI-2 to PARALLEL bridge
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) STMicroelectronics SA 2019
6*4882a593Smuzhiyun * Authors: Mickael Guene <mickael.guene@st.com>
7*4882a593Smuzhiyun * for STMicroelectronics.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of_graph.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <media/v4l2-async.h>
20*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
21*4882a593Smuzhiyun #include <media/v4l2-device.h>
22*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
23*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define MIPID02_CLK_LANE_WR_REG1 0x01
26*4882a593Smuzhiyun #define MIPID02_CLK_LANE_REG1 0x02
27*4882a593Smuzhiyun #define MIPID02_CLK_LANE_REG3 0x04
28*4882a593Smuzhiyun #define MIPID02_DATA_LANE0_REG1 0x05
29*4882a593Smuzhiyun #define MIPID02_DATA_LANE0_REG2 0x06
30*4882a593Smuzhiyun #define MIPID02_DATA_LANE1_REG1 0x09
31*4882a593Smuzhiyun #define MIPID02_DATA_LANE1_REG2 0x0a
32*4882a593Smuzhiyun #define MIPID02_MODE_REG1 0x14
33*4882a593Smuzhiyun #define MIPID02_MODE_REG2 0x15
34*4882a593Smuzhiyun #define MIPID02_DATA_ID_RREG 0x17
35*4882a593Smuzhiyun #define MIPID02_DATA_SELECTION_CTRL 0x19
36*4882a593Smuzhiyun #define MIPID02_PIX_WIDTH_CTRL 0x1e
37*4882a593Smuzhiyun #define MIPID02_PIX_WIDTH_CTRL_EMB 0x1f
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Bits definition for MIPID02_CLK_LANE_REG1 */
40*4882a593Smuzhiyun #define CLK_ENABLE BIT(0)
41*4882a593Smuzhiyun /* Bits definition for MIPID02_CLK_LANE_REG3 */
42*4882a593Smuzhiyun #define CLK_MIPI_CSI BIT(1)
43*4882a593Smuzhiyun /* Bits definition for MIPID02_DATA_LANE0_REG1 */
44*4882a593Smuzhiyun #define DATA_ENABLE BIT(0)
45*4882a593Smuzhiyun /* Bits definition for MIPID02_DATA_LANEx_REG2 */
46*4882a593Smuzhiyun #define DATA_MIPI_CSI BIT(0)
47*4882a593Smuzhiyun /* Bits definition for MIPID02_MODE_REG1 */
48*4882a593Smuzhiyun #define MODE_DATA_SWAP BIT(2)
49*4882a593Smuzhiyun #define MODE_NO_BYPASS BIT(6)
50*4882a593Smuzhiyun /* Bits definition for MIPID02_MODE_REG2 */
51*4882a593Smuzhiyun #define MODE_HSYNC_ACTIVE_HIGH BIT(1)
52*4882a593Smuzhiyun #define MODE_VSYNC_ACTIVE_HIGH BIT(2)
53*4882a593Smuzhiyun /* Bits definition for MIPID02_DATA_SELECTION_CTRL */
54*4882a593Smuzhiyun #define SELECTION_MANUAL_DATA BIT(2)
55*4882a593Smuzhiyun #define SELECTION_MANUAL_WIDTH BIT(3)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static const u32 mipid02_supported_fmt_codes[] = {
58*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR8_1X8, MEDIA_BUS_FMT_SGBRG8_1X8,
59*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG8_1X8, MEDIA_BUS_FMT_SRGGB8_1X8,
60*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR10_1X10, MEDIA_BUS_FMT_SGBRG10_1X10,
61*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG10_1X10, MEDIA_BUS_FMT_SRGGB10_1X10,
62*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR12_1X12, MEDIA_BUS_FMT_SGBRG12_1X12,
63*4882a593Smuzhiyun MEDIA_BUS_FMT_SGRBG12_1X12, MEDIA_BUS_FMT_SRGGB12_1X12,
64*4882a593Smuzhiyun MEDIA_BUS_FMT_UYVY8_1X16, MEDIA_BUS_FMT_BGR888_1X24,
65*4882a593Smuzhiyun MEDIA_BUS_FMT_RGB565_2X8_LE, MEDIA_BUS_FMT_RGB565_2X8_BE,
66*4882a593Smuzhiyun MEDIA_BUS_FMT_YUYV8_2X8, MEDIA_BUS_FMT_UYVY8_2X8,
67*4882a593Smuzhiyun MEDIA_BUS_FMT_JPEG_1X8
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* regulator supplies */
71*4882a593Smuzhiyun static const char * const mipid02_supply_name[] = {
72*4882a593Smuzhiyun "VDDE", /* 1.8V digital I/O supply */
73*4882a593Smuzhiyun "VDDIN", /* 1V8 voltage regulator supply */
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define MIPID02_NUM_SUPPLIES ARRAY_SIZE(mipid02_supply_name)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define MIPID02_SINK_0 0
79*4882a593Smuzhiyun #define MIPID02_SINK_1 1
80*4882a593Smuzhiyun #define MIPID02_SOURCE 2
81*4882a593Smuzhiyun #define MIPID02_PAD_NB 3
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct mipid02_dev {
84*4882a593Smuzhiyun struct i2c_client *i2c_client;
85*4882a593Smuzhiyun struct regulator_bulk_data supplies[MIPID02_NUM_SUPPLIES];
86*4882a593Smuzhiyun struct v4l2_subdev sd;
87*4882a593Smuzhiyun struct media_pad pad[MIPID02_PAD_NB];
88*4882a593Smuzhiyun struct clk *xclk;
89*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
90*4882a593Smuzhiyun /* endpoints info */
91*4882a593Smuzhiyun struct v4l2_fwnode_endpoint rx;
92*4882a593Smuzhiyun u64 link_frequency;
93*4882a593Smuzhiyun struct v4l2_fwnode_endpoint tx;
94*4882a593Smuzhiyun /* remote source */
95*4882a593Smuzhiyun struct v4l2_async_subdev asd;
96*4882a593Smuzhiyun struct v4l2_async_notifier notifier;
97*4882a593Smuzhiyun struct v4l2_subdev *s_subdev;
98*4882a593Smuzhiyun /* registers */
99*4882a593Smuzhiyun struct {
100*4882a593Smuzhiyun u8 clk_lane_reg1;
101*4882a593Smuzhiyun u8 data_lane0_reg1;
102*4882a593Smuzhiyun u8 data_lane1_reg1;
103*4882a593Smuzhiyun u8 mode_reg1;
104*4882a593Smuzhiyun u8 mode_reg2;
105*4882a593Smuzhiyun u8 data_selection_ctrl;
106*4882a593Smuzhiyun u8 data_id_rreg;
107*4882a593Smuzhiyun u8 pix_width_ctrl;
108*4882a593Smuzhiyun u8 pix_width_ctrl_emb;
109*4882a593Smuzhiyun } r;
110*4882a593Smuzhiyun /* lock to protect all members below */
111*4882a593Smuzhiyun struct mutex lock;
112*4882a593Smuzhiyun bool streaming;
113*4882a593Smuzhiyun struct v4l2_mbus_framefmt fmt;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
bpp_from_code(__u32 code)116*4882a593Smuzhiyun static int bpp_from_code(__u32 code)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun switch (code) {
119*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR8_1X8:
120*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG8_1X8:
121*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG8_1X8:
122*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB8_1X8:
123*4882a593Smuzhiyun return 8;
124*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR10_1X10:
125*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG10_1X10:
126*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG10_1X10:
127*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB10_1X10:
128*4882a593Smuzhiyun return 10;
129*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR12_1X12:
130*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG12_1X12:
131*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG12_1X12:
132*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB12_1X12:
133*4882a593Smuzhiyun return 12;
134*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
135*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
136*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
137*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_2X8_LE:
138*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_2X8_BE:
139*4882a593Smuzhiyun return 16;
140*4882a593Smuzhiyun case MEDIA_BUS_FMT_BGR888_1X24:
141*4882a593Smuzhiyun return 24;
142*4882a593Smuzhiyun default:
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
data_type_from_code(__u32 code)147*4882a593Smuzhiyun static u8 data_type_from_code(__u32 code)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun switch (code) {
150*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR8_1X8:
151*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG8_1X8:
152*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG8_1X8:
153*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB8_1X8:
154*4882a593Smuzhiyun return 0x2a;
155*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR10_1X10:
156*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG10_1X10:
157*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG10_1X10:
158*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB10_1X10:
159*4882a593Smuzhiyun return 0x2b;
160*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR12_1X12:
161*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGBRG12_1X12:
162*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG12_1X12:
163*4882a593Smuzhiyun case MEDIA_BUS_FMT_SRGGB12_1X12:
164*4882a593Smuzhiyun return 0x2c;
165*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
166*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
167*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
168*4882a593Smuzhiyun return 0x1e;
169*4882a593Smuzhiyun case MEDIA_BUS_FMT_BGR888_1X24:
170*4882a593Smuzhiyun return 0x24;
171*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_2X8_LE:
172*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_2X8_BE:
173*4882a593Smuzhiyun return 0x22;
174*4882a593Smuzhiyun default:
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
init_format(struct v4l2_mbus_framefmt * fmt)179*4882a593Smuzhiyun static void init_format(struct v4l2_mbus_framefmt *fmt)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_SBGGR8_1X8;
182*4882a593Smuzhiyun fmt->field = V4L2_FIELD_NONE;
183*4882a593Smuzhiyun fmt->colorspace = V4L2_COLORSPACE_SRGB;
184*4882a593Smuzhiyun fmt->ycbcr_enc = V4L2_MAP_YCBCR_ENC_DEFAULT(V4L2_COLORSPACE_SRGB);
185*4882a593Smuzhiyun fmt->quantization = V4L2_QUANTIZATION_FULL_RANGE;
186*4882a593Smuzhiyun fmt->xfer_func = V4L2_MAP_XFER_FUNC_DEFAULT(V4L2_COLORSPACE_SRGB);
187*4882a593Smuzhiyun fmt->width = 640;
188*4882a593Smuzhiyun fmt->height = 480;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
get_fmt_code(__u32 code)191*4882a593Smuzhiyun static __u32 get_fmt_code(__u32 code)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun unsigned int i;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mipid02_supported_fmt_codes); i++) {
196*4882a593Smuzhiyun if (code == mipid02_supported_fmt_codes[i])
197*4882a593Smuzhiyun return code;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return mipid02_supported_fmt_codes[0];
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
serial_to_parallel_code(__u32 serial)203*4882a593Smuzhiyun static __u32 serial_to_parallel_code(__u32 serial)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun if (serial == MEDIA_BUS_FMT_UYVY8_1X16)
206*4882a593Smuzhiyun return MEDIA_BUS_FMT_UYVY8_2X8;
207*4882a593Smuzhiyun if (serial == MEDIA_BUS_FMT_BGR888_1X24)
208*4882a593Smuzhiyun return MEDIA_BUS_FMT_BGR888_3X8;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return serial;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
to_mipid02_dev(struct v4l2_subdev * sd)213*4882a593Smuzhiyun static inline struct mipid02_dev *to_mipid02_dev(struct v4l2_subdev *sd)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun return container_of(sd, struct mipid02_dev, sd);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
mipid02_read_reg(struct mipid02_dev * bridge,u16 reg,u8 * val)218*4882a593Smuzhiyun static int mipid02_read_reg(struct mipid02_dev *bridge, u16 reg, u8 *val)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
221*4882a593Smuzhiyun struct i2c_msg msg[2];
222*4882a593Smuzhiyun u8 buf[2];
223*4882a593Smuzhiyun int ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun buf[0] = reg >> 8;
226*4882a593Smuzhiyun buf[1] = reg & 0xff;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun msg[0].addr = client->addr;
229*4882a593Smuzhiyun msg[0].flags = client->flags;
230*4882a593Smuzhiyun msg[0].buf = buf;
231*4882a593Smuzhiyun msg[0].len = sizeof(buf);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun msg[1].addr = client->addr;
234*4882a593Smuzhiyun msg[1].flags = client->flags | I2C_M_RD;
235*4882a593Smuzhiyun msg[1].buf = val;
236*4882a593Smuzhiyun msg[1].len = 1;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msg, 2);
239*4882a593Smuzhiyun if (ret < 0) {
240*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: %x i2c_transfer, reg: %x => %d\n",
241*4882a593Smuzhiyun __func__, client->addr, reg, ret);
242*4882a593Smuzhiyun return ret;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
mipid02_write_reg(struct mipid02_dev * bridge,u16 reg,u8 val)248*4882a593Smuzhiyun static int mipid02_write_reg(struct mipid02_dev *bridge, u16 reg, u8 val)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
251*4882a593Smuzhiyun struct i2c_msg msg;
252*4882a593Smuzhiyun u8 buf[3];
253*4882a593Smuzhiyun int ret;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun buf[0] = reg >> 8;
256*4882a593Smuzhiyun buf[1] = reg & 0xff;
257*4882a593Smuzhiyun buf[2] = val;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun msg.addr = client->addr;
260*4882a593Smuzhiyun msg.flags = client->flags;
261*4882a593Smuzhiyun msg.buf = buf;
262*4882a593Smuzhiyun msg.len = sizeof(buf);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, &msg, 1);
265*4882a593Smuzhiyun if (ret < 0) {
266*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: i2c_transfer, reg: %x => %d\n",
267*4882a593Smuzhiyun __func__, reg, ret);
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
mipid02_get_regulators(struct mipid02_dev * bridge)274*4882a593Smuzhiyun static int mipid02_get_regulators(struct mipid02_dev *bridge)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun unsigned int i;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun for (i = 0; i < MIPID02_NUM_SUPPLIES; i++)
279*4882a593Smuzhiyun bridge->supplies[i].supply = mipid02_supply_name[i];
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return devm_regulator_bulk_get(&bridge->i2c_client->dev,
282*4882a593Smuzhiyun MIPID02_NUM_SUPPLIES,
283*4882a593Smuzhiyun bridge->supplies);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
mipid02_apply_reset(struct mipid02_dev * bridge)286*4882a593Smuzhiyun static void mipid02_apply_reset(struct mipid02_dev *bridge)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun gpiod_set_value_cansleep(bridge->reset_gpio, 0);
289*4882a593Smuzhiyun usleep_range(5000, 10000);
290*4882a593Smuzhiyun gpiod_set_value_cansleep(bridge->reset_gpio, 1);
291*4882a593Smuzhiyun usleep_range(5000, 10000);
292*4882a593Smuzhiyun gpiod_set_value_cansleep(bridge->reset_gpio, 0);
293*4882a593Smuzhiyun usleep_range(5000, 10000);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
mipid02_set_power_on(struct mipid02_dev * bridge)296*4882a593Smuzhiyun static int mipid02_set_power_on(struct mipid02_dev *bridge)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
299*4882a593Smuzhiyun int ret;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun ret = clk_prepare_enable(bridge->xclk);
302*4882a593Smuzhiyun if (ret) {
303*4882a593Smuzhiyun dev_err(&client->dev, "%s: failed to enable clock\n", __func__);
304*4882a593Smuzhiyun return ret;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun ret = regulator_bulk_enable(MIPID02_NUM_SUPPLIES,
308*4882a593Smuzhiyun bridge->supplies);
309*4882a593Smuzhiyun if (ret) {
310*4882a593Smuzhiyun dev_err(&client->dev, "%s: failed to enable regulators\n",
311*4882a593Smuzhiyun __func__);
312*4882a593Smuzhiyun goto xclk_off;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (bridge->reset_gpio) {
316*4882a593Smuzhiyun dev_dbg(&client->dev, "apply reset");
317*4882a593Smuzhiyun mipid02_apply_reset(bridge);
318*4882a593Smuzhiyun } else {
319*4882a593Smuzhiyun dev_dbg(&client->dev, "don't apply reset");
320*4882a593Smuzhiyun usleep_range(5000, 10000);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun xclk_off:
326*4882a593Smuzhiyun clk_disable_unprepare(bridge->xclk);
327*4882a593Smuzhiyun return ret;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
mipid02_set_power_off(struct mipid02_dev * bridge)330*4882a593Smuzhiyun static void mipid02_set_power_off(struct mipid02_dev *bridge)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun regulator_bulk_disable(MIPID02_NUM_SUPPLIES, bridge->supplies);
333*4882a593Smuzhiyun clk_disable_unprepare(bridge->xclk);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
mipid02_detect(struct mipid02_dev * bridge)336*4882a593Smuzhiyun static int mipid02_detect(struct mipid02_dev *bridge)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun u8 reg;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun * There is no version registers. Just try to read register
342*4882a593Smuzhiyun * MIPID02_CLK_LANE_WR_REG1.
343*4882a593Smuzhiyun */
344*4882a593Smuzhiyun return mipid02_read_reg(bridge, MIPID02_CLK_LANE_WR_REG1, ®);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
mipid02_get_link_freq_from_cid_link_freq(struct mipid02_dev * bridge,struct v4l2_subdev * subdev)347*4882a593Smuzhiyun static u32 mipid02_get_link_freq_from_cid_link_freq(struct mipid02_dev *bridge,
348*4882a593Smuzhiyun struct v4l2_subdev *subdev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct v4l2_querymenu qm = {.id = V4L2_CID_LINK_FREQ, };
351*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
352*4882a593Smuzhiyun int ret;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun ctrl = v4l2_ctrl_find(subdev->ctrl_handler, V4L2_CID_LINK_FREQ);
355*4882a593Smuzhiyun if (!ctrl)
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun qm.index = v4l2_ctrl_g_ctrl(ctrl);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ret = v4l2_querymenu(subdev->ctrl_handler, &qm);
360*4882a593Smuzhiyun if (ret)
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return qm.value;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
mipid02_get_link_freq_from_cid_pixel_rate(struct mipid02_dev * bridge,struct v4l2_subdev * subdev)366*4882a593Smuzhiyun static u32 mipid02_get_link_freq_from_cid_pixel_rate(struct mipid02_dev *bridge,
367*4882a593Smuzhiyun struct v4l2_subdev *subdev)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct v4l2_fwnode_endpoint *ep = &bridge->rx;
370*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
371*4882a593Smuzhiyun u32 pixel_clock;
372*4882a593Smuzhiyun u32 bpp = bpp_from_code(bridge->fmt.code);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun ctrl = v4l2_ctrl_find(subdev->ctrl_handler, V4L2_CID_PIXEL_RATE);
375*4882a593Smuzhiyun if (!ctrl)
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun pixel_clock = v4l2_ctrl_g_ctrl_int64(ctrl);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return pixel_clock * bpp / (2 * ep->bus.mipi_csi2.num_data_lanes);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun * We need to know link frequency to setup clk_lane_reg1 timings. Link frequency
384*4882a593Smuzhiyun * will be computed using connected device V4L2_CID_PIXEL_RATE, bit per pixel
385*4882a593Smuzhiyun * and number of lanes.
386*4882a593Smuzhiyun */
mipid02_configure_from_rx_speed(struct mipid02_dev * bridge)387*4882a593Smuzhiyun static int mipid02_configure_from_rx_speed(struct mipid02_dev *bridge)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
390*4882a593Smuzhiyun struct v4l2_subdev *subdev = bridge->s_subdev;
391*4882a593Smuzhiyun u32 link_freq;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun link_freq = mipid02_get_link_freq_from_cid_link_freq(bridge, subdev);
394*4882a593Smuzhiyun if (!link_freq) {
395*4882a593Smuzhiyun link_freq = mipid02_get_link_freq_from_cid_pixel_rate(bridge,
396*4882a593Smuzhiyun subdev);
397*4882a593Smuzhiyun if (!link_freq) {
398*4882a593Smuzhiyun dev_err(&client->dev, "Failed to get link frequency");
399*4882a593Smuzhiyun return -EINVAL;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun dev_dbg(&client->dev, "detect link_freq = %d Hz", link_freq);
404*4882a593Smuzhiyun bridge->r.clk_lane_reg1 |= (2000000000 / link_freq) << 2;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
mipid02_configure_clk_lane(struct mipid02_dev * bridge)409*4882a593Smuzhiyun static int mipid02_configure_clk_lane(struct mipid02_dev *bridge)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
412*4882a593Smuzhiyun struct v4l2_fwnode_endpoint *ep = &bridge->rx;
413*4882a593Smuzhiyun bool *polarities = ep->bus.mipi_csi2.lane_polarities;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* midid02 doesn't support clock lane remapping */
416*4882a593Smuzhiyun if (ep->bus.mipi_csi2.clock_lane != 0) {
417*4882a593Smuzhiyun dev_err(&client->dev, "clk lane must be map to lane 0\n");
418*4882a593Smuzhiyun return -EINVAL;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun bridge->r.clk_lane_reg1 |= (polarities[0] << 1) | CLK_ENABLE;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
mipid02_configure_data0_lane(struct mipid02_dev * bridge,int nb,bool are_lanes_swap,bool * polarities)425*4882a593Smuzhiyun static int mipid02_configure_data0_lane(struct mipid02_dev *bridge, int nb,
426*4882a593Smuzhiyun bool are_lanes_swap, bool *polarities)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun bool are_pin_swap = are_lanes_swap ? polarities[2] : polarities[1];
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (nb == 1 && are_lanes_swap)
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /*
434*4882a593Smuzhiyun * data lane 0 as pin swap polarity reversed compared to clock and
435*4882a593Smuzhiyun * data lane 1
436*4882a593Smuzhiyun */
437*4882a593Smuzhiyun if (!are_pin_swap)
438*4882a593Smuzhiyun bridge->r.data_lane0_reg1 = 1 << 1;
439*4882a593Smuzhiyun bridge->r.data_lane0_reg1 |= DATA_ENABLE;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
mipid02_configure_data1_lane(struct mipid02_dev * bridge,int nb,bool are_lanes_swap,bool * polarities)444*4882a593Smuzhiyun static int mipid02_configure_data1_lane(struct mipid02_dev *bridge, int nb,
445*4882a593Smuzhiyun bool are_lanes_swap, bool *polarities)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun bool are_pin_swap = are_lanes_swap ? polarities[1] : polarities[2];
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (nb == 1 && !are_lanes_swap)
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (are_pin_swap)
453*4882a593Smuzhiyun bridge->r.data_lane1_reg1 = 1 << 1;
454*4882a593Smuzhiyun bridge->r.data_lane1_reg1 |= DATA_ENABLE;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
mipid02_configure_from_rx(struct mipid02_dev * bridge)459*4882a593Smuzhiyun static int mipid02_configure_from_rx(struct mipid02_dev *bridge)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct v4l2_fwnode_endpoint *ep = &bridge->rx;
462*4882a593Smuzhiyun bool are_lanes_swap = ep->bus.mipi_csi2.data_lanes[0] == 2;
463*4882a593Smuzhiyun bool *polarities = ep->bus.mipi_csi2.lane_polarities;
464*4882a593Smuzhiyun int nb = ep->bus.mipi_csi2.num_data_lanes;
465*4882a593Smuzhiyun int ret;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun ret = mipid02_configure_clk_lane(bridge);
468*4882a593Smuzhiyun if (ret)
469*4882a593Smuzhiyun return ret;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun ret = mipid02_configure_data0_lane(bridge, nb, are_lanes_swap,
472*4882a593Smuzhiyun polarities);
473*4882a593Smuzhiyun if (ret)
474*4882a593Smuzhiyun return ret;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun ret = mipid02_configure_data1_lane(bridge, nb, are_lanes_swap,
477*4882a593Smuzhiyun polarities);
478*4882a593Smuzhiyun if (ret)
479*4882a593Smuzhiyun return ret;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun bridge->r.mode_reg1 |= are_lanes_swap ? MODE_DATA_SWAP : 0;
482*4882a593Smuzhiyun bridge->r.mode_reg1 |= (nb - 1) << 1;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun return mipid02_configure_from_rx_speed(bridge);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
mipid02_configure_from_tx(struct mipid02_dev * bridge)487*4882a593Smuzhiyun static int mipid02_configure_from_tx(struct mipid02_dev *bridge)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun struct v4l2_fwnode_endpoint *ep = &bridge->tx;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun bridge->r.data_selection_ctrl = SELECTION_MANUAL_WIDTH;
492*4882a593Smuzhiyun bridge->r.pix_width_ctrl = ep->bus.parallel.bus_width;
493*4882a593Smuzhiyun bridge->r.pix_width_ctrl_emb = ep->bus.parallel.bus_width;
494*4882a593Smuzhiyun if (ep->bus.parallel.flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
495*4882a593Smuzhiyun bridge->r.mode_reg2 |= MODE_HSYNC_ACTIVE_HIGH;
496*4882a593Smuzhiyun if (ep->bus.parallel.flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
497*4882a593Smuzhiyun bridge->r.mode_reg2 |= MODE_VSYNC_ACTIVE_HIGH;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
mipid02_configure_from_code(struct mipid02_dev * bridge)502*4882a593Smuzhiyun static int mipid02_configure_from_code(struct mipid02_dev *bridge)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun u8 data_type;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun bridge->r.data_id_rreg = 0;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (bridge->fmt.code != MEDIA_BUS_FMT_JPEG_1X8) {
509*4882a593Smuzhiyun bridge->r.data_selection_ctrl |= SELECTION_MANUAL_DATA;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun data_type = data_type_from_code(bridge->fmt.code);
512*4882a593Smuzhiyun if (!data_type)
513*4882a593Smuzhiyun return -EINVAL;
514*4882a593Smuzhiyun bridge->r.data_id_rreg = data_type;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
mipid02_stream_disable(struct mipid02_dev * bridge)520*4882a593Smuzhiyun static int mipid02_stream_disable(struct mipid02_dev *bridge)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
523*4882a593Smuzhiyun int ret;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* Disable all lanes */
526*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_CLK_LANE_REG1, 0);
527*4882a593Smuzhiyun if (ret)
528*4882a593Smuzhiyun goto error;
529*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE0_REG1, 0);
530*4882a593Smuzhiyun if (ret)
531*4882a593Smuzhiyun goto error;
532*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE1_REG1, 0);
533*4882a593Smuzhiyun if (ret)
534*4882a593Smuzhiyun goto error;
535*4882a593Smuzhiyun error:
536*4882a593Smuzhiyun if (ret)
537*4882a593Smuzhiyun dev_err(&client->dev, "failed to stream off %d", ret);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return ret;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
mipid02_stream_enable(struct mipid02_dev * bridge)542*4882a593Smuzhiyun static int mipid02_stream_enable(struct mipid02_dev *bridge)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
545*4882a593Smuzhiyun int ret = -EINVAL;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (!bridge->s_subdev)
548*4882a593Smuzhiyun goto error;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun memset(&bridge->r, 0, sizeof(bridge->r));
551*4882a593Smuzhiyun /* build registers content */
552*4882a593Smuzhiyun ret = mipid02_configure_from_rx(bridge);
553*4882a593Smuzhiyun if (ret)
554*4882a593Smuzhiyun goto error;
555*4882a593Smuzhiyun ret = mipid02_configure_from_tx(bridge);
556*4882a593Smuzhiyun if (ret)
557*4882a593Smuzhiyun goto error;
558*4882a593Smuzhiyun ret = mipid02_configure_from_code(bridge);
559*4882a593Smuzhiyun if (ret)
560*4882a593Smuzhiyun goto error;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* write mipi registers */
563*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_CLK_LANE_REG1,
564*4882a593Smuzhiyun bridge->r.clk_lane_reg1);
565*4882a593Smuzhiyun if (ret)
566*4882a593Smuzhiyun goto error;
567*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_CLK_LANE_REG3, CLK_MIPI_CSI);
568*4882a593Smuzhiyun if (ret)
569*4882a593Smuzhiyun goto error;
570*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE0_REG1,
571*4882a593Smuzhiyun bridge->r.data_lane0_reg1);
572*4882a593Smuzhiyun if (ret)
573*4882a593Smuzhiyun goto error;
574*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE0_REG2,
575*4882a593Smuzhiyun DATA_MIPI_CSI);
576*4882a593Smuzhiyun if (ret)
577*4882a593Smuzhiyun goto error;
578*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE1_REG1,
579*4882a593Smuzhiyun bridge->r.data_lane1_reg1);
580*4882a593Smuzhiyun if (ret)
581*4882a593Smuzhiyun goto error;
582*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE1_REG2,
583*4882a593Smuzhiyun DATA_MIPI_CSI);
584*4882a593Smuzhiyun if (ret)
585*4882a593Smuzhiyun goto error;
586*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_MODE_REG1,
587*4882a593Smuzhiyun MODE_NO_BYPASS | bridge->r.mode_reg1);
588*4882a593Smuzhiyun if (ret)
589*4882a593Smuzhiyun goto error;
590*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_MODE_REG2,
591*4882a593Smuzhiyun bridge->r.mode_reg2);
592*4882a593Smuzhiyun if (ret)
593*4882a593Smuzhiyun goto error;
594*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_DATA_ID_RREG,
595*4882a593Smuzhiyun bridge->r.data_id_rreg);
596*4882a593Smuzhiyun if (ret)
597*4882a593Smuzhiyun goto error;
598*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_DATA_SELECTION_CTRL,
599*4882a593Smuzhiyun bridge->r.data_selection_ctrl);
600*4882a593Smuzhiyun if (ret)
601*4882a593Smuzhiyun goto error;
602*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_PIX_WIDTH_CTRL,
603*4882a593Smuzhiyun bridge->r.pix_width_ctrl);
604*4882a593Smuzhiyun if (ret)
605*4882a593Smuzhiyun goto error;
606*4882a593Smuzhiyun ret = mipid02_write_reg(bridge, MIPID02_PIX_WIDTH_CTRL_EMB,
607*4882a593Smuzhiyun bridge->r.pix_width_ctrl_emb);
608*4882a593Smuzhiyun if (ret)
609*4882a593Smuzhiyun goto error;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun return 0;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun error:
614*4882a593Smuzhiyun dev_err(&client->dev, "failed to stream on %d", ret);
615*4882a593Smuzhiyun mipid02_stream_disable(bridge);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun return ret;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
mipid02_s_stream(struct v4l2_subdev * sd,int enable)620*4882a593Smuzhiyun static int mipid02_s_stream(struct v4l2_subdev *sd, int enable)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun struct mipid02_dev *bridge = to_mipid02_dev(sd);
623*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
624*4882a593Smuzhiyun int ret = 0;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun dev_dbg(&client->dev, "%s : requested %d / current = %d", __func__,
627*4882a593Smuzhiyun enable, bridge->streaming);
628*4882a593Smuzhiyun mutex_lock(&bridge->lock);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (bridge->streaming == enable)
631*4882a593Smuzhiyun goto out;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun ret = enable ? mipid02_stream_enable(bridge) :
634*4882a593Smuzhiyun mipid02_stream_disable(bridge);
635*4882a593Smuzhiyun if (!ret)
636*4882a593Smuzhiyun bridge->streaming = enable;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun out:
639*4882a593Smuzhiyun dev_dbg(&client->dev, "%s current now = %d / %d", __func__,
640*4882a593Smuzhiyun bridge->streaming, ret);
641*4882a593Smuzhiyun mutex_unlock(&bridge->lock);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun return ret;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
mipid02_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)646*4882a593Smuzhiyun static int mipid02_enum_mbus_code(struct v4l2_subdev *sd,
647*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
648*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct mipid02_dev *bridge = to_mipid02_dev(sd);
651*4882a593Smuzhiyun int ret = 0;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun switch (code->pad) {
654*4882a593Smuzhiyun case MIPID02_SINK_0:
655*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(mipid02_supported_fmt_codes))
656*4882a593Smuzhiyun ret = -EINVAL;
657*4882a593Smuzhiyun else
658*4882a593Smuzhiyun code->code = mipid02_supported_fmt_codes[code->index];
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun case MIPID02_SOURCE:
661*4882a593Smuzhiyun if (code->index == 0)
662*4882a593Smuzhiyun code->code = serial_to_parallel_code(bridge->fmt.code);
663*4882a593Smuzhiyun else
664*4882a593Smuzhiyun ret = -EINVAL;
665*4882a593Smuzhiyun break;
666*4882a593Smuzhiyun default:
667*4882a593Smuzhiyun ret = -EINVAL;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return ret;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
mipid02_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)673*4882a593Smuzhiyun static int mipid02_get_fmt(struct v4l2_subdev *sd,
674*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
675*4882a593Smuzhiyun struct v4l2_subdev_format *format)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mbus_fmt = &format->format;
678*4882a593Smuzhiyun struct mipid02_dev *bridge = to_mipid02_dev(sd);
679*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
680*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun dev_dbg(&client->dev, "%s probe %d", __func__, format->pad);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (format->pad >= MIPID02_PAD_NB)
685*4882a593Smuzhiyun return -EINVAL;
686*4882a593Smuzhiyun /* second CSI-2 pad not yet supported */
687*4882a593Smuzhiyun if (format->pad == MIPID02_SINK_1)
688*4882a593Smuzhiyun return -EINVAL;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY)
691*4882a593Smuzhiyun fmt = v4l2_subdev_get_try_format(&bridge->sd, cfg, format->pad);
692*4882a593Smuzhiyun else
693*4882a593Smuzhiyun fmt = &bridge->fmt;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun mutex_lock(&bridge->lock);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun *mbus_fmt = *fmt;
698*4882a593Smuzhiyun /* code may need to be converted for source */
699*4882a593Smuzhiyun if (format->pad == MIPID02_SOURCE)
700*4882a593Smuzhiyun mbus_fmt->code = serial_to_parallel_code(mbus_fmt->code);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun mutex_unlock(&bridge->lock);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun return 0;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
mipid02_set_fmt_source(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)707*4882a593Smuzhiyun static void mipid02_set_fmt_source(struct v4l2_subdev *sd,
708*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
709*4882a593Smuzhiyun struct v4l2_subdev_format *format)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun struct mipid02_dev *bridge = to_mipid02_dev(sd);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* source pad mirror active sink pad */
714*4882a593Smuzhiyun format->format = bridge->fmt;
715*4882a593Smuzhiyun /* but code may need to be converted */
716*4882a593Smuzhiyun format->format.code = serial_to_parallel_code(format->format.code);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* only apply format for V4L2_SUBDEV_FORMAT_TRY case */
719*4882a593Smuzhiyun if (format->which != V4L2_SUBDEV_FORMAT_TRY)
720*4882a593Smuzhiyun return;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, format->pad) = format->format;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
mipid02_set_fmt_sink(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)725*4882a593Smuzhiyun static void mipid02_set_fmt_sink(struct v4l2_subdev *sd,
726*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
727*4882a593Smuzhiyun struct v4l2_subdev_format *format)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun struct mipid02_dev *bridge = to_mipid02_dev(sd);
730*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun format->format.code = get_fmt_code(format->format.code);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY)
735*4882a593Smuzhiyun fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
736*4882a593Smuzhiyun else
737*4882a593Smuzhiyun fmt = &bridge->fmt;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun *fmt = format->format;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
mipid02_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)742*4882a593Smuzhiyun static int mipid02_set_fmt(struct v4l2_subdev *sd,
743*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
744*4882a593Smuzhiyun struct v4l2_subdev_format *format)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct mipid02_dev *bridge = to_mipid02_dev(sd);
747*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
748*4882a593Smuzhiyun int ret = 0;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun dev_dbg(&client->dev, "%s for %d", __func__, format->pad);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (format->pad >= MIPID02_PAD_NB)
753*4882a593Smuzhiyun return -EINVAL;
754*4882a593Smuzhiyun /* second CSI-2 pad not yet supported */
755*4882a593Smuzhiyun if (format->pad == MIPID02_SINK_1)
756*4882a593Smuzhiyun return -EINVAL;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun mutex_lock(&bridge->lock);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (bridge->streaming) {
761*4882a593Smuzhiyun ret = -EBUSY;
762*4882a593Smuzhiyun goto error;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (format->pad == MIPID02_SOURCE)
766*4882a593Smuzhiyun mipid02_set_fmt_source(sd, cfg, format);
767*4882a593Smuzhiyun else
768*4882a593Smuzhiyun mipid02_set_fmt_sink(sd, cfg, format);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun error:
771*4882a593Smuzhiyun mutex_unlock(&bridge->lock);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun return ret;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops mipid02_video_ops = {
777*4882a593Smuzhiyun .s_stream = mipid02_s_stream,
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops mipid02_pad_ops = {
781*4882a593Smuzhiyun .enum_mbus_code = mipid02_enum_mbus_code,
782*4882a593Smuzhiyun .get_fmt = mipid02_get_fmt,
783*4882a593Smuzhiyun .set_fmt = mipid02_set_fmt,
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun static const struct v4l2_subdev_ops mipid02_subdev_ops = {
787*4882a593Smuzhiyun .video = &mipid02_video_ops,
788*4882a593Smuzhiyun .pad = &mipid02_pad_ops,
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun static const struct media_entity_operations mipid02_subdev_entity_ops = {
792*4882a593Smuzhiyun .link_validate = v4l2_subdev_link_validate,
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
mipid02_async_bound(struct v4l2_async_notifier * notifier,struct v4l2_subdev * s_subdev,struct v4l2_async_subdev * asd)795*4882a593Smuzhiyun static int mipid02_async_bound(struct v4l2_async_notifier *notifier,
796*4882a593Smuzhiyun struct v4l2_subdev *s_subdev,
797*4882a593Smuzhiyun struct v4l2_async_subdev *asd)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun struct mipid02_dev *bridge = to_mipid02_dev(notifier->sd);
800*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
801*4882a593Smuzhiyun int source_pad;
802*4882a593Smuzhiyun int ret;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun dev_dbg(&client->dev, "sensor_async_bound call %p", s_subdev);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun source_pad = media_entity_get_fwnode_pad(&s_subdev->entity,
807*4882a593Smuzhiyun s_subdev->fwnode,
808*4882a593Smuzhiyun MEDIA_PAD_FL_SOURCE);
809*4882a593Smuzhiyun if (source_pad < 0) {
810*4882a593Smuzhiyun dev_err(&client->dev, "Couldn't find output pad for subdev %s\n",
811*4882a593Smuzhiyun s_subdev->name);
812*4882a593Smuzhiyun return source_pad;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun ret = media_create_pad_link(&s_subdev->entity, source_pad,
816*4882a593Smuzhiyun &bridge->sd.entity, 0,
817*4882a593Smuzhiyun MEDIA_LNK_FL_ENABLED |
818*4882a593Smuzhiyun MEDIA_LNK_FL_IMMUTABLE);
819*4882a593Smuzhiyun if (ret) {
820*4882a593Smuzhiyun dev_err(&client->dev, "Couldn't create media link %d", ret);
821*4882a593Smuzhiyun return ret;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun bridge->s_subdev = s_subdev;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
mipid02_async_unbind(struct v4l2_async_notifier * notifier,struct v4l2_subdev * s_subdev,struct v4l2_async_subdev * asd)829*4882a593Smuzhiyun static void mipid02_async_unbind(struct v4l2_async_notifier *notifier,
830*4882a593Smuzhiyun struct v4l2_subdev *s_subdev,
831*4882a593Smuzhiyun struct v4l2_async_subdev *asd)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct mipid02_dev *bridge = to_mipid02_dev(notifier->sd);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun bridge->s_subdev = NULL;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun static const struct v4l2_async_notifier_operations mipid02_notifier_ops = {
839*4882a593Smuzhiyun .bound = mipid02_async_bound,
840*4882a593Smuzhiyun .unbind = mipid02_async_unbind,
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
mipid02_parse_rx_ep(struct mipid02_dev * bridge)843*4882a593Smuzhiyun static int mipid02_parse_rx_ep(struct mipid02_dev *bridge)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun struct v4l2_fwnode_endpoint ep = { .bus_type = V4L2_MBUS_CSI2_DPHY };
846*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
847*4882a593Smuzhiyun struct device_node *ep_node;
848*4882a593Smuzhiyun int ret;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* parse rx (endpoint 0) */
851*4882a593Smuzhiyun ep_node = of_graph_get_endpoint_by_regs(bridge->i2c_client->dev.of_node,
852*4882a593Smuzhiyun 0, 0);
853*4882a593Smuzhiyun if (!ep_node) {
854*4882a593Smuzhiyun dev_err(&client->dev, "unable to find port0 ep");
855*4882a593Smuzhiyun ret = -EINVAL;
856*4882a593Smuzhiyun goto error;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(ep_node), &ep);
860*4882a593Smuzhiyun if (ret) {
861*4882a593Smuzhiyun dev_err(&client->dev, "Could not parse v4l2 endpoint %d\n",
862*4882a593Smuzhiyun ret);
863*4882a593Smuzhiyun goto error_of_node_put;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* do some sanity checks */
867*4882a593Smuzhiyun if (ep.bus.mipi_csi2.num_data_lanes > 2) {
868*4882a593Smuzhiyun dev_err(&client->dev, "max supported data lanes is 2 / got %d",
869*4882a593Smuzhiyun ep.bus.mipi_csi2.num_data_lanes);
870*4882a593Smuzhiyun ret = -EINVAL;
871*4882a593Smuzhiyun goto error_of_node_put;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* register it for later use */
875*4882a593Smuzhiyun bridge->rx = ep;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* register async notifier so we get noticed when sensor is connected */
878*4882a593Smuzhiyun bridge->asd.match.fwnode =
879*4882a593Smuzhiyun fwnode_graph_get_remote_port_parent(of_fwnode_handle(ep_node));
880*4882a593Smuzhiyun bridge->asd.match_type = V4L2_ASYNC_MATCH_FWNODE;
881*4882a593Smuzhiyun of_node_put(ep_node);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun v4l2_async_notifier_init(&bridge->notifier);
884*4882a593Smuzhiyun ret = v4l2_async_notifier_add_subdev(&bridge->notifier, &bridge->asd);
885*4882a593Smuzhiyun if (ret) {
886*4882a593Smuzhiyun dev_err(&client->dev, "fail to register asd to notifier %d",
887*4882a593Smuzhiyun ret);
888*4882a593Smuzhiyun fwnode_handle_put(bridge->asd.match.fwnode);
889*4882a593Smuzhiyun return ret;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun bridge->notifier.ops = &mipid02_notifier_ops;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun ret = v4l2_async_subdev_notifier_register(&bridge->sd,
894*4882a593Smuzhiyun &bridge->notifier);
895*4882a593Smuzhiyun if (ret)
896*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&bridge->notifier);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun return ret;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun error_of_node_put:
901*4882a593Smuzhiyun of_node_put(ep_node);
902*4882a593Smuzhiyun error:
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun return ret;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
mipid02_parse_tx_ep(struct mipid02_dev * bridge)907*4882a593Smuzhiyun static int mipid02_parse_tx_ep(struct mipid02_dev *bridge)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun struct v4l2_fwnode_endpoint ep = { .bus_type = V4L2_MBUS_PARALLEL };
910*4882a593Smuzhiyun struct i2c_client *client = bridge->i2c_client;
911*4882a593Smuzhiyun struct device_node *ep_node;
912*4882a593Smuzhiyun int ret;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* parse tx (endpoint 2) */
915*4882a593Smuzhiyun ep_node = of_graph_get_endpoint_by_regs(bridge->i2c_client->dev.of_node,
916*4882a593Smuzhiyun 2, 0);
917*4882a593Smuzhiyun if (!ep_node) {
918*4882a593Smuzhiyun dev_err(&client->dev, "unable to find port1 ep");
919*4882a593Smuzhiyun ret = -EINVAL;
920*4882a593Smuzhiyun goto error;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(ep_node), &ep);
924*4882a593Smuzhiyun if (ret) {
925*4882a593Smuzhiyun dev_err(&client->dev, "Could not parse v4l2 endpoint\n");
926*4882a593Smuzhiyun goto error_of_node_put;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun of_node_put(ep_node);
930*4882a593Smuzhiyun bridge->tx = ep;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun return 0;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun error_of_node_put:
935*4882a593Smuzhiyun of_node_put(ep_node);
936*4882a593Smuzhiyun error:
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun return -EINVAL;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
mipid02_probe(struct i2c_client * client)941*4882a593Smuzhiyun static int mipid02_probe(struct i2c_client *client)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun struct device *dev = &client->dev;
944*4882a593Smuzhiyun struct mipid02_dev *bridge;
945*4882a593Smuzhiyun u32 clk_freq;
946*4882a593Smuzhiyun int ret;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun bridge = devm_kzalloc(dev, sizeof(*bridge), GFP_KERNEL);
949*4882a593Smuzhiyun if (!bridge)
950*4882a593Smuzhiyun return -ENOMEM;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun init_format(&bridge->fmt);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun bridge->i2c_client = client;
955*4882a593Smuzhiyun v4l2_i2c_subdev_init(&bridge->sd, client, &mipid02_subdev_ops);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /* got and check clock */
958*4882a593Smuzhiyun bridge->xclk = devm_clk_get(dev, "xclk");
959*4882a593Smuzhiyun if (IS_ERR(bridge->xclk)) {
960*4882a593Smuzhiyun dev_err(dev, "failed to get xclk\n");
961*4882a593Smuzhiyun return PTR_ERR(bridge->xclk);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun clk_freq = clk_get_rate(bridge->xclk);
965*4882a593Smuzhiyun if (clk_freq < 6000000 || clk_freq > 27000000) {
966*4882a593Smuzhiyun dev_err(dev, "xclk freq must be in 6-27 Mhz range. got %d Hz\n",
967*4882a593Smuzhiyun clk_freq);
968*4882a593Smuzhiyun return -EINVAL;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun bridge->reset_gpio = devm_gpiod_get_optional(dev, "reset",
972*4882a593Smuzhiyun GPIOD_OUT_HIGH);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (IS_ERR(bridge->reset_gpio)) {
975*4882a593Smuzhiyun dev_err(dev, "failed to get reset GPIO\n");
976*4882a593Smuzhiyun return PTR_ERR(bridge->reset_gpio);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun ret = mipid02_get_regulators(bridge);
980*4882a593Smuzhiyun if (ret) {
981*4882a593Smuzhiyun dev_err(dev, "failed to get regulators %d", ret);
982*4882a593Smuzhiyun return ret;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun mutex_init(&bridge->lock);
986*4882a593Smuzhiyun bridge->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
987*4882a593Smuzhiyun bridge->sd.entity.function = MEDIA_ENT_F_VID_IF_BRIDGE;
988*4882a593Smuzhiyun bridge->sd.entity.ops = &mipid02_subdev_entity_ops;
989*4882a593Smuzhiyun bridge->pad[0].flags = MEDIA_PAD_FL_SINK;
990*4882a593Smuzhiyun bridge->pad[1].flags = MEDIA_PAD_FL_SINK;
991*4882a593Smuzhiyun bridge->pad[2].flags = MEDIA_PAD_FL_SOURCE;
992*4882a593Smuzhiyun ret = media_entity_pads_init(&bridge->sd.entity, MIPID02_PAD_NB,
993*4882a593Smuzhiyun bridge->pad);
994*4882a593Smuzhiyun if (ret) {
995*4882a593Smuzhiyun dev_err(&client->dev, "pads init failed %d", ret);
996*4882a593Smuzhiyun goto mutex_cleanup;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /* enable clock, power and reset device if available */
1000*4882a593Smuzhiyun ret = mipid02_set_power_on(bridge);
1001*4882a593Smuzhiyun if (ret)
1002*4882a593Smuzhiyun goto entity_cleanup;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun ret = mipid02_detect(bridge);
1005*4882a593Smuzhiyun if (ret) {
1006*4882a593Smuzhiyun dev_err(&client->dev, "failed to detect mipid02 %d", ret);
1007*4882a593Smuzhiyun goto power_off;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun ret = mipid02_parse_tx_ep(bridge);
1011*4882a593Smuzhiyun if (ret) {
1012*4882a593Smuzhiyun dev_err(&client->dev, "failed to parse tx %d", ret);
1013*4882a593Smuzhiyun goto power_off;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun ret = mipid02_parse_rx_ep(bridge);
1017*4882a593Smuzhiyun if (ret) {
1018*4882a593Smuzhiyun dev_err(&client->dev, "failed to parse rx %d", ret);
1019*4882a593Smuzhiyun goto power_off;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun ret = v4l2_async_register_subdev(&bridge->sd);
1023*4882a593Smuzhiyun if (ret < 0) {
1024*4882a593Smuzhiyun dev_err(&client->dev, "v4l2_async_register_subdev failed %d",
1025*4882a593Smuzhiyun ret);
1026*4882a593Smuzhiyun goto unregister_notifier;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun dev_info(&client->dev, "mipid02 device probe successfully");
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun return 0;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun unregister_notifier:
1034*4882a593Smuzhiyun v4l2_async_notifier_unregister(&bridge->notifier);
1035*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&bridge->notifier);
1036*4882a593Smuzhiyun power_off:
1037*4882a593Smuzhiyun mipid02_set_power_off(bridge);
1038*4882a593Smuzhiyun entity_cleanup:
1039*4882a593Smuzhiyun media_entity_cleanup(&bridge->sd.entity);
1040*4882a593Smuzhiyun mutex_cleanup:
1041*4882a593Smuzhiyun mutex_destroy(&bridge->lock);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return ret;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
mipid02_remove(struct i2c_client * client)1046*4882a593Smuzhiyun static int mipid02_remove(struct i2c_client *client)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1049*4882a593Smuzhiyun struct mipid02_dev *bridge = to_mipid02_dev(sd);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun v4l2_async_notifier_unregister(&bridge->notifier);
1052*4882a593Smuzhiyun v4l2_async_notifier_cleanup(&bridge->notifier);
1053*4882a593Smuzhiyun v4l2_async_unregister_subdev(&bridge->sd);
1054*4882a593Smuzhiyun mipid02_set_power_off(bridge);
1055*4882a593Smuzhiyun media_entity_cleanup(&bridge->sd.entity);
1056*4882a593Smuzhiyun mutex_destroy(&bridge->lock);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun return 0;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun static const struct of_device_id mipid02_dt_ids[] = {
1062*4882a593Smuzhiyun { .compatible = "st,st-mipid02" },
1063*4882a593Smuzhiyun { /* sentinel */ }
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mipid02_dt_ids);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun static struct i2c_driver mipid02_i2c_driver = {
1068*4882a593Smuzhiyun .driver = {
1069*4882a593Smuzhiyun .name = "st-mipid02",
1070*4882a593Smuzhiyun .of_match_table = mipid02_dt_ids,
1071*4882a593Smuzhiyun },
1072*4882a593Smuzhiyun .probe_new = mipid02_probe,
1073*4882a593Smuzhiyun .remove = mipid02_remove,
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun module_i2c_driver(mipid02_i2c_driver);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun MODULE_AUTHOR("Mickael Guene <mickael.guene@st.com>");
1079*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics MIPID02 CSI-2 bridge driver");
1080*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1081