xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/sr030pc30.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for SiliconFile SR030PC30 VGA (1/10-Inch) Image Sensor with ISP
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 Samsung Electronics Co., Ltd
6*4882a593Smuzhiyun  * Author: Sylwester Nawrocki, s.nawrocki@samsung.com
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on original driver authored by Dongsoo Nathaniel Kim
9*4882a593Smuzhiyun  * and HeungJun Kim <riverful.kim@samsung.com>.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Based on mt9v011 Micron Digital Image Sensor driver
12*4882a593Smuzhiyun  * Copyright (c) 2009 Mauro Carvalho Chehab
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <media/v4l2-device.h>
20*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
21*4882a593Smuzhiyun #include <media/v4l2-mediabus.h>
22*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
23*4882a593Smuzhiyun #include <media/i2c/sr030pc30.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static int debug;
26*4882a593Smuzhiyun module_param(debug, int, 0644);
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define MODULE_NAME	"SR030PC30"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * Register offsets within a page
32*4882a593Smuzhiyun  * b15..b8 - page id, b7..b0 - register address
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun #define POWER_CTRL_REG		0x0001
35*4882a593Smuzhiyun #define PAGEMODE_REG		0x03
36*4882a593Smuzhiyun #define DEVICE_ID_REG		0x0004
37*4882a593Smuzhiyun #define NOON010PC30_ID		0x86
38*4882a593Smuzhiyun #define SR030PC30_ID		0x8C
39*4882a593Smuzhiyun #define VDO_CTL1_REG		0x0010
40*4882a593Smuzhiyun #define SUBSAMPL_NONE_VGA	0
41*4882a593Smuzhiyun #define SUBSAMPL_QVGA		0x10
42*4882a593Smuzhiyun #define SUBSAMPL_QQVGA		0x20
43*4882a593Smuzhiyun #define VDO_CTL2_REG		0x0011
44*4882a593Smuzhiyun #define SYNC_CTL_REG		0x0012
45*4882a593Smuzhiyun #define WIN_ROWH_REG		0x0020
46*4882a593Smuzhiyun #define WIN_ROWL_REG		0x0021
47*4882a593Smuzhiyun #define WIN_COLH_REG		0x0022
48*4882a593Smuzhiyun #define WIN_COLL_REG		0x0023
49*4882a593Smuzhiyun #define WIN_HEIGHTH_REG		0x0024
50*4882a593Smuzhiyun #define WIN_HEIGHTL_REG		0x0025
51*4882a593Smuzhiyun #define WIN_WIDTHH_REG		0x0026
52*4882a593Smuzhiyun #define WIN_WIDTHL_REG		0x0027
53*4882a593Smuzhiyun #define HBLANKH_REG		0x0040
54*4882a593Smuzhiyun #define HBLANKL_REG		0x0041
55*4882a593Smuzhiyun #define VSYNCH_REG		0x0042
56*4882a593Smuzhiyun #define VSYNCL_REG		0x0043
57*4882a593Smuzhiyun /* page 10 */
58*4882a593Smuzhiyun #define ISP_CTL_REG(n)		(0x1010 + (n))
59*4882a593Smuzhiyun #define YOFS_REG		0x1040
60*4882a593Smuzhiyun #define DARK_YOFS_REG		0x1041
61*4882a593Smuzhiyun #define AG_ABRTH_REG		0x1050
62*4882a593Smuzhiyun #define SAT_CTL_REG		0x1060
63*4882a593Smuzhiyun #define BSAT_REG		0x1061
64*4882a593Smuzhiyun #define RSAT_REG		0x1062
65*4882a593Smuzhiyun #define AG_SAT_TH_REG		0x1063
66*4882a593Smuzhiyun /* page 11 */
67*4882a593Smuzhiyun #define ZLPF_CTRL_REG		0x1110
68*4882a593Smuzhiyun #define ZLPF_CTRL2_REG		0x1112
69*4882a593Smuzhiyun #define ZLPF_AGH_THR_REG	0x1121
70*4882a593Smuzhiyun #define ZLPF_THR_REG		0x1160
71*4882a593Smuzhiyun #define ZLPF_DYN_THR_REG	0x1160
72*4882a593Smuzhiyun /* page 12 */
73*4882a593Smuzhiyun #define YCLPF_CTL1_REG		0x1240
74*4882a593Smuzhiyun #define YCLPF_CTL2_REG		0x1241
75*4882a593Smuzhiyun #define YCLPF_THR_REG		0x1250
76*4882a593Smuzhiyun #define BLPF_CTL_REG		0x1270
77*4882a593Smuzhiyun #define BLPF_THR1_REG		0x1274
78*4882a593Smuzhiyun #define BLPF_THR2_REG		0x1275
79*4882a593Smuzhiyun /* page 14 - Lens Shading Compensation */
80*4882a593Smuzhiyun #define LENS_CTRL_REG		0x1410
81*4882a593Smuzhiyun #define LENS_XCEN_REG		0x1420
82*4882a593Smuzhiyun #define LENS_YCEN_REG		0x1421
83*4882a593Smuzhiyun #define LENS_R_COMP_REG		0x1422
84*4882a593Smuzhiyun #define LENS_G_COMP_REG		0x1423
85*4882a593Smuzhiyun #define LENS_B_COMP_REG		0x1424
86*4882a593Smuzhiyun /* page 15 - Color correction */
87*4882a593Smuzhiyun #define CMC_CTL_REG		0x1510
88*4882a593Smuzhiyun #define CMC_OFSGH_REG		0x1514
89*4882a593Smuzhiyun #define CMC_OFSGL_REG		0x1516
90*4882a593Smuzhiyun #define CMC_SIGN_REG		0x1517
91*4882a593Smuzhiyun /* Color correction coefficients */
92*4882a593Smuzhiyun #define CMC_COEF_REG(n)		(0x1530 + (n))
93*4882a593Smuzhiyun /* Color correction offset coefficients */
94*4882a593Smuzhiyun #define CMC_OFS_REG(n)		(0x1540 + (n))
95*4882a593Smuzhiyun /* page 16 - Gamma correction */
96*4882a593Smuzhiyun #define GMA_CTL_REG		0x1610
97*4882a593Smuzhiyun /* Gamma correction coefficients 0.14 */
98*4882a593Smuzhiyun #define GMA_COEF_REG(n)		(0x1630 + (n))
99*4882a593Smuzhiyun /* page 20 - Auto Exposure */
100*4882a593Smuzhiyun #define AE_CTL1_REG		0x2010
101*4882a593Smuzhiyun #define AE_CTL2_REG		0x2011
102*4882a593Smuzhiyun #define AE_FRM_CTL_REG		0x2020
103*4882a593Smuzhiyun #define AE_FINE_CTL_REG(n)	(0x2028 + (n))
104*4882a593Smuzhiyun #define EXP_TIMEH_REG		0x2083
105*4882a593Smuzhiyun #define EXP_TIMEM_REG		0x2084
106*4882a593Smuzhiyun #define EXP_TIMEL_REG		0x2085
107*4882a593Smuzhiyun #define EXP_MMINH_REG		0x2086
108*4882a593Smuzhiyun #define EXP_MMINL_REG		0x2087
109*4882a593Smuzhiyun #define EXP_MMAXH_REG		0x2088
110*4882a593Smuzhiyun #define EXP_MMAXM_REG		0x2089
111*4882a593Smuzhiyun #define EXP_MMAXL_REG		0x208A
112*4882a593Smuzhiyun /* page 22 - Auto White Balance */
113*4882a593Smuzhiyun #define AWB_CTL1_REG		0x2210
114*4882a593Smuzhiyun #define AWB_ENABLE		0x80
115*4882a593Smuzhiyun #define AWB_CTL2_REG		0x2211
116*4882a593Smuzhiyun #define MWB_ENABLE		0x01
117*4882a593Smuzhiyun /* RGB gain control (manual WB) when AWB_CTL1[7]=0 */
118*4882a593Smuzhiyun #define AWB_RGAIN_REG		0x2280
119*4882a593Smuzhiyun #define AWB_GGAIN_REG		0x2281
120*4882a593Smuzhiyun #define AWB_BGAIN_REG		0x2282
121*4882a593Smuzhiyun #define AWB_RMAX_REG		0x2283
122*4882a593Smuzhiyun #define AWB_RMIN_REG		0x2284
123*4882a593Smuzhiyun #define AWB_BMAX_REG		0x2285
124*4882a593Smuzhiyun #define AWB_BMIN_REG		0x2286
125*4882a593Smuzhiyun /* R, B gain range in bright light conditions */
126*4882a593Smuzhiyun #define AWB_RMAXB_REG		0x2287
127*4882a593Smuzhiyun #define AWB_RMINB_REG		0x2288
128*4882a593Smuzhiyun #define AWB_BMAXB_REG		0x2289
129*4882a593Smuzhiyun #define AWB_BMINB_REG		0x228A
130*4882a593Smuzhiyun /* manual white balance, when AWB_CTL2[0]=1 */
131*4882a593Smuzhiyun #define MWB_RGAIN_REG		0x22B2
132*4882a593Smuzhiyun #define MWB_BGAIN_REG		0x22B3
133*4882a593Smuzhiyun /* the token to mark an array end */
134*4882a593Smuzhiyun #define REG_TERM		0xFFFF
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* Minimum and maximum exposure time in ms */
137*4882a593Smuzhiyun #define EXPOS_MIN_MS		1
138*4882a593Smuzhiyun #define EXPOS_MAX_MS		125
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun struct sr030pc30_info {
141*4882a593Smuzhiyun 	struct v4l2_subdev sd;
142*4882a593Smuzhiyun 	struct v4l2_ctrl_handler hdl;
143*4882a593Smuzhiyun 	const struct sr030pc30_platform_data *pdata;
144*4882a593Smuzhiyun 	const struct sr030pc30_format *curr_fmt;
145*4882a593Smuzhiyun 	const struct sr030pc30_frmsize *curr_win;
146*4882a593Smuzhiyun 	unsigned int hflip:1;
147*4882a593Smuzhiyun 	unsigned int vflip:1;
148*4882a593Smuzhiyun 	unsigned int sleep:1;
149*4882a593Smuzhiyun 	struct {
150*4882a593Smuzhiyun 		/* auto whitebalance control cluster */
151*4882a593Smuzhiyun 		struct v4l2_ctrl *awb;
152*4882a593Smuzhiyun 		struct v4l2_ctrl *red;
153*4882a593Smuzhiyun 		struct v4l2_ctrl *blue;
154*4882a593Smuzhiyun 	};
155*4882a593Smuzhiyun 	struct {
156*4882a593Smuzhiyun 		/* auto exposure control cluster */
157*4882a593Smuzhiyun 		struct v4l2_ctrl *autoexp;
158*4882a593Smuzhiyun 		struct v4l2_ctrl *exp;
159*4882a593Smuzhiyun 	};
160*4882a593Smuzhiyun 	u8 i2c_reg_page;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun struct sr030pc30_format {
164*4882a593Smuzhiyun 	u32 code;
165*4882a593Smuzhiyun 	enum v4l2_colorspace colorspace;
166*4882a593Smuzhiyun 	u16 ispctl1_reg;
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun struct sr030pc30_frmsize {
170*4882a593Smuzhiyun 	u16 width;
171*4882a593Smuzhiyun 	u16 height;
172*4882a593Smuzhiyun 	int vid_ctl1;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun struct i2c_regval {
176*4882a593Smuzhiyun 	u16 addr;
177*4882a593Smuzhiyun 	u16 val;
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* supported resolutions */
181*4882a593Smuzhiyun static const struct sr030pc30_frmsize sr030pc30_sizes[] = {
182*4882a593Smuzhiyun 	{
183*4882a593Smuzhiyun 		.width		= 640,
184*4882a593Smuzhiyun 		.height		= 480,
185*4882a593Smuzhiyun 		.vid_ctl1	= SUBSAMPL_NONE_VGA,
186*4882a593Smuzhiyun 	}, {
187*4882a593Smuzhiyun 		.width		= 320,
188*4882a593Smuzhiyun 		.height		= 240,
189*4882a593Smuzhiyun 		.vid_ctl1	= SUBSAMPL_QVGA,
190*4882a593Smuzhiyun 	}, {
191*4882a593Smuzhiyun 		.width		= 160,
192*4882a593Smuzhiyun 		.height		= 120,
193*4882a593Smuzhiyun 		.vid_ctl1	= SUBSAMPL_QQVGA,
194*4882a593Smuzhiyun 	},
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* supported pixel formats */
198*4882a593Smuzhiyun static const struct sr030pc30_format sr030pc30_formats[] = {
199*4882a593Smuzhiyun 	{
200*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_YUYV8_2X8,
201*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_JPEG,
202*4882a593Smuzhiyun 		.ispctl1_reg	= 0x03,
203*4882a593Smuzhiyun 	}, {
204*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_YVYU8_2X8,
205*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_JPEG,
206*4882a593Smuzhiyun 		.ispctl1_reg	= 0x02,
207*4882a593Smuzhiyun 	}, {
208*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_VYUY8_2X8,
209*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_JPEG,
210*4882a593Smuzhiyun 		.ispctl1_reg	= 0,
211*4882a593Smuzhiyun 	}, {
212*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_UYVY8_2X8,
213*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_JPEG,
214*4882a593Smuzhiyun 		.ispctl1_reg	= 0x01,
215*4882a593Smuzhiyun 	}, {
216*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_RGB565_2X8_BE,
217*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_JPEG,
218*4882a593Smuzhiyun 		.ispctl1_reg	= 0x40,
219*4882a593Smuzhiyun 	},
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const struct i2c_regval sr030pc30_base_regs[] = {
223*4882a593Smuzhiyun 	/* Window size and position within pixel matrix */
224*4882a593Smuzhiyun 	{ WIN_ROWH_REG,		0x00 }, { WIN_ROWL_REG,		0x06 },
225*4882a593Smuzhiyun 	{ WIN_COLH_REG,		0x00 },	{ WIN_COLL_REG,		0x06 },
226*4882a593Smuzhiyun 	{ WIN_HEIGHTH_REG,	0x01 }, { WIN_HEIGHTL_REG,	0xE0 },
227*4882a593Smuzhiyun 	{ WIN_WIDTHH_REG,	0x02 }, { WIN_WIDTHL_REG,	0x80 },
228*4882a593Smuzhiyun 	{ HBLANKH_REG,		0x01 }, { HBLANKL_REG,		0x50 },
229*4882a593Smuzhiyun 	{ VSYNCH_REG,		0x00 }, { VSYNCL_REG,		0x14 },
230*4882a593Smuzhiyun 	{ SYNC_CTL_REG,		0 },
231*4882a593Smuzhiyun 	/* Color corection and saturation */
232*4882a593Smuzhiyun 	{ ISP_CTL_REG(0),	0x30 }, { YOFS_REG,		0x80 },
233*4882a593Smuzhiyun 	{ DARK_YOFS_REG,	0x04 }, { AG_ABRTH_REG,		0x78 },
234*4882a593Smuzhiyun 	{ SAT_CTL_REG,		0x1F }, { BSAT_REG,		0x90 },
235*4882a593Smuzhiyun 	{ AG_SAT_TH_REG,	0xF0 }, { 0x1064,		0x80 },
236*4882a593Smuzhiyun 	{ CMC_CTL_REG,		0x03 }, { CMC_OFSGH_REG,	0x3C },
237*4882a593Smuzhiyun 	{ CMC_OFSGL_REG,	0x2C }, { CMC_SIGN_REG,		0x2F },
238*4882a593Smuzhiyun 	{ CMC_COEF_REG(0),	0xCB }, { CMC_OFS_REG(0),	0x87 },
239*4882a593Smuzhiyun 	{ CMC_COEF_REG(1),	0x61 }, { CMC_OFS_REG(1),	0x18 },
240*4882a593Smuzhiyun 	{ CMC_COEF_REG(2),	0x16 }, { CMC_OFS_REG(2),	0x91 },
241*4882a593Smuzhiyun 	{ CMC_COEF_REG(3),	0x23 }, { CMC_OFS_REG(3),	0x94 },
242*4882a593Smuzhiyun 	{ CMC_COEF_REG(4),	0xCE }, { CMC_OFS_REG(4),	0x9f },
243*4882a593Smuzhiyun 	{ CMC_COEF_REG(5),	0x2B }, { CMC_OFS_REG(5),	0x33 },
244*4882a593Smuzhiyun 	{ CMC_COEF_REG(6),	0x01 }, { CMC_OFS_REG(6),	0x00 },
245*4882a593Smuzhiyun 	{ CMC_COEF_REG(7),	0x34 }, { CMC_OFS_REG(7),	0x94 },
246*4882a593Smuzhiyun 	{ CMC_COEF_REG(8),	0x75 }, { CMC_OFS_REG(8),	0x14 },
247*4882a593Smuzhiyun 	/* Color corection coefficients */
248*4882a593Smuzhiyun 	{ GMA_CTL_REG,		0x03 },	{ GMA_COEF_REG(0),	0x00 },
249*4882a593Smuzhiyun 	{ GMA_COEF_REG(1),	0x19 },	{ GMA_COEF_REG(2),	0x26 },
250*4882a593Smuzhiyun 	{ GMA_COEF_REG(3),	0x3B },	{ GMA_COEF_REG(4),	0x5D },
251*4882a593Smuzhiyun 	{ GMA_COEF_REG(5),	0x79 }, { GMA_COEF_REG(6),	0x8E },
252*4882a593Smuzhiyun 	{ GMA_COEF_REG(7),	0x9F },	{ GMA_COEF_REG(8),	0xAF },
253*4882a593Smuzhiyun 	{ GMA_COEF_REG(9),	0xBD },	{ GMA_COEF_REG(10),	0xCA },
254*4882a593Smuzhiyun 	{ GMA_COEF_REG(11),	0xDD }, { GMA_COEF_REG(12),	0xEC },
255*4882a593Smuzhiyun 	{ GMA_COEF_REG(13),	0xF7 },	{ GMA_COEF_REG(14),	0xFF },
256*4882a593Smuzhiyun 	/* Noise reduction, Z-LPF, YC-LPF and BLPF filters setup */
257*4882a593Smuzhiyun 	{ ZLPF_CTRL_REG,	0x99 }, { ZLPF_CTRL2_REG,	0x0E },
258*4882a593Smuzhiyun 	{ ZLPF_AGH_THR_REG,	0x29 }, { ZLPF_THR_REG,		0x0F },
259*4882a593Smuzhiyun 	{ ZLPF_DYN_THR_REG,	0x63 }, { YCLPF_CTL1_REG,	0x23 },
260*4882a593Smuzhiyun 	{ YCLPF_CTL2_REG,	0x3B }, { YCLPF_THR_REG,	0x05 },
261*4882a593Smuzhiyun 	{ BLPF_CTL_REG,		0x1D }, { BLPF_THR1_REG,	0x05 },
262*4882a593Smuzhiyun 	{ BLPF_THR2_REG,	0x04 },
263*4882a593Smuzhiyun 	/* Automatic white balance */
264*4882a593Smuzhiyun 	{ AWB_CTL1_REG,		0xFB }, { AWB_CTL2_REG,		0x26 },
265*4882a593Smuzhiyun 	{ AWB_RMAX_REG,		0x54 }, { AWB_RMIN_REG,		0x2B },
266*4882a593Smuzhiyun 	{ AWB_BMAX_REG,		0x57 }, { AWB_BMIN_REG,		0x29 },
267*4882a593Smuzhiyun 	{ AWB_RMAXB_REG,	0x50 }, { AWB_RMINB_REG,	0x43 },
268*4882a593Smuzhiyun 	{ AWB_BMAXB_REG,	0x30 }, { AWB_BMINB_REG,	0x22 },
269*4882a593Smuzhiyun 	/* Auto exposure */
270*4882a593Smuzhiyun 	{ AE_CTL1_REG,		0x8C }, { AE_CTL2_REG,		0x04 },
271*4882a593Smuzhiyun 	{ AE_FRM_CTL_REG,	0x01 }, { AE_FINE_CTL_REG(0),	0x3F },
272*4882a593Smuzhiyun 	{ AE_FINE_CTL_REG(1),	0xA3 }, { AE_FINE_CTL_REG(3),	0x34 },
273*4882a593Smuzhiyun 	/* Lens shading compensation */
274*4882a593Smuzhiyun 	{ LENS_CTRL_REG,	0x01 }, { LENS_XCEN_REG,	0x80 },
275*4882a593Smuzhiyun 	{ LENS_YCEN_REG,	0x70 }, { LENS_R_COMP_REG,	0x53 },
276*4882a593Smuzhiyun 	{ LENS_G_COMP_REG,	0x40 }, { LENS_B_COMP_REG,	0x3e },
277*4882a593Smuzhiyun 	{ REG_TERM,		0 },
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
to_sr030pc30(struct v4l2_subdev * sd)280*4882a593Smuzhiyun static inline struct sr030pc30_info *to_sr030pc30(struct v4l2_subdev *sd)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	return container_of(sd, struct sr030pc30_info, sd);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
set_i2c_page(struct sr030pc30_info * info,struct i2c_client * client,unsigned int reg)285*4882a593Smuzhiyun static inline int set_i2c_page(struct sr030pc30_info *info,
286*4882a593Smuzhiyun 			       struct i2c_client *client, unsigned int reg)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	int ret = 0;
289*4882a593Smuzhiyun 	u32 page = reg >> 8 & 0xFF;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (info->i2c_reg_page != page && (reg & 0xFF) != 0x03) {
292*4882a593Smuzhiyun 		ret = i2c_smbus_write_byte_data(client, PAGEMODE_REG, page);
293*4882a593Smuzhiyun 		if (!ret)
294*4882a593Smuzhiyun 			info->i2c_reg_page = page;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 	return ret;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
cam_i2c_read(struct v4l2_subdev * sd,u32 reg_addr)299*4882a593Smuzhiyun static int cam_i2c_read(struct v4l2_subdev *sd, u32 reg_addr)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
302*4882a593Smuzhiyun 	struct sr030pc30_info *info = to_sr030pc30(sd);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	int ret = set_i2c_page(info, client, reg_addr);
305*4882a593Smuzhiyun 	if (!ret)
306*4882a593Smuzhiyun 		ret = i2c_smbus_read_byte_data(client, reg_addr & 0xFF);
307*4882a593Smuzhiyun 	return ret;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
cam_i2c_write(struct v4l2_subdev * sd,u32 reg_addr,u32 val)310*4882a593Smuzhiyun static int cam_i2c_write(struct v4l2_subdev *sd, u32 reg_addr, u32 val)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
313*4882a593Smuzhiyun 	struct sr030pc30_info *info = to_sr030pc30(sd);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	int ret = set_i2c_page(info, client, reg_addr);
316*4882a593Smuzhiyun 	if (!ret)
317*4882a593Smuzhiyun 		ret = i2c_smbus_write_byte_data(
318*4882a593Smuzhiyun 			client, reg_addr & 0xFF, val);
319*4882a593Smuzhiyun 	return ret;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
sr030pc30_bulk_write_reg(struct v4l2_subdev * sd,const struct i2c_regval * msg)322*4882a593Smuzhiyun static inline int sr030pc30_bulk_write_reg(struct v4l2_subdev *sd,
323*4882a593Smuzhiyun 				const struct i2c_regval *msg)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	while (msg->addr != REG_TERM) {
326*4882a593Smuzhiyun 		int ret = cam_i2c_write(sd, msg->addr, msg->val);
327*4882a593Smuzhiyun 		if (ret)
328*4882a593Smuzhiyun 			return ret;
329*4882a593Smuzhiyun 		msg++;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 	return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /* Device reset and sleep mode control */
sr030pc30_pwr_ctrl(struct v4l2_subdev * sd,bool reset,bool sleep)335*4882a593Smuzhiyun static int sr030pc30_pwr_ctrl(struct v4l2_subdev *sd,
336*4882a593Smuzhiyun 				     bool reset, bool sleep)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct sr030pc30_info *info = to_sr030pc30(sd);
339*4882a593Smuzhiyun 	u8 reg = sleep ? 0xF1 : 0xF0;
340*4882a593Smuzhiyun 	int ret = 0;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (reset)
343*4882a593Smuzhiyun 		ret = cam_i2c_write(sd, POWER_CTRL_REG, reg | 0x02);
344*4882a593Smuzhiyun 	if (!ret) {
345*4882a593Smuzhiyun 		ret = cam_i2c_write(sd, POWER_CTRL_REG, reg);
346*4882a593Smuzhiyun 		if (!ret) {
347*4882a593Smuzhiyun 			info->sleep = sleep;
348*4882a593Smuzhiyun 			if (reset)
349*4882a593Smuzhiyun 				info->i2c_reg_page = -1;
350*4882a593Smuzhiyun 		}
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 	return ret;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
sr030pc30_set_flip(struct v4l2_subdev * sd)355*4882a593Smuzhiyun static int sr030pc30_set_flip(struct v4l2_subdev *sd)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct sr030pc30_info *info = to_sr030pc30(sd);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	s32 reg = cam_i2c_read(sd, VDO_CTL2_REG);
360*4882a593Smuzhiyun 	if (reg < 0)
361*4882a593Smuzhiyun 		return reg;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	reg &= 0x7C;
364*4882a593Smuzhiyun 	if (info->hflip)
365*4882a593Smuzhiyun 		reg |= 0x01;
366*4882a593Smuzhiyun 	if (info->vflip)
367*4882a593Smuzhiyun 		reg |= 0x02;
368*4882a593Smuzhiyun 	return cam_i2c_write(sd, VDO_CTL2_REG, reg | 0x80);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /* Configure resolution, color format and image flip */
sr030pc30_set_params(struct v4l2_subdev * sd)372*4882a593Smuzhiyun static int sr030pc30_set_params(struct v4l2_subdev *sd)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct sr030pc30_info *info = to_sr030pc30(sd);
375*4882a593Smuzhiyun 	int ret;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (!info->curr_win)
378*4882a593Smuzhiyun 		return -EINVAL;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* Configure the resolution through subsampling */
381*4882a593Smuzhiyun 	ret = cam_i2c_write(sd, VDO_CTL1_REG,
382*4882a593Smuzhiyun 			    info->curr_win->vid_ctl1);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if (!ret && info->curr_fmt)
385*4882a593Smuzhiyun 		ret = cam_i2c_write(sd, ISP_CTL_REG(0),
386*4882a593Smuzhiyun 				info->curr_fmt->ispctl1_reg);
387*4882a593Smuzhiyun 	if (!ret)
388*4882a593Smuzhiyun 		ret = sr030pc30_set_flip(sd);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return ret;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun /* Find nearest matching image pixel size. */
sr030pc30_try_frame_size(struct v4l2_mbus_framefmt * mf)394*4882a593Smuzhiyun static int sr030pc30_try_frame_size(struct v4l2_mbus_framefmt *mf)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	unsigned int min_err = ~0;
397*4882a593Smuzhiyun 	int i = ARRAY_SIZE(sr030pc30_sizes);
398*4882a593Smuzhiyun 	const struct sr030pc30_frmsize *fsize = &sr030pc30_sizes[0],
399*4882a593Smuzhiyun 					*match = NULL;
400*4882a593Smuzhiyun 	while (i--) {
401*4882a593Smuzhiyun 		int err = abs(fsize->width - mf->width)
402*4882a593Smuzhiyun 				+ abs(fsize->height - mf->height);
403*4882a593Smuzhiyun 		if (err < min_err) {
404*4882a593Smuzhiyun 			min_err = err;
405*4882a593Smuzhiyun 			match = fsize;
406*4882a593Smuzhiyun 		}
407*4882a593Smuzhiyun 		fsize++;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 	if (match) {
410*4882a593Smuzhiyun 		mf->width  = match->width;
411*4882a593Smuzhiyun 		mf->height = match->height;
412*4882a593Smuzhiyun 		return 0;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 	return -EINVAL;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
sr030pc30_s_ctrl(struct v4l2_ctrl * ctrl)417*4882a593Smuzhiyun static int sr030pc30_s_ctrl(struct v4l2_ctrl *ctrl)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	struct sr030pc30_info *info =
420*4882a593Smuzhiyun 		container_of(ctrl->handler, struct sr030pc30_info, hdl);
421*4882a593Smuzhiyun 	struct v4l2_subdev *sd = &info->sd;
422*4882a593Smuzhiyun 	int ret = 0;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "%s: ctrl_id: %d, value: %d\n",
425*4882a593Smuzhiyun 			 __func__, ctrl->id, ctrl->val);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	switch (ctrl->id) {
428*4882a593Smuzhiyun 	case V4L2_CID_AUTO_WHITE_BALANCE:
429*4882a593Smuzhiyun 		if (ctrl->is_new) {
430*4882a593Smuzhiyun 			ret = cam_i2c_write(sd, AWB_CTL2_REG,
431*4882a593Smuzhiyun 					ctrl->val ? 0x2E : 0x2F);
432*4882a593Smuzhiyun 			if (!ret)
433*4882a593Smuzhiyun 				ret = cam_i2c_write(sd, AWB_CTL1_REG,
434*4882a593Smuzhiyun 						ctrl->val ? 0xFB : 0x7B);
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 		if (!ret && info->blue->is_new)
437*4882a593Smuzhiyun 			ret = cam_i2c_write(sd, MWB_BGAIN_REG, info->blue->val);
438*4882a593Smuzhiyun 		if (!ret && info->red->is_new)
439*4882a593Smuzhiyun 			ret = cam_i2c_write(sd, MWB_RGAIN_REG, info->red->val);
440*4882a593Smuzhiyun 		return ret;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE_AUTO:
443*4882a593Smuzhiyun 		/* auto anti-flicker is also enabled here */
444*4882a593Smuzhiyun 		if (ctrl->is_new)
445*4882a593Smuzhiyun 			ret = cam_i2c_write(sd, AE_CTL1_REG,
446*4882a593Smuzhiyun 				ctrl->val == V4L2_EXPOSURE_AUTO ? 0xDC : 0x0C);
447*4882a593Smuzhiyun 		if (info->exp->is_new) {
448*4882a593Smuzhiyun 			unsigned long expos = info->exp->val;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 			expos = expos * info->pdata->clk_rate / (8 * 1000);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 			if (!ret)
453*4882a593Smuzhiyun 				ret = cam_i2c_write(sd, EXP_TIMEH_REG,
454*4882a593Smuzhiyun 						expos >> 16 & 0xFF);
455*4882a593Smuzhiyun 			if (!ret)
456*4882a593Smuzhiyun 				ret = cam_i2c_write(sd, EXP_TIMEM_REG,
457*4882a593Smuzhiyun 						expos >> 8 & 0xFF);
458*4882a593Smuzhiyun 			if (!ret)
459*4882a593Smuzhiyun 				ret = cam_i2c_write(sd, EXP_TIMEL_REG,
460*4882a593Smuzhiyun 						expos & 0xFF);
461*4882a593Smuzhiyun 		}
462*4882a593Smuzhiyun 		return ret;
463*4882a593Smuzhiyun 	default:
464*4882a593Smuzhiyun 		return -EINVAL;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
sr030pc30_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)470*4882a593Smuzhiyun static int sr030pc30_enum_mbus_code(struct v4l2_subdev *sd,
471*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
472*4882a593Smuzhiyun 		struct v4l2_subdev_mbus_code_enum *code)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	if (!code || code->pad ||
475*4882a593Smuzhiyun 	    code->index >= ARRAY_SIZE(sr030pc30_formats))
476*4882a593Smuzhiyun 		return -EINVAL;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	code->code = sr030pc30_formats[code->index].code;
479*4882a593Smuzhiyun 	return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
sr030pc30_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)482*4882a593Smuzhiyun static int sr030pc30_get_fmt(struct v4l2_subdev *sd,
483*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
484*4882a593Smuzhiyun 		struct v4l2_subdev_format *format)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf;
487*4882a593Smuzhiyun 	struct sr030pc30_info *info = to_sr030pc30(sd);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	if (!format || format->pad)
490*4882a593Smuzhiyun 		return -EINVAL;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	mf = &format->format;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (!info->curr_win || !info->curr_fmt)
495*4882a593Smuzhiyun 		return -EINVAL;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	mf->width	= info->curr_win->width;
498*4882a593Smuzhiyun 	mf->height	= info->curr_win->height;
499*4882a593Smuzhiyun 	mf->code	= info->curr_fmt->code;
500*4882a593Smuzhiyun 	mf->colorspace	= info->curr_fmt->colorspace;
501*4882a593Smuzhiyun 	mf->field	= V4L2_FIELD_NONE;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /* Return nearest media bus frame format. */
try_fmt(struct v4l2_subdev * sd,struct v4l2_mbus_framefmt * mf)507*4882a593Smuzhiyun static const struct sr030pc30_format *try_fmt(struct v4l2_subdev *sd,
508*4882a593Smuzhiyun 					      struct v4l2_mbus_framefmt *mf)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	int i;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	sr030pc30_try_frame_size(mf);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sr030pc30_formats); i++) {
515*4882a593Smuzhiyun 		if (mf->code == sr030pc30_formats[i].code)
516*4882a593Smuzhiyun 			break;
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(sr030pc30_formats))
519*4882a593Smuzhiyun 		i = 0;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	mf->code = sr030pc30_formats[i].code;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return &sr030pc30_formats[i];
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /* Return nearest media bus frame format. */
sr030pc30_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)527*4882a593Smuzhiyun static int sr030pc30_set_fmt(struct v4l2_subdev *sd,
528*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
529*4882a593Smuzhiyun 		struct v4l2_subdev_format *format)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	struct sr030pc30_info *info = sd ? to_sr030pc30(sd) : NULL;
532*4882a593Smuzhiyun 	const struct sr030pc30_format *fmt;
533*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (!sd || !format)
536*4882a593Smuzhiyun 		return -EINVAL;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	mf = &format->format;
539*4882a593Smuzhiyun 	if (format->pad)
540*4882a593Smuzhiyun 		return -EINVAL;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	fmt = try_fmt(sd, mf);
543*4882a593Smuzhiyun 	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
544*4882a593Smuzhiyun 		cfg->try_fmt = *mf;
545*4882a593Smuzhiyun 		return 0;
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	info->curr_fmt = fmt;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	return sr030pc30_set_params(sd);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
sr030pc30_base_config(struct v4l2_subdev * sd)553*4882a593Smuzhiyun static int sr030pc30_base_config(struct v4l2_subdev *sd)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct sr030pc30_info *info = to_sr030pc30(sd);
556*4882a593Smuzhiyun 	int ret;
557*4882a593Smuzhiyun 	unsigned long expmin, expmax;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	ret = sr030pc30_bulk_write_reg(sd, sr030pc30_base_regs);
560*4882a593Smuzhiyun 	if (!ret) {
561*4882a593Smuzhiyun 		info->curr_fmt = &sr030pc30_formats[0];
562*4882a593Smuzhiyun 		info->curr_win = &sr030pc30_sizes[0];
563*4882a593Smuzhiyun 		ret = sr030pc30_set_params(sd);
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 	if (!ret)
566*4882a593Smuzhiyun 		ret = sr030pc30_pwr_ctrl(sd, false, false);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (ret)
569*4882a593Smuzhiyun 		return ret;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	expmin = EXPOS_MIN_MS * info->pdata->clk_rate / (8 * 1000);
572*4882a593Smuzhiyun 	expmax = EXPOS_MAX_MS * info->pdata->clk_rate / (8 * 1000);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "%s: expmin= %lx, expmax= %lx", __func__,
575*4882a593Smuzhiyun 		 expmin, expmax);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* Setting up manual exposure time range */
578*4882a593Smuzhiyun 	ret = cam_i2c_write(sd, EXP_MMINH_REG, expmin >> 8 & 0xFF);
579*4882a593Smuzhiyun 	if (!ret)
580*4882a593Smuzhiyun 		ret = cam_i2c_write(sd, EXP_MMINL_REG, expmin & 0xFF);
581*4882a593Smuzhiyun 	if (!ret)
582*4882a593Smuzhiyun 		ret = cam_i2c_write(sd, EXP_MMAXH_REG, expmax >> 16 & 0xFF);
583*4882a593Smuzhiyun 	if (!ret)
584*4882a593Smuzhiyun 		ret = cam_i2c_write(sd, EXP_MMAXM_REG, expmax >> 8 & 0xFF);
585*4882a593Smuzhiyun 	if (!ret)
586*4882a593Smuzhiyun 		ret = cam_i2c_write(sd, EXP_MMAXL_REG, expmax & 0xFF);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	return ret;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
sr030pc30_s_power(struct v4l2_subdev * sd,int on)591*4882a593Smuzhiyun static int sr030pc30_s_power(struct v4l2_subdev *sd, int on)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
594*4882a593Smuzhiyun 	struct sr030pc30_info *info = to_sr030pc30(sd);
595*4882a593Smuzhiyun 	const struct sr030pc30_platform_data *pdata = info->pdata;
596*4882a593Smuzhiyun 	int ret;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (pdata == NULL) {
599*4882a593Smuzhiyun 		WARN(1, "No platform data!\n");
600*4882a593Smuzhiyun 		return -EINVAL;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/*
604*4882a593Smuzhiyun 	 * Put sensor into power sleep mode before switching off
605*4882a593Smuzhiyun 	 * power and disabling MCLK.
606*4882a593Smuzhiyun 	 */
607*4882a593Smuzhiyun 	if (!on)
608*4882a593Smuzhiyun 		sr030pc30_pwr_ctrl(sd, false, true);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* set_power controls sensor's power and clock */
611*4882a593Smuzhiyun 	if (pdata->set_power) {
612*4882a593Smuzhiyun 		ret = pdata->set_power(&client->dev, on);
613*4882a593Smuzhiyun 		if (ret)
614*4882a593Smuzhiyun 			return ret;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (on) {
618*4882a593Smuzhiyun 		ret = sr030pc30_base_config(sd);
619*4882a593Smuzhiyun 	} else {
620*4882a593Smuzhiyun 		ret = 0;
621*4882a593Smuzhiyun 		info->curr_win = NULL;
622*4882a593Smuzhiyun 		info->curr_fmt = NULL;
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	return ret;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun static const struct v4l2_ctrl_ops sr030pc30_ctrl_ops = {
629*4882a593Smuzhiyun 	.s_ctrl = sr030pc30_s_ctrl,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops sr030pc30_core_ops = {
633*4882a593Smuzhiyun 	.s_power	= sr030pc30_s_power,
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops sr030pc30_pad_ops = {
637*4882a593Smuzhiyun 	.enum_mbus_code = sr030pc30_enum_mbus_code,
638*4882a593Smuzhiyun 	.get_fmt	= sr030pc30_get_fmt,
639*4882a593Smuzhiyun 	.set_fmt	= sr030pc30_set_fmt,
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun static const struct v4l2_subdev_ops sr030pc30_ops = {
643*4882a593Smuzhiyun 	.core	= &sr030pc30_core_ops,
644*4882a593Smuzhiyun 	.pad	= &sr030pc30_pad_ops,
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun /*
648*4882a593Smuzhiyun  * Detect sensor type. Return 0 if SR030PC30 was detected
649*4882a593Smuzhiyun  * or -ENODEV otherwise.
650*4882a593Smuzhiyun  */
sr030pc30_detect(struct i2c_client * client)651*4882a593Smuzhiyun static int sr030pc30_detect(struct i2c_client *client)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	const struct sr030pc30_platform_data *pdata
654*4882a593Smuzhiyun 		= client->dev.platform_data;
655*4882a593Smuzhiyun 	int ret;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* Enable sensor's power and clock */
658*4882a593Smuzhiyun 	if (pdata->set_power) {
659*4882a593Smuzhiyun 		ret = pdata->set_power(&client->dev, 1);
660*4882a593Smuzhiyun 		if (ret)
661*4882a593Smuzhiyun 			return ret;
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	ret = i2c_smbus_read_byte_data(client, DEVICE_ID_REG);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (pdata->set_power)
667*4882a593Smuzhiyun 		pdata->set_power(&client->dev, 0);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (ret < 0) {
670*4882a593Smuzhiyun 		dev_err(&client->dev, "%s: I2C read failed\n", __func__);
671*4882a593Smuzhiyun 		return ret;
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	return ret == SR030PC30_ID ? 0 : -ENODEV;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 
sr030pc30_probe(struct i2c_client * client,const struct i2c_device_id * id)678*4882a593Smuzhiyun static int sr030pc30_probe(struct i2c_client *client,
679*4882a593Smuzhiyun 			   const struct i2c_device_id *id)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct sr030pc30_info *info;
682*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
683*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *hdl;
684*4882a593Smuzhiyun 	const struct sr030pc30_platform_data *pdata
685*4882a593Smuzhiyun 		= client->dev.platform_data;
686*4882a593Smuzhiyun 	int ret;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	if (!pdata) {
689*4882a593Smuzhiyun 		dev_err(&client->dev, "No platform data!");
690*4882a593Smuzhiyun 		return -EIO;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	ret = sr030pc30_detect(client);
694*4882a593Smuzhiyun 	if (ret)
695*4882a593Smuzhiyun 		return ret;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	info = devm_kzalloc(&client->dev, sizeof(*info), GFP_KERNEL);
698*4882a593Smuzhiyun 	if (!info)
699*4882a593Smuzhiyun 		return -ENOMEM;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	sd = &info->sd;
702*4882a593Smuzhiyun 	info->pdata = client->dev.platform_data;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &sr030pc30_ops);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	hdl = &info->hdl;
707*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(hdl, 6);
708*4882a593Smuzhiyun 	info->awb = v4l2_ctrl_new_std(hdl, &sr030pc30_ctrl_ops,
709*4882a593Smuzhiyun 			V4L2_CID_AUTO_WHITE_BALANCE, 0, 1, 1, 1);
710*4882a593Smuzhiyun 	info->red = v4l2_ctrl_new_std(hdl, &sr030pc30_ctrl_ops,
711*4882a593Smuzhiyun 			V4L2_CID_RED_BALANCE, 0, 127, 1, 64);
712*4882a593Smuzhiyun 	info->blue = v4l2_ctrl_new_std(hdl, &sr030pc30_ctrl_ops,
713*4882a593Smuzhiyun 			V4L2_CID_BLUE_BALANCE, 0, 127, 1, 64);
714*4882a593Smuzhiyun 	info->autoexp = v4l2_ctrl_new_std(hdl, &sr030pc30_ctrl_ops,
715*4882a593Smuzhiyun 			V4L2_CID_EXPOSURE_AUTO, 0, 1, 1, 1);
716*4882a593Smuzhiyun 	info->exp = v4l2_ctrl_new_std(hdl, &sr030pc30_ctrl_ops,
717*4882a593Smuzhiyun 			V4L2_CID_EXPOSURE, EXPOS_MIN_MS, EXPOS_MAX_MS, 1, 30);
718*4882a593Smuzhiyun 	sd->ctrl_handler = hdl;
719*4882a593Smuzhiyun 	if (hdl->error) {
720*4882a593Smuzhiyun 		int err = hdl->error;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		v4l2_ctrl_handler_free(hdl);
723*4882a593Smuzhiyun 		return err;
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 	v4l2_ctrl_auto_cluster(3, &info->awb, 0, false);
726*4882a593Smuzhiyun 	v4l2_ctrl_auto_cluster(2, &info->autoexp, V4L2_EXPOSURE_MANUAL, false);
727*4882a593Smuzhiyun 	v4l2_ctrl_handler_setup(hdl);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	info->i2c_reg_page	= -1;
730*4882a593Smuzhiyun 	info->hflip		= 1;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	return 0;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
sr030pc30_remove(struct i2c_client * client)735*4882a593Smuzhiyun static int sr030pc30_remove(struct i2c_client *client)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	v4l2_device_unregister_subdev(sd);
740*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(sd->ctrl_handler);
741*4882a593Smuzhiyun 	return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun static const struct i2c_device_id sr030pc30_id[] = {
745*4882a593Smuzhiyun 	{ MODULE_NAME, 0 },
746*4882a593Smuzhiyun 	{ },
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, sr030pc30_id);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun static struct i2c_driver sr030pc30_i2c_driver = {
752*4882a593Smuzhiyun 	.driver = {
753*4882a593Smuzhiyun 		.name = MODULE_NAME
754*4882a593Smuzhiyun 	},
755*4882a593Smuzhiyun 	.probe		= sr030pc30_probe,
756*4882a593Smuzhiyun 	.remove		= sr030pc30_remove,
757*4882a593Smuzhiyun 	.id_table	= sr030pc30_id,
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun module_i2c_driver(sr030pc30_i2c_driver);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun MODULE_DESCRIPTION("Siliconfile SR030PC30 camera driver");
763*4882a593Smuzhiyun MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
764*4882a593Smuzhiyun MODULE_LICENSE("GPL");
765