xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/smiapp-pll.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/media/i2c/smiapp-pll.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Generic driver for SMIA/SMIA++ compliant camera modules
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2011--2012 Nokia Corporation
8*4882a593Smuzhiyun  * Contact: Sakari Ailus <sakari.ailus@iki.fi>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/gcd.h>
13*4882a593Smuzhiyun #include <linux/lcm.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "smiapp-pll.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Return an even number or one. */
clk_div_even(uint32_t a)19*4882a593Smuzhiyun static inline uint32_t clk_div_even(uint32_t a)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	return max_t(uint32_t, 1, a & ~1);
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Return an even number or one. */
clk_div_even_up(uint32_t a)25*4882a593Smuzhiyun static inline uint32_t clk_div_even_up(uint32_t a)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	if (a == 1)
28*4882a593Smuzhiyun 		return 1;
29*4882a593Smuzhiyun 	return (a + 1) & ~1;
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun 
is_one_or_even(uint32_t a)32*4882a593Smuzhiyun static inline uint32_t is_one_or_even(uint32_t a)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	if (a == 1)
35*4882a593Smuzhiyun 		return 1;
36*4882a593Smuzhiyun 	if (a & 1)
37*4882a593Smuzhiyun 		return 0;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	return 1;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
bounds_check(struct device * dev,uint32_t val,uint32_t min,uint32_t max,char * str)42*4882a593Smuzhiyun static int bounds_check(struct device *dev, uint32_t val,
43*4882a593Smuzhiyun 			uint32_t min, uint32_t max, char *str)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	if (val >= min && val <= max)
46*4882a593Smuzhiyun 		return 0;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	dev_dbg(dev, "%s out of bounds: %d (%d--%d)\n", str, val, min, max);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	return -EINVAL;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
print_pll(struct device * dev,struct smiapp_pll * pll)53*4882a593Smuzhiyun static void print_pll(struct device *dev, struct smiapp_pll *pll)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	dev_dbg(dev, "pre_pll_clk_div\t%u\n",  pll->pre_pll_clk_div);
56*4882a593Smuzhiyun 	dev_dbg(dev, "pll_multiplier \t%u\n",  pll->pll_multiplier);
57*4882a593Smuzhiyun 	if (!(pll->flags & SMIAPP_PLL_FLAG_NO_OP_CLOCKS)) {
58*4882a593Smuzhiyun 		dev_dbg(dev, "op_sys_clk_div \t%u\n", pll->op.sys_clk_div);
59*4882a593Smuzhiyun 		dev_dbg(dev, "op_pix_clk_div \t%u\n", pll->op.pix_clk_div);
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 	dev_dbg(dev, "vt_sys_clk_div \t%u\n",  pll->vt.sys_clk_div);
62*4882a593Smuzhiyun 	dev_dbg(dev, "vt_pix_clk_div \t%u\n",  pll->vt.pix_clk_div);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	dev_dbg(dev, "ext_clk_freq_hz \t%u\n", pll->ext_clk_freq_hz);
65*4882a593Smuzhiyun 	dev_dbg(dev, "pll_ip_clk_freq_hz \t%u\n", pll->pll_ip_clk_freq_hz);
66*4882a593Smuzhiyun 	dev_dbg(dev, "pll_op_clk_freq_hz \t%u\n", pll->pll_op_clk_freq_hz);
67*4882a593Smuzhiyun 	if (!(pll->flags & SMIAPP_PLL_FLAG_NO_OP_CLOCKS)) {
68*4882a593Smuzhiyun 		dev_dbg(dev, "op_sys_clk_freq_hz \t%u\n",
69*4882a593Smuzhiyun 			pll->op.sys_clk_freq_hz);
70*4882a593Smuzhiyun 		dev_dbg(dev, "op_pix_clk_freq_hz \t%u\n",
71*4882a593Smuzhiyun 			pll->op.pix_clk_freq_hz);
72*4882a593Smuzhiyun 	}
73*4882a593Smuzhiyun 	dev_dbg(dev, "vt_sys_clk_freq_hz \t%u\n", pll->vt.sys_clk_freq_hz);
74*4882a593Smuzhiyun 	dev_dbg(dev, "vt_pix_clk_freq_hz \t%u\n", pll->vt.pix_clk_freq_hz);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
check_all_bounds(struct device * dev,const struct smiapp_pll_limits * limits,const struct smiapp_pll_branch_limits * op_limits,struct smiapp_pll * pll,struct smiapp_pll_branch * op_pll)77*4882a593Smuzhiyun static int check_all_bounds(struct device *dev,
78*4882a593Smuzhiyun 			    const struct smiapp_pll_limits *limits,
79*4882a593Smuzhiyun 			    const struct smiapp_pll_branch_limits *op_limits,
80*4882a593Smuzhiyun 			    struct smiapp_pll *pll,
81*4882a593Smuzhiyun 			    struct smiapp_pll_branch *op_pll)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	int rval;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	rval = bounds_check(dev, pll->pll_ip_clk_freq_hz,
86*4882a593Smuzhiyun 			    limits->min_pll_ip_freq_hz,
87*4882a593Smuzhiyun 			    limits->max_pll_ip_freq_hz,
88*4882a593Smuzhiyun 			    "pll_ip_clk_freq_hz");
89*4882a593Smuzhiyun 	if (!rval)
90*4882a593Smuzhiyun 		rval = bounds_check(
91*4882a593Smuzhiyun 			dev, pll->pll_multiplier,
92*4882a593Smuzhiyun 			limits->min_pll_multiplier, limits->max_pll_multiplier,
93*4882a593Smuzhiyun 			"pll_multiplier");
94*4882a593Smuzhiyun 	if (!rval)
95*4882a593Smuzhiyun 		rval = bounds_check(
96*4882a593Smuzhiyun 			dev, pll->pll_op_clk_freq_hz,
97*4882a593Smuzhiyun 			limits->min_pll_op_freq_hz, limits->max_pll_op_freq_hz,
98*4882a593Smuzhiyun 			"pll_op_clk_freq_hz");
99*4882a593Smuzhiyun 	if (!rval)
100*4882a593Smuzhiyun 		rval = bounds_check(
101*4882a593Smuzhiyun 			dev, op_pll->sys_clk_div,
102*4882a593Smuzhiyun 			op_limits->min_sys_clk_div, op_limits->max_sys_clk_div,
103*4882a593Smuzhiyun 			"op_sys_clk_div");
104*4882a593Smuzhiyun 	if (!rval)
105*4882a593Smuzhiyun 		rval = bounds_check(
106*4882a593Smuzhiyun 			dev, op_pll->sys_clk_freq_hz,
107*4882a593Smuzhiyun 			op_limits->min_sys_clk_freq_hz,
108*4882a593Smuzhiyun 			op_limits->max_sys_clk_freq_hz,
109*4882a593Smuzhiyun 			"op_sys_clk_freq_hz");
110*4882a593Smuzhiyun 	if (!rval)
111*4882a593Smuzhiyun 		rval = bounds_check(
112*4882a593Smuzhiyun 			dev, op_pll->pix_clk_freq_hz,
113*4882a593Smuzhiyun 			op_limits->min_pix_clk_freq_hz,
114*4882a593Smuzhiyun 			op_limits->max_pix_clk_freq_hz,
115*4882a593Smuzhiyun 			"op_pix_clk_freq_hz");
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/*
118*4882a593Smuzhiyun 	 * If there are no OP clocks, the VT clocks are contained in
119*4882a593Smuzhiyun 	 * the OP clock struct.
120*4882a593Smuzhiyun 	 */
121*4882a593Smuzhiyun 	if (pll->flags & SMIAPP_PLL_FLAG_NO_OP_CLOCKS)
122*4882a593Smuzhiyun 		return rval;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (!rval)
125*4882a593Smuzhiyun 		rval = bounds_check(
126*4882a593Smuzhiyun 			dev, pll->vt.sys_clk_freq_hz,
127*4882a593Smuzhiyun 			limits->vt.min_sys_clk_freq_hz,
128*4882a593Smuzhiyun 			limits->vt.max_sys_clk_freq_hz,
129*4882a593Smuzhiyun 			"vt_sys_clk_freq_hz");
130*4882a593Smuzhiyun 	if (!rval)
131*4882a593Smuzhiyun 		rval = bounds_check(
132*4882a593Smuzhiyun 			dev, pll->vt.pix_clk_freq_hz,
133*4882a593Smuzhiyun 			limits->vt.min_pix_clk_freq_hz,
134*4882a593Smuzhiyun 			limits->vt.max_pix_clk_freq_hz,
135*4882a593Smuzhiyun 			"vt_pix_clk_freq_hz");
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return rval;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * Heuristically guess the PLL tree for a given common multiplier and
142*4882a593Smuzhiyun  * divisor. Begin with the operational timing and continue to video
143*4882a593Smuzhiyun  * timing once operational timing has been verified.
144*4882a593Smuzhiyun  *
145*4882a593Smuzhiyun  * @mul is the PLL multiplier and @div is the common divisor
146*4882a593Smuzhiyun  * (pre_pll_clk_div and op_sys_clk_div combined). The final PLL
147*4882a593Smuzhiyun  * multiplier will be a multiple of @mul.
148*4882a593Smuzhiyun  *
149*4882a593Smuzhiyun  * @return Zero on success, error code on error.
150*4882a593Smuzhiyun  */
__smiapp_pll_calculate(struct device * dev,const struct smiapp_pll_limits * limits,const struct smiapp_pll_branch_limits * op_limits,struct smiapp_pll * pll,struct smiapp_pll_branch * op_pll,uint32_t mul,uint32_t div,uint32_t lane_op_clock_ratio)151*4882a593Smuzhiyun static int __smiapp_pll_calculate(
152*4882a593Smuzhiyun 	struct device *dev, const struct smiapp_pll_limits *limits,
153*4882a593Smuzhiyun 	const struct smiapp_pll_branch_limits *op_limits,
154*4882a593Smuzhiyun 	struct smiapp_pll *pll, struct smiapp_pll_branch *op_pll, uint32_t mul,
155*4882a593Smuzhiyun 	uint32_t div, uint32_t lane_op_clock_ratio)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	uint32_t sys_div;
158*4882a593Smuzhiyun 	uint32_t best_pix_div = INT_MAX >> 1;
159*4882a593Smuzhiyun 	uint32_t vt_op_binning_div;
160*4882a593Smuzhiyun 	/*
161*4882a593Smuzhiyun 	 * Higher multipliers (and divisors) are often required than
162*4882a593Smuzhiyun 	 * necessitated by the external clock and the output clocks.
163*4882a593Smuzhiyun 	 * There are limits for all values in the clock tree. These
164*4882a593Smuzhiyun 	 * are the minimum and maximum multiplier for mul.
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	uint32_t more_mul_min, more_mul_max;
167*4882a593Smuzhiyun 	uint32_t more_mul_factor;
168*4882a593Smuzhiyun 	uint32_t min_vt_div, max_vt_div, vt_div;
169*4882a593Smuzhiyun 	uint32_t min_sys_div, max_sys_div;
170*4882a593Smuzhiyun 	unsigned int i;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/*
173*4882a593Smuzhiyun 	 * Get pre_pll_clk_div so that our pll_op_clk_freq_hz won't be
174*4882a593Smuzhiyun 	 * too high.
175*4882a593Smuzhiyun 	 */
176*4882a593Smuzhiyun 	dev_dbg(dev, "pre_pll_clk_div %u\n", pll->pre_pll_clk_div);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* Don't go above max pll multiplier. */
179*4882a593Smuzhiyun 	more_mul_max = limits->max_pll_multiplier / mul;
180*4882a593Smuzhiyun 	dev_dbg(dev, "more_mul_max: max_pll_multiplier check: %u\n",
181*4882a593Smuzhiyun 		more_mul_max);
182*4882a593Smuzhiyun 	/* Don't go above max pll op frequency. */
183*4882a593Smuzhiyun 	more_mul_max =
184*4882a593Smuzhiyun 		min_t(uint32_t,
185*4882a593Smuzhiyun 		      more_mul_max,
186*4882a593Smuzhiyun 		      limits->max_pll_op_freq_hz
187*4882a593Smuzhiyun 		      / (pll->ext_clk_freq_hz / pll->pre_pll_clk_div * mul));
188*4882a593Smuzhiyun 	dev_dbg(dev, "more_mul_max: max_pll_op_freq_hz check: %u\n",
189*4882a593Smuzhiyun 		more_mul_max);
190*4882a593Smuzhiyun 	/* Don't go above the division capability of op sys clock divider. */
191*4882a593Smuzhiyun 	more_mul_max = min(more_mul_max,
192*4882a593Smuzhiyun 			   op_limits->max_sys_clk_div * pll->pre_pll_clk_div
193*4882a593Smuzhiyun 			   / div);
194*4882a593Smuzhiyun 	dev_dbg(dev, "more_mul_max: max_op_sys_clk_div check: %u\n",
195*4882a593Smuzhiyun 		more_mul_max);
196*4882a593Smuzhiyun 	/* Ensure we won't go above min_pll_multiplier. */
197*4882a593Smuzhiyun 	more_mul_max = min(more_mul_max,
198*4882a593Smuzhiyun 			   DIV_ROUND_UP(limits->max_pll_multiplier, mul));
199*4882a593Smuzhiyun 	dev_dbg(dev, "more_mul_max: min_pll_multiplier check: %u\n",
200*4882a593Smuzhiyun 		more_mul_max);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* Ensure we won't go below min_pll_op_freq_hz. */
203*4882a593Smuzhiyun 	more_mul_min = DIV_ROUND_UP(limits->min_pll_op_freq_hz,
204*4882a593Smuzhiyun 				    pll->ext_clk_freq_hz / pll->pre_pll_clk_div
205*4882a593Smuzhiyun 				    * mul);
206*4882a593Smuzhiyun 	dev_dbg(dev, "more_mul_min: min_pll_op_freq_hz check: %u\n",
207*4882a593Smuzhiyun 		more_mul_min);
208*4882a593Smuzhiyun 	/* Ensure we won't go below min_pll_multiplier. */
209*4882a593Smuzhiyun 	more_mul_min = max(more_mul_min,
210*4882a593Smuzhiyun 			   DIV_ROUND_UP(limits->min_pll_multiplier, mul));
211*4882a593Smuzhiyun 	dev_dbg(dev, "more_mul_min: min_pll_multiplier check: %u\n",
212*4882a593Smuzhiyun 		more_mul_min);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (more_mul_min > more_mul_max) {
215*4882a593Smuzhiyun 		dev_dbg(dev,
216*4882a593Smuzhiyun 			"unable to compute more_mul_min and more_mul_max\n");
217*4882a593Smuzhiyun 		return -EINVAL;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	more_mul_factor = lcm(div, pll->pre_pll_clk_div) / div;
221*4882a593Smuzhiyun 	dev_dbg(dev, "more_mul_factor: %u\n", more_mul_factor);
222*4882a593Smuzhiyun 	more_mul_factor = lcm(more_mul_factor, op_limits->min_sys_clk_div);
223*4882a593Smuzhiyun 	dev_dbg(dev, "more_mul_factor: min_op_sys_clk_div: %d\n",
224*4882a593Smuzhiyun 		more_mul_factor);
225*4882a593Smuzhiyun 	i = roundup(more_mul_min, more_mul_factor);
226*4882a593Smuzhiyun 	if (!is_one_or_even(i))
227*4882a593Smuzhiyun 		i <<= 1;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	dev_dbg(dev, "final more_mul: %u\n", i);
230*4882a593Smuzhiyun 	if (i > more_mul_max) {
231*4882a593Smuzhiyun 		dev_dbg(dev, "final more_mul is bad, max %u\n", more_mul_max);
232*4882a593Smuzhiyun 		return -EINVAL;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	pll->pll_multiplier = mul * i;
236*4882a593Smuzhiyun 	op_pll->sys_clk_div = div * i / pll->pre_pll_clk_div;
237*4882a593Smuzhiyun 	dev_dbg(dev, "op_sys_clk_div: %u\n", op_pll->sys_clk_div);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	pll->pll_ip_clk_freq_hz = pll->ext_clk_freq_hz
240*4882a593Smuzhiyun 		/ pll->pre_pll_clk_div;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	pll->pll_op_clk_freq_hz = pll->pll_ip_clk_freq_hz
243*4882a593Smuzhiyun 		* pll->pll_multiplier;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Derive pll_op_clk_freq_hz. */
246*4882a593Smuzhiyun 	op_pll->sys_clk_freq_hz =
247*4882a593Smuzhiyun 		pll->pll_op_clk_freq_hz / op_pll->sys_clk_div;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	op_pll->pix_clk_div = pll->bits_per_pixel;
250*4882a593Smuzhiyun 	dev_dbg(dev, "op_pix_clk_div: %u\n", op_pll->pix_clk_div);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	op_pll->pix_clk_freq_hz =
253*4882a593Smuzhiyun 		op_pll->sys_clk_freq_hz / op_pll->pix_clk_div;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if (pll->flags & SMIAPP_PLL_FLAG_NO_OP_CLOCKS) {
256*4882a593Smuzhiyun 		/* No OP clocks --- VT clocks are used instead. */
257*4882a593Smuzhiyun 		goto out_skip_vt_calc;
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/*
261*4882a593Smuzhiyun 	 * Some sensors perform analogue binning and some do this
262*4882a593Smuzhiyun 	 * digitally. The ones doing this digitally can be roughly be
263*4882a593Smuzhiyun 	 * found out using this formula. The ones doing this digitally
264*4882a593Smuzhiyun 	 * should run at higher clock rate, so smaller divisor is used
265*4882a593Smuzhiyun 	 * on video timing side.
266*4882a593Smuzhiyun 	 */
267*4882a593Smuzhiyun 	if (limits->min_line_length_pck_bin > limits->min_line_length_pck
268*4882a593Smuzhiyun 	    / pll->binning_horizontal)
269*4882a593Smuzhiyun 		vt_op_binning_div = pll->binning_horizontal;
270*4882a593Smuzhiyun 	else
271*4882a593Smuzhiyun 		vt_op_binning_div = 1;
272*4882a593Smuzhiyun 	dev_dbg(dev, "vt_op_binning_div: %u\n", vt_op_binning_div);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/*
275*4882a593Smuzhiyun 	 * Profile 2 supports vt_pix_clk_div E [4, 10]
276*4882a593Smuzhiyun 	 *
277*4882a593Smuzhiyun 	 * Horizontal binning can be used as a base for difference in
278*4882a593Smuzhiyun 	 * divisors. One must make sure that horizontal blanking is
279*4882a593Smuzhiyun 	 * enough to accommodate the CSI-2 sync codes.
280*4882a593Smuzhiyun 	 *
281*4882a593Smuzhiyun 	 * Take scaling factor into account as well.
282*4882a593Smuzhiyun 	 *
283*4882a593Smuzhiyun 	 * Find absolute limits for the factor of vt divider.
284*4882a593Smuzhiyun 	 */
285*4882a593Smuzhiyun 	dev_dbg(dev, "scale_m: %u\n", pll->scale_m);
286*4882a593Smuzhiyun 	min_vt_div = DIV_ROUND_UP(op_pll->pix_clk_div * op_pll->sys_clk_div
287*4882a593Smuzhiyun 				  * pll->scale_n,
288*4882a593Smuzhiyun 				  lane_op_clock_ratio * vt_op_binning_div
289*4882a593Smuzhiyun 				  * pll->scale_m);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* Find smallest and biggest allowed vt divisor. */
292*4882a593Smuzhiyun 	dev_dbg(dev, "min_vt_div: %u\n", min_vt_div);
293*4882a593Smuzhiyun 	min_vt_div = max(min_vt_div,
294*4882a593Smuzhiyun 			 DIV_ROUND_UP(pll->pll_op_clk_freq_hz,
295*4882a593Smuzhiyun 				      limits->vt.max_pix_clk_freq_hz));
296*4882a593Smuzhiyun 	dev_dbg(dev, "min_vt_div: max_vt_pix_clk_freq_hz: %u\n",
297*4882a593Smuzhiyun 		min_vt_div);
298*4882a593Smuzhiyun 	min_vt_div = max_t(uint32_t, min_vt_div,
299*4882a593Smuzhiyun 			   limits->vt.min_pix_clk_div
300*4882a593Smuzhiyun 			   * limits->vt.min_sys_clk_div);
301*4882a593Smuzhiyun 	dev_dbg(dev, "min_vt_div: min_vt_clk_div: %u\n", min_vt_div);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	max_vt_div = limits->vt.max_sys_clk_div * limits->vt.max_pix_clk_div;
304*4882a593Smuzhiyun 	dev_dbg(dev, "max_vt_div: %u\n", max_vt_div);
305*4882a593Smuzhiyun 	max_vt_div = min(max_vt_div,
306*4882a593Smuzhiyun 			 DIV_ROUND_UP(pll->pll_op_clk_freq_hz,
307*4882a593Smuzhiyun 				      limits->vt.min_pix_clk_freq_hz));
308*4882a593Smuzhiyun 	dev_dbg(dev, "max_vt_div: min_vt_pix_clk_freq_hz: %u\n",
309*4882a593Smuzhiyun 		max_vt_div);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/*
312*4882a593Smuzhiyun 	 * Find limitsits for sys_clk_div. Not all values are possible
313*4882a593Smuzhiyun 	 * with all values of pix_clk_div.
314*4882a593Smuzhiyun 	 */
315*4882a593Smuzhiyun 	min_sys_div = limits->vt.min_sys_clk_div;
316*4882a593Smuzhiyun 	dev_dbg(dev, "min_sys_div: %u\n", min_sys_div);
317*4882a593Smuzhiyun 	min_sys_div = max(min_sys_div,
318*4882a593Smuzhiyun 			  DIV_ROUND_UP(min_vt_div,
319*4882a593Smuzhiyun 				       limits->vt.max_pix_clk_div));
320*4882a593Smuzhiyun 	dev_dbg(dev, "min_sys_div: max_vt_pix_clk_div: %u\n", min_sys_div);
321*4882a593Smuzhiyun 	min_sys_div = max(min_sys_div,
322*4882a593Smuzhiyun 			  pll->pll_op_clk_freq_hz
323*4882a593Smuzhiyun 			  / limits->vt.max_sys_clk_freq_hz);
324*4882a593Smuzhiyun 	dev_dbg(dev, "min_sys_div: max_pll_op_clk_freq_hz: %u\n", min_sys_div);
325*4882a593Smuzhiyun 	min_sys_div = clk_div_even_up(min_sys_div);
326*4882a593Smuzhiyun 	dev_dbg(dev, "min_sys_div: one or even: %u\n", min_sys_div);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	max_sys_div = limits->vt.max_sys_clk_div;
329*4882a593Smuzhiyun 	dev_dbg(dev, "max_sys_div: %u\n", max_sys_div);
330*4882a593Smuzhiyun 	max_sys_div = min(max_sys_div,
331*4882a593Smuzhiyun 			  DIV_ROUND_UP(max_vt_div,
332*4882a593Smuzhiyun 				       limits->vt.min_pix_clk_div));
333*4882a593Smuzhiyun 	dev_dbg(dev, "max_sys_div: min_vt_pix_clk_div: %u\n", max_sys_div);
334*4882a593Smuzhiyun 	max_sys_div = min(max_sys_div,
335*4882a593Smuzhiyun 			  DIV_ROUND_UP(pll->pll_op_clk_freq_hz,
336*4882a593Smuzhiyun 				       limits->vt.min_pix_clk_freq_hz));
337*4882a593Smuzhiyun 	dev_dbg(dev, "max_sys_div: min_vt_pix_clk_freq_hz: %u\n", max_sys_div);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/*
340*4882a593Smuzhiyun 	 * Find pix_div such that a legal pix_div * sys_div results
341*4882a593Smuzhiyun 	 * into a value which is not smaller than div, the desired
342*4882a593Smuzhiyun 	 * divisor.
343*4882a593Smuzhiyun 	 */
344*4882a593Smuzhiyun 	for (vt_div = min_vt_div; vt_div <= max_vt_div;
345*4882a593Smuzhiyun 	     vt_div += 2 - (vt_div & 1)) {
346*4882a593Smuzhiyun 		for (sys_div = min_sys_div;
347*4882a593Smuzhiyun 		     sys_div <= max_sys_div;
348*4882a593Smuzhiyun 		     sys_div += 2 - (sys_div & 1)) {
349*4882a593Smuzhiyun 			uint16_t pix_div = DIV_ROUND_UP(vt_div, sys_div);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 			if (pix_div < limits->vt.min_pix_clk_div
352*4882a593Smuzhiyun 			    || pix_div > limits->vt.max_pix_clk_div) {
353*4882a593Smuzhiyun 				dev_dbg(dev,
354*4882a593Smuzhiyun 					"pix_div %u too small or too big (%u--%u)\n",
355*4882a593Smuzhiyun 					pix_div,
356*4882a593Smuzhiyun 					limits->vt.min_pix_clk_div,
357*4882a593Smuzhiyun 					limits->vt.max_pix_clk_div);
358*4882a593Smuzhiyun 				continue;
359*4882a593Smuzhiyun 			}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 			/* Check if this one is better. */
362*4882a593Smuzhiyun 			if (pix_div * sys_div
363*4882a593Smuzhiyun 			    <= roundup(min_vt_div, best_pix_div))
364*4882a593Smuzhiyun 				best_pix_div = pix_div;
365*4882a593Smuzhiyun 		}
366*4882a593Smuzhiyun 		if (best_pix_div < INT_MAX >> 1)
367*4882a593Smuzhiyun 			break;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	pll->vt.sys_clk_div = DIV_ROUND_UP(min_vt_div, best_pix_div);
371*4882a593Smuzhiyun 	pll->vt.pix_clk_div = best_pix_div;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	pll->vt.sys_clk_freq_hz =
374*4882a593Smuzhiyun 		pll->pll_op_clk_freq_hz / pll->vt.sys_clk_div;
375*4882a593Smuzhiyun 	pll->vt.pix_clk_freq_hz =
376*4882a593Smuzhiyun 		pll->vt.sys_clk_freq_hz / pll->vt.pix_clk_div;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun out_skip_vt_calc:
379*4882a593Smuzhiyun 	pll->pixel_rate_csi =
380*4882a593Smuzhiyun 		op_pll->pix_clk_freq_hz * lane_op_clock_ratio;
381*4882a593Smuzhiyun 	pll->pixel_rate_pixel_array = pll->vt.pix_clk_freq_hz;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return check_all_bounds(dev, limits, op_limits, pll, op_pll);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
smiapp_pll_calculate(struct device * dev,const struct smiapp_pll_limits * limits,struct smiapp_pll * pll)386*4882a593Smuzhiyun int smiapp_pll_calculate(struct device *dev,
387*4882a593Smuzhiyun 			 const struct smiapp_pll_limits *limits,
388*4882a593Smuzhiyun 			 struct smiapp_pll *pll)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	const struct smiapp_pll_branch_limits *op_limits = &limits->op;
391*4882a593Smuzhiyun 	struct smiapp_pll_branch *op_pll = &pll->op;
392*4882a593Smuzhiyun 	uint16_t min_pre_pll_clk_div;
393*4882a593Smuzhiyun 	uint16_t max_pre_pll_clk_div;
394*4882a593Smuzhiyun 	uint32_t lane_op_clock_ratio;
395*4882a593Smuzhiyun 	uint32_t mul, div;
396*4882a593Smuzhiyun 	unsigned int i;
397*4882a593Smuzhiyun 	int rval = -EINVAL;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	if (pll->flags & SMIAPP_PLL_FLAG_NO_OP_CLOCKS) {
400*4882a593Smuzhiyun 		/*
401*4882a593Smuzhiyun 		 * If there's no OP PLL at all, use the VT values
402*4882a593Smuzhiyun 		 * instead. The OP values are ignored for the rest of
403*4882a593Smuzhiyun 		 * the PLL calculation.
404*4882a593Smuzhiyun 		 */
405*4882a593Smuzhiyun 		op_limits = &limits->vt;
406*4882a593Smuzhiyun 		op_pll = &pll->vt;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (pll->flags & SMIAPP_PLL_FLAG_OP_PIX_CLOCK_PER_LANE)
410*4882a593Smuzhiyun 		lane_op_clock_ratio = pll->csi2.lanes;
411*4882a593Smuzhiyun 	else
412*4882a593Smuzhiyun 		lane_op_clock_ratio = 1;
413*4882a593Smuzhiyun 	dev_dbg(dev, "lane_op_clock_ratio: %u\n", lane_op_clock_ratio);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	dev_dbg(dev, "binning: %ux%u\n", pll->binning_horizontal,
416*4882a593Smuzhiyun 		pll->binning_vertical);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	switch (pll->bus_type) {
419*4882a593Smuzhiyun 	case SMIAPP_PLL_BUS_TYPE_CSI2:
420*4882a593Smuzhiyun 		/* CSI transfers 2 bits per clock per lane; thus times 2 */
421*4882a593Smuzhiyun 		pll->pll_op_clk_freq_hz = pll->link_freq * 2
422*4882a593Smuzhiyun 			* (pll->csi2.lanes / lane_op_clock_ratio);
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 	case SMIAPP_PLL_BUS_TYPE_PARALLEL:
425*4882a593Smuzhiyun 		pll->pll_op_clk_freq_hz = pll->link_freq * pll->bits_per_pixel
426*4882a593Smuzhiyun 			/ DIV_ROUND_UP(pll->bits_per_pixel,
427*4882a593Smuzhiyun 				       pll->parallel.bus_width);
428*4882a593Smuzhiyun 		break;
429*4882a593Smuzhiyun 	default:
430*4882a593Smuzhiyun 		return -EINVAL;
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* Figure out limits for pre-pll divider based on extclk */
434*4882a593Smuzhiyun 	dev_dbg(dev, "min / max pre_pll_clk_div: %u / %u\n",
435*4882a593Smuzhiyun 		limits->min_pre_pll_clk_div, limits->max_pre_pll_clk_div);
436*4882a593Smuzhiyun 	max_pre_pll_clk_div =
437*4882a593Smuzhiyun 		min_t(uint16_t, limits->max_pre_pll_clk_div,
438*4882a593Smuzhiyun 		      clk_div_even(pll->ext_clk_freq_hz /
439*4882a593Smuzhiyun 				   limits->min_pll_ip_freq_hz));
440*4882a593Smuzhiyun 	min_pre_pll_clk_div =
441*4882a593Smuzhiyun 		max_t(uint16_t, limits->min_pre_pll_clk_div,
442*4882a593Smuzhiyun 		      clk_div_even_up(
443*4882a593Smuzhiyun 			      DIV_ROUND_UP(pll->ext_clk_freq_hz,
444*4882a593Smuzhiyun 					   limits->max_pll_ip_freq_hz)));
445*4882a593Smuzhiyun 	dev_dbg(dev, "pre-pll check: min / max pre_pll_clk_div: %u / %u\n",
446*4882a593Smuzhiyun 		min_pre_pll_clk_div, max_pre_pll_clk_div);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	i = gcd(pll->pll_op_clk_freq_hz, pll->ext_clk_freq_hz);
449*4882a593Smuzhiyun 	mul = div_u64(pll->pll_op_clk_freq_hz, i);
450*4882a593Smuzhiyun 	div = pll->ext_clk_freq_hz / i;
451*4882a593Smuzhiyun 	dev_dbg(dev, "mul %u / div %u\n", mul, div);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	min_pre_pll_clk_div =
454*4882a593Smuzhiyun 		max_t(uint16_t, min_pre_pll_clk_div,
455*4882a593Smuzhiyun 		      clk_div_even_up(
456*4882a593Smuzhiyun 			      DIV_ROUND_UP(mul * pll->ext_clk_freq_hz,
457*4882a593Smuzhiyun 					   limits->max_pll_op_freq_hz)));
458*4882a593Smuzhiyun 	dev_dbg(dev, "pll_op check: min / max pre_pll_clk_div: %u / %u\n",
459*4882a593Smuzhiyun 		min_pre_pll_clk_div, max_pre_pll_clk_div);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	for (pll->pre_pll_clk_div = min_pre_pll_clk_div;
462*4882a593Smuzhiyun 	     pll->pre_pll_clk_div <= max_pre_pll_clk_div;
463*4882a593Smuzhiyun 	     pll->pre_pll_clk_div += 2 - (pll->pre_pll_clk_div & 1)) {
464*4882a593Smuzhiyun 		rval = __smiapp_pll_calculate(dev, limits, op_limits, pll,
465*4882a593Smuzhiyun 					      op_pll, mul, div,
466*4882a593Smuzhiyun 					      lane_op_clock_ratio);
467*4882a593Smuzhiyun 		if (rval)
468*4882a593Smuzhiyun 			continue;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		print_pll(dev, pll);
471*4882a593Smuzhiyun 		return 0;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	dev_dbg(dev, "unable to compute pre_pll divisor\n");
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return rval;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(smiapp_pll_calculate);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun MODULE_AUTHOR("Sakari Ailus <sakari.ailus@iki.fi>");
481*4882a593Smuzhiyun MODULE_DESCRIPTION("Generic SMIA/SMIA++ PLL calculator");
482*4882a593Smuzhiyun MODULE_LICENSE("GPL");
483