xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/sc4210.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * sc4210 driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2022 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * V0.0X01.0X00 first version.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun //#define DEBUG
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_graph.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <linux/sysfs.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/version.h>
25*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
26*4882a593Smuzhiyun #include <linux/rk-preisp.h>
27*4882a593Smuzhiyun #include <media/media-entity.h>
28*4882a593Smuzhiyun #include <media/v4l2-common.h>
29*4882a593Smuzhiyun #include <media/v4l2-async.h>
30*4882a593Smuzhiyun #include <media/v4l2-device.h>
31*4882a593Smuzhiyun #include <media/v4l2-event.h>
32*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
33*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
34*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
35*4882a593Smuzhiyun #include <media/v4l2-image-sizes.h>
36*4882a593Smuzhiyun #include <media/v4l2-mediabus.h>
37*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
38*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
39*4882a593Smuzhiyun #include <stdarg.h>
40*4882a593Smuzhiyun #include <linux/linkage.h>
41*4882a593Smuzhiyun #include <linux/types.h>
42*4882a593Smuzhiyun #include <linux/printk.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
45*4882a593Smuzhiyun #define DRIVER_VERSION			KERNEL_VERSION(0, 0x01, 0x00)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
48*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN		V4L2_CID_GAIN
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define SC4210_LINK_FREQ_2LANE_LINEAR	303000000 // 607.5Mbps
52*4882a593Smuzhiyun #define SC4210_LINK_FREQ_2LANE_HDR2		540000000 // 1080Mbps
53*4882a593Smuzhiyun #define SC4210_LINK_FREQ_4LANE_LINEAR	202500000 // 405Mbps
54*4882a593Smuzhiyun #define SC4210_LINK_FREQ_4LANE_HDR2		364500000 // 729Mbps
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define SC4210_PIXEL_RATES_2LANE_LINEAR	(SC4210_LINK_FREQ_2LANE_LINEAR / 10 * 2 * 2)
57*4882a593Smuzhiyun #define SC4210_PIXEL_RATES_2LANE_HDR2	(SC4210_LINK_FREQ_2LANE_HDR2 / 10 * 2 * 2)
58*4882a593Smuzhiyun #define SC4210_PIXEL_RATES_4LANE_LINEAR	(SC4210_LINK_FREQ_4LANE_LINEAR / 10 * 4 * 2)
59*4882a593Smuzhiyun #define SC4210_PIXEL_RATES_4LANE_HDR2	(SC4210_LINK_FREQ_4LANE_HDR2 / 10 * 4 * 2)
60*4882a593Smuzhiyun #define SC4210_MAX_PIXEL_RATE			(SC4210_LINK_FREQ_4LANE_HDR2 / 10 * 4 * 2)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define SC4210_XVCLK_FREQ			27000000
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define SC4210_CHIP_ID				0x4210
65*4882a593Smuzhiyun #define SC4210_REG_CHIP_ID			0x3107
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define SC4210_REG_CTRL_MODE		0x0100
68*4882a593Smuzhiyun #define SC4210_MODE_SW_STANDBY		0x0
69*4882a593Smuzhiyun #define SC4210_MODE_STREAMING		BIT(0)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define SC4210_REG_EXPOSURE_H		0x3e00
72*4882a593Smuzhiyun #define SC4210_REG_EXPOSURE_M		0x3e01
73*4882a593Smuzhiyun #define SC4210_REG_EXPOSURE_L		0x3e02
74*4882a593Smuzhiyun #define	SC4210_EXPOSURE_MIN			2
75*4882a593Smuzhiyun #define	SC4210_EXPOSURE_STEP		1
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define SC4210_REG_DIG_GAIN			0x3e06
78*4882a593Smuzhiyun #define SC4210_REG_DIG_FINE_GAIN	0x3e07
79*4882a593Smuzhiyun #define SC4210_REG_ANA_GAIN			0x3e08
80*4882a593Smuzhiyun #define SC4210_REG_ANA_FINE_GAIN	0x3e09
81*4882a593Smuzhiyun #define SC4210_GAIN_MIN				1000
82*4882a593Smuzhiyun #define SC4210_GAIN_MAX				(43.65 * 32 * 1000)
83*4882a593Smuzhiyun #define SC4210_GAIN_STEP			1
84*4882a593Smuzhiyun #define SC4210_GAIN_DEFAULT			1000
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define SC4210_REG_VTS_H			0x320e
87*4882a593Smuzhiyun #define SC4210_REG_VTS_L			0x320f
88*4882a593Smuzhiyun #define SC4210_VTS_MAX				0x7fff
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define SC4210_SOFTWARE_RESET_REG	0x0103
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun // short frame exposure
93*4882a593Smuzhiyun #define SC4210_REG_SHORT_EXPOSURE_H	0x3e22
94*4882a593Smuzhiyun #define SC4210_REG_SHORT_EXPOSURE_M	0x3e04
95*4882a593Smuzhiyun #define SC4210_REG_SHORT_EXPOSURE_L	0x3e05
96*4882a593Smuzhiyun #define SC4210_REG_MAX_SHORT_EXP_H	0x3e23
97*4882a593Smuzhiyun #define SC4210_REG_MAX_SHORT_EXP_L	0x3e24
98*4882a593Smuzhiyun #define SC4210_HDR_EXPOSURE_MIN		5
99*4882a593Smuzhiyun #define SC4210_HDR_EXPOSURE_STEP	4
100*4882a593Smuzhiyun #define SC4210_MAX_SHORT_EXPOSURE	608
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun // short frame gain
103*4882a593Smuzhiyun #define SC4210_REG_SDIG_GAIN		0x3e10
104*4882a593Smuzhiyun #define SC4210_REG_SDIG_FINE_GAIN	0x3e11
105*4882a593Smuzhiyun #define SC4210_REG_SANA_GAIN		0x3e12
106*4882a593Smuzhiyun #define SC4210_REG_SANA_FINE_GAIN	0x3e13
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun //group hold
109*4882a593Smuzhiyun #define SC4210_GROUP_UPDATE_ADDRESS	0x3800
110*4882a593Smuzhiyun #define SC4210_GROUP_UPDATE_START_DATA	0x00
111*4882a593Smuzhiyun #define SC4210_GROUP_UPDATE_END_DATA	0x10
112*4882a593Smuzhiyun #define SC4210_GROUP_UPDATE_LAUNCH	0x40
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define SC4210_FLIP_MIRROR_REG		0x3221
115*4882a593Smuzhiyun #define SC4210_FLIP_MASK			0x60
116*4882a593Smuzhiyun #define SC4210_MIRROR_MASK			0x06
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define REG_NULL			0xFFFF
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define SC4210_REG_VALUE_08BIT		1
121*4882a593Smuzhiyun #define SC4210_REG_VALUE_16BIT		2
122*4882a593Smuzhiyun #define SC4210_REG_VALUE_24BIT		3
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT	"rockchip,camera_default"
125*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP	"rockchip,camera_sleep"
126*4882a593Smuzhiyun #define OF_CAMERA_HDR_MODE		"rockchip,camera-hdr-mode"
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define SC4210_NAME			"sc4210"
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define SC4210_FETCH_EXP_H(VAL)		(((VAL) >> 12) & 0xF)
131*4882a593Smuzhiyun #define SC4210_FETCH_EXP_M(VAL)		(((VAL) >> 4) & 0xFF)
132*4882a593Smuzhiyun #define SC4210_FETCH_EXP_L(VAL)		(((VAL) & 0xF) << 4)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const char * const sc4210_supply_names[] = {
135*4882a593Smuzhiyun 	"avdd",		/* Analog power */
136*4882a593Smuzhiyun 	"dovdd",	/* Digital I/O power */
137*4882a593Smuzhiyun 	"dvdd",		/* Digital core power */
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define sc4210_NUM_SUPPLIES ARRAY_SIZE(sc4210_supply_names)
141*4882a593Smuzhiyun struct regval {
142*4882a593Smuzhiyun 	u16 addr;
143*4882a593Smuzhiyun 	u8 val;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun struct sc4210_mode {
147*4882a593Smuzhiyun 	u32 bus_fmt;
148*4882a593Smuzhiyun 	u32 width;
149*4882a593Smuzhiyun 	u32 height;
150*4882a593Smuzhiyun 	struct v4l2_fract max_fps;
151*4882a593Smuzhiyun 	u32 hts_def;
152*4882a593Smuzhiyun 	u32 vts_def;
153*4882a593Smuzhiyun 	u32 exp_def;
154*4882a593Smuzhiyun 	u32 mipi_freq_idx;
155*4882a593Smuzhiyun 	u32 bpp;
156*4882a593Smuzhiyun 	const struct regval *reg_list;
157*4882a593Smuzhiyun 	u32 hdr_mode;
158*4882a593Smuzhiyun 	u32 vc[PAD_MAX];
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun struct sc4210 {
162*4882a593Smuzhiyun 		struct i2c_client	*client;
163*4882a593Smuzhiyun 	struct clk		*xvclk;
164*4882a593Smuzhiyun 	struct gpio_desc	*reset_gpio;
165*4882a593Smuzhiyun 	struct gpio_desc	*pwdn_gpio;
166*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[sc4210_NUM_SUPPLIES];
167*4882a593Smuzhiyun 	struct pinctrl		*pinctrl;
168*4882a593Smuzhiyun 	struct pinctrl_state	*pins_default;
169*4882a593Smuzhiyun 	struct pinctrl_state	*pins_sleep;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	struct v4l2_subdev	subdev;
172*4882a593Smuzhiyun 	struct media_pad	pad;
173*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrl_handler;
174*4882a593Smuzhiyun 	struct v4l2_ctrl	*exposure;
175*4882a593Smuzhiyun 	struct v4l2_ctrl	*anal_gain;
176*4882a593Smuzhiyun 	struct v4l2_ctrl	*digi_gain;
177*4882a593Smuzhiyun 	struct v4l2_ctrl	*hblank;
178*4882a593Smuzhiyun 	struct v4l2_ctrl	*vblank;
179*4882a593Smuzhiyun 	struct v4l2_ctrl	*pixel_rate;
180*4882a593Smuzhiyun 	struct v4l2_ctrl	*link_freq;
181*4882a593Smuzhiyun 	struct mutex		mutex;
182*4882a593Smuzhiyun 	bool			streaming;
183*4882a593Smuzhiyun 	bool			power_on;
184*4882a593Smuzhiyun 	const struct sc4210_mode *support_modes;
185*4882a593Smuzhiyun 	const struct sc4210_mode *cur_mode;
186*4882a593Smuzhiyun 	struct v4l2_fract	cur_fps;
187*4882a593Smuzhiyun 	u32			support_modes_num;
188*4882a593Smuzhiyun 	unsigned int		lane_num;
189*4882a593Smuzhiyun 	u32			module_index;
190*4882a593Smuzhiyun 	const char		*module_facing;
191*4882a593Smuzhiyun 	const char		*module_name;
192*4882a593Smuzhiyun 	const char		*len_name;
193*4882a593Smuzhiyun 	bool			has_init_exp;
194*4882a593Smuzhiyun 	struct preisp_hdrae_exp_s init_hdrae_exp;
195*4882a593Smuzhiyun 	u32			cur_vts;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define to_sc4210(sd) container_of(sd, struct sc4210, subdev)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  * sc4210 27Mhz
202*4882a593Smuzhiyun  * max_framerate 30fps
203*4882a593Smuzhiyun  * mipi_datarate per lane 405Mbps, 4lane
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun static const struct regval sc4210_linear_10_30fps_2560x1440_4lane_regs[] = {
206*4882a593Smuzhiyun 	{0x0103, 0x01},
207*4882a593Smuzhiyun 	{0x0100, 0x00},
208*4882a593Smuzhiyun 	{0x36e9, 0x80},
209*4882a593Smuzhiyun 	{0x36f9, 0x80},
210*4882a593Smuzhiyun 	{0x3001, 0x07},
211*4882a593Smuzhiyun 	{0x3002, 0xc0},
212*4882a593Smuzhiyun 	{0x300a, 0x2c},
213*4882a593Smuzhiyun 	{0x300f, 0x00},
214*4882a593Smuzhiyun 	{0x3018, 0x73},
215*4882a593Smuzhiyun 	{0x301f, 0x3b},
216*4882a593Smuzhiyun 	{0x3031, 0x0a},
217*4882a593Smuzhiyun 	{0x3038, 0x22},
218*4882a593Smuzhiyun 	{0x320c, 0x05},
219*4882a593Smuzhiyun 	{0x320d, 0x46},
220*4882a593Smuzhiyun 	{0x3220, 0x10},
221*4882a593Smuzhiyun 	{0x3225, 0x01},
222*4882a593Smuzhiyun 	{0x3227, 0x03},
223*4882a593Smuzhiyun 	{0x3229, 0x08},
224*4882a593Smuzhiyun 	{0x3231, 0x01},
225*4882a593Smuzhiyun 	{0x3241, 0x02},
226*4882a593Smuzhiyun 	{0x3243, 0x03},
227*4882a593Smuzhiyun 	{0x3249, 0x17},
228*4882a593Smuzhiyun 	{0x3251, 0x08},
229*4882a593Smuzhiyun 	{0x3253, 0x08},
230*4882a593Smuzhiyun 	{0x325e, 0x00},
231*4882a593Smuzhiyun 	{0x325f, 0x00},
232*4882a593Smuzhiyun 	{0x3273, 0x01},
233*4882a593Smuzhiyun 	{0x3301, 0x28},
234*4882a593Smuzhiyun 	{0x3302, 0x18},
235*4882a593Smuzhiyun 	{0x3000, 0x00},
236*4882a593Smuzhiyun 	{0x3304, 0x20},
237*4882a593Smuzhiyun 	{0x3305, 0x00},
238*4882a593Smuzhiyun 	{0x3306, 0x74},
239*4882a593Smuzhiyun 	{0x3308, 0x10},
240*4882a593Smuzhiyun 	{0x3309, 0x40},
241*4882a593Smuzhiyun 	{0x330a, 0x00},
242*4882a593Smuzhiyun 	{0x330b, 0xe8},
243*4882a593Smuzhiyun 	{0x330e, 0x18},
244*4882a593Smuzhiyun 	{0x3312, 0x02},
245*4882a593Smuzhiyun 	{0x3314, 0x84},
246*4882a593Smuzhiyun 	{0x331e, 0x19},
247*4882a593Smuzhiyun 	{0x331f, 0x39},
248*4882a593Smuzhiyun 	{0x3320, 0x05},
249*4882a593Smuzhiyun 	{0x3338, 0x10},
250*4882a593Smuzhiyun 	{0x334c, 0x10},
251*4882a593Smuzhiyun 	{0x335d, 0x20},
252*4882a593Smuzhiyun 	{0x3366, 0x92},
253*4882a593Smuzhiyun 	{0x3367, 0x08},
254*4882a593Smuzhiyun 	{0x3368, 0x05},
255*4882a593Smuzhiyun 	{0x3369, 0xdc},
256*4882a593Smuzhiyun 	{0x336a, 0x0b},
257*4882a593Smuzhiyun 	{0x336b, 0xb8},
258*4882a593Smuzhiyun 	{0x336c, 0xc2},
259*4882a593Smuzhiyun 	{0x337a, 0x08},
260*4882a593Smuzhiyun 	{0x337b, 0x10},
261*4882a593Smuzhiyun 	{0x337e, 0x40},
262*4882a593Smuzhiyun 	{0x33a3, 0x0c},
263*4882a593Smuzhiyun 	{0x33e0, 0xa0},
264*4882a593Smuzhiyun 	{0x33e1, 0x08},
265*4882a593Smuzhiyun 	{0x33e2, 0x00},
266*4882a593Smuzhiyun 	{0x33e3, 0x10},
267*4882a593Smuzhiyun 	{0x33e4, 0x10},
268*4882a593Smuzhiyun 	{0x33e5, 0x00},
269*4882a593Smuzhiyun 	{0x33e6, 0x10},
270*4882a593Smuzhiyun 	{0x33e7, 0x10},
271*4882a593Smuzhiyun 	{0x33e8, 0x00},
272*4882a593Smuzhiyun 	{0x33e9, 0x10},
273*4882a593Smuzhiyun 	{0x33ea, 0x16},
274*4882a593Smuzhiyun 	{0x33eb, 0x00},
275*4882a593Smuzhiyun 	{0x33ec, 0x10},
276*4882a593Smuzhiyun 	{0x33ed, 0x18},
277*4882a593Smuzhiyun 	{0x33ee, 0xa0},
278*4882a593Smuzhiyun 	{0x33ef, 0x08},
279*4882a593Smuzhiyun 	{0x33f4, 0x00},
280*4882a593Smuzhiyun 	{0x33f5, 0x10},
281*4882a593Smuzhiyun 	{0x33f6, 0x10},
282*4882a593Smuzhiyun 	{0x33f7, 0x00},
283*4882a593Smuzhiyun 	{0x33f8, 0x10},
284*4882a593Smuzhiyun 	{0x33f9, 0x10},
285*4882a593Smuzhiyun 	{0x33fa, 0x00},
286*4882a593Smuzhiyun 	{0x33fb, 0x10},
287*4882a593Smuzhiyun 	{0x33fc, 0x16},
288*4882a593Smuzhiyun 	{0x33fd, 0x00},
289*4882a593Smuzhiyun 	{0x33fe, 0x10},
290*4882a593Smuzhiyun 	{0x33ff, 0x18},
291*4882a593Smuzhiyun 	{0x360f, 0x05},
292*4882a593Smuzhiyun 	{0x3622, 0xff},
293*4882a593Smuzhiyun 	{0x3624, 0x07},
294*4882a593Smuzhiyun 	{0x3625, 0x02},
295*4882a593Smuzhiyun 	{0x3630, 0xc4},
296*4882a593Smuzhiyun 	{0x3631, 0x80},
297*4882a593Smuzhiyun 	{0x3632, 0x88},
298*4882a593Smuzhiyun 	{0x3633, 0x22},
299*4882a593Smuzhiyun 	{0x3634, 0x64},
300*4882a593Smuzhiyun 	{0x3635, 0x40},
301*4882a593Smuzhiyun 	{0x3636, 0x20},
302*4882a593Smuzhiyun 	{0x3638, 0x28},
303*4882a593Smuzhiyun 	{0x363b, 0x03},
304*4882a593Smuzhiyun 	{0x363c, 0x08},
305*4882a593Smuzhiyun 	{0x363d, 0x08},
306*4882a593Smuzhiyun 	{0x366e, 0x04},
307*4882a593Smuzhiyun 	{0x3670, 0x48},
308*4882a593Smuzhiyun 	{0x3671, 0xff},
309*4882a593Smuzhiyun 	{0x3672, 0x1f},
310*4882a593Smuzhiyun 	{0x3673, 0x1f},
311*4882a593Smuzhiyun 	{0x367a, 0x40},
312*4882a593Smuzhiyun 	{0x367b, 0x40},
313*4882a593Smuzhiyun 	{0x3690, 0x42},
314*4882a593Smuzhiyun 	{0x3691, 0x44},
315*4882a593Smuzhiyun 	{0x3692, 0x44},
316*4882a593Smuzhiyun 	{0x3699, 0x80},
317*4882a593Smuzhiyun 	{0x369a, 0x9f},
318*4882a593Smuzhiyun 	{0x369b, 0x9f},
319*4882a593Smuzhiyun 	{0x369c, 0x40},
320*4882a593Smuzhiyun 	{0x369d, 0x40},
321*4882a593Smuzhiyun 	{0x36a2, 0x40},
322*4882a593Smuzhiyun 	{0x36a3, 0x40},
323*4882a593Smuzhiyun 	{0x36cc, 0x2c},
324*4882a593Smuzhiyun 	{0x36cd, 0x30},
325*4882a593Smuzhiyun 	{0x36ce, 0x30},
326*4882a593Smuzhiyun 	{0x36d0, 0x20},
327*4882a593Smuzhiyun 	{0x36d1, 0x40},
328*4882a593Smuzhiyun 	{0x36d2, 0x40},
329*4882a593Smuzhiyun 	{0x36ea, 0x36},
330*4882a593Smuzhiyun 	{0x36eb, 0x16},
331*4882a593Smuzhiyun 	{0x36ec, 0x03},
332*4882a593Smuzhiyun 	{0x36ed, 0x0c},
333*4882a593Smuzhiyun 	{0x36fa, 0x37},
334*4882a593Smuzhiyun 	{0x36fb, 0x14},
335*4882a593Smuzhiyun 	{0x36fc, 0x00},
336*4882a593Smuzhiyun 	{0x36fd, 0x2c},
337*4882a593Smuzhiyun 	{0x3817, 0x20},
338*4882a593Smuzhiyun 	{0x3905, 0xd8},
339*4882a593Smuzhiyun 	{0x3908, 0x11},
340*4882a593Smuzhiyun 	{0x391b, 0x80},
341*4882a593Smuzhiyun 	{0x391c, 0x0f},
342*4882a593Smuzhiyun 	{0x391d, 0x21},
343*4882a593Smuzhiyun 	{0x3933, 0x27},
344*4882a593Smuzhiyun 	{0x3934, 0xf5},
345*4882a593Smuzhiyun 	{0x3935, 0x80},
346*4882a593Smuzhiyun 	{0x3936, 0x1f},
347*4882a593Smuzhiyun 	{0x3940, 0x6e},
348*4882a593Smuzhiyun 	{0x3942, 0x07},
349*4882a593Smuzhiyun 	{0x3943, 0xf6},
350*4882a593Smuzhiyun 	{0x3980, 0x00},
351*4882a593Smuzhiyun 	{0x3981, 0x12},
352*4882a593Smuzhiyun 	{0x3982, 0x00},
353*4882a593Smuzhiyun 	{0x3983, 0x07},
354*4882a593Smuzhiyun 	{0x3984, 0x00},
355*4882a593Smuzhiyun 	{0x3985, 0x03},
356*4882a593Smuzhiyun 	{0x3986, 0x00},
357*4882a593Smuzhiyun 	{0x3987, 0x04},
358*4882a593Smuzhiyun 	{0x3988, 0x00},
359*4882a593Smuzhiyun 	{0x3989, 0x01},
360*4882a593Smuzhiyun 	{0x398a, 0x00},
361*4882a593Smuzhiyun 	{0x398b, 0x03},
362*4882a593Smuzhiyun 	{0x398c, 0x00},
363*4882a593Smuzhiyun 	{0x398d, 0x06},
364*4882a593Smuzhiyun 	{0x398e, 0x00},
365*4882a593Smuzhiyun 	{0x398f, 0x0d},
366*4882a593Smuzhiyun 	{0x3990, 0x00},
367*4882a593Smuzhiyun 	{0x3991, 0x12},
368*4882a593Smuzhiyun 	{0x3992, 0x00},
369*4882a593Smuzhiyun 	{0x3993, 0x09},
370*4882a593Smuzhiyun 	{0x3994, 0x00},
371*4882a593Smuzhiyun 	{0x3995, 0x02},
372*4882a593Smuzhiyun 	{0x3996, 0x00},
373*4882a593Smuzhiyun 	{0x3997, 0x04},
374*4882a593Smuzhiyun 	{0x3998, 0x00},
375*4882a593Smuzhiyun 	{0x3999, 0x0a},
376*4882a593Smuzhiyun 	{0x399a, 0x00},
377*4882a593Smuzhiyun 	{0x399b, 0x10},
378*4882a593Smuzhiyun 	{0x399c, 0x00},
379*4882a593Smuzhiyun 	{0x399d, 0x16},
380*4882a593Smuzhiyun 	{0x399e, 0x00},
381*4882a593Smuzhiyun 	{0x399f, 0x1f},
382*4882a593Smuzhiyun 	{0x39a0, 0x02},
383*4882a593Smuzhiyun 	{0x39a1, 0x04},
384*4882a593Smuzhiyun 	{0x39a2, 0x10},
385*4882a593Smuzhiyun 	{0x39a3, 0x13},
386*4882a593Smuzhiyun 	{0x39a4, 0x97},
387*4882a593Smuzhiyun 	{0x39a5, 0x43},
388*4882a593Smuzhiyun 	{0x39a6, 0x20},
389*4882a593Smuzhiyun 	{0x39a7, 0x05},
390*4882a593Smuzhiyun 	{0x39a8, 0x23},
391*4882a593Smuzhiyun 	{0x39a9, 0x43},
392*4882a593Smuzhiyun 	{0x39aa, 0x85},
393*4882a593Smuzhiyun 	{0x39ab, 0x95},
394*4882a593Smuzhiyun 	{0x39ac, 0x24},
395*4882a593Smuzhiyun 	{0x39ad, 0x18},
396*4882a593Smuzhiyun 	{0x39ae, 0x11},
397*4882a593Smuzhiyun 	{0x39af, 0x04},
398*4882a593Smuzhiyun 	{0x39b9, 0x00},
399*4882a593Smuzhiyun 	{0x39ba, 0x19},
400*4882a593Smuzhiyun 	{0x39bb, 0xba},
401*4882a593Smuzhiyun 	{0x39bc, 0x00},
402*4882a593Smuzhiyun 	{0x39bd, 0x05},
403*4882a593Smuzhiyun 	{0x39be, 0x99},
404*4882a593Smuzhiyun 	{0x39bf, 0x00},
405*4882a593Smuzhiyun 	{0x39c0, 0x00},
406*4882a593Smuzhiyun 	{0x39c5, 0x71},
407*4882a593Smuzhiyun 	{0x3e00, 0x00},
408*4882a593Smuzhiyun 	{0x3e01, 0xbb},
409*4882a593Smuzhiyun 	{0x3e02, 0x40},
410*4882a593Smuzhiyun 	{0x3e03, 0x0b},
411*4882a593Smuzhiyun 	{0x3e06, 0x00},
412*4882a593Smuzhiyun 	{0x3e07, 0x80},
413*4882a593Smuzhiyun 	{0x3e08, 0x03},
414*4882a593Smuzhiyun 	{0x3e09, 0x40},
415*4882a593Smuzhiyun 	{0x3e0e, 0x6a},
416*4882a593Smuzhiyun 	{0x3e26, 0x40},
417*4882a593Smuzhiyun 	{0x4407, 0xb0},
418*4882a593Smuzhiyun 	{0x4418, 0x0b},
419*4882a593Smuzhiyun 	{0x4501, 0xb4},
420*4882a593Smuzhiyun 	{0x4509, 0x20},
421*4882a593Smuzhiyun 	{0x4603, 0x00},
422*4882a593Smuzhiyun 	{0x4800, 0x24},
423*4882a593Smuzhiyun 	{0x4837, 0x28},
424*4882a593Smuzhiyun 	{0x5000, 0x0e},
425*4882a593Smuzhiyun 	{0x550f, 0x20},
426*4882a593Smuzhiyun 	{0x5784, 0x10},
427*4882a593Smuzhiyun 	{0x5785, 0x08},
428*4882a593Smuzhiyun 	{0x5787, 0x06},
429*4882a593Smuzhiyun 	{0x5788, 0x06},
430*4882a593Smuzhiyun 	{0x5789, 0x00},
431*4882a593Smuzhiyun 	{0x578a, 0x06},
432*4882a593Smuzhiyun 	{0x578b, 0x06},
433*4882a593Smuzhiyun 	{0x578c, 0x00},
434*4882a593Smuzhiyun 	{0x5790, 0x10},
435*4882a593Smuzhiyun 	{0x5791, 0x10},
436*4882a593Smuzhiyun 	{0x5792, 0x00},
437*4882a593Smuzhiyun 	{0x5793, 0x10},
438*4882a593Smuzhiyun 	{0x5794, 0x10},
439*4882a593Smuzhiyun 	{0x5795, 0x00},
440*4882a593Smuzhiyun 	{0x57c4, 0x10},
441*4882a593Smuzhiyun 	{0x57c5, 0x08},
442*4882a593Smuzhiyun 	{0x57c7, 0x06},
443*4882a593Smuzhiyun 	{0x57c8, 0x06},
444*4882a593Smuzhiyun 	{0x57c9, 0x00},
445*4882a593Smuzhiyun 	{0x57ca, 0x06},
446*4882a593Smuzhiyun 	{0x57cb, 0x06},
447*4882a593Smuzhiyun 	{0x57cc, 0x00},
448*4882a593Smuzhiyun 	{0x57d0, 0x10},
449*4882a593Smuzhiyun 	{0x57d1, 0x10},
450*4882a593Smuzhiyun 	{0x57d2, 0x00},
451*4882a593Smuzhiyun 	{0x57d3, 0x10},
452*4882a593Smuzhiyun 	{0x57d4, 0x10},
453*4882a593Smuzhiyun 	{0x57d5, 0x00},
454*4882a593Smuzhiyun 	{0x36e9, 0x27},
455*4882a593Smuzhiyun 	{0x36f9, 0x20},
456*4882a593Smuzhiyun 	//{0x0100, 0x01},
457*4882a593Smuzhiyun 	{REG_NULL, 0x0},
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun  * sc4210 27Mhz
462*4882a593Smuzhiyun  * max_framerate 30fps
463*4882a593Smuzhiyun  * mipi_datarate per lane 729Mbps, 4lane
464*4882a593Smuzhiyun  */
465*4882a593Smuzhiyun static const struct regval sc4210_hdr_10_30fps_2560x1440_4lane_regs[] = {
466*4882a593Smuzhiyun 	{0x0103, 0x01},
467*4882a593Smuzhiyun 	{0x0100, 0x00},
468*4882a593Smuzhiyun 	{0x36e9, 0x80},
469*4882a593Smuzhiyun 	{0x36f9, 0x80},
470*4882a593Smuzhiyun 	{0x3001, 0x07},
471*4882a593Smuzhiyun 	{0x3002, 0xc0},
472*4882a593Smuzhiyun 	{0x300a, 0x2c},
473*4882a593Smuzhiyun 	{0x300f, 0x00},
474*4882a593Smuzhiyun 	{0x3018, 0x73},
475*4882a593Smuzhiyun 	{0x301f, 0x3e},
476*4882a593Smuzhiyun 	{0x3031, 0x0a},
477*4882a593Smuzhiyun 	{0x3038, 0x22},
478*4882a593Smuzhiyun 	{0x3207, 0xa7},
479*4882a593Smuzhiyun 	{0x320c, 0x05},
480*4882a593Smuzhiyun 	{0x320d, 0x58},
481*4882a593Smuzhiyun 	{0x320e, 0x0b},
482*4882a593Smuzhiyun 	{0x320f, 0x90},
483*4882a593Smuzhiyun 	{0x3213, 0x04},
484*4882a593Smuzhiyun 	{0x3220, 0x50},
485*4882a593Smuzhiyun 	{0x3225, 0x01},
486*4882a593Smuzhiyun 	{0x3227, 0x03},
487*4882a593Smuzhiyun 	{0x3229, 0x08},
488*4882a593Smuzhiyun 	{0x3231, 0x01},
489*4882a593Smuzhiyun 	{0x3241, 0x02},
490*4882a593Smuzhiyun 	{0x3243, 0x03},
491*4882a593Smuzhiyun 	{0x3249, 0x17},
492*4882a593Smuzhiyun 	{0x3250, 0x3f},
493*4882a593Smuzhiyun 	{0x3251, 0x08},
494*4882a593Smuzhiyun 	{0x3253, 0x10},
495*4882a593Smuzhiyun 	{0x325e, 0x00},
496*4882a593Smuzhiyun 	{0x3000, 0x00},
497*4882a593Smuzhiyun 	{0x325f, 0x00},
498*4882a593Smuzhiyun 	{0x3273, 0x01},
499*4882a593Smuzhiyun 	{0x3301, 0x15},
500*4882a593Smuzhiyun 	{0x3302, 0x18},
501*4882a593Smuzhiyun 	{0x3304, 0x20},
502*4882a593Smuzhiyun 	{0x3305, 0x00},
503*4882a593Smuzhiyun 	{0x3306, 0x78},
504*4882a593Smuzhiyun 	{0x3308, 0x10},
505*4882a593Smuzhiyun 	{0x3309, 0x50},
506*4882a593Smuzhiyun 	{0x330a, 0x00},
507*4882a593Smuzhiyun 	{0x330b, 0xe8},
508*4882a593Smuzhiyun 	{0x330e, 0x20},
509*4882a593Smuzhiyun 	{0x3312, 0x02},
510*4882a593Smuzhiyun 	{0x3314, 0x84},
511*4882a593Smuzhiyun 	{0x331e, 0x19},
512*4882a593Smuzhiyun 	{0x331f, 0x49},
513*4882a593Smuzhiyun 	{0x3320, 0x05},
514*4882a593Smuzhiyun 	{0x3338, 0x10},
515*4882a593Smuzhiyun 	{0x334c, 0x10},
516*4882a593Smuzhiyun 	{0x335d, 0x20},
517*4882a593Smuzhiyun 	{0x335e, 0x02},
518*4882a593Smuzhiyun 	{0x335f, 0x04},
519*4882a593Smuzhiyun 	{0x3360, 0x20},
520*4882a593Smuzhiyun 	{0x3362, 0x72},
521*4882a593Smuzhiyun 	{0x3364, 0x1e},
522*4882a593Smuzhiyun 	{0x3366, 0x92},
523*4882a593Smuzhiyun 	{0x3367, 0x08},
524*4882a593Smuzhiyun 	{0x3368, 0x0a},
525*4882a593Smuzhiyun 	{0x3369, 0xd4},
526*4882a593Smuzhiyun 	{0x336a, 0x15},
527*4882a593Smuzhiyun 	{0x336b, 0xa8},
528*4882a593Smuzhiyun 	{0x336c, 0xc2},
529*4882a593Smuzhiyun 	{0x337a, 0x08},
530*4882a593Smuzhiyun 	{0x337b, 0x10},
531*4882a593Smuzhiyun 	{0x337c, 0x06},
532*4882a593Smuzhiyun 	{0x337d, 0x0a},
533*4882a593Smuzhiyun 	{0x337e, 0x40},
534*4882a593Smuzhiyun 	{0x3390, 0x08},
535*4882a593Smuzhiyun 	{0x3391, 0x18},
536*4882a593Smuzhiyun 	{0x3392, 0x38},
537*4882a593Smuzhiyun 	{0x3393, 0x13},
538*4882a593Smuzhiyun 	{0x3394, 0x24},
539*4882a593Smuzhiyun 	{0x3395, 0x24},
540*4882a593Smuzhiyun 	{0x3396, 0x08},
541*4882a593Smuzhiyun 	{0x3397, 0x18},
542*4882a593Smuzhiyun 	{0x3398, 0x38},
543*4882a593Smuzhiyun 	{0x3399, 0x11},
544*4882a593Smuzhiyun 	{0x339a, 0x14},
545*4882a593Smuzhiyun 	{0x339b, 0x24},
546*4882a593Smuzhiyun 	{0x339c, 0x24},
547*4882a593Smuzhiyun 	{0x33a2, 0x08},
548*4882a593Smuzhiyun 	{0x33a3, 0x0c},
549*4882a593Smuzhiyun 	{0x33e0, 0xa0},
550*4882a593Smuzhiyun 	{0x33e1, 0x08},
551*4882a593Smuzhiyun 	{0x33e2, 0x00},
552*4882a593Smuzhiyun 	{0x33e3, 0x10},
553*4882a593Smuzhiyun 	{0x33e4, 0x10},
554*4882a593Smuzhiyun 	{0x33e5, 0x00},
555*4882a593Smuzhiyun 	{0x33e6, 0x10},
556*4882a593Smuzhiyun 	{0x33e7, 0x10},
557*4882a593Smuzhiyun 	{0x33e8, 0x00},
558*4882a593Smuzhiyun 	{0x33e9, 0x10},
559*4882a593Smuzhiyun 	{0x33ea, 0x16},
560*4882a593Smuzhiyun 	{0x33eb, 0x00},
561*4882a593Smuzhiyun 	{0x33ec, 0x10},
562*4882a593Smuzhiyun 	{0x33ed, 0x18},
563*4882a593Smuzhiyun 	{0x33ee, 0xa0},
564*4882a593Smuzhiyun 	{0x33ef, 0x08},
565*4882a593Smuzhiyun 	{0x33f4, 0x00},
566*4882a593Smuzhiyun 	{0x33f5, 0x10},
567*4882a593Smuzhiyun 	{0x33f6, 0x10},
568*4882a593Smuzhiyun 	{0x33f7, 0x00},
569*4882a593Smuzhiyun 	{0x33f8, 0x10},
570*4882a593Smuzhiyun 	{0x33f9, 0x10},
571*4882a593Smuzhiyun 	{0x33fa, 0x00},
572*4882a593Smuzhiyun 	{0x33fb, 0x10},
573*4882a593Smuzhiyun 	{0x33fc, 0x16},
574*4882a593Smuzhiyun 	{0x33fd, 0x00},
575*4882a593Smuzhiyun 	{0x33fe, 0x10},
576*4882a593Smuzhiyun 	{0x33ff, 0x18},
577*4882a593Smuzhiyun 	{0x360f, 0x05},
578*4882a593Smuzhiyun 	{0x3622, 0xff},
579*4882a593Smuzhiyun 	{0x3624, 0x07},
580*4882a593Smuzhiyun 	{0x3625, 0x0a},
581*4882a593Smuzhiyun 	{0x3630, 0xc4},
582*4882a593Smuzhiyun 	{0x3631, 0x80},
583*4882a593Smuzhiyun 	{0x3632, 0x88},
584*4882a593Smuzhiyun 	{0x3633, 0x42},
585*4882a593Smuzhiyun 	{0x3634, 0x64},
586*4882a593Smuzhiyun 	{0x3635, 0x20},
587*4882a593Smuzhiyun 	{0x3636, 0x20},
588*4882a593Smuzhiyun 	{0x3638, 0x28},
589*4882a593Smuzhiyun 	{0x363b, 0x03},
590*4882a593Smuzhiyun 	{0x363c, 0x06},
591*4882a593Smuzhiyun 	{0x363d, 0x06},
592*4882a593Smuzhiyun 	{0x366e, 0x04},
593*4882a593Smuzhiyun 	{0x3670, 0x4a},
594*4882a593Smuzhiyun 	{0x3671, 0xff},
595*4882a593Smuzhiyun 	{0x3672, 0x9f},
596*4882a593Smuzhiyun 	{0x3673, 0x9f},
597*4882a593Smuzhiyun 	{0x3674, 0xc4},
598*4882a593Smuzhiyun 	{0x3675, 0xc4},
599*4882a593Smuzhiyun 	{0x3676, 0xb8},
600*4882a593Smuzhiyun 	{0x367a, 0x40},
601*4882a593Smuzhiyun 	{0x367b, 0x48},
602*4882a593Smuzhiyun 	{0x367c, 0x40},
603*4882a593Smuzhiyun 	{0x367d, 0x48},
604*4882a593Smuzhiyun 	{0x3690, 0x43},
605*4882a593Smuzhiyun 	{0x3691, 0x55},
606*4882a593Smuzhiyun 	{0x3692, 0x66},
607*4882a593Smuzhiyun 	{0x3699, 0x8c},
608*4882a593Smuzhiyun 	{0x369a, 0x96},
609*4882a593Smuzhiyun 	{0x369b, 0x9f},
610*4882a593Smuzhiyun 	{0x369c, 0x40},
611*4882a593Smuzhiyun 	{0x369d, 0x48},
612*4882a593Smuzhiyun 	{0x36a2, 0x40},
613*4882a593Smuzhiyun 	{0x36a3, 0x48},
614*4882a593Smuzhiyun 	{0x36cc, 0x2c},
615*4882a593Smuzhiyun 	{0x36cd, 0x30},
616*4882a593Smuzhiyun 	{0x36ce, 0x30},
617*4882a593Smuzhiyun 	{0x36d0, 0x20},
618*4882a593Smuzhiyun 	{0x36d1, 0x40},
619*4882a593Smuzhiyun 	{0x36d2, 0x40},
620*4882a593Smuzhiyun 	{0x36ea, 0x37},
621*4882a593Smuzhiyun 	{0x36eb, 0x06},
622*4882a593Smuzhiyun 	{0x36ec, 0x03},
623*4882a593Smuzhiyun 	{0x36ed, 0x0c},
624*4882a593Smuzhiyun 	{0x36fa, 0x37},
625*4882a593Smuzhiyun 	{0x36fb, 0x04},
626*4882a593Smuzhiyun 	{0x36fc, 0x00},
627*4882a593Smuzhiyun 	{0x36fd, 0x2c},
628*4882a593Smuzhiyun 	{0x3817, 0x20},
629*4882a593Smuzhiyun 	{0x3905, 0x98},
630*4882a593Smuzhiyun 	{0x3908, 0x11},
631*4882a593Smuzhiyun 	{0x391b, 0x80},
632*4882a593Smuzhiyun 	{0x391c, 0x0f},
633*4882a593Smuzhiyun 	{0x391d, 0x21},
634*4882a593Smuzhiyun 	{0x3933, 0x1f},
635*4882a593Smuzhiyun 	{0x3934, 0xff},
636*4882a593Smuzhiyun 	{0x3935, 0x80},
637*4882a593Smuzhiyun 	{0x3936, 0x1f},
638*4882a593Smuzhiyun 	{0x393e, 0x01},
639*4882a593Smuzhiyun 	{0x3940, 0x60},
640*4882a593Smuzhiyun 	{0x3942, 0x04},
641*4882a593Smuzhiyun 	{0x3943, 0xd0},
642*4882a593Smuzhiyun 	{0x3980, 0x00},
643*4882a593Smuzhiyun 	{0x3981, 0x30},
644*4882a593Smuzhiyun 	{0x3982, 0x00},
645*4882a593Smuzhiyun 	{0x3983, 0x2c},
646*4882a593Smuzhiyun 	{0x3984, 0x00},
647*4882a593Smuzhiyun 	{0x3985, 0x15},
648*4882a593Smuzhiyun 	{0x3986, 0x00},
649*4882a593Smuzhiyun 	{0x3987, 0x10},
650*4882a593Smuzhiyun 	{0x3988, 0x00},
651*4882a593Smuzhiyun 	{0x3989, 0x30},
652*4882a593Smuzhiyun 	{0x398a, 0x00},
653*4882a593Smuzhiyun 	{0x398b, 0x28},
654*4882a593Smuzhiyun 	{0x398c, 0x00},
655*4882a593Smuzhiyun 	{0x398d, 0x30},
656*4882a593Smuzhiyun 	{0x398e, 0x00},
657*4882a593Smuzhiyun 	{0x398f, 0x70},
658*4882a593Smuzhiyun 	{0x3990, 0x0a},
659*4882a593Smuzhiyun 	{0x3991, 0x00},
660*4882a593Smuzhiyun 	{0x3992, 0x00},
661*4882a593Smuzhiyun 	{0x3993, 0x60},
662*4882a593Smuzhiyun 	{0x3994, 0x00},
663*4882a593Smuzhiyun 	{0x3995, 0x30},
664*4882a593Smuzhiyun 	{0x3996, 0x00},
665*4882a593Smuzhiyun 	{0x3997, 0x10},
666*4882a593Smuzhiyun 	{0x3998, 0x00},
667*4882a593Smuzhiyun 	{0x3999, 0x1c},
668*4882a593Smuzhiyun 	{0x399a, 0x00},
669*4882a593Smuzhiyun 	{0x399b, 0x48},
670*4882a593Smuzhiyun 	{0x399c, 0x00},
671*4882a593Smuzhiyun 	{0x399d, 0x90},
672*4882a593Smuzhiyun 	{0x399e, 0x00},
673*4882a593Smuzhiyun 	{0x399f, 0xc0},
674*4882a593Smuzhiyun 	{0x39a0, 0x14},
675*4882a593Smuzhiyun 	{0x39a1, 0x28},
676*4882a593Smuzhiyun 	{0x39a2, 0x48},
677*4882a593Smuzhiyun 	{0x39a3, 0x70},
678*4882a593Smuzhiyun 	{0x39a4, 0x18},
679*4882a593Smuzhiyun 	{0x39a5, 0x04},
680*4882a593Smuzhiyun 	{0x39a6, 0x08},
681*4882a593Smuzhiyun 	{0x39a7, 0x04},
682*4882a593Smuzhiyun 	{0x39a8, 0x01},
683*4882a593Smuzhiyun 	{0x39a9, 0x14},
684*4882a593Smuzhiyun 	{0x39aa, 0x28},
685*4882a593Smuzhiyun 	{0x39ab, 0x50},
686*4882a593Smuzhiyun 	{0x39ac, 0x30},
687*4882a593Smuzhiyun 	{0x39ad, 0x20},
688*4882a593Smuzhiyun 	{0x39ae, 0x10},
689*4882a593Smuzhiyun 	{0x39af, 0x08},
690*4882a593Smuzhiyun 	{0x39b9, 0x00},
691*4882a593Smuzhiyun 	{0x39ba, 0x00},
692*4882a593Smuzhiyun 	{0x39bb, 0x00},
693*4882a593Smuzhiyun 	{0x39bc, 0x00},
694*4882a593Smuzhiyun 	{0x39bd, 0x58},
695*4882a593Smuzhiyun 	{0x39be, 0xc0},
696*4882a593Smuzhiyun 	{0x39bf, 0x00},
697*4882a593Smuzhiyun 	{0x39c0, 0x00},
698*4882a593Smuzhiyun 	{0x39c5, 0x41},
699*4882a593Smuzhiyun 	{0x3c09, 0x4a},
700*4882a593Smuzhiyun 	{0x3c10, 0x04},
701*4882a593Smuzhiyun 	{0x3c11, 0x20},
702*4882a593Smuzhiyun 	{0x3c12, 0x04},
703*4882a593Smuzhiyun 	{0x3c13, 0x20},
704*4882a593Smuzhiyun 	{0x3c14, 0x0f},
705*4882a593Smuzhiyun 	{0x3e00, 0x01},
706*4882a593Smuzhiyun 	{0x3e01, 0x5a},
707*4882a593Smuzhiyun 	{0x3e02, 0x00},
708*4882a593Smuzhiyun 	{0x3e03, 0x0b},
709*4882a593Smuzhiyun 	{0x3e04, 0x15},
710*4882a593Smuzhiyun 	{0x3e05, 0xa0},
711*4882a593Smuzhiyun 	{0x3e06, 0x00},
712*4882a593Smuzhiyun 	{0x3e07, 0x80},
713*4882a593Smuzhiyun 	{0x3e08, 0x03},
714*4882a593Smuzhiyun 	{0x3e09, 0x40},
715*4882a593Smuzhiyun 	{0x3e0e, 0x6a},
716*4882a593Smuzhiyun 	{0x3e10, 0x00},
717*4882a593Smuzhiyun 	{0x3e11, 0x80},
718*4882a593Smuzhiyun 	{0x3e12, 0x03},
719*4882a593Smuzhiyun 	{0x3e13, 0x40},
720*4882a593Smuzhiyun 	{0x3e23, 0x00},
721*4882a593Smuzhiyun 	{0x3e24, 0xbc},
722*4882a593Smuzhiyun 	{0x3e26, 0x40},
723*4882a593Smuzhiyun 	{0x4401, 0x0b},
724*4882a593Smuzhiyun 	{0x4407, 0xb0},
725*4882a593Smuzhiyun 	{0x4418, 0x16},
726*4882a593Smuzhiyun 	{0x4501, 0xa4},
727*4882a593Smuzhiyun 	{0x4509, 0x08},
728*4882a593Smuzhiyun 	{0x4603, 0x00},
729*4882a593Smuzhiyun 	{0x4800, 0x24},
730*4882a593Smuzhiyun 	{0x4816, 0x11},
731*4882a593Smuzhiyun 	{0x4819, 0x40},
732*4882a593Smuzhiyun 	{0x4829, 0x01},
733*4882a593Smuzhiyun 	{0x4837, 0x16},
734*4882a593Smuzhiyun 	{0x5000, 0x0e},
735*4882a593Smuzhiyun 	{0x550f, 0x20},
736*4882a593Smuzhiyun 	{0x5784, 0x10},
737*4882a593Smuzhiyun 	{0x5785, 0x08},
738*4882a593Smuzhiyun 	{0x5787, 0x06},
739*4882a593Smuzhiyun 	{0x5788, 0x06},
740*4882a593Smuzhiyun 	{0x5789, 0x00},
741*4882a593Smuzhiyun 	{0x578a, 0x06},
742*4882a593Smuzhiyun 	{0x578b, 0x06},
743*4882a593Smuzhiyun 	{0x578c, 0x00},
744*4882a593Smuzhiyun 	{0x5790, 0x10},
745*4882a593Smuzhiyun 	{0x5791, 0x10},
746*4882a593Smuzhiyun 	{0x5792, 0x00},
747*4882a593Smuzhiyun 	{0x5793, 0x10},
748*4882a593Smuzhiyun 	{0x5794, 0x10},
749*4882a593Smuzhiyun 	{0x5795, 0x00},
750*4882a593Smuzhiyun 	{0x57c4, 0x10},
751*4882a593Smuzhiyun 	{0x57c5, 0x08},
752*4882a593Smuzhiyun 	{0x57c7, 0x06},
753*4882a593Smuzhiyun 	{0x57c8, 0x06},
754*4882a593Smuzhiyun 	{0x57c9, 0x00},
755*4882a593Smuzhiyun 	{0x57ca, 0x06},
756*4882a593Smuzhiyun 	{0x57cb, 0x06},
757*4882a593Smuzhiyun 	{0x57cc, 0x00},
758*4882a593Smuzhiyun 	{0x57d0, 0x10},
759*4882a593Smuzhiyun 	{0x57d1, 0x10},
760*4882a593Smuzhiyun 	{0x57d2, 0x00},
761*4882a593Smuzhiyun 	{0x57d3, 0x10},
762*4882a593Smuzhiyun 	{0x57d4, 0x10},
763*4882a593Smuzhiyun 	{0x57d5, 0x00},
764*4882a593Smuzhiyun 	{0x36e9, 0x27},
765*4882a593Smuzhiyun 	{0x36f9, 0x20},
766*4882a593Smuzhiyun 	//{0x0100, 0x01},
767*4882a593Smuzhiyun 	{REG_NULL, 0x00},
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun /*
771*4882a593Smuzhiyun  * Xclk 27Mhz
772*4882a593Smuzhiyun  * max_framerate 30fps
773*4882a593Smuzhiyun  * mipi_datarate per lane 607.5Mbps, 2lane
774*4882a593Smuzhiyun  */
775*4882a593Smuzhiyun static const struct regval sc4210_liner_10_30fps_2560x1440_2lane_regs[] = {
776*4882a593Smuzhiyun 	{0x0103, 0x01},
777*4882a593Smuzhiyun 	{0x0100, 0x00},
778*4882a593Smuzhiyun 	{0x36e9, 0xd1},
779*4882a593Smuzhiyun 	{0x36f9, 0xd1},
780*4882a593Smuzhiyun 	{0x3001, 0x07},
781*4882a593Smuzhiyun 	{0x3002, 0xc0},
782*4882a593Smuzhiyun 	{0x300a, 0x2c},
783*4882a593Smuzhiyun 	{0x300f, 0x00},
784*4882a593Smuzhiyun 	{0x3018, 0x33},
785*4882a593Smuzhiyun 	{0x301f, 0x21},
786*4882a593Smuzhiyun 	{0x3031, 0x0a},
787*4882a593Smuzhiyun 	{0x3038, 0x22},
788*4882a593Smuzhiyun 	{0x320c, 0x05},
789*4882a593Smuzhiyun 	{0x320d, 0x46},
790*4882a593Smuzhiyun 	{0x3220, 0x10},
791*4882a593Smuzhiyun 	{0x3225, 0x01},
792*4882a593Smuzhiyun 	{0x3227, 0x03},
793*4882a593Smuzhiyun 	{0x3229, 0x08},
794*4882a593Smuzhiyun 	{0x3231, 0x01},
795*4882a593Smuzhiyun 	{0x3241, 0x02},
796*4882a593Smuzhiyun 	{0x3243, 0x03},
797*4882a593Smuzhiyun 	{0x3249, 0x17},
798*4882a593Smuzhiyun 	{0x3251, 0x08},
799*4882a593Smuzhiyun 	{0x3253, 0x08},
800*4882a593Smuzhiyun 	{0x325e, 0x00},
801*4882a593Smuzhiyun 	{0x325f, 0x00},
802*4882a593Smuzhiyun 	{0x3273, 0x01},
803*4882a593Smuzhiyun 	{0x3301, 0x28},
804*4882a593Smuzhiyun 	{0x3302, 0x18},
805*4882a593Smuzhiyun 	{0x3304, 0x20},
806*4882a593Smuzhiyun 	{0x3000, 0x00},
807*4882a593Smuzhiyun 	{0x3305, 0x00},
808*4882a593Smuzhiyun 	{0x3306, 0x74},
809*4882a593Smuzhiyun 	{0x3308, 0x10},
810*4882a593Smuzhiyun 	{0x3309, 0x40},
811*4882a593Smuzhiyun 	{0x330a, 0x00},
812*4882a593Smuzhiyun 	{0x330b, 0xe8},
813*4882a593Smuzhiyun 	{0x330e, 0x18},
814*4882a593Smuzhiyun 	{0x3312, 0x02},
815*4882a593Smuzhiyun 	{0x3314, 0x84},
816*4882a593Smuzhiyun 	{0x331e, 0x19},
817*4882a593Smuzhiyun 	{0x331f, 0x39},
818*4882a593Smuzhiyun 	{0x3320, 0x05},
819*4882a593Smuzhiyun 	{0x3338, 0x10},
820*4882a593Smuzhiyun 	{0x334c, 0x10},
821*4882a593Smuzhiyun 	{0x335d, 0x20},
822*4882a593Smuzhiyun 	{0x3366, 0x92},
823*4882a593Smuzhiyun 	{0x3367, 0x08},
824*4882a593Smuzhiyun 	{0x3368, 0x05},
825*4882a593Smuzhiyun 	{0x3369, 0xdc},
826*4882a593Smuzhiyun 	{0x336a, 0x0b},
827*4882a593Smuzhiyun 	{0x336b, 0xb8},
828*4882a593Smuzhiyun 	{0x336c, 0xc2},
829*4882a593Smuzhiyun 	{0x337a, 0x08},
830*4882a593Smuzhiyun 	{0x337b, 0x10},
831*4882a593Smuzhiyun 	{0x337e, 0x40},
832*4882a593Smuzhiyun 	{0x33a3, 0x0c},
833*4882a593Smuzhiyun 	{0x33e0, 0xa0},
834*4882a593Smuzhiyun 	{0x33e1, 0x08},
835*4882a593Smuzhiyun 	{0x33e2, 0x00},
836*4882a593Smuzhiyun 	{0x33e3, 0x10},
837*4882a593Smuzhiyun 	{0x33e4, 0x10},
838*4882a593Smuzhiyun 	{0x33e5, 0x00},
839*4882a593Smuzhiyun 	{0x33e6, 0x10},
840*4882a593Smuzhiyun 	{0x33e7, 0x10},
841*4882a593Smuzhiyun 	{0x33e8, 0x00},
842*4882a593Smuzhiyun 	{0x33e9, 0x10},
843*4882a593Smuzhiyun 	{0x33ea, 0x16},
844*4882a593Smuzhiyun 	{0x33eb, 0x00},
845*4882a593Smuzhiyun 	{0x33ec, 0x10},
846*4882a593Smuzhiyun 	{0x33ed, 0x18},
847*4882a593Smuzhiyun 	{0x33ee, 0xa0},
848*4882a593Smuzhiyun 	{0x33ef, 0x08},
849*4882a593Smuzhiyun 	{0x33f4, 0x00},
850*4882a593Smuzhiyun 	{0x33f5, 0x10},
851*4882a593Smuzhiyun 	{0x33f6, 0x10},
852*4882a593Smuzhiyun 	{0x33f7, 0x00},
853*4882a593Smuzhiyun 	{0x33f8, 0x10},
854*4882a593Smuzhiyun 	{0x33f9, 0x10},
855*4882a593Smuzhiyun 	{0x33fa, 0x00},
856*4882a593Smuzhiyun 	{0x33fb, 0x10},
857*4882a593Smuzhiyun 	{0x33fc, 0x16},
858*4882a593Smuzhiyun 	{0x33fd, 0x00},
859*4882a593Smuzhiyun 	{0x33fe, 0x10},
860*4882a593Smuzhiyun 	{0x33ff, 0x18},
861*4882a593Smuzhiyun 	{0x360f, 0x05},
862*4882a593Smuzhiyun 	{0x3622, 0xff},
863*4882a593Smuzhiyun 	{0x3624, 0x07},
864*4882a593Smuzhiyun 	{0x3625, 0x02},
865*4882a593Smuzhiyun 	{0x3630, 0xc4},
866*4882a593Smuzhiyun 	{0x3631, 0x80},
867*4882a593Smuzhiyun 	{0x3632, 0x88},
868*4882a593Smuzhiyun 	{0x3633, 0x22},
869*4882a593Smuzhiyun 	{0x3634, 0x64},
870*4882a593Smuzhiyun 	{0x3635, 0x20},
871*4882a593Smuzhiyun 	{0x3636, 0x20},
872*4882a593Smuzhiyun 	{0x3638, 0x28},
873*4882a593Smuzhiyun 	{0x363b, 0x03},
874*4882a593Smuzhiyun 	{0x363c, 0x06},
875*4882a593Smuzhiyun 	{0x363d, 0x06},
876*4882a593Smuzhiyun 	{0x366e, 0x04},
877*4882a593Smuzhiyun 	{0x3670, 0x48},
878*4882a593Smuzhiyun 	{0x3671, 0xff},
879*4882a593Smuzhiyun 	{0x3672, 0x1f},
880*4882a593Smuzhiyun 	{0x3673, 0x1f},
881*4882a593Smuzhiyun 	{0x367a, 0x40},
882*4882a593Smuzhiyun 	{0x367b, 0x40},
883*4882a593Smuzhiyun 	{0x3690, 0x42},
884*4882a593Smuzhiyun 	{0x3691, 0x44},
885*4882a593Smuzhiyun 	{0x3692, 0x44},
886*4882a593Smuzhiyun 	{0x3699, 0x80},
887*4882a593Smuzhiyun 	{0x369a, 0x9f},
888*4882a593Smuzhiyun 	{0x369b, 0x9f},
889*4882a593Smuzhiyun 	{0x369c, 0x40},
890*4882a593Smuzhiyun 	{0x369d, 0x40},
891*4882a593Smuzhiyun 	{0x36a2, 0x40},
892*4882a593Smuzhiyun 	{0x36a3, 0x40},
893*4882a593Smuzhiyun 	{0x36cc, 0x2c},
894*4882a593Smuzhiyun 	{0x36cd, 0x30},
895*4882a593Smuzhiyun 	{0x36ce, 0x30},
896*4882a593Smuzhiyun 	{0x36d0, 0x20},
897*4882a593Smuzhiyun 	{0x36d1, 0x40},
898*4882a593Smuzhiyun 	{0x36d2, 0x40},
899*4882a593Smuzhiyun 	{0x36ea, 0xa8},
900*4882a593Smuzhiyun 	{0x36eb, 0x04},
901*4882a593Smuzhiyun 	{0x36ec, 0x03},
902*4882a593Smuzhiyun 	{0x36ed, 0x0c},
903*4882a593Smuzhiyun 	{0x36fa, 0x78},
904*4882a593Smuzhiyun 	{0x36fb, 0x14},
905*4882a593Smuzhiyun 	{0x36fc, 0x00},
906*4882a593Smuzhiyun 	{0x36fd, 0x2c},
907*4882a593Smuzhiyun 	{0x3817, 0x20},
908*4882a593Smuzhiyun 	{0x3905, 0xd8},
909*4882a593Smuzhiyun 	{0x3908, 0x11},
910*4882a593Smuzhiyun 	{0x391b, 0x80},
911*4882a593Smuzhiyun 	{0x391c, 0x0f},
912*4882a593Smuzhiyun 	{0x391d, 0x21},
913*4882a593Smuzhiyun 	{0x3933, 0x24},
914*4882a593Smuzhiyun 	{0x3934, 0xb0},
915*4882a593Smuzhiyun 	{0x3935, 0x80},
916*4882a593Smuzhiyun 	{0x3936, 0x1f},
917*4882a593Smuzhiyun 	{0x3940, 0x68},
918*4882a593Smuzhiyun 	{0x3942, 0x04},
919*4882a593Smuzhiyun 	{0x3943, 0xc0},
920*4882a593Smuzhiyun 	{0x3980, 0x00},
921*4882a593Smuzhiyun 	{0x3981, 0x50},
922*4882a593Smuzhiyun 	{0x3982, 0x00},
923*4882a593Smuzhiyun 	{0x3983, 0x40},
924*4882a593Smuzhiyun 	{0x3984, 0x00},
925*4882a593Smuzhiyun 	{0x3985, 0x20},
926*4882a593Smuzhiyun 	{0x3986, 0x00},
927*4882a593Smuzhiyun 	{0x3987, 0x10},
928*4882a593Smuzhiyun 	{0x3988, 0x00},
929*4882a593Smuzhiyun 	{0x3989, 0x20},
930*4882a593Smuzhiyun 	{0x398a, 0x00},
931*4882a593Smuzhiyun 	{0x398b, 0x30},
932*4882a593Smuzhiyun 	{0x398c, 0x00},
933*4882a593Smuzhiyun 	{0x398d, 0x50},
934*4882a593Smuzhiyun 	{0x398e, 0x00},
935*4882a593Smuzhiyun 	{0x398f, 0x60},
936*4882a593Smuzhiyun 	{0x3990, 0x00},
937*4882a593Smuzhiyun 	{0x3991, 0x70},
938*4882a593Smuzhiyun 	{0x3992, 0x00},
939*4882a593Smuzhiyun 	{0x3993, 0x36},
940*4882a593Smuzhiyun 	{0x3994, 0x00},
941*4882a593Smuzhiyun 	{0x3995, 0x20},
942*4882a593Smuzhiyun 	{0x3996, 0x00},
943*4882a593Smuzhiyun 	{0x3997, 0x14},
944*4882a593Smuzhiyun 	{0x3998, 0x00},
945*4882a593Smuzhiyun 	{0x3999, 0x20},
946*4882a593Smuzhiyun 	{0x399a, 0x00},
947*4882a593Smuzhiyun 	{0x399b, 0x50},
948*4882a593Smuzhiyun 	{0x399c, 0x00},
949*4882a593Smuzhiyun 	{0x399d, 0x90},
950*4882a593Smuzhiyun 	{0x399e, 0x00},
951*4882a593Smuzhiyun 	{0x399f, 0xf0},
952*4882a593Smuzhiyun 	{0x39a0, 0x08},
953*4882a593Smuzhiyun 	{0x39a1, 0x10},
954*4882a593Smuzhiyun 	{0x39a2, 0x20},
955*4882a593Smuzhiyun 	{0x39a3, 0x40},
956*4882a593Smuzhiyun 	{0x39a4, 0x20},
957*4882a593Smuzhiyun 	{0x39a5, 0x10},
958*4882a593Smuzhiyun 	{0x39a6, 0x08},
959*4882a593Smuzhiyun 	{0x39a7, 0x04},
960*4882a593Smuzhiyun 	{0x39a8, 0x18},
961*4882a593Smuzhiyun 	{0x39a9, 0x30},
962*4882a593Smuzhiyun 	{0x39aa, 0x40},
963*4882a593Smuzhiyun 	{0x39ab, 0x60},
964*4882a593Smuzhiyun 	{0x39ac, 0x38},
965*4882a593Smuzhiyun 	{0x39ad, 0x20},
966*4882a593Smuzhiyun 	{0x39ae, 0x10},
967*4882a593Smuzhiyun 	{0x39af, 0x08},
968*4882a593Smuzhiyun 	{0x39b9, 0x00},
969*4882a593Smuzhiyun 	{0x39ba, 0xa0},
970*4882a593Smuzhiyun 	{0x39bb, 0x80},
971*4882a593Smuzhiyun 	{0x39bc, 0x00},
972*4882a593Smuzhiyun 	{0x39bd, 0x44},
973*4882a593Smuzhiyun 	{0x39be, 0x00},
974*4882a593Smuzhiyun 	{0x39bf, 0x00},
975*4882a593Smuzhiyun 	{0x39c0, 0x00},
976*4882a593Smuzhiyun 	{0x39c5, 0x41},
977*4882a593Smuzhiyun 	{0x3e00, 0x00},
978*4882a593Smuzhiyun 	{0x3e01, 0xbb},
979*4882a593Smuzhiyun 	{0x3e02, 0x40},
980*4882a593Smuzhiyun 	{0x3e03, 0x0b},
981*4882a593Smuzhiyun 	{0x3e06, 0x00},
982*4882a593Smuzhiyun 	{0x3e07, 0x80},
983*4882a593Smuzhiyun 	{0x3e08, 0x03},
984*4882a593Smuzhiyun 	{0x3e09, 0x40},
985*4882a593Smuzhiyun 	{0x3e0e, 0x6a},
986*4882a593Smuzhiyun 	{0x3e26, 0x40},
987*4882a593Smuzhiyun 	{0x4401, 0x0b},
988*4882a593Smuzhiyun 	{0x4407, 0xb0},
989*4882a593Smuzhiyun 	{0x4418, 0x0b},
990*4882a593Smuzhiyun 	{0x4501, 0xb4},
991*4882a593Smuzhiyun 	{0x4509, 0x10},
992*4882a593Smuzhiyun 	{0x4603, 0x00},
993*4882a593Smuzhiyun 	{0x4837, 0x15},
994*4882a593Smuzhiyun 	{0x5000, 0x0e},
995*4882a593Smuzhiyun 	{0x550f, 0x20},
996*4882a593Smuzhiyun 	{0x5784, 0x10},
997*4882a593Smuzhiyun 	{0x5785, 0x08},
998*4882a593Smuzhiyun 	{0x5787, 0x06},
999*4882a593Smuzhiyun 	{0x5788, 0x06},
1000*4882a593Smuzhiyun 	{0x5789, 0x00},
1001*4882a593Smuzhiyun 	{0x578a, 0x06},
1002*4882a593Smuzhiyun 	{0x578b, 0x06},
1003*4882a593Smuzhiyun 	{0x578c, 0x00},
1004*4882a593Smuzhiyun 	{0x5790, 0x10},
1005*4882a593Smuzhiyun 	{0x5791, 0x10},
1006*4882a593Smuzhiyun 	{0x5792, 0x00},
1007*4882a593Smuzhiyun 	{0x5793, 0x10},
1008*4882a593Smuzhiyun 	{0x5794, 0x10},
1009*4882a593Smuzhiyun 	{0x5795, 0x00},
1010*4882a593Smuzhiyun 	{0x57c4, 0x10},
1011*4882a593Smuzhiyun 	{0x57c5, 0x08},
1012*4882a593Smuzhiyun 	{0x57c7, 0x06},
1013*4882a593Smuzhiyun 	{0x57c8, 0x06},
1014*4882a593Smuzhiyun 	{0x57c9, 0x00},
1015*4882a593Smuzhiyun 	{0x57ca, 0x06},
1016*4882a593Smuzhiyun 	{0x57cb, 0x06},
1017*4882a593Smuzhiyun 	{0x57cc, 0x00},
1018*4882a593Smuzhiyun 	{0x57d0, 0x10},
1019*4882a593Smuzhiyun 	{0x57d1, 0x10},
1020*4882a593Smuzhiyun 	{0x57d2, 0x00},
1021*4882a593Smuzhiyun 	{0x57d3, 0x10},
1022*4882a593Smuzhiyun 	{0x57d4, 0x10},
1023*4882a593Smuzhiyun 	{0x57d5, 0x00},
1024*4882a593Smuzhiyun 	{0x36e9, 0x51},
1025*4882a593Smuzhiyun 	{0x36f9, 0x51},
1026*4882a593Smuzhiyun 	//{0x0100, 0x01},
1027*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun /*
1032*4882a593Smuzhiyun  * Xclk 27Mhz
1033*4882a593Smuzhiyun  * max_framerate 25fps
1034*4882a593Smuzhiyun  * mipi_datarate per lane 1080Mbps, 2lane
1035*4882a593Smuzhiyun  */
1036*4882a593Smuzhiyun static const struct regval sc4210_hdr_10_25fps_2560x1440_2lane_regs[] = {
1037*4882a593Smuzhiyun 	{0x0103, 0x01},
1038*4882a593Smuzhiyun 	{0x0100, 0x00},
1039*4882a593Smuzhiyun 	{0x36e9, 0x80},
1040*4882a593Smuzhiyun 	{0x36f9, 0x80},
1041*4882a593Smuzhiyun 	{0x3001, 0x07},
1042*4882a593Smuzhiyun 	{0x3002, 0xc0},
1043*4882a593Smuzhiyun 	{0x300a, 0x2c},
1044*4882a593Smuzhiyun 	{0x300f, 0x00},
1045*4882a593Smuzhiyun 	{0x3018, 0x33},
1046*4882a593Smuzhiyun 	{0x3019, 0x0c},
1047*4882a593Smuzhiyun 	{0x301f, 0x45},
1048*4882a593Smuzhiyun 	{0x3031, 0x0a},
1049*4882a593Smuzhiyun 	{0x3038, 0x22},
1050*4882a593Smuzhiyun 	{0x3207, 0xa7},
1051*4882a593Smuzhiyun 	{0x320c, 0x06},
1052*4882a593Smuzhiyun 	{0x320d, 0x68},
1053*4882a593Smuzhiyun 	{0x320e, 0x0b},
1054*4882a593Smuzhiyun 	{0x320f, 0x90},
1055*4882a593Smuzhiyun 	{0x3213, 0x04},
1056*4882a593Smuzhiyun 	{0x3220, 0x50},
1057*4882a593Smuzhiyun 	{0x3225, 0x01},
1058*4882a593Smuzhiyun 	{0x3227, 0x03},
1059*4882a593Smuzhiyun 	{0x3229, 0x08},
1060*4882a593Smuzhiyun 	{0x3231, 0x01},
1061*4882a593Smuzhiyun 	{0x3241, 0x02},
1062*4882a593Smuzhiyun 	{0x3243, 0x03},
1063*4882a593Smuzhiyun 	{0x3249, 0x17},
1064*4882a593Smuzhiyun 	{0x3250, 0x3f},
1065*4882a593Smuzhiyun 	{0x3251, 0x08},
1066*4882a593Smuzhiyun 	{0x3000, 0x00},
1067*4882a593Smuzhiyun 	{0x3253, 0x10},
1068*4882a593Smuzhiyun 	{0x325e, 0x00},
1069*4882a593Smuzhiyun 	{0x325f, 0x00},
1070*4882a593Smuzhiyun 	{0x3273, 0x01},
1071*4882a593Smuzhiyun 	{0x3301, 0x15},
1072*4882a593Smuzhiyun 	{0x3302, 0x18},
1073*4882a593Smuzhiyun 	{0x3304, 0x20},
1074*4882a593Smuzhiyun 	{0x3305, 0x00},
1075*4882a593Smuzhiyun 	{0x3306, 0x78},
1076*4882a593Smuzhiyun 	{0x3308, 0x10},
1077*4882a593Smuzhiyun 	{0x3309, 0x50},
1078*4882a593Smuzhiyun 	{0x330a, 0x00},
1079*4882a593Smuzhiyun 	{0x330b, 0xe8},
1080*4882a593Smuzhiyun 	{0x330e, 0x20},
1081*4882a593Smuzhiyun 	{0x3312, 0x02},
1082*4882a593Smuzhiyun 	{0x3314, 0x84},
1083*4882a593Smuzhiyun 	{0x331e, 0x19},
1084*4882a593Smuzhiyun 	{0x331f, 0x49},
1085*4882a593Smuzhiyun 	{0x3320, 0x05},
1086*4882a593Smuzhiyun 	{0x3338, 0x10},
1087*4882a593Smuzhiyun 	{0x334c, 0x10},
1088*4882a593Smuzhiyun 	{0x335d, 0x20},
1089*4882a593Smuzhiyun 	{0x335e, 0x02},
1090*4882a593Smuzhiyun 	{0x335f, 0x04},
1091*4882a593Smuzhiyun 	{0x3360, 0x20},
1092*4882a593Smuzhiyun 	{0x3362, 0x72},
1093*4882a593Smuzhiyun 	{0x3364, 0x1e},
1094*4882a593Smuzhiyun 	{0x3366, 0x92},
1095*4882a593Smuzhiyun 	{0x3367, 0x08},
1096*4882a593Smuzhiyun 	{0x3368, 0x0a},
1097*4882a593Smuzhiyun 	{0x3369, 0xd4},
1098*4882a593Smuzhiyun 	{0x336a, 0x15},
1099*4882a593Smuzhiyun 	{0x336b, 0xa8},
1100*4882a593Smuzhiyun 	{0x336c, 0xc2},
1101*4882a593Smuzhiyun 	{0x337a, 0x08},
1102*4882a593Smuzhiyun 	{0x337b, 0x10},
1103*4882a593Smuzhiyun 	{0x337c, 0x06},
1104*4882a593Smuzhiyun 	{0x337d, 0x0a},
1105*4882a593Smuzhiyun 	{0x337e, 0x40},
1106*4882a593Smuzhiyun 	{0x3390, 0x08},
1107*4882a593Smuzhiyun 	{0x3391, 0x18},
1108*4882a593Smuzhiyun 	{0x3392, 0x38},
1109*4882a593Smuzhiyun 	{0x3393, 0x13},
1110*4882a593Smuzhiyun 	{0x3394, 0x24},
1111*4882a593Smuzhiyun 	{0x3395, 0x24},
1112*4882a593Smuzhiyun 	{0x3396, 0x08},
1113*4882a593Smuzhiyun 	{0x3397, 0x18},
1114*4882a593Smuzhiyun 	{0x3398, 0x38},
1115*4882a593Smuzhiyun 	{0x3399, 0x11},
1116*4882a593Smuzhiyun 	{0x339a, 0x14},
1117*4882a593Smuzhiyun 	{0x339b, 0x24},
1118*4882a593Smuzhiyun 	{0x339c, 0x24},
1119*4882a593Smuzhiyun 	{0x33a2, 0x08},
1120*4882a593Smuzhiyun 	{0x33a3, 0x0c},
1121*4882a593Smuzhiyun 	{0x33e0, 0xa0},
1122*4882a593Smuzhiyun 	{0x33e1, 0x08},
1123*4882a593Smuzhiyun 	{0x33e2, 0x00},
1124*4882a593Smuzhiyun 	{0x33e3, 0x10},
1125*4882a593Smuzhiyun 	{0x33e4, 0x10},
1126*4882a593Smuzhiyun 	{0x33e5, 0x00},
1127*4882a593Smuzhiyun 	{0x33e6, 0x10},
1128*4882a593Smuzhiyun 	{0x33e7, 0x10},
1129*4882a593Smuzhiyun 	{0x33e8, 0x00},
1130*4882a593Smuzhiyun 	{0x33e9, 0x10},
1131*4882a593Smuzhiyun 	{0x33ea, 0x16},
1132*4882a593Smuzhiyun 	{0x33eb, 0x00},
1133*4882a593Smuzhiyun 	{0x33ec, 0x10},
1134*4882a593Smuzhiyun 	{0x33ed, 0x18},
1135*4882a593Smuzhiyun 	{0x33ee, 0xa0},
1136*4882a593Smuzhiyun 	{0x33ef, 0x08},
1137*4882a593Smuzhiyun 	{0x33f4, 0x00},
1138*4882a593Smuzhiyun 	{0x33f5, 0x10},
1139*4882a593Smuzhiyun 	{0x33f6, 0x10},
1140*4882a593Smuzhiyun 	{0x33f7, 0x00},
1141*4882a593Smuzhiyun 	{0x33f8, 0x10},
1142*4882a593Smuzhiyun 	{0x33f9, 0x10},
1143*4882a593Smuzhiyun 	{0x33fa, 0x00},
1144*4882a593Smuzhiyun 	{0x33fb, 0x10},
1145*4882a593Smuzhiyun 	{0x33fc, 0x16},
1146*4882a593Smuzhiyun 	{0x33fd, 0x00},
1147*4882a593Smuzhiyun 	{0x33fe, 0x10},
1148*4882a593Smuzhiyun 	{0x33ff, 0x18},
1149*4882a593Smuzhiyun 	{0x360f, 0x05},
1150*4882a593Smuzhiyun 	{0x3622, 0xff},
1151*4882a593Smuzhiyun 	{0x3624, 0x07},
1152*4882a593Smuzhiyun 	{0x3625, 0x0a},
1153*4882a593Smuzhiyun 	{0x3630, 0xc4},
1154*4882a593Smuzhiyun 	{0x3631, 0x80},
1155*4882a593Smuzhiyun 	{0x3632, 0x88},
1156*4882a593Smuzhiyun 	{0x3633, 0x42},
1157*4882a593Smuzhiyun 	{0x3634, 0x64},
1158*4882a593Smuzhiyun 	{0x3635, 0x20},
1159*4882a593Smuzhiyun 	{0x3636, 0x20},
1160*4882a593Smuzhiyun 	{0x3638, 0x28},
1161*4882a593Smuzhiyun 	{0x363b, 0x03},
1162*4882a593Smuzhiyun 	{0x363c, 0x06},
1163*4882a593Smuzhiyun 	{0x363d, 0x06},
1164*4882a593Smuzhiyun 	{0x366e, 0x04},
1165*4882a593Smuzhiyun 	{0x3670, 0x4a},
1166*4882a593Smuzhiyun 	{0x3671, 0xff},
1167*4882a593Smuzhiyun 	{0x3672, 0x9f},
1168*4882a593Smuzhiyun 	{0x3673, 0x9f},
1169*4882a593Smuzhiyun 	{0x3674, 0xc4},
1170*4882a593Smuzhiyun 	{0x3675, 0xc4},
1171*4882a593Smuzhiyun 	{0x3676, 0xb8},
1172*4882a593Smuzhiyun 	{0x367a, 0x40},
1173*4882a593Smuzhiyun 	{0x367b, 0x48},
1174*4882a593Smuzhiyun 	{0x367c, 0x40},
1175*4882a593Smuzhiyun 	{0x367d, 0x48},
1176*4882a593Smuzhiyun 	{0x3690, 0x43},
1177*4882a593Smuzhiyun 	{0x3691, 0x55},
1178*4882a593Smuzhiyun 	{0x3692, 0x66},
1179*4882a593Smuzhiyun 	{0x3699, 0x8c},
1180*4882a593Smuzhiyun 	{0x369a, 0x96},
1181*4882a593Smuzhiyun 	{0x369b, 0x9f},
1182*4882a593Smuzhiyun 	{0x369c, 0x40},
1183*4882a593Smuzhiyun 	{0x369d, 0x48},
1184*4882a593Smuzhiyun 	{0x36a2, 0x40},
1185*4882a593Smuzhiyun 	{0x36a3, 0x48},
1186*4882a593Smuzhiyun 	{0x36cc, 0x2c},
1187*4882a593Smuzhiyun 	{0x36cd, 0x30},
1188*4882a593Smuzhiyun 	{0x36ce, 0x30},
1189*4882a593Smuzhiyun 	{0x36d0, 0x20},
1190*4882a593Smuzhiyun 	{0x36d1, 0x40},
1191*4882a593Smuzhiyun 	{0x36d2, 0x40},
1192*4882a593Smuzhiyun 	{0x36ea, 0x34},
1193*4882a593Smuzhiyun 	{0x36eb, 0x06},
1194*4882a593Smuzhiyun 	{0x36ec, 0x03},
1195*4882a593Smuzhiyun 	{0x36ed, 0x2c},
1196*4882a593Smuzhiyun 	{0x36fa, 0x37},
1197*4882a593Smuzhiyun 	{0x36fb, 0x04},
1198*4882a593Smuzhiyun 	{0x36fc, 0x00},
1199*4882a593Smuzhiyun 	{0x36fd, 0x2c},
1200*4882a593Smuzhiyun 	{0x3817, 0x20},
1201*4882a593Smuzhiyun 	{0x3905, 0x98},
1202*4882a593Smuzhiyun 	{0x3908, 0x11},
1203*4882a593Smuzhiyun 	{0x391b, 0x80},
1204*4882a593Smuzhiyun 	{0x391c, 0x0f},
1205*4882a593Smuzhiyun 	{0x391d, 0x21},
1206*4882a593Smuzhiyun 	{0x3933, 0x1f},
1207*4882a593Smuzhiyun 	{0x3934, 0xff},
1208*4882a593Smuzhiyun 	{0x3935, 0x80},
1209*4882a593Smuzhiyun 	{0x3936, 0x1f},
1210*4882a593Smuzhiyun 	{0x393e, 0x01},
1211*4882a593Smuzhiyun 	{0x3940, 0x60},
1212*4882a593Smuzhiyun 	{0x3942, 0x04},
1213*4882a593Smuzhiyun 	{0x3943, 0xd0},
1214*4882a593Smuzhiyun 	{0x3980, 0x00},
1215*4882a593Smuzhiyun 	{0x3981, 0x30},
1216*4882a593Smuzhiyun 	{0x3982, 0x00},
1217*4882a593Smuzhiyun 	{0x3983, 0x2c},
1218*4882a593Smuzhiyun 	{0x3984, 0x00},
1219*4882a593Smuzhiyun 	{0x3985, 0x15},
1220*4882a593Smuzhiyun 	{0x3986, 0x00},
1221*4882a593Smuzhiyun 	{0x3987, 0x10},
1222*4882a593Smuzhiyun 	{0x3988, 0x00},
1223*4882a593Smuzhiyun 	{0x3989, 0x30},
1224*4882a593Smuzhiyun 	{0x398a, 0x00},
1225*4882a593Smuzhiyun 	{0x398b, 0x28},
1226*4882a593Smuzhiyun 	{0x398c, 0x00},
1227*4882a593Smuzhiyun 	{0x398d, 0x30},
1228*4882a593Smuzhiyun 	{0x398e, 0x00},
1229*4882a593Smuzhiyun 	{0x398f, 0x70},
1230*4882a593Smuzhiyun 	{0x3990, 0x0a},
1231*4882a593Smuzhiyun 	{0x3991, 0x00},
1232*4882a593Smuzhiyun 	{0x3992, 0x00},
1233*4882a593Smuzhiyun 	{0x3993, 0x60},
1234*4882a593Smuzhiyun 	{0x3994, 0x00},
1235*4882a593Smuzhiyun 	{0x3995, 0x30},
1236*4882a593Smuzhiyun 	{0x3996, 0x00},
1237*4882a593Smuzhiyun 	{0x3997, 0x10},
1238*4882a593Smuzhiyun 	{0x3998, 0x00},
1239*4882a593Smuzhiyun 	{0x3999, 0x1c},
1240*4882a593Smuzhiyun 	{0x399a, 0x00},
1241*4882a593Smuzhiyun 	{0x399b, 0x48},
1242*4882a593Smuzhiyun 	{0x399c, 0x00},
1243*4882a593Smuzhiyun 	{0x399d, 0x90},
1244*4882a593Smuzhiyun 	{0x399e, 0x00},
1245*4882a593Smuzhiyun 	{0x399f, 0xc0},
1246*4882a593Smuzhiyun 	{0x39a0, 0x14},
1247*4882a593Smuzhiyun 	{0x39a1, 0x28},
1248*4882a593Smuzhiyun 	{0x39a2, 0x48},
1249*4882a593Smuzhiyun 	{0x39a3, 0x70},
1250*4882a593Smuzhiyun 	{0x39a4, 0x18},
1251*4882a593Smuzhiyun 	{0x39a5, 0x04},
1252*4882a593Smuzhiyun 	{0x39a6, 0x08},
1253*4882a593Smuzhiyun 	{0x39a7, 0x04},
1254*4882a593Smuzhiyun 	{0x39a8, 0x01},
1255*4882a593Smuzhiyun 	{0x39a9, 0x14},
1256*4882a593Smuzhiyun 	{0x39aa, 0x28},
1257*4882a593Smuzhiyun 	{0x39ab, 0x50},
1258*4882a593Smuzhiyun 	{0x39ac, 0x30},
1259*4882a593Smuzhiyun 	{0x39ad, 0x20},
1260*4882a593Smuzhiyun 	{0x39ae, 0x10},
1261*4882a593Smuzhiyun 	{0x39af, 0x08},
1262*4882a593Smuzhiyun 	{0x39b9, 0x00},
1263*4882a593Smuzhiyun 	{0x39ba, 0x00},
1264*4882a593Smuzhiyun 	{0x39bb, 0x00},
1265*4882a593Smuzhiyun 	{0x39bc, 0x00},
1266*4882a593Smuzhiyun 	{0x39bd, 0x58},
1267*4882a593Smuzhiyun 	{0x39be, 0xc0},
1268*4882a593Smuzhiyun 	{0x39bf, 0x00},
1269*4882a593Smuzhiyun 	{0x39c0, 0x00},
1270*4882a593Smuzhiyun 	{0x39c5, 0x41},
1271*4882a593Smuzhiyun 	{0x3c09, 0x4a},
1272*4882a593Smuzhiyun 	{0x3c10, 0x07},
1273*4882a593Smuzhiyun 	{0x3c11, 0x20},
1274*4882a593Smuzhiyun 	{0x3c12, 0x07},
1275*4882a593Smuzhiyun 	{0x3c13, 0x20},
1276*4882a593Smuzhiyun 	{0x3c14, 0x0f},
1277*4882a593Smuzhiyun 	{0x3e00, 0x01},
1278*4882a593Smuzhiyun 	{0x3e01, 0x5a},
1279*4882a593Smuzhiyun 	{0x3e02, 0x00},
1280*4882a593Smuzhiyun 	{0x3e03, 0x0b},
1281*4882a593Smuzhiyun 	{0x3e04, 0x15},
1282*4882a593Smuzhiyun 	{0x3e05, 0xa0},
1283*4882a593Smuzhiyun 	{0x3e06, 0x00},
1284*4882a593Smuzhiyun 	{0x3e07, 0x80},
1285*4882a593Smuzhiyun 	{0x3e08, 0x03},
1286*4882a593Smuzhiyun 	{0x3e09, 0x40},
1287*4882a593Smuzhiyun 	{0x3e0e, 0x6a},
1288*4882a593Smuzhiyun 	{0x3e10, 0x00},
1289*4882a593Smuzhiyun 	{0x3e11, 0x80},
1290*4882a593Smuzhiyun 	{0x3e12, 0x03},
1291*4882a593Smuzhiyun 	{0x3e13, 0x40},
1292*4882a593Smuzhiyun 	{0x3e23, 0x00},
1293*4882a593Smuzhiyun 	{0x3e24, 0xbc},
1294*4882a593Smuzhiyun 	{0x3e26, 0x40},
1295*4882a593Smuzhiyun 	{0x4401, 0x0b},
1296*4882a593Smuzhiyun 	{0x4407, 0xb0},
1297*4882a593Smuzhiyun 	{0x4418, 0x16},
1298*4882a593Smuzhiyun 	{0x4501, 0xa4},
1299*4882a593Smuzhiyun 	{0x4509, 0x08},
1300*4882a593Smuzhiyun 	{0x4603, 0x00},
1301*4882a593Smuzhiyun 	{0x4800, 0x24},
1302*4882a593Smuzhiyun 	{0x4816, 0x11},
1303*4882a593Smuzhiyun 	{0x4819, 0x40},
1304*4882a593Smuzhiyun 	{0x4829, 0x01},
1305*4882a593Smuzhiyun 	{0x4837, 0x0f},
1306*4882a593Smuzhiyun 	{0x5000, 0x0e},
1307*4882a593Smuzhiyun 	{0x550f, 0x20},
1308*4882a593Smuzhiyun 	{0x5784, 0x10},
1309*4882a593Smuzhiyun 	{0x5785, 0x08},
1310*4882a593Smuzhiyun 	{0x5787, 0x06},
1311*4882a593Smuzhiyun 	{0x5788, 0x06},
1312*4882a593Smuzhiyun 	{0x5789, 0x00},
1313*4882a593Smuzhiyun 	{0x578a, 0x06},
1314*4882a593Smuzhiyun 	{0x578b, 0x06},
1315*4882a593Smuzhiyun 	{0x578c, 0x00},
1316*4882a593Smuzhiyun 	{0x5790, 0x10},
1317*4882a593Smuzhiyun 	{0x5791, 0x10},
1318*4882a593Smuzhiyun 	{0x5792, 0x00},
1319*4882a593Smuzhiyun 	{0x5793, 0x10},
1320*4882a593Smuzhiyun 	{0x5794, 0x10},
1321*4882a593Smuzhiyun 	{0x5795, 0x00},
1322*4882a593Smuzhiyun 	{0x57c4, 0x10},
1323*4882a593Smuzhiyun 	{0x57c5, 0x08},
1324*4882a593Smuzhiyun 	{0x57c7, 0x06},
1325*4882a593Smuzhiyun 	{0x57c8, 0x06},
1326*4882a593Smuzhiyun 	{0x57c9, 0x00},
1327*4882a593Smuzhiyun 	{0x57ca, 0x06},
1328*4882a593Smuzhiyun 	{0x57cb, 0x06},
1329*4882a593Smuzhiyun 	{0x57cc, 0x00},
1330*4882a593Smuzhiyun 	{0x57d0, 0x10},
1331*4882a593Smuzhiyun 	{0x57d1, 0x10},
1332*4882a593Smuzhiyun 	{0x57d2, 0x00},
1333*4882a593Smuzhiyun 	{0x57d3, 0x10},
1334*4882a593Smuzhiyun 	{0x57d4, 0x10},
1335*4882a593Smuzhiyun 	{0x57d5, 0x00},
1336*4882a593Smuzhiyun 	{0x36e9, 0x44},
1337*4882a593Smuzhiyun 	{0x36f9, 0x20},
1338*4882a593Smuzhiyun 	//{0x0100, 0x01},
1339*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1340*4882a593Smuzhiyun };
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun static const struct sc4210_mode supported_modes_2lane[] = {
1343*4882a593Smuzhiyun 	{
1344*4882a593Smuzhiyun 		.width = 2560,
1345*4882a593Smuzhiyun 		.height = 1440,
1346*4882a593Smuzhiyun 		.max_fps = {
1347*4882a593Smuzhiyun 			.numerator = 10000,
1348*4882a593Smuzhiyun 			.denominator = 300000,
1349*4882a593Smuzhiyun 		},
1350*4882a593Smuzhiyun 		.exp_def = 0x0100,
1351*4882a593Smuzhiyun 		.hts_def = 0x0546,
1352*4882a593Smuzhiyun 		.vts_def = 0x05dc,
1353*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SBGGR10_1X10,
1354*4882a593Smuzhiyun 		.reg_list = sc4210_liner_10_30fps_2560x1440_2lane_regs,
1355*4882a593Smuzhiyun 		.mipi_freq_idx = 0,
1356*4882a593Smuzhiyun 		.bpp = 10,
1357*4882a593Smuzhiyun 		.hdr_mode = NO_HDR,
1358*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
1359*4882a593Smuzhiyun 	},
1360*4882a593Smuzhiyun 	{
1361*4882a593Smuzhiyun 		.width = 2560,
1362*4882a593Smuzhiyun 		.height = 1440,
1363*4882a593Smuzhiyun 		.max_fps = {
1364*4882a593Smuzhiyun 			.numerator = 10000,
1365*4882a593Smuzhiyun 			.denominator = 250000,
1366*4882a593Smuzhiyun 		},
1367*4882a593Smuzhiyun 		.exp_def = 0x015a,
1368*4882a593Smuzhiyun 		.hts_def = 0x0668,
1369*4882a593Smuzhiyun 		.vts_def = 0x0b90,
1370*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SBGGR10_1X10,
1371*4882a593Smuzhiyun 		.reg_list = sc4210_hdr_10_25fps_2560x1440_2lane_regs,
1372*4882a593Smuzhiyun 		.mipi_freq_idx = 1,
1373*4882a593Smuzhiyun 		.bpp = 10,
1374*4882a593Smuzhiyun 		.hdr_mode = HDR_X2,
1375*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_1,
1376*4882a593Smuzhiyun 		.vc[PAD1] = V4L2_MBUS_CSI2_CHANNEL_0,//L->csi wr0
1377*4882a593Smuzhiyun 		.vc[PAD2] = V4L2_MBUS_CSI2_CHANNEL_1,
1378*4882a593Smuzhiyun 		.vc[PAD3] = V4L2_MBUS_CSI2_CHANNEL_1,//M->csi wr2
1379*4882a593Smuzhiyun 	},
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun static const struct sc4210_mode supported_modes_4lane[] = {
1383*4882a593Smuzhiyun 	{
1384*4882a593Smuzhiyun 		.width = 2560,
1385*4882a593Smuzhiyun 		.height = 1440,
1386*4882a593Smuzhiyun 		.max_fps = {
1387*4882a593Smuzhiyun 			.numerator = 10000,
1388*4882a593Smuzhiyun 			.denominator = 300000,
1389*4882a593Smuzhiyun 		},
1390*4882a593Smuzhiyun 		.exp_def = 0x0100,
1391*4882a593Smuzhiyun 		.hts_def = 0x0546,
1392*4882a593Smuzhiyun 		.vts_def = 0x05dc,
1393*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SBGGR10_1X10,
1394*4882a593Smuzhiyun 		.reg_list = sc4210_linear_10_30fps_2560x1440_4lane_regs,
1395*4882a593Smuzhiyun 		.mipi_freq_idx = 2,
1396*4882a593Smuzhiyun 		.bpp = 10,
1397*4882a593Smuzhiyun 		.hdr_mode = NO_HDR,
1398*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
1399*4882a593Smuzhiyun 	},
1400*4882a593Smuzhiyun 	{
1401*4882a593Smuzhiyun 		.width = 2560,
1402*4882a593Smuzhiyun 		.height = 1440,
1403*4882a593Smuzhiyun 		.max_fps = {
1404*4882a593Smuzhiyun 			.numerator = 10000,
1405*4882a593Smuzhiyun 			.denominator = 300000,
1406*4882a593Smuzhiyun 		},
1407*4882a593Smuzhiyun 		.exp_def = 0x05a1,
1408*4882a593Smuzhiyun 		.hts_def = 0x0558,
1409*4882a593Smuzhiyun 		.vts_def = 0x0b90,
1410*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SBGGR10_1X10,
1411*4882a593Smuzhiyun 		.reg_list = sc4210_hdr_10_30fps_2560x1440_4lane_regs,
1412*4882a593Smuzhiyun 		.mipi_freq_idx = 3,
1413*4882a593Smuzhiyun 		.bpp = 10,
1414*4882a593Smuzhiyun 		.hdr_mode = HDR_X2,
1415*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_1,
1416*4882a593Smuzhiyun 		.vc[PAD1] = V4L2_MBUS_CSI2_CHANNEL_0,//L->csi wr0
1417*4882a593Smuzhiyun 		.vc[PAD2] = V4L2_MBUS_CSI2_CHANNEL_1,
1418*4882a593Smuzhiyun 		.vc[PAD3] = V4L2_MBUS_CSI2_CHANNEL_1,//M->csi wr2
1419*4882a593Smuzhiyun 	},
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun static const s64 link_freq_items[] = {
1423*4882a593Smuzhiyun 	SC4210_LINK_FREQ_2LANE_LINEAR,
1424*4882a593Smuzhiyun 	SC4210_LINK_FREQ_2LANE_HDR2,
1425*4882a593Smuzhiyun 	SC4210_LINK_FREQ_4LANE_LINEAR,
1426*4882a593Smuzhiyun 	SC4210_LINK_FREQ_4LANE_HDR2,
1427*4882a593Smuzhiyun };
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun /* Write registers up to 4 at a time */
sc4210_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)1430*4882a593Smuzhiyun static int sc4210_write_reg(struct i2c_client *client, u16 reg,
1431*4882a593Smuzhiyun 			     u32 len, u32 val)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun 	u32 buf_i, val_i;
1434*4882a593Smuzhiyun 	u8 buf[6];
1435*4882a593Smuzhiyun 	u8 *val_p;
1436*4882a593Smuzhiyun 	__be32 val_be;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	if (len > 4)
1439*4882a593Smuzhiyun 		return -EINVAL;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	buf[0] = reg >> 8;
1442*4882a593Smuzhiyun 	buf[1] = reg & 0xff;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	val_be = cpu_to_be32(val);
1445*4882a593Smuzhiyun 	val_p = (u8 *)&val_be;
1446*4882a593Smuzhiyun 	buf_i = 2;
1447*4882a593Smuzhiyun 	val_i = 4 - len;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	while (val_i < 4)
1450*4882a593Smuzhiyun 		buf[buf_i++] = val_p[val_i++];
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	if (i2c_master_send(client, buf, len + 2) != len + 2)
1453*4882a593Smuzhiyun 		return -EIO;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	return 0;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun 
sc4210_write_array(struct i2c_client * client,const struct regval * regs)1458*4882a593Smuzhiyun static int sc4210_write_array(struct i2c_client *client,
1459*4882a593Smuzhiyun 			       const struct regval *regs)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun 	u32 i;
1462*4882a593Smuzhiyun 	int ret = 0;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
1465*4882a593Smuzhiyun 		ret = sc4210_write_reg(client, regs[i].addr,
1466*4882a593Smuzhiyun 					SC4210_REG_VALUE_08BIT, regs[i].val);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	return ret;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun /* Read registers up to 4 at a time */
sc4210_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)1472*4882a593Smuzhiyun static int sc4210_read_reg(struct i2c_client *client,
1473*4882a593Smuzhiyun 			    u16 reg, unsigned int len, u32 *val)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun 	struct i2c_msg msgs[2];
1476*4882a593Smuzhiyun 	u8 *data_be_p;
1477*4882a593Smuzhiyun 	__be32 data_be = 0;
1478*4882a593Smuzhiyun 	__be16 reg_addr_be = cpu_to_be16(reg);
1479*4882a593Smuzhiyun 	int ret;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	if (len > 4 || !len)
1482*4882a593Smuzhiyun 		return -EINVAL;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	data_be_p = (u8 *)&data_be;
1485*4882a593Smuzhiyun 	/* Write register address */
1486*4882a593Smuzhiyun 	msgs[0].addr = client->addr;
1487*4882a593Smuzhiyun 	msgs[0].flags = 0;
1488*4882a593Smuzhiyun 	msgs[0].len = 2;
1489*4882a593Smuzhiyun 	msgs[0].buf = (u8 *)&reg_addr_be;
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	/* Read data from register */
1492*4882a593Smuzhiyun 	msgs[1].addr = client->addr;
1493*4882a593Smuzhiyun 	msgs[1].flags = I2C_M_RD;
1494*4882a593Smuzhiyun 	msgs[1].len = len;
1495*4882a593Smuzhiyun 	msgs[1].buf = &data_be_p[4 - len];
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
1498*4882a593Smuzhiyun 	if (ret != ARRAY_SIZE(msgs))
1499*4882a593Smuzhiyun 		return -EIO;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	*val = be32_to_cpu(data_be);
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	return 0;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun 
sc4210_get_reso_dist(const struct sc4210_mode * mode,struct v4l2_mbus_framefmt * framefmt)1506*4882a593Smuzhiyun static int sc4210_get_reso_dist(const struct sc4210_mode *mode,
1507*4882a593Smuzhiyun 		struct v4l2_mbus_framefmt *framefmt)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun 	return abs(mode->width - framefmt->width) +
1510*4882a593Smuzhiyun 	       abs(mode->height - framefmt->height);
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun static const struct sc4210_mode *
sc4210_find_best_fit(struct sc4210 * sc4210,struct v4l2_subdev_format * fmt)1514*4882a593Smuzhiyun sc4210_find_best_fit(struct sc4210 *sc4210, struct v4l2_subdev_format *fmt)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *framefmt = &fmt->format;
1517*4882a593Smuzhiyun 	int dist;
1518*4882a593Smuzhiyun 	int cur_best_fit = 0;
1519*4882a593Smuzhiyun 	int cur_best_fit_dist = -1;
1520*4882a593Smuzhiyun 	unsigned int i;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	for (i = 0; i < sc4210->support_modes_num; i++) {
1523*4882a593Smuzhiyun 		dist = sc4210_get_reso_dist(&sc4210->support_modes[i], framefmt);
1524*4882a593Smuzhiyun 		if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
1525*4882a593Smuzhiyun 			cur_best_fit_dist = dist;
1526*4882a593Smuzhiyun 			cur_best_fit = i;
1527*4882a593Smuzhiyun 		}
1528*4882a593Smuzhiyun 	}
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	return &sc4210->support_modes[cur_best_fit];
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun 
sc4210_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1533*4882a593Smuzhiyun static int sc4210_set_fmt(struct v4l2_subdev *sd,
1534*4882a593Smuzhiyun 			   struct v4l2_subdev_pad_config *cfg,
1535*4882a593Smuzhiyun 			   struct v4l2_subdev_format *fmt)
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
1538*4882a593Smuzhiyun 	const struct sc4210_mode *mode;
1539*4882a593Smuzhiyun 	s64 h_blank, vblank_def;
1540*4882a593Smuzhiyun 	u64 pixel_rate = 0;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	mutex_lock(&sc4210->mutex);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	mode = sc4210_find_best_fit(sc4210, fmt);
1545*4882a593Smuzhiyun 	fmt->format.code = mode->bus_fmt;
1546*4882a593Smuzhiyun 	fmt->format.width = mode->width;
1547*4882a593Smuzhiyun 	fmt->format.height = mode->height;
1548*4882a593Smuzhiyun 	fmt->format.field = V4L2_FIELD_NONE;
1549*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1550*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1551*4882a593Smuzhiyun 		*v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
1552*4882a593Smuzhiyun #else
1553*4882a593Smuzhiyun 		mutex_unlock(&sc4210->mutex);
1554*4882a593Smuzhiyun 		return -ENOTTY;
1555*4882a593Smuzhiyun #endif
1556*4882a593Smuzhiyun 	} else {
1557*4882a593Smuzhiyun 		sc4210->cur_mode = mode;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 		h_blank = mode->hts_def - mode->width;
1560*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(sc4210->hblank, h_blank,
1561*4882a593Smuzhiyun 					 h_blank, 1, h_blank);
1562*4882a593Smuzhiyun 		vblank_def = mode->vts_def - mode->height;
1563*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(sc4210->vblank, vblank_def,
1564*4882a593Smuzhiyun 					 SC4210_VTS_MAX - mode->height,
1565*4882a593Smuzhiyun 					 1, vblank_def);
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl(sc4210->link_freq, mode->mipi_freq_idx);
1568*4882a593Smuzhiyun 		pixel_rate = (u32)link_freq_items[mode->mipi_freq_idx] /
1569*4882a593Smuzhiyun 			     mode->bpp * 2 * sc4210->lane_num;
1570*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl_int64(sc4210->pixel_rate, pixel_rate);
1571*4882a593Smuzhiyun 		sc4210->cur_fps = mode->max_fps;
1572*4882a593Smuzhiyun 	}
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	mutex_unlock(&sc4210->mutex);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	return 0;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun 
sc4210_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1579*4882a593Smuzhiyun static int sc4210_get_fmt(struct v4l2_subdev *sd,
1580*4882a593Smuzhiyun 			   struct v4l2_subdev_pad_config *cfg,
1581*4882a593Smuzhiyun 			   struct v4l2_subdev_format *fmt)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
1584*4882a593Smuzhiyun 	const struct sc4210_mode *mode = sc4210->cur_mode;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	mutex_lock(&sc4210->mutex);
1587*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1588*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1589*4882a593Smuzhiyun 		fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
1590*4882a593Smuzhiyun #else
1591*4882a593Smuzhiyun 		mutex_unlock(&sc4210->mutex);
1592*4882a593Smuzhiyun 		return -ENOTTY;
1593*4882a593Smuzhiyun #endif
1594*4882a593Smuzhiyun 	} else {
1595*4882a593Smuzhiyun 		fmt->format.width = mode->width;
1596*4882a593Smuzhiyun 		fmt->format.height = mode->height;
1597*4882a593Smuzhiyun 		fmt->format.code = mode->bus_fmt;
1598*4882a593Smuzhiyun 		fmt->format.field = V4L2_FIELD_NONE;
1599*4882a593Smuzhiyun 		/* format info: width/height/data type/virctual channel */
1600*4882a593Smuzhiyun 		if (fmt->pad < PAD_MAX && mode->hdr_mode != NO_HDR)
1601*4882a593Smuzhiyun 			fmt->reserved[0] = mode->vc[fmt->pad];
1602*4882a593Smuzhiyun 		else
1603*4882a593Smuzhiyun 			fmt->reserved[0] = mode->vc[PAD0];
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 	mutex_unlock(&sc4210->mutex);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	return 0;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
sc4210_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1610*4882a593Smuzhiyun static int sc4210_enum_mbus_code(struct v4l2_subdev *sd,
1611*4882a593Smuzhiyun 				  struct v4l2_subdev_pad_config *cfg,
1612*4882a593Smuzhiyun 				  struct v4l2_subdev_mbus_code_enum *code)
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	if (code->index != 0)
1617*4882a593Smuzhiyun 		return -EINVAL;
1618*4882a593Smuzhiyun 	code->code = sc4210->cur_mode->bus_fmt;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	return 0;
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun 
sc4210_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)1623*4882a593Smuzhiyun static int sc4210_enum_frame_sizes(struct v4l2_subdev *sd,
1624*4882a593Smuzhiyun 				    struct v4l2_subdev_pad_config *cfg,
1625*4882a593Smuzhiyun 				    struct v4l2_subdev_frame_size_enum *fse)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	if (fse->index >= sc4210->support_modes_num)
1630*4882a593Smuzhiyun 		return -EINVAL;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	if (fse->code != sc4210->support_modes[fse->index].bus_fmt)
1633*4882a593Smuzhiyun 		return -EINVAL;
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	fse->min_width  = sc4210->support_modes[fse->index].width;
1636*4882a593Smuzhiyun 	fse->max_width  = sc4210->support_modes[fse->index].width;
1637*4882a593Smuzhiyun 	fse->max_height = sc4210->support_modes[fse->index].height;
1638*4882a593Smuzhiyun 	fse->min_height = sc4210->support_modes[fse->index].height;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	return 0;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun 
sc4210_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)1643*4882a593Smuzhiyun static int sc4210_g_frame_interval(struct v4l2_subdev *sd,
1644*4882a593Smuzhiyun 				    struct v4l2_subdev_frame_interval *fi)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
1647*4882a593Smuzhiyun 	const struct sc4210_mode *mode = sc4210->cur_mode;
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	if (sc4210->streaming)
1650*4882a593Smuzhiyun 		fi->interval = sc4210->cur_fps;
1651*4882a593Smuzhiyun 	else
1652*4882a593Smuzhiyun 		fi->interval = mode->max_fps;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	return 0;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun 
sc4210_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)1657*4882a593Smuzhiyun static int sc4210_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
1658*4882a593Smuzhiyun 				 struct v4l2_mbus_config *config)
1659*4882a593Smuzhiyun {
1660*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
1661*4882a593Smuzhiyun 	const struct sc4210_mode *mode = sc4210->cur_mode;
1662*4882a593Smuzhiyun 	u32 val = 1 << (sc4210->lane_num - 1) |
1663*4882a593Smuzhiyun 		  V4L2_MBUS_CSI2_CHANNEL_0 |
1664*4882a593Smuzhiyun 		  V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	if (mode->hdr_mode != NO_HDR)
1667*4882a593Smuzhiyun 		val |= V4L2_MBUS_CSI2_CHANNEL_1;
1668*4882a593Smuzhiyun 	if (mode->hdr_mode == HDR_X3)
1669*4882a593Smuzhiyun 		val |= V4L2_MBUS_CSI2_CHANNEL_2;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	config->type = V4L2_MBUS_CSI2_DPHY;
1672*4882a593Smuzhiyun 	config->flags = val;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	return 0;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun 
sc4210_get_module_inf(struct sc4210 * sc4210,struct rkmodule_inf * inf)1677*4882a593Smuzhiyun static void sc4210_get_module_inf(struct sc4210 *sc4210,
1678*4882a593Smuzhiyun 				   struct rkmodule_inf *inf)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun 	memset(inf, 0, sizeof(*inf));
1681*4882a593Smuzhiyun 	strscpy(inf->base.sensor, SC4210_NAME, sizeof(inf->base.sensor));
1682*4882a593Smuzhiyun 	strscpy(inf->base.module, sc4210->module_name,
1683*4882a593Smuzhiyun 		sizeof(inf->base.module));
1684*4882a593Smuzhiyun 	strscpy(inf->base.lens, sc4210->len_name, sizeof(inf->base.lens));
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun 
sc4210_get_gain_reg(u32 total_gain,u32 * again,u32 * again_fine,u32 * dgain,u32 * dgain_fine)1687*4882a593Smuzhiyun static void sc4210_get_gain_reg(u32 total_gain, u32 *again, u32 *again_fine,
1688*4882a593Smuzhiyun 					u32 *dgain, u32 *dgain_fine)
1689*4882a593Smuzhiyun {
1690*4882a593Smuzhiyun 	u32 dgain_total = 0;
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	if (total_gain < SC4210_GAIN_MIN)
1693*4882a593Smuzhiyun 		total_gain = SC4210_GAIN_MIN;
1694*4882a593Smuzhiyun 	else if (total_gain > SC4210_GAIN_MAX)
1695*4882a593Smuzhiyun 		total_gain = SC4210_GAIN_MAX;
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	dgain_total = total_gain * 1000 / 43656;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 		if (total_gain < 2000) { /* 1 - 2x gain */
1700*4882a593Smuzhiyun 			*again = 0x03;
1701*4882a593Smuzhiyun 			*again_fine = total_gain*64/1000;
1702*4882a593Smuzhiyun 			*dgain = 0x00;
1703*4882a593Smuzhiyun 			*dgain_fine = 0x80;
1704*4882a593Smuzhiyun 		} else if (total_gain < 2750) { /* 2x - 2.75x gain */
1705*4882a593Smuzhiyun 			*again = 0x07;
1706*4882a593Smuzhiyun 			*again_fine = total_gain*64/2000;
1707*4882a593Smuzhiyun 			*dgain = 0x00;
1708*4882a593Smuzhiyun 			*dgain_fine = 0x80;
1709*4882a593Smuzhiyun 		} else if (total_gain < 2750 * 2) { /* 2.75xx - 5.5x gain */
1710*4882a593Smuzhiyun 			*again = 0x23;
1711*4882a593Smuzhiyun 			*again_fine = total_gain*64/2750;
1712*4882a593Smuzhiyun 			*dgain = 0x00;
1713*4882a593Smuzhiyun 			*dgain_fine = 0x80;
1714*4882a593Smuzhiyun 		} else if (total_gain < 2750 * 4) { /* 5.5x - 11.0x gain */
1715*4882a593Smuzhiyun 			*again = 0x27;
1716*4882a593Smuzhiyun 			*again_fine = total_gain*64/5500;
1717*4882a593Smuzhiyun 			*dgain = 0x00;
1718*4882a593Smuzhiyun 			*dgain_fine = 0x80;
1719*4882a593Smuzhiyun 		} else if (total_gain < 2750 * 8) { /* 11.0x - 22.0x gain */
1720*4882a593Smuzhiyun 			*again = 0x2f;
1721*4882a593Smuzhiyun 			*again_fine = total_gain*64/11000;
1722*4882a593Smuzhiyun 			*dgain = 0x00;
1723*4882a593Smuzhiyun 			*dgain_fine = 0x80;
1724*4882a593Smuzhiyun 		} else if (total_gain < 2750 * 16) { /* 22.0x - 43.656x gain */
1725*4882a593Smuzhiyun 			*again = 0x3f;
1726*4882a593Smuzhiyun 			*again_fine = total_gain*64/22000;
1727*4882a593Smuzhiyun 			*dgain = 0x00;
1728*4882a593Smuzhiyun 			*dgain_fine = 0x80;
1729*4882a593Smuzhiyun 		} else if (total_gain < 43656 * 2) { /* 43.656x - 87.312x gain */
1730*4882a593Smuzhiyun 			*again = 0x3f;
1731*4882a593Smuzhiyun 			*again_fine = 0x7f;
1732*4882a593Smuzhiyun 			*dgain = 0x00;
1733*4882a593Smuzhiyun 			*dgain_fine = dgain_total*128/1000;
1734*4882a593Smuzhiyun 		} else if (total_gain < 43656 * 4) { /* 87.312x - 174.624x gain */
1735*4882a593Smuzhiyun 			*again = 0x3f;
1736*4882a593Smuzhiyun 			*again_fine = 0x7f;
1737*4882a593Smuzhiyun 			*dgain = 0x01;
1738*4882a593Smuzhiyun 			*dgain_fine = dgain_total*128/2000;
1739*4882a593Smuzhiyun 		} else if (total_gain < 43656 * 8) { /* 174.624x - 349.248x gain */
1740*4882a593Smuzhiyun 			*again = 0x3f;
1741*4882a593Smuzhiyun 			*again_fine = 0x7f;
1742*4882a593Smuzhiyun 			*dgain = 0x03;
1743*4882a593Smuzhiyun 			*dgain_fine = dgain_total*128/4000;
1744*4882a593Smuzhiyun 		} else if (total_gain < 43656 * 16) { /* 349.248x - 698.496x gain */
1745*4882a593Smuzhiyun 			*again = 0x3f;
1746*4882a593Smuzhiyun 			*again_fine = 0x7f;
1747*4882a593Smuzhiyun 			*dgain = 0x07;
1748*4882a593Smuzhiyun 			*dgain_fine = dgain_total*128/8000;
1749*4882a593Smuzhiyun 		} else if (total_gain < 43656 * 32) { /* 698.496x - 1375.164x gain */
1750*4882a593Smuzhiyun 			*again = 0x3f;
1751*4882a593Smuzhiyun 			*again_fine = 0x7f;
1752*4882a593Smuzhiyun 			*dgain = 0x0f;
1753*4882a593Smuzhiyun 			*dgain_fine = dgain_total*128/16000;
1754*4882a593Smuzhiyun 		}
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun 
sc4210_set_hdrae(struct sc4210 * sc4210,struct preisp_hdrae_exp_s * ae)1757*4882a593Smuzhiyun static int sc4210_set_hdrae(struct sc4210 *sc4210,
1758*4882a593Smuzhiyun 			     struct preisp_hdrae_exp_s *ae)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun 	int ret = 0;
1761*4882a593Smuzhiyun 	u32 l_exp_time, m_exp_time, s_exp_time;
1762*4882a593Smuzhiyun 	u32 l_t_gain, m_t_gain, s_t_gain;
1763*4882a593Smuzhiyun 	u32 l_again = 0, l_again_fine = 0, l_dgain = 0, l_dgain_fine = 0;
1764*4882a593Smuzhiyun 	u32 s_again = 0, s_again_fine = 0, s_dgain = 0, s_dgain_fine = 0;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	if (!sc4210->has_init_exp && !sc4210->streaming) {
1767*4882a593Smuzhiyun 		sc4210->init_hdrae_exp = *ae;
1768*4882a593Smuzhiyun 		sc4210->has_init_exp = true;
1769*4882a593Smuzhiyun 		dev_dbg(&sc4210->client->dev,
1770*4882a593Smuzhiyun 			"sc4210 don't stream, record exp for hdr!\n");
1771*4882a593Smuzhiyun 		return ret;
1772*4882a593Smuzhiyun 	}
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	l_exp_time = ae->long_exp_reg;
1775*4882a593Smuzhiyun 	m_exp_time = ae->middle_exp_reg;
1776*4882a593Smuzhiyun 	s_exp_time = ae->short_exp_reg;
1777*4882a593Smuzhiyun 	l_t_gain = ae->long_gain_reg;
1778*4882a593Smuzhiyun 	m_t_gain = ae->middle_gain_reg;
1779*4882a593Smuzhiyun 	s_t_gain = ae->short_gain_reg;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	if (sc4210->cur_mode->hdr_mode == HDR_X2) {
1782*4882a593Smuzhiyun 		//2 stagger
1783*4882a593Smuzhiyun 		l_t_gain = m_t_gain;
1784*4882a593Smuzhiyun 		l_exp_time = m_exp_time;
1785*4882a593Smuzhiyun 	}
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	l_exp_time = l_exp_time << 1;
1788*4882a593Smuzhiyun 	s_exp_time = s_exp_time << 1;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	// set exposure reg
1791*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1792*4882a593Smuzhiyun 				 SC4210_REG_EXPOSURE_H,
1793*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1794*4882a593Smuzhiyun 				 SC4210_FETCH_EXP_H(l_exp_time));
1795*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1796*4882a593Smuzhiyun 				 SC4210_REG_EXPOSURE_M,
1797*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1798*4882a593Smuzhiyun 				 SC4210_FETCH_EXP_M(l_exp_time));
1799*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1800*4882a593Smuzhiyun 				 SC4210_REG_EXPOSURE_L,
1801*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1802*4882a593Smuzhiyun 				 SC4210_FETCH_EXP_L(l_exp_time));
1803*4882a593Smuzhiyun 	//ret |= sc4210_write_reg(sc4210->client,
1804*4882a593Smuzhiyun 	//			 SC4210_REG_SHORT_EXPOSURE_H,
1805*4882a593Smuzhiyun 	//			 SC4210_REG_VALUE_08BIT,
1806*4882a593Smuzhiyun 	//			 SC4210_FETCH_EXP_H(s_exp_time));
1807*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1808*4882a593Smuzhiyun 				 SC4210_REG_SHORT_EXPOSURE_M,
1809*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1810*4882a593Smuzhiyun 				 SC4210_FETCH_EXP_M(s_exp_time));
1811*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1812*4882a593Smuzhiyun 				 SC4210_REG_SHORT_EXPOSURE_L,
1813*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1814*4882a593Smuzhiyun 				 SC4210_FETCH_EXP_L(s_exp_time));
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	// set gain reg
1817*4882a593Smuzhiyun 	sc4210_get_gain_reg(l_t_gain, &l_again, &l_again_fine, &l_dgain, &l_dgain_fine);
1818*4882a593Smuzhiyun 	sc4210_get_gain_reg(s_t_gain, &s_again, &s_again_fine, &s_dgain, &s_dgain_fine);
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1821*4882a593Smuzhiyun 				 SC4210_REG_DIG_GAIN,
1822*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1823*4882a593Smuzhiyun 				 l_dgain);
1824*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1825*4882a593Smuzhiyun 				 SC4210_REG_DIG_FINE_GAIN,
1826*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1827*4882a593Smuzhiyun 				 l_dgain_fine);
1828*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1829*4882a593Smuzhiyun 				 SC4210_REG_ANA_GAIN,
1830*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1831*4882a593Smuzhiyun 				 l_again);
1832*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1833*4882a593Smuzhiyun 				 SC4210_REG_ANA_FINE_GAIN,
1834*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1835*4882a593Smuzhiyun 				 l_again_fine);
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1838*4882a593Smuzhiyun 				 SC4210_REG_SDIG_GAIN,
1839*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1840*4882a593Smuzhiyun 				 s_dgain);
1841*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1842*4882a593Smuzhiyun 				 SC4210_REG_SDIG_FINE_GAIN,
1843*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1844*4882a593Smuzhiyun 				 s_dgain_fine);
1845*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1846*4882a593Smuzhiyun 				 SC4210_REG_SANA_GAIN,
1847*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1848*4882a593Smuzhiyun 				 s_again);
1849*4882a593Smuzhiyun 	ret |= sc4210_write_reg(sc4210->client,
1850*4882a593Smuzhiyun 				 SC4210_REG_SANA_FINE_GAIN,
1851*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
1852*4882a593Smuzhiyun 				 s_again_fine);
1853*4882a593Smuzhiyun 	return ret;
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun 
sc4210_get_channel_info(struct sc4210 * sc4210,struct rkmodule_channel_info * ch_info)1856*4882a593Smuzhiyun static int sc4210_get_channel_info(struct sc4210 *sc4210, struct rkmodule_channel_info *ch_info)
1857*4882a593Smuzhiyun {
1858*4882a593Smuzhiyun 	if (ch_info->index < PAD0 || ch_info->index >= PAD_MAX)
1859*4882a593Smuzhiyun 		return -EINVAL;
1860*4882a593Smuzhiyun 	ch_info->vc = sc4210->cur_mode->vc[ch_info->index];
1861*4882a593Smuzhiyun 	ch_info->width = sc4210->cur_mode->width;
1862*4882a593Smuzhiyun 	ch_info->height = sc4210->cur_mode->height;
1863*4882a593Smuzhiyun 	ch_info->bus_fmt = sc4210->cur_mode->bus_fmt;
1864*4882a593Smuzhiyun 	return 0;
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun 
sc4210_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)1867*4882a593Smuzhiyun static long sc4210_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
1870*4882a593Smuzhiyun 	struct rkmodule_hdr_cfg *hdr;
1871*4882a593Smuzhiyun 	const struct sc4210_mode *mode;
1872*4882a593Smuzhiyun 	struct rkmodule_channel_info *ch_info;
1873*4882a593Smuzhiyun 	long ret = 0;
1874*4882a593Smuzhiyun 	u32 i, h = 0, w;
1875*4882a593Smuzhiyun 	u32 stream = 0;
1876*4882a593Smuzhiyun 	int pixel_rate = 0;
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	switch (cmd) {
1879*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
1880*4882a593Smuzhiyun 		sc4210_get_module_inf(sc4210, (struct rkmodule_inf *)arg);
1881*4882a593Smuzhiyun 		break;
1882*4882a593Smuzhiyun 	case RKMODULE_GET_HDR_CFG:
1883*4882a593Smuzhiyun 		hdr = (struct rkmodule_hdr_cfg *)arg;
1884*4882a593Smuzhiyun 		hdr->esp.mode = HDR_NORMAL_VC;
1885*4882a593Smuzhiyun 		hdr->hdr_mode = sc4210->cur_mode->hdr_mode;
1886*4882a593Smuzhiyun 		break;
1887*4882a593Smuzhiyun 	case RKMODULE_SET_HDR_CFG:
1888*4882a593Smuzhiyun 		hdr = (struct rkmodule_hdr_cfg *)arg;
1889*4882a593Smuzhiyun 		w = sc4210->cur_mode->width;
1890*4882a593Smuzhiyun 		h = sc4210->cur_mode->height;
1891*4882a593Smuzhiyun 		for (i = 0; i < sc4210->support_modes_num; i++) {
1892*4882a593Smuzhiyun 			if (w == sc4210->support_modes[i].width &&
1893*4882a593Smuzhiyun 				h == sc4210->support_modes[i].height &&
1894*4882a593Smuzhiyun 				sc4210->support_modes[i].hdr_mode == hdr->hdr_mode) {
1895*4882a593Smuzhiyun 				sc4210->cur_mode = &sc4210->support_modes[i];
1896*4882a593Smuzhiyun 				break;
1897*4882a593Smuzhiyun 			}
1898*4882a593Smuzhiyun 		}
1899*4882a593Smuzhiyun 		if (i == sc4210->support_modes_num) {
1900*4882a593Smuzhiyun 			dev_err(&sc4210->client->dev,
1901*4882a593Smuzhiyun 				"not find hdr mode:%d %dx%d config\n",
1902*4882a593Smuzhiyun 				hdr->hdr_mode, w, h);
1903*4882a593Smuzhiyun 			ret = -EINVAL;
1904*4882a593Smuzhiyun 		} else {
1905*4882a593Smuzhiyun 			mode = sc4210->cur_mode;
1906*4882a593Smuzhiyun 			w = sc4210->cur_mode->hts_def -
1907*4882a593Smuzhiyun 					sc4210->cur_mode->width;
1908*4882a593Smuzhiyun 			h = sc4210->cur_mode->vts_def -
1909*4882a593Smuzhiyun 					sc4210->cur_mode->height;
1910*4882a593Smuzhiyun 			__v4l2_ctrl_modify_range(sc4210->hblank, w, w, 1, w);
1911*4882a593Smuzhiyun 			__v4l2_ctrl_modify_range(sc4210->vblank, h,
1912*4882a593Smuzhiyun 						 SC4210_VTS_MAX -
1913*4882a593Smuzhiyun 						 sc4210->cur_mode->height,
1914*4882a593Smuzhiyun 						 1, h);
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 			__v4l2_ctrl_s_ctrl(sc4210->link_freq,
1917*4882a593Smuzhiyun 					   mode->mipi_freq_idx);
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 			pixel_rate = (int)link_freq_items[mode->mipi_freq_idx]
1920*4882a593Smuzhiyun 				     / mode->bpp * 2 * sc4210->lane_num;
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 			__v4l2_ctrl_s_ctrl_int64(sc4210->pixel_rate,
1923*4882a593Smuzhiyun 						 pixel_rate);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 			dev_info(&sc4210->client->dev, "sensor mode: %d\n",
1926*4882a593Smuzhiyun 				 sc4210->cur_mode->hdr_mode);
1927*4882a593Smuzhiyun 		}
1928*4882a593Smuzhiyun 		break;
1929*4882a593Smuzhiyun 	case PREISP_CMD_SET_HDRAE_EXP:
1930*4882a593Smuzhiyun 		if (sc4210->cur_mode->hdr_mode == HDR_X2)
1931*4882a593Smuzhiyun 			ret = sc4210_set_hdrae(sc4210, arg);
1932*4882a593Smuzhiyun 		break;
1933*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
1934*4882a593Smuzhiyun 		stream = *((u32 *)arg);
1935*4882a593Smuzhiyun 		if (stream)
1936*4882a593Smuzhiyun 			ret = sc4210_write_reg(sc4210->client,
1937*4882a593Smuzhiyun 						SC4210_REG_CTRL_MODE,
1938*4882a593Smuzhiyun 						SC4210_REG_VALUE_08BIT,
1939*4882a593Smuzhiyun 						SC4210_MODE_STREAMING);
1940*4882a593Smuzhiyun 		else
1941*4882a593Smuzhiyun 			ret = sc4210_write_reg(sc4210->client,
1942*4882a593Smuzhiyun 						SC4210_REG_CTRL_MODE,
1943*4882a593Smuzhiyun 						SC4210_REG_VALUE_08BIT,
1944*4882a593Smuzhiyun 						SC4210_MODE_SW_STANDBY);
1945*4882a593Smuzhiyun 		break;
1946*4882a593Smuzhiyun 	case RKMODULE_GET_CHANNEL_INFO:
1947*4882a593Smuzhiyun 		ch_info = (struct rkmodule_channel_info *)arg;
1948*4882a593Smuzhiyun 		ret = sc4210_get_channel_info(sc4210, ch_info);
1949*4882a593Smuzhiyun 		break;
1950*4882a593Smuzhiyun 	default:
1951*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
1952*4882a593Smuzhiyun 		break;
1953*4882a593Smuzhiyun 	}
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	return ret;
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
sc4210_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)1959*4882a593Smuzhiyun static long sc4210_compat_ioctl32(struct v4l2_subdev *sd,
1960*4882a593Smuzhiyun 					unsigned int cmd, unsigned long arg)
1961*4882a593Smuzhiyun {
1962*4882a593Smuzhiyun 	void __user *up = compat_ptr(arg);
1963*4882a593Smuzhiyun 	struct rkmodule_inf *inf;
1964*4882a593Smuzhiyun 	struct rkmodule_hdr_cfg *hdr;
1965*4882a593Smuzhiyun 	struct preisp_hdrae_exp_s *hdrae;
1966*4882a593Smuzhiyun 	struct rkmodule_channel_info *ch_info;
1967*4882a593Smuzhiyun 	long ret = 0;
1968*4882a593Smuzhiyun 	u32 stream = 0;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	switch (cmd) {
1971*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
1972*4882a593Smuzhiyun 		inf = kzalloc(sizeof(*inf), GFP_KERNEL);
1973*4882a593Smuzhiyun 		if (!inf) {
1974*4882a593Smuzhiyun 			ret = -ENOMEM;
1975*4882a593Smuzhiyun 			return ret;
1976*4882a593Smuzhiyun 		}
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 		ret = sc4210_ioctl(sd, cmd, inf);
1979*4882a593Smuzhiyun 		if (!ret) {
1980*4882a593Smuzhiyun 			ret = copy_to_user(up, inf, sizeof(*inf));
1981*4882a593Smuzhiyun 			if (ret)
1982*4882a593Smuzhiyun 				return -EFAULT;
1983*4882a593Smuzhiyun 		}
1984*4882a593Smuzhiyun 		kfree(inf);
1985*4882a593Smuzhiyun 		break;
1986*4882a593Smuzhiyun 	case RKMODULE_GET_HDR_CFG:
1987*4882a593Smuzhiyun 		hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
1988*4882a593Smuzhiyun 		if (!hdr) {
1989*4882a593Smuzhiyun 			ret = -ENOMEM;
1990*4882a593Smuzhiyun 			return ret;
1991*4882a593Smuzhiyun 		}
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 		ret = sc4210_ioctl(sd, cmd, hdr);
1994*4882a593Smuzhiyun 		if (!ret) {
1995*4882a593Smuzhiyun 			ret = copy_to_user(up, hdr, sizeof(*hdr));
1996*4882a593Smuzhiyun 			if (ret)
1997*4882a593Smuzhiyun 				return -EFAULT;
1998*4882a593Smuzhiyun 		}
1999*4882a593Smuzhiyun 		kfree(hdr);
2000*4882a593Smuzhiyun 		break;
2001*4882a593Smuzhiyun 	case RKMODULE_SET_HDR_CFG:
2002*4882a593Smuzhiyun 		hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
2003*4882a593Smuzhiyun 		if (!hdr) {
2004*4882a593Smuzhiyun 			ret = -ENOMEM;
2005*4882a593Smuzhiyun 			return ret;
2006*4882a593Smuzhiyun 		}
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 		if (copy_from_user(hdr, up, sizeof(*hdr))) {
2009*4882a593Smuzhiyun 			kfree(hdr);
2010*4882a593Smuzhiyun 			return -EFAULT;
2011*4882a593Smuzhiyun 		}
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 		ret = sc4210_ioctl(sd, cmd, hdr);
2014*4882a593Smuzhiyun 		kfree(hdr);
2015*4882a593Smuzhiyun 		break;
2016*4882a593Smuzhiyun 	case PREISP_CMD_SET_HDRAE_EXP:
2017*4882a593Smuzhiyun 		hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
2018*4882a593Smuzhiyun 		if (!hdrae) {
2019*4882a593Smuzhiyun 			ret = -ENOMEM;
2020*4882a593Smuzhiyun 			return ret;
2021*4882a593Smuzhiyun 		}
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 		if (copy_from_user(hdrae, up, sizeof(*hdrae))) {
2024*4882a593Smuzhiyun 			kfree(hdrae);
2025*4882a593Smuzhiyun 			return -EFAULT;
2026*4882a593Smuzhiyun 		}
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 			ret = sc4210_ioctl(sd, cmd, hdrae);
2029*4882a593Smuzhiyun 		kfree(hdrae);
2030*4882a593Smuzhiyun 		break;
2031*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
2032*4882a593Smuzhiyun 		if (copy_from_user(&stream, up, sizeof(u32)))
2033*4882a593Smuzhiyun 			return -EFAULT;
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 		ret = sc4210_ioctl(sd, cmd, &stream);
2036*4882a593Smuzhiyun 		break;
2037*4882a593Smuzhiyun 	case RKMODULE_GET_CHANNEL_INFO:
2038*4882a593Smuzhiyun 		ch_info = kzalloc(sizeof(*ch_info), GFP_KERNEL);
2039*4882a593Smuzhiyun 		if (!ch_info) {
2040*4882a593Smuzhiyun 			ret = -ENOMEM;
2041*4882a593Smuzhiyun 			return ret;
2042*4882a593Smuzhiyun 		}
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 		ret = sc4210_ioctl(sd, cmd, ch_info);
2045*4882a593Smuzhiyun 		if (!ret) {
2046*4882a593Smuzhiyun 			ret = copy_to_user(up, ch_info, sizeof(*ch_info));
2047*4882a593Smuzhiyun 			if (ret)
2048*4882a593Smuzhiyun 				ret = -EFAULT;
2049*4882a593Smuzhiyun 		}
2050*4882a593Smuzhiyun 		kfree(ch_info);
2051*4882a593Smuzhiyun 		break;
2052*4882a593Smuzhiyun 	default:
2053*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
2054*4882a593Smuzhiyun 		break;
2055*4882a593Smuzhiyun 	}
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	return ret;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun #endif
2060*4882a593Smuzhiyun 
__sc4210_start_stream(struct sc4210 * sc4210)2061*4882a593Smuzhiyun static int __sc4210_start_stream(struct sc4210 *sc4210)
2062*4882a593Smuzhiyun {
2063*4882a593Smuzhiyun 	int ret;
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	ret = sc4210_write_array(sc4210->client, sc4210->cur_mode->reg_list);
2066*4882a593Smuzhiyun 	if (ret)
2067*4882a593Smuzhiyun 		return ret;
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	/* In case these controls are set before streaming */
2070*4882a593Smuzhiyun 	ret = __v4l2_ctrl_handler_setup(&sc4210->ctrl_handler);
2071*4882a593Smuzhiyun 	if (ret)
2072*4882a593Smuzhiyun 		return ret;
2073*4882a593Smuzhiyun 	if (sc4210->has_init_exp && sc4210->cur_mode->hdr_mode != NO_HDR) {
2074*4882a593Smuzhiyun 		ret = sc4210_ioctl(&sc4210->subdev, PREISP_CMD_SET_HDRAE_EXP,
2075*4882a593Smuzhiyun 				    &sc4210->init_hdrae_exp);
2076*4882a593Smuzhiyun 		if (ret) {
2077*4882a593Smuzhiyun 			dev_err(&sc4210->client->dev,
2078*4882a593Smuzhiyun 				"init exp fail in hdr mode\n");
2079*4882a593Smuzhiyun 			return ret;
2080*4882a593Smuzhiyun 		}
2081*4882a593Smuzhiyun 	}
2082*4882a593Smuzhiyun 	return sc4210_write_reg(sc4210->client, SC4210_REG_CTRL_MODE,
2083*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
2084*4882a593Smuzhiyun 				 SC4210_MODE_STREAMING);
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun 
__sc4210_stop_stream(struct sc4210 * sc4210)2087*4882a593Smuzhiyun static int __sc4210_stop_stream(struct sc4210 *sc4210)
2088*4882a593Smuzhiyun {
2089*4882a593Smuzhiyun 	sc4210->has_init_exp = false;
2090*4882a593Smuzhiyun 	return sc4210_write_reg(sc4210->client, SC4210_REG_CTRL_MODE,
2091*4882a593Smuzhiyun 				 SC4210_REG_VALUE_08BIT,
2092*4882a593Smuzhiyun 				 SC4210_MODE_SW_STANDBY);
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun 
sc4210_s_stream(struct v4l2_subdev * sd,int on)2095*4882a593Smuzhiyun static int sc4210_s_stream(struct v4l2_subdev *sd, int on)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
2098*4882a593Smuzhiyun 	struct i2c_client *client = sc4210->client;
2099*4882a593Smuzhiyun 	int ret = 0;
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	mutex_lock(&sc4210->mutex);
2102*4882a593Smuzhiyun 	on = !!on;
2103*4882a593Smuzhiyun 	if (on == sc4210->streaming)
2104*4882a593Smuzhiyun 		goto unlock_and_return;
2105*4882a593Smuzhiyun 	if (on) {
2106*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
2107*4882a593Smuzhiyun 		if (ret < 0) {
2108*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
2109*4882a593Smuzhiyun 			goto unlock_and_return;
2110*4882a593Smuzhiyun 		}
2111*4882a593Smuzhiyun 		ret = __sc4210_start_stream(sc4210);
2112*4882a593Smuzhiyun 		if (ret) {
2113*4882a593Smuzhiyun 			v4l2_err(sd, "start stream failed while write regs\n");
2114*4882a593Smuzhiyun 			pm_runtime_put(&client->dev);
2115*4882a593Smuzhiyun 			goto unlock_and_return;
2116*4882a593Smuzhiyun 		}
2117*4882a593Smuzhiyun 	} else {
2118*4882a593Smuzhiyun 		__sc4210_stop_stream(sc4210);
2119*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
2120*4882a593Smuzhiyun 	}
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	sc4210->streaming = on;
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun unlock_and_return:
2125*4882a593Smuzhiyun 	mutex_unlock(&sc4210->mutex);
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 	return ret;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun 
sc4210_s_power(struct v4l2_subdev * sd,int on)2130*4882a593Smuzhiyun static int sc4210_s_power(struct v4l2_subdev *sd, int on)
2131*4882a593Smuzhiyun {
2132*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
2133*4882a593Smuzhiyun 	struct i2c_client *client = sc4210->client;
2134*4882a593Smuzhiyun 	int ret = 0;
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	mutex_lock(&sc4210->mutex);
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	/* If the power state is not modified - no work to do. */
2139*4882a593Smuzhiyun 	if (sc4210->power_on == !!on)
2140*4882a593Smuzhiyun 		goto unlock_and_return;
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	if (on) {
2143*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
2144*4882a593Smuzhiyun 		if (ret < 0) {
2145*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
2146*4882a593Smuzhiyun 			goto unlock_and_return;
2147*4882a593Smuzhiyun 		}
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 		sc4210->power_on = true;
2150*4882a593Smuzhiyun 	} else {
2151*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
2152*4882a593Smuzhiyun 		sc4210->power_on = false;
2153*4882a593Smuzhiyun 	}
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun unlock_and_return:
2156*4882a593Smuzhiyun 	mutex_unlock(&sc4210->mutex);
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	return ret;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun 
__sc4210_power_on(struct sc4210 * sc4210)2161*4882a593Smuzhiyun static int __sc4210_power_on(struct sc4210 *sc4210)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun 	int ret;
2164*4882a593Smuzhiyun 	struct device *dev = &sc4210->client->dev;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(sc4210->pins_default)) {
2167*4882a593Smuzhiyun 		ret = pinctrl_select_state(sc4210->pinctrl,
2168*4882a593Smuzhiyun 					   sc4210->pins_default);
2169*4882a593Smuzhiyun 		if (ret < 0)
2170*4882a593Smuzhiyun 			dev_err(dev, "could not set pins\n");
2171*4882a593Smuzhiyun 	}
2172*4882a593Smuzhiyun 	ret = clk_set_rate(sc4210->xvclk, SC4210_XVCLK_FREQ);
2173*4882a593Smuzhiyun 	if (ret < 0)
2174*4882a593Smuzhiyun 		dev_warn(dev, "Failed to set xvclk rate (27MHz)\n");
2175*4882a593Smuzhiyun 	if (clk_get_rate(sc4210->xvclk) != SC4210_XVCLK_FREQ)
2176*4882a593Smuzhiyun 		dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
2177*4882a593Smuzhiyun 	ret = clk_prepare_enable(sc4210->xvclk);
2178*4882a593Smuzhiyun 	if (ret < 0) {
2179*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable xvclk\n");
2180*4882a593Smuzhiyun 		return ret;
2181*4882a593Smuzhiyun 	}
2182*4882a593Smuzhiyun 	if (!IS_ERR(sc4210->reset_gpio))
2183*4882a593Smuzhiyun 		gpiod_set_value_cansleep(sc4210->reset_gpio, 0);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	ret = regulator_bulk_enable(sc4210_NUM_SUPPLIES, sc4210->supplies);
2186*4882a593Smuzhiyun 	if (ret < 0) {
2187*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable regulators\n");
2188*4882a593Smuzhiyun 		goto disable_clk;
2189*4882a593Smuzhiyun 	}
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 	if (!IS_ERR(sc4210->reset_gpio))
2192*4882a593Smuzhiyun 		gpiod_set_value_cansleep(sc4210->reset_gpio, 1);
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	usleep_range(500, 1000);
2195*4882a593Smuzhiyun 	if (!IS_ERR(sc4210->pwdn_gpio))
2196*4882a593Smuzhiyun 		gpiod_set_value_cansleep(sc4210->pwdn_gpio, 1);
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 	usleep_range(4000, 5000);
2199*4882a593Smuzhiyun 	return 0;
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun disable_clk:
2202*4882a593Smuzhiyun 	clk_disable_unprepare(sc4210->xvclk);
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	return ret;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun 
__sc4210_power_off(struct sc4210 * sc4210)2207*4882a593Smuzhiyun static void __sc4210_power_off(struct sc4210 *sc4210)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun 	int ret;
2210*4882a593Smuzhiyun 	struct device *dev = &sc4210->client->dev;
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	if (!IS_ERR(sc4210->pwdn_gpio))
2213*4882a593Smuzhiyun 		gpiod_set_value_cansleep(sc4210->pwdn_gpio, 0);
2214*4882a593Smuzhiyun 	clk_disable_unprepare(sc4210->xvclk);
2215*4882a593Smuzhiyun 	if (!IS_ERR(sc4210->reset_gpio))
2216*4882a593Smuzhiyun 		gpiod_set_value_cansleep(sc4210->reset_gpio, 0);
2217*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(sc4210->pins_sleep)) {
2218*4882a593Smuzhiyun 		ret = pinctrl_select_state(sc4210->pinctrl,
2219*4882a593Smuzhiyun 					   sc4210->pins_sleep);
2220*4882a593Smuzhiyun 		if (ret < 0)
2221*4882a593Smuzhiyun 			dev_dbg(dev, "could not set pins\n");
2222*4882a593Smuzhiyun 	}
2223*4882a593Smuzhiyun 	regulator_bulk_disable(sc4210_NUM_SUPPLIES, sc4210->supplies);
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun 
sc4210_runtime_resume(struct device * dev)2226*4882a593Smuzhiyun static int sc4210_runtime_resume(struct device *dev)
2227*4882a593Smuzhiyun {
2228*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
2229*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2230*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	return __sc4210_power_on(sc4210);
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun 
sc4210_runtime_suspend(struct device * dev)2235*4882a593Smuzhiyun static int sc4210_runtime_suspend(struct device *dev)
2236*4882a593Smuzhiyun {
2237*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
2238*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2239*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 	__sc4210_power_off(sc4210);
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	return 0;
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
sc4210_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)2247*4882a593Smuzhiyun static int sc4210_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
2248*4882a593Smuzhiyun {
2249*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
2250*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *try_fmt =
2251*4882a593Smuzhiyun 			v4l2_subdev_get_try_format(sd, fh->pad, 0);
2252*4882a593Smuzhiyun 	const struct sc4210_mode *def_mode = &sc4210->support_modes[0];
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 	mutex_lock(&sc4210->mutex);
2255*4882a593Smuzhiyun 	/* Initialize try_fmt */
2256*4882a593Smuzhiyun 	try_fmt->width = def_mode->width;
2257*4882a593Smuzhiyun 	try_fmt->height = def_mode->height;
2258*4882a593Smuzhiyun 	try_fmt->code = def_mode->bus_fmt;
2259*4882a593Smuzhiyun 	try_fmt->field = V4L2_FIELD_NONE;
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun 	mutex_unlock(&sc4210->mutex);
2262*4882a593Smuzhiyun 	/* No crop or compose */
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	return 0;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun #endif
2267*4882a593Smuzhiyun 
sc4210_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)2268*4882a593Smuzhiyun static int sc4210_enum_frame_interval(struct v4l2_subdev *sd,
2269*4882a593Smuzhiyun 				       struct v4l2_subdev_pad_config *cfg,
2270*4882a593Smuzhiyun 				       struct v4l2_subdev_frame_interval_enum *fie)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 	if (fie->index >= sc4210->support_modes_num)
2275*4882a593Smuzhiyun 		return -EINVAL;
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	fie->code = sc4210->support_modes[fie->index].bus_fmt;
2278*4882a593Smuzhiyun 	fie->width = sc4210->support_modes[fie->index].width;
2279*4882a593Smuzhiyun 	fie->height = sc4210->support_modes[fie->index].height;
2280*4882a593Smuzhiyun 	fie->interval = sc4210->support_modes[fie->index].max_fps;
2281*4882a593Smuzhiyun 	fie->reserved[0] = sc4210->support_modes[fie->index].hdr_mode;
2282*4882a593Smuzhiyun 	return 0;
2283*4882a593Smuzhiyun }
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun static const struct dev_pm_ops sc4210_pm_ops = {
2286*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(sc4210_runtime_suspend,
2287*4882a593Smuzhiyun 	sc4210_runtime_resume, NULL)
2288*4882a593Smuzhiyun };
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
2291*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops sc4210_internal_ops = {
2292*4882a593Smuzhiyun 	.open = sc4210_open,
2293*4882a593Smuzhiyun };
2294*4882a593Smuzhiyun #endif
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops sc4210_core_ops = {
2297*4882a593Smuzhiyun 	.s_power = sc4210_s_power,
2298*4882a593Smuzhiyun 	.ioctl = sc4210_ioctl,
2299*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
2300*4882a593Smuzhiyun 	.compat_ioctl32 = sc4210_compat_ioctl32,
2301*4882a593Smuzhiyun #endif
2302*4882a593Smuzhiyun };
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops sc4210_video_ops = {
2305*4882a593Smuzhiyun 	.s_stream = sc4210_s_stream,
2306*4882a593Smuzhiyun 	.g_frame_interval = sc4210_g_frame_interval,
2307*4882a593Smuzhiyun };
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops sc4210_pad_ops = {
2310*4882a593Smuzhiyun 	.enum_mbus_code = sc4210_enum_mbus_code,
2311*4882a593Smuzhiyun 	.enum_frame_size = sc4210_enum_frame_sizes,
2312*4882a593Smuzhiyun 	.enum_frame_interval = sc4210_enum_frame_interval,
2313*4882a593Smuzhiyun 	.get_fmt = sc4210_get_fmt,
2314*4882a593Smuzhiyun 	.set_fmt = sc4210_set_fmt,
2315*4882a593Smuzhiyun 	.get_mbus_config = sc4210_g_mbus_config,
2316*4882a593Smuzhiyun };
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun static const struct v4l2_subdev_ops sc4210_subdev_ops = {
2319*4882a593Smuzhiyun 	.core	= &sc4210_core_ops,
2320*4882a593Smuzhiyun 	.video	= &sc4210_video_ops,
2321*4882a593Smuzhiyun 	.pad	= &sc4210_pad_ops,
2322*4882a593Smuzhiyun };
2323*4882a593Smuzhiyun 
sc4210_modify_fps_info(struct sc4210 * sc4210)2324*4882a593Smuzhiyun static void sc4210_modify_fps_info(struct sc4210 *sc4210)
2325*4882a593Smuzhiyun {
2326*4882a593Smuzhiyun 	const struct sc4210_mode *mode = sc4210->cur_mode;
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	sc4210->cur_fps.denominator = mode->max_fps.denominator * mode->vts_def /
2329*4882a593Smuzhiyun 				      sc4210->cur_vts;
2330*4882a593Smuzhiyun }
2331*4882a593Smuzhiyun 
sc4210_set_ctrl(struct v4l2_ctrl * ctrl)2332*4882a593Smuzhiyun static int sc4210_set_ctrl(struct v4l2_ctrl *ctrl)
2333*4882a593Smuzhiyun {
2334*4882a593Smuzhiyun 	struct sc4210 *sc4210 = container_of(ctrl->handler,
2335*4882a593Smuzhiyun 					       struct sc4210, ctrl_handler);
2336*4882a593Smuzhiyun 	struct i2c_client *client = sc4210->client;
2337*4882a593Smuzhiyun 	s64 max;
2338*4882a593Smuzhiyun 	u32 again = 0, again_fine = 0, dgain = 0, dgain_fine = 0;
2339*4882a593Smuzhiyun 	int ret = 0;
2340*4882a593Smuzhiyun 	u32 val = 0, vts = 0;
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	/* Propagate change of current control to all related controls */
2343*4882a593Smuzhiyun 	switch (ctrl->id) {
2344*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
2345*4882a593Smuzhiyun 		/* Update max exposure while meeting expected vblanking */
2346*4882a593Smuzhiyun 		max = sc4210->cur_mode->height + ctrl->val - 2;
2347*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(sc4210->exposure,
2348*4882a593Smuzhiyun 					 sc4210->exposure->minimum, max,
2349*4882a593Smuzhiyun 					 sc4210->exposure->step,
2350*4882a593Smuzhiyun 					 sc4210->exposure->default_value);
2351*4882a593Smuzhiyun 		break;
2352*4882a593Smuzhiyun 	}
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	if (!pm_runtime_get_if_in_use(&client->dev))
2355*4882a593Smuzhiyun 		return 0;
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 	switch (ctrl->id) {
2358*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
2359*4882a593Smuzhiyun 		if (sc4210->cur_mode->hdr_mode != NO_HDR)
2360*4882a593Smuzhiyun 			goto ctrl_end;
2361*4882a593Smuzhiyun 		val = ctrl->val << 1;
2362*4882a593Smuzhiyun 		ret = sc4210_write_reg(sc4210->client,
2363*4882a593Smuzhiyun 					SC4210_REG_EXPOSURE_H,
2364*4882a593Smuzhiyun 					SC4210_REG_VALUE_08BIT,
2365*4882a593Smuzhiyun 					SC4210_FETCH_EXP_H(val));
2366*4882a593Smuzhiyun 		ret |= sc4210_write_reg(sc4210->client,
2367*4882a593Smuzhiyun 					 SC4210_REG_EXPOSURE_M,
2368*4882a593Smuzhiyun 					 SC4210_REG_VALUE_08BIT,
2369*4882a593Smuzhiyun 					 SC4210_FETCH_EXP_M(val));
2370*4882a593Smuzhiyun 		ret |= sc4210_write_reg(sc4210->client,
2371*4882a593Smuzhiyun 					 SC4210_REG_EXPOSURE_L,
2372*4882a593Smuzhiyun 					 SC4210_REG_VALUE_08BIT,
2373*4882a593Smuzhiyun 					 SC4210_FETCH_EXP_L(val));
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 		dev_dbg(&client->dev, "set exposure 0x%x\n", val);
2376*4882a593Smuzhiyun 		break;
2377*4882a593Smuzhiyun 	case V4L2_CID_ANALOGUE_GAIN:
2378*4882a593Smuzhiyun 		if (sc4210->cur_mode->hdr_mode != NO_HDR)
2379*4882a593Smuzhiyun 			goto ctrl_end;
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 		sc4210_get_gain_reg(ctrl->val, &again, &again_fine, &dgain, &dgain_fine);
2382*4882a593Smuzhiyun 		ret = sc4210_write_reg(sc4210->client,
2383*4882a593Smuzhiyun 					SC4210_REG_DIG_GAIN,
2384*4882a593Smuzhiyun 					SC4210_REG_VALUE_08BIT,
2385*4882a593Smuzhiyun 					dgain);
2386*4882a593Smuzhiyun 		ret |= sc4210_write_reg(sc4210->client,
2387*4882a593Smuzhiyun 					 SC4210_REG_DIG_FINE_GAIN,
2388*4882a593Smuzhiyun 					 SC4210_REG_VALUE_08BIT,
2389*4882a593Smuzhiyun 					 dgain_fine);
2390*4882a593Smuzhiyun 		ret |= sc4210_write_reg(sc4210->client,
2391*4882a593Smuzhiyun 					 SC4210_REG_ANA_GAIN,
2392*4882a593Smuzhiyun 					SC4210_REG_VALUE_08BIT,
2393*4882a593Smuzhiyun 					 again);
2394*4882a593Smuzhiyun 		ret |= sc4210_write_reg(sc4210->client,
2395*4882a593Smuzhiyun 					 SC4210_REG_ANA_FINE_GAIN,
2396*4882a593Smuzhiyun 					SC4210_REG_VALUE_08BIT,
2397*4882a593Smuzhiyun 					 again_fine);
2398*4882a593Smuzhiyun 		dev_dbg(&client->dev, "set gain 0x%x\n", ctrl->val);
2399*4882a593Smuzhiyun 		break;
2400*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
2401*4882a593Smuzhiyun 		vts = ctrl->val + sc4210->cur_mode->height;
2402*4882a593Smuzhiyun 		ret = sc4210_write_reg(sc4210->client,
2403*4882a593Smuzhiyun 					SC4210_REG_VTS_H,
2404*4882a593Smuzhiyun 					SC4210_REG_VALUE_08BIT,
2405*4882a593Smuzhiyun 					(vts >> 8) & 0x7f);
2406*4882a593Smuzhiyun 		ret |= sc4210_write_reg(sc4210->client,
2407*4882a593Smuzhiyun 					 SC4210_REG_VTS_L,
2408*4882a593Smuzhiyun 					 SC4210_REG_VALUE_08BIT,
2409*4882a593Smuzhiyun 					 vts & 0xff);
2410*4882a593Smuzhiyun 		sc4210->cur_vts = ctrl->val + sc4210->cur_mode->height;
2411*4882a593Smuzhiyun 		sc4210_modify_fps_info(sc4210);
2412*4882a593Smuzhiyun 		dev_dbg(&client->dev, "set vblank 0x%x\n", ctrl->val);
2413*4882a593Smuzhiyun 		break;
2414*4882a593Smuzhiyun 	case V4L2_CID_HFLIP:
2415*4882a593Smuzhiyun 		ret = sc4210_read_reg(sc4210->client, SC4210_FLIP_MIRROR_REG,
2416*4882a593Smuzhiyun 				       SC4210_REG_VALUE_08BIT, &val);
2417*4882a593Smuzhiyun 		if (ret)
2418*4882a593Smuzhiyun 			break;
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 		if (ctrl->val)
2421*4882a593Smuzhiyun 			val |= SC4210_MIRROR_MASK;
2422*4882a593Smuzhiyun 		else
2423*4882a593Smuzhiyun 			val &= ~SC4210_MIRROR_MASK;
2424*4882a593Smuzhiyun 		ret |= sc4210_write_reg(sc4210->client,
2425*4882a593Smuzhiyun 					 SC4210_FLIP_MIRROR_REG,
2426*4882a593Smuzhiyun 					 SC4210_REG_VALUE_08BIT, val);
2427*4882a593Smuzhiyun 		break;
2428*4882a593Smuzhiyun 	case V4L2_CID_VFLIP:
2429*4882a593Smuzhiyun 		ret = sc4210_read_reg(sc4210->client,
2430*4882a593Smuzhiyun 				       SC4210_FLIP_MIRROR_REG,
2431*4882a593Smuzhiyun 				       SC4210_REG_VALUE_08BIT, &val);
2432*4882a593Smuzhiyun 		if (ret)
2433*4882a593Smuzhiyun 			break;
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 		if (ctrl->val)
2436*4882a593Smuzhiyun 			val |= SC4210_FLIP_MASK;
2437*4882a593Smuzhiyun 		else
2438*4882a593Smuzhiyun 			val &= ~SC4210_FLIP_MASK;
2439*4882a593Smuzhiyun 		ret |= sc4210_write_reg(sc4210->client,
2440*4882a593Smuzhiyun 					 SC4210_FLIP_MIRROR_REG,
2441*4882a593Smuzhiyun 					 SC4210_REG_VALUE_08BIT,
2442*4882a593Smuzhiyun 					 val);
2443*4882a593Smuzhiyun 		break;
2444*4882a593Smuzhiyun 	default:
2445*4882a593Smuzhiyun 		dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
2446*4882a593Smuzhiyun 			 __func__, ctrl->id, ctrl->val);
2447*4882a593Smuzhiyun 		break;
2448*4882a593Smuzhiyun 	}
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun ctrl_end:
2451*4882a593Smuzhiyun 	pm_runtime_put(&client->dev);
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	return ret;
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun static const struct v4l2_ctrl_ops sc4210_ctrl_ops = {
2457*4882a593Smuzhiyun 	.s_ctrl = sc4210_set_ctrl,
2458*4882a593Smuzhiyun };
2459*4882a593Smuzhiyun 
sc4210_parse_of(struct sc4210 * sc4210)2460*4882a593Smuzhiyun static int sc4210_parse_of(struct sc4210 *sc4210)
2461*4882a593Smuzhiyun {
2462*4882a593Smuzhiyun 	struct device *dev = &sc4210->client->dev;
2463*4882a593Smuzhiyun 	struct device_node *endpoint;
2464*4882a593Smuzhiyun 	struct fwnode_handle *fwnode;
2465*4882a593Smuzhiyun 	int rval;
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun 	endpoint = of_graph_get_next_endpoint(dev->of_node, NULL);
2468*4882a593Smuzhiyun 	if (!endpoint) {
2469*4882a593Smuzhiyun 		dev_err(dev, "Failed to get endpoint\n");
2470*4882a593Smuzhiyun 		return -EINVAL;
2471*4882a593Smuzhiyun 	}
2472*4882a593Smuzhiyun 	fwnode = of_fwnode_handle(endpoint);
2473*4882a593Smuzhiyun 	rval = fwnode_property_read_u32_array(fwnode, "data-lanes", NULL, 0);
2474*4882a593Smuzhiyun 	if (rval <= 0) {
2475*4882a593Smuzhiyun 		dev_err(dev, " Get mipi lane num failed!\n");
2476*4882a593Smuzhiyun 		return -EINVAL;
2477*4882a593Smuzhiyun 	}
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	sc4210->lane_num = rval;
2480*4882a593Smuzhiyun 	dev_info(dev, "lane_num = %d\n", sc4210->lane_num);
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun 	if (sc4210->lane_num == 2) {
2483*4882a593Smuzhiyun 		sc4210->support_modes = supported_modes_2lane;
2484*4882a593Smuzhiyun 		sc4210->support_modes_num = ARRAY_SIZE(supported_modes_2lane);
2485*4882a593Smuzhiyun 	} else if (sc4210->lane_num == 4) {
2486*4882a593Smuzhiyun 		sc4210->support_modes = supported_modes_4lane;
2487*4882a593Smuzhiyun 		sc4210->support_modes_num = ARRAY_SIZE(supported_modes_4lane);
2488*4882a593Smuzhiyun 	}
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	sc4210->cur_mode = &sc4210->support_modes[0];
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	return 0;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun 
sc4210_initialize_controls(struct sc4210 * sc4210)2495*4882a593Smuzhiyun static int sc4210_initialize_controls(struct sc4210 *sc4210)
2496*4882a593Smuzhiyun {
2497*4882a593Smuzhiyun 	const struct sc4210_mode *mode;
2498*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *handler;
2499*4882a593Smuzhiyun 	s64 exposure_max, vblank_def;
2500*4882a593Smuzhiyun 	u64 dst_pixel_rate = 0;
2501*4882a593Smuzhiyun 	u32 h_blank;
2502*4882a593Smuzhiyun 	int ret;
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	handler = &sc4210->ctrl_handler;
2505*4882a593Smuzhiyun 	mode = sc4210->cur_mode;
2506*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_init(handler, 8);
2507*4882a593Smuzhiyun 	if (ret)
2508*4882a593Smuzhiyun 		return ret;
2509*4882a593Smuzhiyun 	handler->lock = &sc4210->mutex;
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun 	sc4210->link_freq = v4l2_ctrl_new_int_menu(handler, NULL,
2512*4882a593Smuzhiyun 				V4L2_CID_LINK_FREQ,
2513*4882a593Smuzhiyun 				ARRAY_SIZE(link_freq_items) - 1, 0,
2514*4882a593Smuzhiyun 				link_freq_items);
2515*4882a593Smuzhiyun 	__v4l2_ctrl_s_ctrl(sc4210->link_freq, mode->mipi_freq_idx);
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	if (mode->mipi_freq_idx == 0)
2518*4882a593Smuzhiyun 		dst_pixel_rate = SC4210_PIXEL_RATES_2LANE_LINEAR;
2519*4882a593Smuzhiyun 	else if (mode->mipi_freq_idx == 1)
2520*4882a593Smuzhiyun 		dst_pixel_rate = SC4210_PIXEL_RATES_2LANE_HDR2;
2521*4882a593Smuzhiyun 	else if (mode->mipi_freq_idx == 2)
2522*4882a593Smuzhiyun 		dst_pixel_rate = SC4210_PIXEL_RATES_4LANE_LINEAR;
2523*4882a593Smuzhiyun 	else if (mode->mipi_freq_idx == 2)
2524*4882a593Smuzhiyun 		dst_pixel_rate = SC4210_PIXEL_RATES_4LANE_HDR2;
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun 	sc4210->pixel_rate = v4l2_ctrl_new_std(handler, NULL,
2527*4882a593Smuzhiyun 						V4L2_CID_PIXEL_RATE, 0,
2528*4882a593Smuzhiyun 						SC4210_MAX_PIXEL_RATE,
2529*4882a593Smuzhiyun 						1, dst_pixel_rate);
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun 	h_blank = mode->hts_def - mode->width;
2532*4882a593Smuzhiyun 	sc4210->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
2533*4882a593Smuzhiyun 					    h_blank, h_blank, 1, h_blank);
2534*4882a593Smuzhiyun 	if (sc4210->hblank)
2535*4882a593Smuzhiyun 		sc4210->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	vblank_def = mode->vts_def - mode->height;
2538*4882a593Smuzhiyun 	sc4210->vblank = v4l2_ctrl_new_std(handler, &sc4210_ctrl_ops,
2539*4882a593Smuzhiyun 					    V4L2_CID_VBLANK, vblank_def,
2540*4882a593Smuzhiyun 					    SC4210_VTS_MAX - mode->height,
2541*4882a593Smuzhiyun 					    1, vblank_def);
2542*4882a593Smuzhiyun 	sc4210->cur_fps = mode->max_fps;
2543*4882a593Smuzhiyun 	exposure_max = (mode->vts_def << 1) - 2;
2544*4882a593Smuzhiyun 	sc4210->exposure = v4l2_ctrl_new_std(handler, &sc4210_ctrl_ops,
2545*4882a593Smuzhiyun 					      V4L2_CID_EXPOSURE,
2546*4882a593Smuzhiyun 					      SC4210_EXPOSURE_MIN,
2547*4882a593Smuzhiyun 					      exposure_max,
2548*4882a593Smuzhiyun 					      SC4210_EXPOSURE_STEP,
2549*4882a593Smuzhiyun 					      mode->exp_def);
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	sc4210->anal_gain = v4l2_ctrl_new_std(handler, &sc4210_ctrl_ops,
2552*4882a593Smuzhiyun 					       V4L2_CID_ANALOGUE_GAIN,
2553*4882a593Smuzhiyun 					       SC4210_GAIN_MIN,
2554*4882a593Smuzhiyun 					       SC4210_GAIN_MAX,
2555*4882a593Smuzhiyun 					       SC4210_GAIN_STEP,
2556*4882a593Smuzhiyun 					       SC4210_GAIN_DEFAULT);
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 	v4l2_ctrl_new_std(handler, &sc4210_ctrl_ops,
2559*4882a593Smuzhiyun 			  V4L2_CID_HFLIP, 0, 1, 1, 0);
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun 	v4l2_ctrl_new_std(handler, &sc4210_ctrl_ops,
2562*4882a593Smuzhiyun 			  V4L2_CID_VFLIP, 0, 1, 1, 0);
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	if (handler->error) {
2565*4882a593Smuzhiyun 		ret = handler->error;
2566*4882a593Smuzhiyun 		dev_err(&sc4210->client->dev,
2567*4882a593Smuzhiyun 			"Failed to init controls(%d)\n", ret);
2568*4882a593Smuzhiyun 		goto err_free_handler;
2569*4882a593Smuzhiyun 	}
2570*4882a593Smuzhiyun 	sc4210->subdev.ctrl_handler = handler;
2571*4882a593Smuzhiyun 	sc4210->has_init_exp = false;
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 	return 0;
2574*4882a593Smuzhiyun 
2575*4882a593Smuzhiyun err_free_handler:
2576*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(handler);
2577*4882a593Smuzhiyun 	return ret;
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun 
sc4210_check_sensor_id(struct sc4210 * sc4210,struct i2c_client * client)2580*4882a593Smuzhiyun static int sc4210_check_sensor_id(struct sc4210 *sc4210,
2581*4882a593Smuzhiyun 				   struct i2c_client *client)
2582*4882a593Smuzhiyun {
2583*4882a593Smuzhiyun 	struct device *dev = &sc4210->client->dev;
2584*4882a593Smuzhiyun 	u32 id = 0;
2585*4882a593Smuzhiyun 	int ret;
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun 	ret = sc4210_read_reg(client, SC4210_REG_CHIP_ID,
2588*4882a593Smuzhiyun 			       SC4210_REG_VALUE_16BIT, &id);
2589*4882a593Smuzhiyun 	if (id != SC4210_CHIP_ID) {
2590*4882a593Smuzhiyun 		dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
2591*4882a593Smuzhiyun 		return -ENODEV;
2592*4882a593Smuzhiyun 	}
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun 	dev_info(dev, "Detected SC%06x sensor\n", SC4210_CHIP_ID);
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	return 0;
2597*4882a593Smuzhiyun }
2598*4882a593Smuzhiyun 
sc4210_configure_regulators(struct sc4210 * sc4210)2599*4882a593Smuzhiyun static int sc4210_configure_regulators(struct sc4210 *sc4210)
2600*4882a593Smuzhiyun {
2601*4882a593Smuzhiyun 	unsigned int i;
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	for (i = 0; i < sc4210_NUM_SUPPLIES; i++)
2604*4882a593Smuzhiyun 		sc4210->supplies[i].supply = sc4210_supply_names[i];
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	return devm_regulator_bulk_get(&sc4210->client->dev,
2607*4882a593Smuzhiyun 				       sc4210_NUM_SUPPLIES,
2608*4882a593Smuzhiyun 				       sc4210->supplies);
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun 
sc4210_probe(struct i2c_client * client,const struct i2c_device_id * id)2611*4882a593Smuzhiyun static int sc4210_probe(struct i2c_client *client,
2612*4882a593Smuzhiyun 			 const struct i2c_device_id *id)
2613*4882a593Smuzhiyun {
2614*4882a593Smuzhiyun 	struct device *dev = &client->dev;
2615*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
2616*4882a593Smuzhiyun 	struct sc4210 *sc4210;
2617*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
2618*4882a593Smuzhiyun 	char facing[2];
2619*4882a593Smuzhiyun 	int ret;
2620*4882a593Smuzhiyun 	u32 hdr_mode = 0;
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 	dev_info(dev, "driver version: %02x.%02x.%02x",
2623*4882a593Smuzhiyun 		 DRIVER_VERSION >> 16,
2624*4882a593Smuzhiyun 		 (DRIVER_VERSION & 0xff00) >> 8,
2625*4882a593Smuzhiyun 		 DRIVER_VERSION & 0x00ff);
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 	sc4210 = devm_kzalloc(dev, sizeof(*sc4210), GFP_KERNEL);
2628*4882a593Smuzhiyun 	if (!sc4210)
2629*4882a593Smuzhiyun 		return -ENOMEM;
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	of_property_read_u32(node, OF_CAMERA_HDR_MODE, &hdr_mode);
2632*4882a593Smuzhiyun 	ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
2633*4882a593Smuzhiyun 				   &sc4210->module_index);
2634*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
2635*4882a593Smuzhiyun 				       &sc4210->module_facing);
2636*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
2637*4882a593Smuzhiyun 				       &sc4210->module_name);
2638*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
2639*4882a593Smuzhiyun 				       &sc4210->len_name);
2640*4882a593Smuzhiyun 	if (ret) {
2641*4882a593Smuzhiyun 		dev_err(dev, "could not get module information!\n");
2642*4882a593Smuzhiyun 		return -EINVAL;
2643*4882a593Smuzhiyun 	}
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	sc4210->client = client;
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun 	ret = sc4210_parse_of(sc4210);
2648*4882a593Smuzhiyun 	if (ret)
2649*4882a593Smuzhiyun 		return -EINVAL;
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun 	sc4210->xvclk = devm_clk_get(dev, "xvclk");
2652*4882a593Smuzhiyun 	if (IS_ERR(sc4210->xvclk)) {
2653*4882a593Smuzhiyun 		dev_err(dev, "Failed to get xvclk\n");
2654*4882a593Smuzhiyun 		return -EINVAL;
2655*4882a593Smuzhiyun 	}
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun 	sc4210->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
2658*4882a593Smuzhiyun 	if (IS_ERR(sc4210->reset_gpio))
2659*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get reset-gpios\n");
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	sc4210->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
2662*4882a593Smuzhiyun 	if (IS_ERR(sc4210->pwdn_gpio))
2663*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get pwdn-gpios\n");
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 	sc4210->pinctrl = devm_pinctrl_get(dev);
2666*4882a593Smuzhiyun 	if (!IS_ERR(sc4210->pinctrl)) {
2667*4882a593Smuzhiyun 		sc4210->pins_default =
2668*4882a593Smuzhiyun 			pinctrl_lookup_state(sc4210->pinctrl,
2669*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_DEFAULT);
2670*4882a593Smuzhiyun 		if (IS_ERR(sc4210->pins_default))
2671*4882a593Smuzhiyun 			dev_err(dev, "could not get default pinstate\n");
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 		sc4210->pins_sleep =
2674*4882a593Smuzhiyun 			pinctrl_lookup_state(sc4210->pinctrl,
2675*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_SLEEP);
2676*4882a593Smuzhiyun 		if (IS_ERR(sc4210->pins_sleep))
2677*4882a593Smuzhiyun 			dev_err(dev, "could not get sleep pinstate\n");
2678*4882a593Smuzhiyun 	} else {
2679*4882a593Smuzhiyun 		dev_err(dev, "no pinctrl\n");
2680*4882a593Smuzhiyun 	}
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun 	ret = sc4210_configure_regulators(sc4210);
2683*4882a593Smuzhiyun 	if (ret) {
2684*4882a593Smuzhiyun 		dev_err(dev, "Failed to get power regulators\n");
2685*4882a593Smuzhiyun 		return ret;
2686*4882a593Smuzhiyun 	}
2687*4882a593Smuzhiyun 
2688*4882a593Smuzhiyun 	mutex_init(&sc4210->mutex);
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun 	sd = &sc4210->subdev;
2691*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &sc4210_subdev_ops);
2692*4882a593Smuzhiyun 	ret = sc4210_initialize_controls(sc4210);
2693*4882a593Smuzhiyun 	if (ret)
2694*4882a593Smuzhiyun 		goto err_destroy_mutex;
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 	ret = __sc4210_power_on(sc4210);
2697*4882a593Smuzhiyun 	if (ret)
2698*4882a593Smuzhiyun 		goto err_free_handler;
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun 	ret = sc4210_check_sensor_id(sc4210, client);
2701*4882a593Smuzhiyun 	if (ret)
2702*4882a593Smuzhiyun 		goto err_power_off;
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
2705*4882a593Smuzhiyun 	sd->internal_ops = &sc4210_internal_ops;
2706*4882a593Smuzhiyun 	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
2707*4882a593Smuzhiyun 			V4L2_SUBDEV_FL_HAS_EVENTS;
2708*4882a593Smuzhiyun #endif
2709*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
2710*4882a593Smuzhiyun 	sc4210->pad.flags = MEDIA_PAD_FL_SOURCE;
2711*4882a593Smuzhiyun 	sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
2712*4882a593Smuzhiyun 	ret = media_entity_pads_init(&sd->entity, 1, &sc4210->pad);
2713*4882a593Smuzhiyun 	if (ret < 0)
2714*4882a593Smuzhiyun 		goto err_power_off;
2715*4882a593Smuzhiyun #endif
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun 	memset(facing, 0, sizeof(facing));
2718*4882a593Smuzhiyun 	if (strcmp(sc4210->module_facing, "back") == 0)
2719*4882a593Smuzhiyun 		facing[0] = 'b';
2720*4882a593Smuzhiyun 	else
2721*4882a593Smuzhiyun 		facing[0] = 'f';
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 	snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
2724*4882a593Smuzhiyun 		sc4210->module_index, facing,
2725*4882a593Smuzhiyun 		SC4210_NAME, dev_name(sd->dev));
2726*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev_sensor_common(sd);
2727*4882a593Smuzhiyun 	if (ret) {
2728*4882a593Smuzhiyun 		dev_err(&sc4210->client->dev,
2729*4882a593Smuzhiyun 			"v4l2 async register subdev failed\n");
2730*4882a593Smuzhiyun 		goto err_clean_entity;
2731*4882a593Smuzhiyun 	}
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
2734*4882a593Smuzhiyun 	pm_runtime_enable(dev);
2735*4882a593Smuzhiyun 	pm_runtime_idle(dev);
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun 	return 0;
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun err_clean_entity:
2740*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
2741*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
2742*4882a593Smuzhiyun #endif
2743*4882a593Smuzhiyun err_power_off:
2744*4882a593Smuzhiyun 	__sc4210_power_off(sc4210);
2745*4882a593Smuzhiyun err_free_handler:
2746*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&sc4210->ctrl_handler);
2747*4882a593Smuzhiyun err_destroy_mutex:
2748*4882a593Smuzhiyun 	mutex_destroy(&sc4210->mutex);
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	return ret;
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun 
sc4210_remove(struct i2c_client * client)2753*4882a593Smuzhiyun static int sc4210_remove(struct i2c_client *client)
2754*4882a593Smuzhiyun {
2755*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2756*4882a593Smuzhiyun 	struct sc4210 *sc4210 = to_sc4210(sd);
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(sd);
2759*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
2760*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
2761*4882a593Smuzhiyun #endif
2762*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&sc4210->ctrl_handler);
2763*4882a593Smuzhiyun 	mutex_destroy(&sc4210->mutex);
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
2766*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&client->dev))
2767*4882a593Smuzhiyun 		__sc4210_power_off(sc4210);
2768*4882a593Smuzhiyun 	pm_runtime_set_suspended(&client->dev);
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun 	return 0;
2771*4882a593Smuzhiyun }
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
2774*4882a593Smuzhiyun static const struct of_device_id sc4210_of_match[] = {
2775*4882a593Smuzhiyun 	{ .compatible = "smartsens,sc4210" },
2776*4882a593Smuzhiyun 	{ },
2777*4882a593Smuzhiyun };
2778*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sc4210_of_match);
2779*4882a593Smuzhiyun #endif
2780*4882a593Smuzhiyun 
2781*4882a593Smuzhiyun static const struct i2c_device_id sc4210_match_id[] = {
2782*4882a593Smuzhiyun 	{ "smartsens,sc4210", 0 },
2783*4882a593Smuzhiyun 	{ },
2784*4882a593Smuzhiyun };
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun static struct i2c_driver sc4210_i2c_driver = {
2787*4882a593Smuzhiyun 	.driver = {
2788*4882a593Smuzhiyun 		.name = SC4210_NAME,
2789*4882a593Smuzhiyun 		.pm = &sc4210_pm_ops,
2790*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(sc4210_of_match),
2791*4882a593Smuzhiyun 	},
2792*4882a593Smuzhiyun 	.probe		= &sc4210_probe,
2793*4882a593Smuzhiyun 	.remove		= &sc4210_remove,
2794*4882a593Smuzhiyun 	.id_table	= sc4210_match_id,
2795*4882a593Smuzhiyun };
2796*4882a593Smuzhiyun 
sensor_mod_init(void)2797*4882a593Smuzhiyun static int __init sensor_mod_init(void)
2798*4882a593Smuzhiyun {
2799*4882a593Smuzhiyun 	return i2c_add_driver(&sc4210_i2c_driver);
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun 
sensor_mod_exit(void)2802*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
2803*4882a593Smuzhiyun {
2804*4882a593Smuzhiyun 	i2c_del_driver(&sc4210_i2c_driver);
2805*4882a593Smuzhiyun }
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
2808*4882a593Smuzhiyun module_exit(sensor_mod_exit);
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun MODULE_DESCRIPTION("smartsens sc4210 sensor driver");
2811*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2812