1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sc031gs driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * V0.0X01.0X01 add poweron function.
8*4882a593Smuzhiyun * V0.0X01.0X02 fix mclk issue when probe multiple camera.
9*4882a593Smuzhiyun * V0.0X01.0X03 add enum_frame_interval function.
10*4882a593Smuzhiyun * V0.0X01.0X04 add quick stream on/off
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <linux/sysfs.h>
22*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/version.h>
25*4882a593Smuzhiyun #include <media/media-entity.h>
26*4882a593Smuzhiyun #include <media/v4l2-async.h>
27*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
28*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x04)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
33*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SC031GS_PIXEL_RATE (72 * 1000 * 1000)
37*4882a593Smuzhiyun #define SC031GS_XVCLK_FREQ 24000000
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define CHIP_ID 0x0031
40*4882a593Smuzhiyun #define SC031GS_REG_CHIP_ID 0x3107
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define SC031GS_REG_CTRL_MODE 0x0100
43*4882a593Smuzhiyun #define SC031GS_MODE_SW_STANDBY 0x0
44*4882a593Smuzhiyun #define SC031GS_MODE_STREAMING BIT(0)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define SC031GS_REG_EXPOSURE 0x3e01
47*4882a593Smuzhiyun #define SC031GS_EXPOSURE_MIN 6
48*4882a593Smuzhiyun #define SC031GS_EXPOSURE_STEP 1
49*4882a593Smuzhiyun #define SC031GS_VTS_MAX 0xffff
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define SC031GS_REG_COARSE_AGAIN 0x3e08
52*4882a593Smuzhiyun #define SC031GS_REG_FINE_AGAIN 0x3e09
53*4882a593Smuzhiyun #define ANALOG_GAIN_MIN 0x10
54*4882a593Smuzhiyun #define ANALOG_GAIN_MAX 0x7c0 // 124x
55*4882a593Smuzhiyun #define ANALOG_GAIN_STEP 1
56*4882a593Smuzhiyun #define ANALOG_GAIN_DEFAULT 0x1f
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SC031GS_REG_TEST_PATTERN 0x4501
59*4882a593Smuzhiyun #define SC031GS_TEST_PATTERN_ENABLE 0xcc
60*4882a593Smuzhiyun #define SC031GS_TEST_PATTERN_DISABLE 0xc4
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define SC031GS_REG_VTS 0x320e
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define REG_NULL 0xFFFF
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define SC031GS_REG_VALUE_08BIT 1
67*4882a593Smuzhiyun #define SC031GS_REG_VALUE_16BIT 2
68*4882a593Smuzhiyun #define SC031GS_REG_VALUE_24BIT 3
69*4882a593Smuzhiyun //#define DVP_INTERFACE
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #ifdef DVP_INTERFACE
72*4882a593Smuzhiyun #define PIX_FORMAT MEDIA_BUS_FMT_Y8_1X8
73*4882a593Smuzhiyun #else
74*4882a593Smuzhiyun #define PIX_FORMAT MEDIA_BUS_FMT_Y10_1X10
75*4882a593Smuzhiyun #define SC031GS_LANES 1
76*4882a593Smuzhiyun #define SC031GS_BITS_PER_SAMPLE 10
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define SC031GS_NAME "sc031gs"
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static const char * const sc031gs_supply_names[] = {
82*4882a593Smuzhiyun "avdd", /* Analog power */
83*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
84*4882a593Smuzhiyun "dvdd", /* Digital core power */
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define SC031GS_NUM_SUPPLIES ARRAY_SIZE(sc031gs_supply_names)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun struct regval {
90*4882a593Smuzhiyun u16 addr;
91*4882a593Smuzhiyun u8 val;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct sc031gs_mode {
95*4882a593Smuzhiyun u32 width;
96*4882a593Smuzhiyun u32 height;
97*4882a593Smuzhiyun struct v4l2_fract max_fps;
98*4882a593Smuzhiyun u32 hts_def;
99*4882a593Smuzhiyun u32 vts_def;
100*4882a593Smuzhiyun u32 exp_def;
101*4882a593Smuzhiyun const struct regval *reg_list;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct sc031gs {
105*4882a593Smuzhiyun struct i2c_client *client;
106*4882a593Smuzhiyun struct clk *xvclk;
107*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
108*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
109*4882a593Smuzhiyun struct regulator_bulk_data supplies[SC031GS_NUM_SUPPLIES];
110*4882a593Smuzhiyun struct v4l2_subdev subdev;
111*4882a593Smuzhiyun struct media_pad pad;
112*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
113*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
114*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
115*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
116*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
117*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
118*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
119*4882a593Smuzhiyun struct mutex mutex;
120*4882a593Smuzhiyun struct v4l2_fract cur_fps;
121*4882a593Smuzhiyun u32 cur_vts;
122*4882a593Smuzhiyun bool streaming;
123*4882a593Smuzhiyun bool power_on;
124*4882a593Smuzhiyun const struct sc031gs_mode *cur_mode;
125*4882a593Smuzhiyun u32 module_index;
126*4882a593Smuzhiyun const char *module_facing;
127*4882a593Smuzhiyun const char *module_name;
128*4882a593Smuzhiyun const char *len_name;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define to_sc031gs(sd) container_of(sd, struct sc031gs, subdev)
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * Xclk 24Mhz
135*4882a593Smuzhiyun * Pclk 45Mhz
136*4882a593Smuzhiyun * linelength 683(0x2ab)
137*4882a593Smuzhiyun * framelength 878(0x36e)
138*4882a593Smuzhiyun * grabwindow_width 640
139*4882a593Smuzhiyun * grabwindow_height 480
140*4882a593Smuzhiyun * max_framerate 120fps
141*4882a593Smuzhiyun * mipi_datarate per lane 720Mbps
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun static const struct regval sc031gs_global_regs[] = {
144*4882a593Smuzhiyun #ifdef DVP_INTERFACE
145*4882a593Smuzhiyun {0x0100, 0x00},
146*4882a593Smuzhiyun {0x300f, 0x0f},
147*4882a593Smuzhiyun {0x3018, 0x1f},
148*4882a593Smuzhiyun {0x3019, 0xff},
149*4882a593Smuzhiyun {0x301c, 0xb4},
150*4882a593Smuzhiyun {0x3028, 0x82},
151*4882a593Smuzhiyun {0x320c, 0x03},
152*4882a593Smuzhiyun {0x320d, 0x6e},
153*4882a593Smuzhiyun // {0x320e, 0x02}, //120fps
154*4882a593Smuzhiyun // {0x320f, 0xab},
155*4882a593Smuzhiyun {0x320e, 0x0a}, //30fps
156*4882a593Smuzhiyun {0x320f, 0xac},
157*4882a593Smuzhiyun {0x3250, 0xf0},
158*4882a593Smuzhiyun {0x3251, 0x02},
159*4882a593Smuzhiyun {0x3252, 0x02},
160*4882a593Smuzhiyun {0x3253, 0xa6},
161*4882a593Smuzhiyun {0x3254, 0x02},
162*4882a593Smuzhiyun {0x3255, 0x07},
163*4882a593Smuzhiyun {0x3304, 0x48},
164*4882a593Smuzhiyun {0x3306, 0x38},
165*4882a593Smuzhiyun {0x3309, 0x68},
166*4882a593Smuzhiyun {0x330b, 0xe0},
167*4882a593Smuzhiyun {0x330c, 0x18},
168*4882a593Smuzhiyun {0x330f, 0x20},
169*4882a593Smuzhiyun {0x3310, 0x10},
170*4882a593Smuzhiyun {0x3314, 0x3a},
171*4882a593Smuzhiyun {0x3315, 0x38},
172*4882a593Smuzhiyun {0x3316, 0x48},
173*4882a593Smuzhiyun {0x3317, 0x20},
174*4882a593Smuzhiyun {0x3329, 0x3c},
175*4882a593Smuzhiyun {0x332d, 0x3c},
176*4882a593Smuzhiyun {0x332f, 0x40},
177*4882a593Smuzhiyun {0x3335, 0x44},
178*4882a593Smuzhiyun {0x3344, 0x44},
179*4882a593Smuzhiyun {0x335b, 0x80},
180*4882a593Smuzhiyun {0x335f, 0x80},
181*4882a593Smuzhiyun {0x3366, 0x06},
182*4882a593Smuzhiyun {0x3385, 0x31},
183*4882a593Smuzhiyun {0x3387, 0x51},
184*4882a593Smuzhiyun {0x3389, 0x01},
185*4882a593Smuzhiyun {0x33b1, 0x03},
186*4882a593Smuzhiyun {0x33b2, 0x06},
187*4882a593Smuzhiyun {0x3621, 0xa4},
188*4882a593Smuzhiyun {0x3622, 0x05},
189*4882a593Smuzhiyun {0x3624, 0x47},
190*4882a593Smuzhiyun {0x3630, 0x46},
191*4882a593Smuzhiyun {0x3631, 0x48},
192*4882a593Smuzhiyun {0x3633, 0x52},
193*4882a593Smuzhiyun {0x3636, 0x25},
194*4882a593Smuzhiyun {0x3637, 0x89},
195*4882a593Smuzhiyun {0x3638, 0x0f},
196*4882a593Smuzhiyun {0x3639, 0x08},
197*4882a593Smuzhiyun {0x363a, 0x00},
198*4882a593Smuzhiyun {0x363b, 0x48},
199*4882a593Smuzhiyun {0x363c, 0x06},
200*4882a593Smuzhiyun {0x363d, 0x00},
201*4882a593Smuzhiyun {0x363e, 0xf8},
202*4882a593Smuzhiyun {0x3640, 0x02},
203*4882a593Smuzhiyun {0x3641, 0x01},
204*4882a593Smuzhiyun {0x36e9, 0x00},
205*4882a593Smuzhiyun {0x36ea, 0x3b},
206*4882a593Smuzhiyun {0x36eb, 0x1a},
207*4882a593Smuzhiyun {0x36ec, 0x0a},
208*4882a593Smuzhiyun {0x36ed, 0x33},
209*4882a593Smuzhiyun {0x36f9, 0x00},
210*4882a593Smuzhiyun {0x36fa, 0x3a},
211*4882a593Smuzhiyun {0x36fc, 0x01},
212*4882a593Smuzhiyun {0x3908, 0x91},
213*4882a593Smuzhiyun {0x3d08, 0x00},//0x01
214*4882a593Smuzhiyun {0x3e01, 0xd0},
215*4882a593Smuzhiyun {0x3e02, 0xff},
216*4882a593Smuzhiyun {0x3e06, 0x0c},
217*4882a593Smuzhiyun {0x4500, 0x59},
218*4882a593Smuzhiyun {0x4501, 0xc4},
219*4882a593Smuzhiyun {0x5011, 0x00},
220*4882a593Smuzhiyun {0x0100, 0x01},
221*4882a593Smuzhiyun {0x4418, 0x08},
222*4882a593Smuzhiyun {0x4419, 0x8e},
223*4882a593Smuzhiyun {0x0100, 0x00},
224*4882a593Smuzhiyun // test pattern
225*4882a593Smuzhiyun // {0x4501, 0xac},
226*4882a593Smuzhiyun // {0x5011, 0x01},
227*4882a593Smuzhiyun {REG_NULL, 0x00},
228*4882a593Smuzhiyun #else
229*4882a593Smuzhiyun {0x0100, 0x00},
230*4882a593Smuzhiyun {0x3000, 0x00},
231*4882a593Smuzhiyun {0x3001, 0x00},
232*4882a593Smuzhiyun {0x300f, 0x0f},
233*4882a593Smuzhiyun {0x3018, 0x13},
234*4882a593Smuzhiyun {0x3019, 0xfe},
235*4882a593Smuzhiyun {0x301c, 0x78},
236*4882a593Smuzhiyun {0x3031, 0x0a},
237*4882a593Smuzhiyun {0x3037, 0x20},
238*4882a593Smuzhiyun {0x303f, 0x01},
239*4882a593Smuzhiyun {0x320c, 0x03},
240*4882a593Smuzhiyun {0x320d, 0x6e},
241*4882a593Smuzhiyun {0x320e, 0x06},
242*4882a593Smuzhiyun {0x320f, 0x67},
243*4882a593Smuzhiyun {0x3250, 0xc0},
244*4882a593Smuzhiyun {0x3251, 0x02},
245*4882a593Smuzhiyun {0x3252, 0x02},
246*4882a593Smuzhiyun {0x3253, 0xa6},
247*4882a593Smuzhiyun {0x3254, 0x02},
248*4882a593Smuzhiyun {0x3255, 0x07},
249*4882a593Smuzhiyun {0x3304, 0x48},
250*4882a593Smuzhiyun {0x3306, 0x38},
251*4882a593Smuzhiyun {0x3309, 0x68},
252*4882a593Smuzhiyun {0x330b, 0xe0},
253*4882a593Smuzhiyun {0x330c, 0x18},
254*4882a593Smuzhiyun {0x330f, 0x20},
255*4882a593Smuzhiyun {0x3310, 0x10},
256*4882a593Smuzhiyun {0x3314, 0x3a},
257*4882a593Smuzhiyun {0x3315, 0x38},
258*4882a593Smuzhiyun {0x3316, 0x48},
259*4882a593Smuzhiyun {0x3317, 0x20},
260*4882a593Smuzhiyun {0x3329, 0x3c},
261*4882a593Smuzhiyun {0x332d, 0x3c},
262*4882a593Smuzhiyun {0x332f, 0x40},
263*4882a593Smuzhiyun {0x3335, 0x44},
264*4882a593Smuzhiyun {0x3344, 0x44},
265*4882a593Smuzhiyun {0x335b, 0x80},
266*4882a593Smuzhiyun {0x335f, 0x80},
267*4882a593Smuzhiyun {0x3366, 0x06},
268*4882a593Smuzhiyun {0x3385, 0x31},
269*4882a593Smuzhiyun {0x3387, 0x51},
270*4882a593Smuzhiyun {0x3389, 0x01},
271*4882a593Smuzhiyun {0x33b1, 0x03},
272*4882a593Smuzhiyun {0x33b2, 0x06},
273*4882a593Smuzhiyun {0x3621, 0xa4},
274*4882a593Smuzhiyun {0x3622, 0x05},
275*4882a593Smuzhiyun {0x3630, 0x46},
276*4882a593Smuzhiyun {0x3631, 0x48},
277*4882a593Smuzhiyun {0x3633, 0x52},
278*4882a593Smuzhiyun {0x3636, 0x25},
279*4882a593Smuzhiyun {0x3637, 0x89},
280*4882a593Smuzhiyun {0x3638, 0x0f},
281*4882a593Smuzhiyun {0x3639, 0x08},
282*4882a593Smuzhiyun {0x363a, 0x00},
283*4882a593Smuzhiyun {0x363b, 0x48},
284*4882a593Smuzhiyun {0x363c, 0x06},
285*4882a593Smuzhiyun {0x363d, 0x00},
286*4882a593Smuzhiyun {0x363e, 0xf8},
287*4882a593Smuzhiyun {0x3640, 0x00},
288*4882a593Smuzhiyun {0x3641, 0x01},
289*4882a593Smuzhiyun {0x36e9, 0x00},
290*4882a593Smuzhiyun {0x36ea, 0x3b},
291*4882a593Smuzhiyun {0x36eb, 0x0e},
292*4882a593Smuzhiyun {0x36ec, 0x0e},
293*4882a593Smuzhiyun {0x36ed, 0x33},
294*4882a593Smuzhiyun {0x36f9, 0x00},
295*4882a593Smuzhiyun {0x36fa, 0x3a},
296*4882a593Smuzhiyun {0x36fc, 0x01},
297*4882a593Smuzhiyun {0x3908, 0x91},
298*4882a593Smuzhiyun {0x3d08, 0x01},
299*4882a593Smuzhiyun {0x3e01, 0x14},
300*4882a593Smuzhiyun {0x3e02, 0x80},
301*4882a593Smuzhiyun {0x3e06, 0x00},
302*4882a593Smuzhiyun {0x4500, 0x59},
303*4882a593Smuzhiyun {0x4501, 0xc4},
304*4882a593Smuzhiyun {0x4603, 0x00},
305*4882a593Smuzhiyun {0x5011, 0x00},
306*4882a593Smuzhiyun {0x0100, 0x01},
307*4882a593Smuzhiyun {0x4418, 0x08},
308*4882a593Smuzhiyun {0x4419, 0x8e},
309*4882a593Smuzhiyun {0x0100, 0x00},
310*4882a593Smuzhiyun {REG_NULL, 0x00},
311*4882a593Smuzhiyun #endif
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static const struct sc031gs_mode supported_modes[] = {
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun .width = 640,
317*4882a593Smuzhiyun .height = 480,
318*4882a593Smuzhiyun .max_fps = {
319*4882a593Smuzhiyun .numerator = 10000,
320*4882a593Smuzhiyun .denominator = 300000,
321*4882a593Smuzhiyun },
322*4882a593Smuzhiyun .exp_def = 0x0148,
323*4882a593Smuzhiyun .hts_def = 0x036e,
324*4882a593Smuzhiyun .vts_def = 0x0aac,
325*4882a593Smuzhiyun .reg_list = sc031gs_global_regs,
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static const char * const sc031gs_test_pattern_menu[] = {
330*4882a593Smuzhiyun "Disabled",
331*4882a593Smuzhiyun "Vertical Color Bar Type 1",
332*4882a593Smuzhiyun "Vertical Color Bar Type 2",
333*4882a593Smuzhiyun "Vertical Color Bar Type 3",
334*4882a593Smuzhiyun "Vertical Color Bar Type 4"
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define SC031GS_LINK_FREQ_360MHZ (360 * 1000 * 1000)
338*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
339*4882a593Smuzhiyun SC031GS_LINK_FREQ_360MHZ
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Write registers up to 4 at a time */
sc031gs_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)343*4882a593Smuzhiyun static int sc031gs_write_reg(struct i2c_client *client,
344*4882a593Smuzhiyun u16 reg, u32 len, u32 val)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun u32 buf_i, val_i;
347*4882a593Smuzhiyun u8 buf[6];
348*4882a593Smuzhiyun u8 *val_p;
349*4882a593Smuzhiyun __be32 val_be;
350*4882a593Smuzhiyun u32 ret;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (len > 4)
353*4882a593Smuzhiyun return -EINVAL;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun buf[0] = reg >> 8;
356*4882a593Smuzhiyun buf[1] = reg & 0xff;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun val_be = cpu_to_be32(val);
359*4882a593Smuzhiyun val_p = (u8 *)&val_be;
360*4882a593Smuzhiyun buf_i = 2;
361*4882a593Smuzhiyun val_i = 4 - len;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun while (val_i < 4)
364*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun ret = i2c_master_send(client, buf, len + 2);
367*4882a593Smuzhiyun if (ret != len + 2)
368*4882a593Smuzhiyun return -EIO;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
sc031gs_write_array(struct i2c_client * client,const struct regval * regs)373*4882a593Smuzhiyun static int sc031gs_write_array(struct i2c_client *client,
374*4882a593Smuzhiyun const struct regval *regs)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun u32 i;
377*4882a593Smuzhiyun int ret = 0;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++) {
380*4882a593Smuzhiyun ret = sc031gs_write_reg(client, regs[i].addr,
381*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, regs[i].val);
382*4882a593Smuzhiyun if (regs[i].addr == 0x0100 && regs[i].val == 0x01)
383*4882a593Smuzhiyun msleep(10);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return ret;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Read registers up to 4 at a time */
sc031gs_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)390*4882a593Smuzhiyun static int sc031gs_read_reg(struct i2c_client *client,
391*4882a593Smuzhiyun u16 reg, unsigned int len, u32 *val)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct i2c_msg msgs[2];
394*4882a593Smuzhiyun u8 *data_be_p;
395*4882a593Smuzhiyun __be32 data_be = 0;
396*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
397*4882a593Smuzhiyun int ret;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (len > 4 || !len)
400*4882a593Smuzhiyun return -EINVAL;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
403*4882a593Smuzhiyun /* Write register address */
404*4882a593Smuzhiyun msgs[0].addr = client->addr;
405*4882a593Smuzhiyun msgs[0].flags = 0;
406*4882a593Smuzhiyun msgs[0].len = 2;
407*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Read data from register */
410*4882a593Smuzhiyun msgs[1].addr = client->addr;
411*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
412*4882a593Smuzhiyun msgs[1].len = len;
413*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
416*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
417*4882a593Smuzhiyun return -EIO;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
sc031gs_get_reso_dist(const struct sc031gs_mode * mode,struct v4l2_mbus_framefmt * framefmt)424*4882a593Smuzhiyun static int sc031gs_get_reso_dist(const struct sc031gs_mode *mode,
425*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
428*4882a593Smuzhiyun abs(mode->height - framefmt->height);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static const struct sc031gs_mode *
sc031gs_find_best_fit(struct v4l2_subdev_format * fmt)432*4882a593Smuzhiyun sc031gs_find_best_fit(struct v4l2_subdev_format *fmt)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
435*4882a593Smuzhiyun int dist;
436*4882a593Smuzhiyun int cur_best_fit = 0;
437*4882a593Smuzhiyun int cur_best_fit_dist = -1;
438*4882a593Smuzhiyun unsigned int i;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
441*4882a593Smuzhiyun dist = sc031gs_get_reso_dist(&supported_modes[i], framefmt);
442*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
443*4882a593Smuzhiyun cur_best_fit_dist = dist;
444*4882a593Smuzhiyun cur_best_fit = i;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
sc031gs_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)451*4882a593Smuzhiyun static int sc031gs_set_fmt(struct v4l2_subdev *sd,
452*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
453*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
456*4882a593Smuzhiyun const struct sc031gs_mode *mode;
457*4882a593Smuzhiyun s64 h_blank, vblank_def;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun mutex_lock(&sc031gs->mutex);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun mode = sc031gs_find_best_fit(fmt);
462*4882a593Smuzhiyun fmt->format.code = PIX_FORMAT;
463*4882a593Smuzhiyun fmt->format.width = mode->width;
464*4882a593Smuzhiyun fmt->format.height = mode->height;
465*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
466*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
467*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
468*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
469*4882a593Smuzhiyun #else
470*4882a593Smuzhiyun mutex_unlock(&sc031gs->mutex);
471*4882a593Smuzhiyun return -ENOTTY;
472*4882a593Smuzhiyun #endif
473*4882a593Smuzhiyun } else {
474*4882a593Smuzhiyun sc031gs->cur_mode = mode;
475*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
476*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc031gs->hblank, h_blank,
477*4882a593Smuzhiyun h_blank, 1, h_blank);
478*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
479*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc031gs->vblank, vblank_def,
480*4882a593Smuzhiyun SC031GS_VTS_MAX - mode->height,
481*4882a593Smuzhiyun 1, vblank_def);
482*4882a593Smuzhiyun sc031gs->cur_fps = mode->max_fps;
483*4882a593Smuzhiyun sc031gs->cur_vts = mode->vts_def;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun mutex_unlock(&sc031gs->mutex);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
sc031gs_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)491*4882a593Smuzhiyun static int sc031gs_get_fmt(struct v4l2_subdev *sd,
492*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
493*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
496*4882a593Smuzhiyun const struct sc031gs_mode *mode = sc031gs->cur_mode;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun mutex_lock(&sc031gs->mutex);
499*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
500*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
501*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
502*4882a593Smuzhiyun #else
503*4882a593Smuzhiyun mutex_unlock(&sc031gs->mutex);
504*4882a593Smuzhiyun return -ENOTTY;
505*4882a593Smuzhiyun #endif
506*4882a593Smuzhiyun } else {
507*4882a593Smuzhiyun fmt->format.width = mode->width;
508*4882a593Smuzhiyun fmt->format.height = mode->height;
509*4882a593Smuzhiyun fmt->format.code = PIX_FORMAT;
510*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun mutex_unlock(&sc031gs->mutex);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
sc031gs_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)517*4882a593Smuzhiyun static int sc031gs_enum_mbus_code(struct v4l2_subdev *sd,
518*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
519*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun if (code->index != 0)
522*4882a593Smuzhiyun return -EINVAL;
523*4882a593Smuzhiyun code->code = PIX_FORMAT;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
sc031gs_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)528*4882a593Smuzhiyun static int sc031gs_enum_frame_sizes(struct v4l2_subdev *sd,
529*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
530*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
533*4882a593Smuzhiyun return -EINVAL;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (fse->code != PIX_FORMAT)
536*4882a593Smuzhiyun return -EINVAL;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
539*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
540*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
541*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
sc031gs_enable_test_pattern(struct sc031gs * sc031gs,u32 pattern)546*4882a593Smuzhiyun static int sc031gs_enable_test_pattern(struct sc031gs *sc031gs, u32 pattern)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun u32 val;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (pattern)
551*4882a593Smuzhiyun val = (pattern - 1) | SC031GS_TEST_PATTERN_ENABLE;
552*4882a593Smuzhiyun else
553*4882a593Smuzhiyun val = SC031GS_TEST_PATTERN_DISABLE;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return sc031gs_write_reg(sc031gs->client, SC031GS_REG_TEST_PATTERN,
556*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, val);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
sc031gs_get_module_inf(struct sc031gs * sc031gs,struct rkmodule_inf * inf)559*4882a593Smuzhiyun static void sc031gs_get_module_inf(struct sc031gs *sc031gs,
560*4882a593Smuzhiyun struct rkmodule_inf *inf)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
563*4882a593Smuzhiyun strlcpy(inf->base.sensor, SC031GS_NAME, sizeof(inf->base.sensor));
564*4882a593Smuzhiyun strlcpy(inf->base.module, sc031gs->module_name,
565*4882a593Smuzhiyun sizeof(inf->base.module));
566*4882a593Smuzhiyun strlcpy(inf->base.lens, sc031gs->len_name, sizeof(inf->base.lens));
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
sc031gs_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)569*4882a593Smuzhiyun static long sc031gs_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
572*4882a593Smuzhiyun long ret = 0;
573*4882a593Smuzhiyun u32 stream = 0;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun switch (cmd) {
576*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
577*4882a593Smuzhiyun sc031gs_get_module_inf(sc031gs, (struct rkmodule_inf *)arg);
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun stream = *((u32 *)arg);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (stream)
584*4882a593Smuzhiyun ret = sc031gs_write_reg(sc031gs->client, SC031GS_REG_CTRL_MODE,
585*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, SC031GS_MODE_STREAMING);
586*4882a593Smuzhiyun else
587*4882a593Smuzhiyun ret = sc031gs_write_reg(sc031gs->client, SC031GS_REG_CTRL_MODE,
588*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, SC031GS_MODE_SW_STANDBY);
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun default:
591*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
592*4882a593Smuzhiyun break;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun return ret;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
sc031gs_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)599*4882a593Smuzhiyun static long sc031gs_compat_ioctl32(struct v4l2_subdev *sd,
600*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
603*4882a593Smuzhiyun struct rkmodule_inf *inf;
604*4882a593Smuzhiyun struct rkmodule_awb_cfg *cfg;
605*4882a593Smuzhiyun long ret;
606*4882a593Smuzhiyun u32 stream = 0;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun switch (cmd) {
609*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
610*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
611*4882a593Smuzhiyun if (!inf) {
612*4882a593Smuzhiyun ret = -ENOMEM;
613*4882a593Smuzhiyun return ret;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun ret = sc031gs_ioctl(sd, cmd, inf);
617*4882a593Smuzhiyun if (!ret)
618*4882a593Smuzhiyun if (copy_to_user(up, inf, sizeof(*inf))) {
619*4882a593Smuzhiyun kfree(inf);
620*4882a593Smuzhiyun return -EFAULT;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun kfree(inf);
623*4882a593Smuzhiyun break;
624*4882a593Smuzhiyun case RKMODULE_AWB_CFG:
625*4882a593Smuzhiyun cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
626*4882a593Smuzhiyun if (!cfg) {
627*4882a593Smuzhiyun ret = -ENOMEM;
628*4882a593Smuzhiyun return ret;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun if (copy_from_user(cfg, up, sizeof(*cfg))) {
631*4882a593Smuzhiyun kfree(cfg);
632*4882a593Smuzhiyun return -EFAULT;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun ret = sc031gs_ioctl(sd, cmd, cfg);
635*4882a593Smuzhiyun kfree(cfg);
636*4882a593Smuzhiyun break;
637*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
638*4882a593Smuzhiyun if (copy_from_user(&stream, up, sizeof(u32)))
639*4882a593Smuzhiyun return -EFAULT;
640*4882a593Smuzhiyun ret = sc031gs_ioctl(sd, cmd, &stream);
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun default:
643*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
644*4882a593Smuzhiyun break;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return ret;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun #endif
650*4882a593Smuzhiyun
sc031gs_set_ctrl_gain(struct sc031gs * sc031gs,u32 a_gain)651*4882a593Smuzhiyun static int sc031gs_set_ctrl_gain(struct sc031gs *sc031gs, u32 a_gain)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun int ret = 0;
654*4882a593Smuzhiyun u32 coarse_again, fine_again, fine_again_reg, coarse_again_reg, digital_gain_reg;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun if (a_gain < 0x20) { /*1x ~ 2x*/
657*4882a593Smuzhiyun fine_again = a_gain - 16;
658*4882a593Smuzhiyun coarse_again = 0x03;
659*4882a593Smuzhiyun fine_again_reg = ((0x01 << 4) & 0x10) |
660*4882a593Smuzhiyun (fine_again & 0x0f);
661*4882a593Smuzhiyun coarse_again_reg = coarse_again & 0x1F;
662*4882a593Smuzhiyun digital_gain_reg = 0x80;
663*4882a593Smuzhiyun } else if (a_gain < 0x40) { /*2x ~ 4x*/
664*4882a593Smuzhiyun fine_again = (a_gain >> 1) - 16;
665*4882a593Smuzhiyun coarse_again = 0x7;
666*4882a593Smuzhiyun fine_again_reg = ((0x01 << 4) & 0x10) |
667*4882a593Smuzhiyun (fine_again & 0x0f);
668*4882a593Smuzhiyun coarse_again_reg = coarse_again & 0x1F;
669*4882a593Smuzhiyun digital_gain_reg = 0x80;
670*4882a593Smuzhiyun } else if (a_gain < 0x80) { /*4x ~ 8x*/
671*4882a593Smuzhiyun fine_again = (a_gain >> 2) - 16;
672*4882a593Smuzhiyun coarse_again = 0xf;
673*4882a593Smuzhiyun fine_again_reg = ((0x01 << 4) & 0x10) |
674*4882a593Smuzhiyun (fine_again & 0x0f);
675*4882a593Smuzhiyun coarse_again_reg = coarse_again & 0x1F;
676*4882a593Smuzhiyun digital_gain_reg = 0x80;
677*4882a593Smuzhiyun } else if (a_gain < 0x100) { /*8x ~ 16x*/
678*4882a593Smuzhiyun fine_again = (a_gain >> 3) - 16;
679*4882a593Smuzhiyun coarse_again = 0x1f;
680*4882a593Smuzhiyun fine_again_reg = ((0x01 << 4) & 0x10) |
681*4882a593Smuzhiyun (fine_again & 0x0f);
682*4882a593Smuzhiyun coarse_again_reg = coarse_again & 0x1F;
683*4882a593Smuzhiyun digital_gain_reg = 0x80;
684*4882a593Smuzhiyun } else if (a_gain < 0x200) { /*16x ~ 32x*/
685*4882a593Smuzhiyun fine_again_reg = 0x1f;
686*4882a593Smuzhiyun coarse_again_reg = 0x1f;
687*4882a593Smuzhiyun digital_gain_reg = (a_gain * 0x80 / 0x100) & 0xf8;
688*4882a593Smuzhiyun } else if (a_gain < 0x400) { /*32x ~ 64x*/
689*4882a593Smuzhiyun fine_again_reg = 0x1f;
690*4882a593Smuzhiyun coarse_again_reg = 0x1f;
691*4882a593Smuzhiyun digital_gain_reg = (a_gain * 0x80 / 0x200) & 0x1f8;
692*4882a593Smuzhiyun } else { /*64x ~ 124*/
693*4882a593Smuzhiyun fine_again_reg = 0x1f;
694*4882a593Smuzhiyun coarse_again_reg = 0x1f;
695*4882a593Smuzhiyun digital_gain_reg = (a_gain * 0x80 / 0x400) & 0x3f8;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if (a_gain < 0x20) {
699*4882a593Smuzhiyun ret |= sc031gs_write_reg(sc031gs->client, 0x3314,
700*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, 0x42);
701*4882a593Smuzhiyun ret |= sc031gs_write_reg(sc031gs->client, 0x3317,
702*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, 0x20);
703*4882a593Smuzhiyun } else {
704*4882a593Smuzhiyun ret |= sc031gs_write_reg(sc031gs->client, 0x3314,
705*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, 0x4f);
706*4882a593Smuzhiyun ret |= sc031gs_write_reg(sc031gs->client, 0x3317,
707*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, 0x0f);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun ret |= sc031gs_write_reg(sc031gs->client,
710*4882a593Smuzhiyun SC031GS_REG_COARSE_AGAIN,
711*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT,
712*4882a593Smuzhiyun coarse_again_reg);
713*4882a593Smuzhiyun ret |= sc031gs_write_reg(sc031gs->client,
714*4882a593Smuzhiyun SC031GS_REG_FINE_AGAIN,
715*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT,
716*4882a593Smuzhiyun fine_again_reg);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun ret |= sc031gs_write_reg(sc031gs->client, 0x3e06,
719*4882a593Smuzhiyun SC031GS_REG_VALUE_16BIT, digital_gain_reg);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return ret;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
__sc031gs_start_stream(struct sc031gs * sc031gs)724*4882a593Smuzhiyun static int __sc031gs_start_stream(struct sc031gs *sc031gs)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun int ret;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun // ret = sc031gs_write_array(sc031gs->client, sc031gs_global_regs);
729*4882a593Smuzhiyun // if (ret)
730*4882a593Smuzhiyun // return ret;
731*4882a593Smuzhiyun ret = sc031gs_write_array(sc031gs->client, sc031gs->cur_mode->reg_list);
732*4882a593Smuzhiyun if (ret)
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* In case these controls are set before streaming */
736*4882a593Smuzhiyun mutex_unlock(&sc031gs->mutex);
737*4882a593Smuzhiyun ret = v4l2_ctrl_handler_setup(&sc031gs->ctrl_handler);
738*4882a593Smuzhiyun mutex_lock(&sc031gs->mutex);
739*4882a593Smuzhiyun if (ret)
740*4882a593Smuzhiyun return ret;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun return sc031gs_write_reg(sc031gs->client, SC031GS_REG_CTRL_MODE,
743*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, SC031GS_MODE_STREAMING);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
__sc031gs_stop_stream(struct sc031gs * sc031gs)746*4882a593Smuzhiyun static int __sc031gs_stop_stream(struct sc031gs *sc031gs)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun return sc031gs_write_reg(sc031gs->client, SC031GS_REG_CTRL_MODE,
749*4882a593Smuzhiyun SC031GS_REG_VALUE_08BIT, SC031GS_MODE_SW_STANDBY);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
sc031gs_s_stream(struct v4l2_subdev * sd,int on)752*4882a593Smuzhiyun static int sc031gs_s_stream(struct v4l2_subdev *sd, int on)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
755*4882a593Smuzhiyun struct i2c_client *client = sc031gs->client;
756*4882a593Smuzhiyun int ret = 0;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun mutex_lock(&sc031gs->mutex);
759*4882a593Smuzhiyun on = !!on;
760*4882a593Smuzhiyun if (on == sc031gs->streaming)
761*4882a593Smuzhiyun goto unlock_and_return;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (on) {
764*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
765*4882a593Smuzhiyun if (ret < 0) {
766*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
767*4882a593Smuzhiyun goto unlock_and_return;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun ret = __sc031gs_start_stream(sc031gs);
771*4882a593Smuzhiyun if (ret) {
772*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
773*4882a593Smuzhiyun pm_runtime_put(&client->dev);
774*4882a593Smuzhiyun goto unlock_and_return;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun } else {
777*4882a593Smuzhiyun __sc031gs_stop_stream(sc031gs);
778*4882a593Smuzhiyun pm_runtime_put(&client->dev);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun sc031gs->streaming = on;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun unlock_and_return:
784*4882a593Smuzhiyun mutex_unlock(&sc031gs->mutex);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun return ret;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
sc031gs_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)789*4882a593Smuzhiyun static int sc031gs_g_frame_interval(struct v4l2_subdev *sd,
790*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
793*4882a593Smuzhiyun const struct sc031gs_mode *mode = sc031gs->cur_mode;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (sc031gs->streaming)
796*4882a593Smuzhiyun fi->interval = sc031gs->cur_fps;
797*4882a593Smuzhiyun else
798*4882a593Smuzhiyun fi->interval = mode->max_fps;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun return 0;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
sc031gs_s_power(struct v4l2_subdev * sd,int on)803*4882a593Smuzhiyun static int sc031gs_s_power(struct v4l2_subdev *sd, int on)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
806*4882a593Smuzhiyun struct i2c_client *client = sc031gs->client;
807*4882a593Smuzhiyun int ret = 0;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun mutex_lock(&sc031gs->mutex);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
812*4882a593Smuzhiyun if (sc031gs->power_on == !!on)
813*4882a593Smuzhiyun goto unlock_and_return;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun if (on) {
816*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
817*4882a593Smuzhiyun if (ret < 0) {
818*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
819*4882a593Smuzhiyun goto unlock_and_return;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun sc031gs->power_on = true;
823*4882a593Smuzhiyun } else {
824*4882a593Smuzhiyun pm_runtime_put(&client->dev);
825*4882a593Smuzhiyun sc031gs->power_on = false;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun unlock_and_return:
829*4882a593Smuzhiyun mutex_unlock(&sc031gs->mutex);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun return ret;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
sc031gs_cal_delay(u32 cycles)835*4882a593Smuzhiyun static inline u32 sc031gs_cal_delay(u32 cycles)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, SC031GS_XVCLK_FREQ / 1000 / 1000);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
__sc031gs_power_on(struct sc031gs * sc031gs)840*4882a593Smuzhiyun static int __sc031gs_power_on(struct sc031gs *sc031gs)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun int ret;
843*4882a593Smuzhiyun u32 delay_us;
844*4882a593Smuzhiyun struct device *dev = &sc031gs->client->dev;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun ret = clk_set_rate(sc031gs->xvclk, SC031GS_XVCLK_FREQ);
847*4882a593Smuzhiyun if (ret < 0)
848*4882a593Smuzhiyun dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
849*4882a593Smuzhiyun if (clk_get_rate(sc031gs->xvclk) != SC031GS_XVCLK_FREQ)
850*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
851*4882a593Smuzhiyun ret = clk_prepare_enable(sc031gs->xvclk);
852*4882a593Smuzhiyun if (ret < 0) {
853*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
854*4882a593Smuzhiyun return ret;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun ret = regulator_bulk_enable(SC031GS_NUM_SUPPLIES, sc031gs->supplies);
858*4882a593Smuzhiyun if (ret < 0) {
859*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
860*4882a593Smuzhiyun goto disable_clk;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun if (!IS_ERR(sc031gs->pwdn_gpio))
864*4882a593Smuzhiyun gpiod_set_value_cansleep(sc031gs->pwdn_gpio, 1);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
867*4882a593Smuzhiyun delay_us = sc031gs_cal_delay(8192);
868*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun disable_clk:
873*4882a593Smuzhiyun clk_disable_unprepare(sc031gs->xvclk);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun return ret;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
__sc031gs_power_off(struct sc031gs * sc031gs)878*4882a593Smuzhiyun static void __sc031gs_power_off(struct sc031gs *sc031gs)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun if (!IS_ERR(sc031gs->pwdn_gpio))
881*4882a593Smuzhiyun gpiod_set_value_cansleep(sc031gs->pwdn_gpio, 0);
882*4882a593Smuzhiyun clk_disable_unprepare(sc031gs->xvclk);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun regulator_bulk_disable(SC031GS_NUM_SUPPLIES, sc031gs->supplies);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
sc031gs_runtime_resume(struct device * dev)887*4882a593Smuzhiyun static int sc031gs_runtime_resume(struct device *dev)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
890*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
891*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun return __sc031gs_power_on(sc031gs);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
sc031gs_runtime_suspend(struct device * dev)896*4882a593Smuzhiyun static int sc031gs_runtime_suspend(struct device *dev)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
899*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
900*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun __sc031gs_power_off(sc031gs);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
sc031gs_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)908*4882a593Smuzhiyun static int sc031gs_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
911*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
912*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
913*4882a593Smuzhiyun const struct sc031gs_mode *def_mode = &supported_modes[0];
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun mutex_lock(&sc031gs->mutex);
916*4882a593Smuzhiyun /* Initialize try_fmt */
917*4882a593Smuzhiyun try_fmt->width = def_mode->width;
918*4882a593Smuzhiyun try_fmt->height = def_mode->height;
919*4882a593Smuzhiyun try_fmt->code = PIX_FORMAT;
920*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun mutex_unlock(&sc031gs->mutex);
923*4882a593Smuzhiyun /* No crop or compose */
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun return 0;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun #endif
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun #ifdef DVP_INTERFACE
sc031gs_g_mbus_config(struct v4l2_subdev * sd,struct v4l2_mbus_config * config)930*4882a593Smuzhiyun static int sc031gs_g_mbus_config(struct v4l2_subdev *sd,
931*4882a593Smuzhiyun struct v4l2_mbus_config *config)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun config->type = V4L2_MBUS_PARALLEL;
934*4882a593Smuzhiyun config->flags = V4L2_MBUS_HSYNC_ACTIVE_HIGH |
935*4882a593Smuzhiyun V4L2_MBUS_VSYNC_ACTIVE_LOW |
936*4882a593Smuzhiyun V4L2_MBUS_PCLK_SAMPLE_FALLING;
937*4882a593Smuzhiyun return 0;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun #endif
940*4882a593Smuzhiyun
sc031gs_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)941*4882a593Smuzhiyun static int sc031gs_enum_frame_interval(struct v4l2_subdev *sd,
942*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
943*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
946*4882a593Smuzhiyun return -EINVAL;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun fie->code = PIX_FORMAT;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
951*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
952*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun static const struct dev_pm_ops sc031gs_pm_ops = {
957*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sc031gs_runtime_suspend,
958*4882a593Smuzhiyun sc031gs_runtime_resume, NULL)
959*4882a593Smuzhiyun };
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
962*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops sc031gs_internal_ops = {
963*4882a593Smuzhiyun .open = sc031gs_open,
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun #endif
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops sc031gs_core_ops = {
968*4882a593Smuzhiyun .s_power = sc031gs_s_power,
969*4882a593Smuzhiyun .ioctl = sc031gs_ioctl,
970*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
971*4882a593Smuzhiyun .compat_ioctl32 = sc031gs_compat_ioctl32,
972*4882a593Smuzhiyun #endif
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops sc031gs_video_ops = {
976*4882a593Smuzhiyun .s_stream = sc031gs_s_stream,
977*4882a593Smuzhiyun .g_frame_interval = sc031gs_g_frame_interval,
978*4882a593Smuzhiyun #ifdef DVP_INTERFACE
979*4882a593Smuzhiyun .g_mbus_config = sc031gs_g_mbus_config,
980*4882a593Smuzhiyun #endif
981*4882a593Smuzhiyun };
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops sc031gs_pad_ops = {
984*4882a593Smuzhiyun .enum_mbus_code = sc031gs_enum_mbus_code,
985*4882a593Smuzhiyun .enum_frame_size = sc031gs_enum_frame_sizes,
986*4882a593Smuzhiyun .enum_frame_interval = sc031gs_enum_frame_interval,
987*4882a593Smuzhiyun .get_fmt = sc031gs_get_fmt,
988*4882a593Smuzhiyun .set_fmt = sc031gs_set_fmt,
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun static const struct v4l2_subdev_ops sc031gs_subdev_ops = {
992*4882a593Smuzhiyun .core = &sc031gs_core_ops,
993*4882a593Smuzhiyun .video = &sc031gs_video_ops,
994*4882a593Smuzhiyun .pad = &sc031gs_pad_ops,
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun
sc031gs_modify_fps_info(struct sc031gs * sc031gs)997*4882a593Smuzhiyun static void sc031gs_modify_fps_info(struct sc031gs *sc031gs)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun const struct sc031gs_mode *mode = sc031gs->cur_mode;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun sc031gs->cur_fps.denominator = mode->max_fps.denominator * mode->vts_def /
1002*4882a593Smuzhiyun sc031gs->cur_vts;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
sc031gs_set_ctrl(struct v4l2_ctrl * ctrl)1005*4882a593Smuzhiyun static int sc031gs_set_ctrl(struct v4l2_ctrl *ctrl)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct sc031gs *sc031gs = container_of(ctrl->handler,
1008*4882a593Smuzhiyun struct sc031gs, ctrl_handler);
1009*4882a593Smuzhiyun struct i2c_client *client = sc031gs->client;
1010*4882a593Smuzhiyun s64 max;
1011*4882a593Smuzhiyun int ret = 0;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1014*4882a593Smuzhiyun switch (ctrl->id) {
1015*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1016*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1017*4882a593Smuzhiyun max = sc031gs->cur_mode->height + ctrl->val - 4;
1018*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc031gs->exposure,
1019*4882a593Smuzhiyun sc031gs->exposure->minimum, max,
1020*4882a593Smuzhiyun sc031gs->exposure->step,
1021*4882a593Smuzhiyun sc031gs->exposure->default_value);
1022*4882a593Smuzhiyun break;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1026*4882a593Smuzhiyun return 0;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun switch (ctrl->id) {
1029*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1030*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
1031*4882a593Smuzhiyun ret = sc031gs_write_reg(sc031gs->client, SC031GS_REG_EXPOSURE,
1032*4882a593Smuzhiyun SC031GS_REG_VALUE_16BIT, ctrl->val << 4);
1033*4882a593Smuzhiyun break;
1034*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1035*4882a593Smuzhiyun ret = sc031gs_set_ctrl_gain(sc031gs, ctrl->val);
1036*4882a593Smuzhiyun break;
1037*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1038*4882a593Smuzhiyun ret = sc031gs_write_reg(sc031gs->client, SC031GS_REG_VTS,
1039*4882a593Smuzhiyun SC031GS_REG_VALUE_16BIT,
1040*4882a593Smuzhiyun ctrl->val + sc031gs->cur_mode->height);
1041*4882a593Smuzhiyun if (!ret)
1042*4882a593Smuzhiyun sc031gs->cur_vts = ctrl->val + sc031gs->cur_mode->height;
1043*4882a593Smuzhiyun sc031gs_modify_fps_info(sc031gs);
1044*4882a593Smuzhiyun break;
1045*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1046*4882a593Smuzhiyun ret = sc031gs_enable_test_pattern(sc031gs, ctrl->val);
1047*4882a593Smuzhiyun break;
1048*4882a593Smuzhiyun default:
1049*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1050*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1051*4882a593Smuzhiyun break;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun return ret;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun static const struct v4l2_ctrl_ops sc031gs_ctrl_ops = {
1060*4882a593Smuzhiyun .s_ctrl = sc031gs_set_ctrl,
1061*4882a593Smuzhiyun };
1062*4882a593Smuzhiyun
sc031gs_initialize_controls(struct sc031gs * sc031gs)1063*4882a593Smuzhiyun static int sc031gs_initialize_controls(struct sc031gs *sc031gs)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun const struct sc031gs_mode *mode;
1066*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1067*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
1068*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1069*4882a593Smuzhiyun u32 h_blank;
1070*4882a593Smuzhiyun int ret;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun handler = &sc031gs->ctrl_handler;
1073*4882a593Smuzhiyun mode = sc031gs->cur_mode;
1074*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 8);
1075*4882a593Smuzhiyun if (ret)
1076*4882a593Smuzhiyun return ret;
1077*4882a593Smuzhiyun handler->lock = &sc031gs->mutex;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1080*4882a593Smuzhiyun 0, 0, link_freq_menu_items);
1081*4882a593Smuzhiyun if (ctrl)
1082*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1085*4882a593Smuzhiyun 0, SC031GS_PIXEL_RATE, 1, SC031GS_PIXEL_RATE);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1088*4882a593Smuzhiyun sc031gs->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1089*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1090*4882a593Smuzhiyun if (sc031gs->hblank)
1091*4882a593Smuzhiyun sc031gs->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1094*4882a593Smuzhiyun sc031gs->cur_vts = mode->vts_def;
1095*4882a593Smuzhiyun sc031gs->vblank = v4l2_ctrl_new_std(handler, &sc031gs_ctrl_ops,
1096*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1097*4882a593Smuzhiyun SC031GS_VTS_MAX - mode->height,
1098*4882a593Smuzhiyun 1, vblank_def);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun exposure_max = mode->vts_def - 6;
1101*4882a593Smuzhiyun sc031gs->exposure = v4l2_ctrl_new_std(handler, &sc031gs_ctrl_ops,
1102*4882a593Smuzhiyun V4L2_CID_EXPOSURE, SC031GS_EXPOSURE_MIN,
1103*4882a593Smuzhiyun exposure_max, SC031GS_EXPOSURE_STEP,
1104*4882a593Smuzhiyun mode->exp_def);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun sc031gs->anal_gain = v4l2_ctrl_new_std(handler, &sc031gs_ctrl_ops,
1107*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, ANALOG_GAIN_MIN,
1108*4882a593Smuzhiyun ANALOG_GAIN_MAX, ANALOG_GAIN_STEP,
1109*4882a593Smuzhiyun ANALOG_GAIN_DEFAULT);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun sc031gs->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1112*4882a593Smuzhiyun &sc031gs_ctrl_ops, V4L2_CID_TEST_PATTERN,
1113*4882a593Smuzhiyun ARRAY_SIZE(sc031gs_test_pattern_menu) - 1,
1114*4882a593Smuzhiyun 0, 0, sc031gs_test_pattern_menu);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (handler->error) {
1117*4882a593Smuzhiyun ret = handler->error;
1118*4882a593Smuzhiyun dev_err(&sc031gs->client->dev,
1119*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1120*4882a593Smuzhiyun goto err_free_handler;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun sc031gs->subdev.ctrl_handler = handler;
1124*4882a593Smuzhiyun sc031gs->cur_fps = mode->max_fps;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun return 0;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun err_free_handler:
1129*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun return ret;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
sc031gs_check_sensor_id(struct sc031gs * sc031gs,struct i2c_client * client)1134*4882a593Smuzhiyun static int sc031gs_check_sensor_id(struct sc031gs *sc031gs,
1135*4882a593Smuzhiyun struct i2c_client *client)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun struct device *dev = &sc031gs->client->dev;
1138*4882a593Smuzhiyun u32 id = 0;
1139*4882a593Smuzhiyun int ret;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun ret = sc031gs_read_reg(client, SC031GS_REG_CHIP_ID,
1142*4882a593Smuzhiyun SC031GS_REG_VALUE_16BIT, &id);
1143*4882a593Smuzhiyun if (id != CHIP_ID) {
1144*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%04x), ret(%d)\n", id, ret);
1145*4882a593Smuzhiyun return -ENODEV;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun dev_info(dev, "Detected SC031GS CHIP ID = 0x%04x sensor\n", CHIP_ID);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun return 0;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
sc031gs_configure_regulators(struct sc031gs * sc031gs)1153*4882a593Smuzhiyun static int sc031gs_configure_regulators(struct sc031gs *sc031gs)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun unsigned int i;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun for (i = 0; i < SC031GS_NUM_SUPPLIES; i++)
1158*4882a593Smuzhiyun sc031gs->supplies[i].supply = sc031gs_supply_names[i];
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun return devm_regulator_bulk_get(&sc031gs->client->dev,
1161*4882a593Smuzhiyun SC031GS_NUM_SUPPLIES,
1162*4882a593Smuzhiyun sc031gs->supplies);
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
sc031gs_probe(struct i2c_client * client,const struct i2c_device_id * id)1165*4882a593Smuzhiyun static int sc031gs_probe(struct i2c_client *client,
1166*4882a593Smuzhiyun const struct i2c_device_id *id)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun struct device *dev = &client->dev;
1169*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1170*4882a593Smuzhiyun struct sc031gs *sc031gs;
1171*4882a593Smuzhiyun struct v4l2_subdev *sd;
1172*4882a593Smuzhiyun char facing[2];
1173*4882a593Smuzhiyun int ret;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1176*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1177*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1178*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun sc031gs = devm_kzalloc(dev, sizeof(*sc031gs), GFP_KERNEL);
1181*4882a593Smuzhiyun if (!sc031gs)
1182*4882a593Smuzhiyun return -ENOMEM;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1185*4882a593Smuzhiyun &sc031gs->module_index);
1186*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1187*4882a593Smuzhiyun &sc031gs->module_facing);
1188*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1189*4882a593Smuzhiyun &sc031gs->module_name);
1190*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1191*4882a593Smuzhiyun &sc031gs->len_name);
1192*4882a593Smuzhiyun if (ret) {
1193*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1194*4882a593Smuzhiyun return -EINVAL;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun sc031gs->client = client;
1198*4882a593Smuzhiyun sc031gs->cur_mode = &supported_modes[0];
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun sc031gs->xvclk = devm_clk_get(dev, "xvclk");
1201*4882a593Smuzhiyun if (IS_ERR(sc031gs->xvclk)) {
1202*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1203*4882a593Smuzhiyun return -EINVAL;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun sc031gs->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1207*4882a593Smuzhiyun if (IS_ERR(sc031gs->reset_gpio))
1208*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun sc031gs->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1211*4882a593Smuzhiyun if (IS_ERR(sc031gs->pwdn_gpio))
1212*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1213*4882a593Smuzhiyun ret = sc031gs_configure_regulators(sc031gs);
1214*4882a593Smuzhiyun if (ret) {
1215*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1216*4882a593Smuzhiyun return ret;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun mutex_init(&sc031gs->mutex);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun sd = &sc031gs->subdev;
1222*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &sc031gs_subdev_ops);
1223*4882a593Smuzhiyun ret = sc031gs_initialize_controls(sc031gs);
1224*4882a593Smuzhiyun if (ret)
1225*4882a593Smuzhiyun goto err_destroy_mutex;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun ret = __sc031gs_power_on(sc031gs);
1228*4882a593Smuzhiyun if (ret)
1229*4882a593Smuzhiyun goto err_free_handler;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun ret = sc031gs_check_sensor_id(sc031gs, client);
1232*4882a593Smuzhiyun if (ret)
1233*4882a593Smuzhiyun goto err_power_off;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1236*4882a593Smuzhiyun sd->internal_ops = &sc031gs_internal_ops;
1237*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1238*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1239*4882a593Smuzhiyun #endif
1240*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1241*4882a593Smuzhiyun sc031gs->pad.flags = MEDIA_PAD_FL_SOURCE;
1242*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1243*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &sc031gs->pad);
1244*4882a593Smuzhiyun if (ret < 0)
1245*4882a593Smuzhiyun goto err_power_off;
1246*4882a593Smuzhiyun #endif
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1249*4882a593Smuzhiyun if (strcmp(sc031gs->module_facing, "back") == 0)
1250*4882a593Smuzhiyun facing[0] = 'b';
1251*4882a593Smuzhiyun else
1252*4882a593Smuzhiyun facing[0] = 'f';
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1255*4882a593Smuzhiyun sc031gs->module_index, facing,
1256*4882a593Smuzhiyun SC031GS_NAME, dev_name(sd->dev));
1257*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1258*4882a593Smuzhiyun if (ret) {
1259*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1260*4882a593Smuzhiyun goto err_clean_entity;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun pm_runtime_set_active(dev);
1264*4882a593Smuzhiyun pm_runtime_enable(dev);
1265*4882a593Smuzhiyun pm_runtime_idle(dev);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun return 0;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun err_clean_entity:
1270*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1271*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1272*4882a593Smuzhiyun #endif
1273*4882a593Smuzhiyun err_power_off:
1274*4882a593Smuzhiyun __sc031gs_power_off(sc031gs);
1275*4882a593Smuzhiyun err_free_handler:
1276*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc031gs->ctrl_handler);
1277*4882a593Smuzhiyun err_destroy_mutex:
1278*4882a593Smuzhiyun mutex_destroy(&sc031gs->mutex);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun return ret;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
sc031gs_remove(struct i2c_client * client)1283*4882a593Smuzhiyun static int sc031gs_remove(struct i2c_client *client)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1286*4882a593Smuzhiyun struct sc031gs *sc031gs = to_sc031gs(sd);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1289*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1290*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1291*4882a593Smuzhiyun #endif
1292*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc031gs->ctrl_handler);
1293*4882a593Smuzhiyun mutex_destroy(&sc031gs->mutex);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1296*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1297*4882a593Smuzhiyun __sc031gs_power_off(sc031gs);
1298*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun return 0;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1304*4882a593Smuzhiyun static const struct of_device_id sc031gs_of_match[] = {
1305*4882a593Smuzhiyun { .compatible = "smartsens,sc031gs" },
1306*4882a593Smuzhiyun {},
1307*4882a593Smuzhiyun };
1308*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sc031gs_of_match);
1309*4882a593Smuzhiyun #endif
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun static const struct i2c_device_id sc031gs_match_id[] = {
1312*4882a593Smuzhiyun { "smartsens,sc031gs", 0 },
1313*4882a593Smuzhiyun { },
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun static struct i2c_driver sc031gs_i2c_driver = {
1317*4882a593Smuzhiyun .driver = {
1318*4882a593Smuzhiyun .name = SC031GS_NAME,
1319*4882a593Smuzhiyun .pm = &sc031gs_pm_ops,
1320*4882a593Smuzhiyun .of_match_table = of_match_ptr(sc031gs_of_match),
1321*4882a593Smuzhiyun },
1322*4882a593Smuzhiyun .probe = &sc031gs_probe,
1323*4882a593Smuzhiyun .remove = &sc031gs_remove,
1324*4882a593Smuzhiyun .id_table = sc031gs_match_id,
1325*4882a593Smuzhiyun };
1326*4882a593Smuzhiyun
sensor_mod_init(void)1327*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun return i2c_add_driver(&sc031gs_i2c_driver);
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
sensor_mod_exit(void)1332*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun i2c_del_driver(&sc031gs_i2c_driver);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1338*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun MODULE_DESCRIPTION("Smartsens sc031gs sensor driver");
1341*4882a593Smuzhiyun MODULE_AUTHOR("zack.zeng");
1342*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1343