1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * saa717x - Philips SAA717xHL video decoder driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on the saa7115 driver
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Changes by Ohta Kyuma <alpha292@bremen.or.jp>
8*4882a593Smuzhiyun * - Apply to SAA717x,NEC uPD64031,uPD64083. (1/31/2004)
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Changes by T.Adachi (tadachi@tadachi-net.com)
11*4882a593Smuzhiyun * - support audio, video scaler etc, and checked the initialize sequence.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Cleaned up by Hans Verkuil <hverkuil@xs4all.nl>
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Note: this is a reversed engineered driver based on captures from
16*4882a593Smuzhiyun * the I2C bus under Windows. This chip is very similar to the saa7134,
17*4882a593Smuzhiyun * though. Unfortunately, this driver is currently only working for NTSC.
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/sched.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/videodev2.h>
26*4882a593Smuzhiyun #include <linux/i2c.h>
27*4882a593Smuzhiyun #include <media/v4l2-device.h>
28*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun MODULE_DESCRIPTION("Philips SAA717x audio/video decoder driver");
31*4882a593Smuzhiyun MODULE_AUTHOR("K. Ohta, T. Adachi, Hans Verkuil");
32*4882a593Smuzhiyun MODULE_LICENSE("GPL");
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static int debug;
35*4882a593Smuzhiyun module_param(debug, int, 0644);
36*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0-1)");
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * Generic i2c probe
40*4882a593Smuzhiyun * concerning the addresses: i2c wants 7 bit (without the r/w bit), so '>>1'
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct saa717x_state {
44*4882a593Smuzhiyun struct v4l2_subdev sd;
45*4882a593Smuzhiyun struct v4l2_ctrl_handler hdl;
46*4882a593Smuzhiyun v4l2_std_id std;
47*4882a593Smuzhiyun int input;
48*4882a593Smuzhiyun int enable;
49*4882a593Smuzhiyun int radio;
50*4882a593Smuzhiyun int playback;
51*4882a593Smuzhiyun int audio;
52*4882a593Smuzhiyun int tuner_audio_mode;
53*4882a593Smuzhiyun int audio_main_mute;
54*4882a593Smuzhiyun int audio_main_vol_r;
55*4882a593Smuzhiyun int audio_main_vol_l;
56*4882a593Smuzhiyun u16 audio_main_bass;
57*4882a593Smuzhiyun u16 audio_main_treble;
58*4882a593Smuzhiyun u16 audio_main_volume;
59*4882a593Smuzhiyun u16 audio_main_balance;
60*4882a593Smuzhiyun int audio_input;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
to_state(struct v4l2_subdev * sd)63*4882a593Smuzhiyun static inline struct saa717x_state *to_state(struct v4l2_subdev *sd)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun return container_of(sd, struct saa717x_state, sd);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
to_sd(struct v4l2_ctrl * ctrl)68*4882a593Smuzhiyun static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun return &container_of(ctrl->handler, struct saa717x_state, hdl)->sd;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* for audio mode */
76*4882a593Smuzhiyun #define TUNER_AUDIO_MONO 0 /* LL */
77*4882a593Smuzhiyun #define TUNER_AUDIO_STEREO 1 /* LR */
78*4882a593Smuzhiyun #define TUNER_AUDIO_LANG1 2 /* LL */
79*4882a593Smuzhiyun #define TUNER_AUDIO_LANG2 3 /* RR */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define SAA717X_NTSC_WIDTH (704)
82*4882a593Smuzhiyun #define SAA717X_NTSC_HEIGHT (480)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
85*4882a593Smuzhiyun
saa717x_write(struct v4l2_subdev * sd,u32 reg,u32 value)86*4882a593Smuzhiyun static int saa717x_write(struct v4l2_subdev *sd, u32 reg, u32 value)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
89*4882a593Smuzhiyun struct i2c_adapter *adap = client->adapter;
90*4882a593Smuzhiyun int fw_addr = reg == 0x454 || (reg >= 0x464 && reg <= 0x478) || reg == 0x480 || reg == 0x488;
91*4882a593Smuzhiyun unsigned char mm1[6];
92*4882a593Smuzhiyun struct i2c_msg msg;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun msg.flags = 0;
95*4882a593Smuzhiyun msg.addr = client->addr;
96*4882a593Smuzhiyun mm1[0] = (reg >> 8) & 0xff;
97*4882a593Smuzhiyun mm1[1] = reg & 0xff;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (fw_addr) {
100*4882a593Smuzhiyun mm1[4] = (value >> 16) & 0xff;
101*4882a593Smuzhiyun mm1[3] = (value >> 8) & 0xff;
102*4882a593Smuzhiyun mm1[2] = value & 0xff;
103*4882a593Smuzhiyun } else {
104*4882a593Smuzhiyun mm1[2] = value & 0xff;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun msg.len = fw_addr ? 5 : 3; /* Long Registers have *only* three bytes! */
107*4882a593Smuzhiyun msg.buf = mm1;
108*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "wrote: reg 0x%03x=%08x\n", reg, value);
109*4882a593Smuzhiyun return i2c_transfer(adap, &msg, 1) == 1;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
saa717x_write_regs(struct v4l2_subdev * sd,u32 * data)112*4882a593Smuzhiyun static void saa717x_write_regs(struct v4l2_subdev *sd, u32 *data)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun while (data[0] || data[1]) {
115*4882a593Smuzhiyun saa717x_write(sd, data[0], data[1]);
116*4882a593Smuzhiyun data += 2;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
saa717x_read(struct v4l2_subdev * sd,u32 reg)120*4882a593Smuzhiyun static u32 saa717x_read(struct v4l2_subdev *sd, u32 reg)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
123*4882a593Smuzhiyun struct i2c_adapter *adap = client->adapter;
124*4882a593Smuzhiyun int fw_addr = (reg >= 0x404 && reg <= 0x4b8) || reg == 0x528;
125*4882a593Smuzhiyun unsigned char mm1[2];
126*4882a593Smuzhiyun unsigned char mm2[4] = { 0, 0, 0, 0 };
127*4882a593Smuzhiyun struct i2c_msg msgs[2];
128*4882a593Smuzhiyun u32 value;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun msgs[0].flags = 0;
131*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
132*4882a593Smuzhiyun msgs[0].addr = msgs[1].addr = client->addr;
133*4882a593Smuzhiyun mm1[0] = (reg >> 8) & 0xff;
134*4882a593Smuzhiyun mm1[1] = reg & 0xff;
135*4882a593Smuzhiyun msgs[0].len = 2;
136*4882a593Smuzhiyun msgs[0].buf = mm1;
137*4882a593Smuzhiyun msgs[1].len = fw_addr ? 3 : 1; /* Multibyte Registers contains *only* 3 bytes */
138*4882a593Smuzhiyun msgs[1].buf = mm2;
139*4882a593Smuzhiyun i2c_transfer(adap, msgs, 2);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (fw_addr)
142*4882a593Smuzhiyun value = (mm2[2] << 16) | (mm2[1] << 8) | mm2[0];
143*4882a593Smuzhiyun else
144*4882a593Smuzhiyun value = mm2[0];
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "read: reg 0x%03x=0x%08x\n", reg, value);
147*4882a593Smuzhiyun return value;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static u32 reg_init_initialize[] =
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun /* from linux driver */
155*4882a593Smuzhiyun 0x101, 0x008, /* Increment delay */
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun 0x103, 0x000, /* Analog input control 2 */
158*4882a593Smuzhiyun 0x104, 0x090, /* Analog input control 3 */
159*4882a593Smuzhiyun 0x105, 0x090, /* Analog input control 4 */
160*4882a593Smuzhiyun 0x106, 0x0eb, /* Horizontal sync start */
161*4882a593Smuzhiyun 0x107, 0x0e0, /* Horizontal sync stop */
162*4882a593Smuzhiyun 0x109, 0x055, /* Luminance control */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun 0x10f, 0x02a, /* Chroma gain control */
165*4882a593Smuzhiyun 0x110, 0x000, /* Chroma control 2 */
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun 0x114, 0x045, /* analog/ADC */
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun 0x118, 0x040, /* RAW data gain */
170*4882a593Smuzhiyun 0x119, 0x080, /* RAW data offset */
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun 0x044, 0x000, /* VBI horizontal input window start (L) TASK A */
173*4882a593Smuzhiyun 0x045, 0x000, /* VBI horizontal input window start (H) TASK A */
174*4882a593Smuzhiyun 0x046, 0x0cf, /* VBI horizontal input window stop (L) TASK A */
175*4882a593Smuzhiyun 0x047, 0x002, /* VBI horizontal input window stop (H) TASK A */
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun 0x049, 0x000, /* VBI vertical input window start (H) TASK A */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun 0x04c, 0x0d0, /* VBI horizontal output length (L) TASK A */
180*4882a593Smuzhiyun 0x04d, 0x002, /* VBI horizontal output length (H) TASK A */
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun 0x064, 0x080, /* Lumina brightness TASK A */
183*4882a593Smuzhiyun 0x065, 0x040, /* Luminance contrast TASK A */
184*4882a593Smuzhiyun 0x066, 0x040, /* Chroma saturation TASK A */
185*4882a593Smuzhiyun /* 067H: Reserved */
186*4882a593Smuzhiyun 0x068, 0x000, /* VBI horizontal scaling increment (L) TASK A */
187*4882a593Smuzhiyun 0x069, 0x004, /* VBI horizontal scaling increment (H) TASK A */
188*4882a593Smuzhiyun 0x06a, 0x000, /* VBI phase offset TASK A */
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun 0x06e, 0x000, /* Horizontal phase offset Luma TASK A */
191*4882a593Smuzhiyun 0x06f, 0x000, /* Horizontal phase offset Chroma TASK A */
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun 0x072, 0x000, /* Vertical filter mode TASK A */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun 0x084, 0x000, /* VBI horizontal input window start (L) TAKS B */
196*4882a593Smuzhiyun 0x085, 0x000, /* VBI horizontal input window start (H) TAKS B */
197*4882a593Smuzhiyun 0x086, 0x0cf, /* VBI horizontal input window stop (L) TAKS B */
198*4882a593Smuzhiyun 0x087, 0x002, /* VBI horizontal input window stop (H) TAKS B */
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun 0x089, 0x000, /* VBI vertical input window start (H) TAKS B */
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun 0x08c, 0x0d0, /* VBI horizontal output length (L) TASK B */
203*4882a593Smuzhiyun 0x08d, 0x002, /* VBI horizontal output length (H) TASK B */
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun 0x0a4, 0x080, /* Lumina brightness TASK B */
206*4882a593Smuzhiyun 0x0a5, 0x040, /* Luminance contrast TASK B */
207*4882a593Smuzhiyun 0x0a6, 0x040, /* Chroma saturation TASK B */
208*4882a593Smuzhiyun /* 0A7H reserved */
209*4882a593Smuzhiyun 0x0a8, 0x000, /* VBI horizontal scaling increment (L) TASK B */
210*4882a593Smuzhiyun 0x0a9, 0x004, /* VBI horizontal scaling increment (H) TASK B */
211*4882a593Smuzhiyun 0x0aa, 0x000, /* VBI phase offset TASK B */
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun 0x0ae, 0x000, /* Horizontal phase offset Luma TASK B */
214*4882a593Smuzhiyun 0x0af, 0x000, /*Horizontal phase offset Chroma TASK B */
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun 0x0b2, 0x000, /* Vertical filter mode TASK B */
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun 0x00c, 0x000, /* Start point GREEN path */
219*4882a593Smuzhiyun 0x00d, 0x000, /* Start point BLUE path */
220*4882a593Smuzhiyun 0x00e, 0x000, /* Start point RED path */
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun 0x010, 0x010, /* GREEN path gamma curve --- */
223*4882a593Smuzhiyun 0x011, 0x020,
224*4882a593Smuzhiyun 0x012, 0x030,
225*4882a593Smuzhiyun 0x013, 0x040,
226*4882a593Smuzhiyun 0x014, 0x050,
227*4882a593Smuzhiyun 0x015, 0x060,
228*4882a593Smuzhiyun 0x016, 0x070,
229*4882a593Smuzhiyun 0x017, 0x080,
230*4882a593Smuzhiyun 0x018, 0x090,
231*4882a593Smuzhiyun 0x019, 0x0a0,
232*4882a593Smuzhiyun 0x01a, 0x0b0,
233*4882a593Smuzhiyun 0x01b, 0x0c0,
234*4882a593Smuzhiyun 0x01c, 0x0d0,
235*4882a593Smuzhiyun 0x01d, 0x0e0,
236*4882a593Smuzhiyun 0x01e, 0x0f0,
237*4882a593Smuzhiyun 0x01f, 0x0ff, /* --- GREEN path gamma curve */
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun 0x020, 0x010, /* BLUE path gamma curve --- */
240*4882a593Smuzhiyun 0x021, 0x020,
241*4882a593Smuzhiyun 0x022, 0x030,
242*4882a593Smuzhiyun 0x023, 0x040,
243*4882a593Smuzhiyun 0x024, 0x050,
244*4882a593Smuzhiyun 0x025, 0x060,
245*4882a593Smuzhiyun 0x026, 0x070,
246*4882a593Smuzhiyun 0x027, 0x080,
247*4882a593Smuzhiyun 0x028, 0x090,
248*4882a593Smuzhiyun 0x029, 0x0a0,
249*4882a593Smuzhiyun 0x02a, 0x0b0,
250*4882a593Smuzhiyun 0x02b, 0x0c0,
251*4882a593Smuzhiyun 0x02c, 0x0d0,
252*4882a593Smuzhiyun 0x02d, 0x0e0,
253*4882a593Smuzhiyun 0x02e, 0x0f0,
254*4882a593Smuzhiyun 0x02f, 0x0ff, /* --- BLUE path gamma curve */
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun 0x030, 0x010, /* RED path gamma curve --- */
257*4882a593Smuzhiyun 0x031, 0x020,
258*4882a593Smuzhiyun 0x032, 0x030,
259*4882a593Smuzhiyun 0x033, 0x040,
260*4882a593Smuzhiyun 0x034, 0x050,
261*4882a593Smuzhiyun 0x035, 0x060,
262*4882a593Smuzhiyun 0x036, 0x070,
263*4882a593Smuzhiyun 0x037, 0x080,
264*4882a593Smuzhiyun 0x038, 0x090,
265*4882a593Smuzhiyun 0x039, 0x0a0,
266*4882a593Smuzhiyun 0x03a, 0x0b0,
267*4882a593Smuzhiyun 0x03b, 0x0c0,
268*4882a593Smuzhiyun 0x03c, 0x0d0,
269*4882a593Smuzhiyun 0x03d, 0x0e0,
270*4882a593Smuzhiyun 0x03e, 0x0f0,
271*4882a593Smuzhiyun 0x03f, 0x0ff, /* --- RED path gamma curve */
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun 0x109, 0x085, /* Luminance control */
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /**** from app start ****/
276*4882a593Smuzhiyun 0x584, 0x000, /* AGC gain control */
277*4882a593Smuzhiyun 0x585, 0x000, /* Program count */
278*4882a593Smuzhiyun 0x586, 0x003, /* Status reset */
279*4882a593Smuzhiyun 0x588, 0x0ff, /* Number of audio samples (L) */
280*4882a593Smuzhiyun 0x589, 0x00f, /* Number of audio samples (M) */
281*4882a593Smuzhiyun 0x58a, 0x000, /* Number of audio samples (H) */
282*4882a593Smuzhiyun 0x58b, 0x000, /* Audio select */
283*4882a593Smuzhiyun 0x58c, 0x010, /* Audio channel assign1 */
284*4882a593Smuzhiyun 0x58d, 0x032, /* Audio channel assign2 */
285*4882a593Smuzhiyun 0x58e, 0x054, /* Audio channel assign3 */
286*4882a593Smuzhiyun 0x58f, 0x023, /* Audio format */
287*4882a593Smuzhiyun 0x590, 0x000, /* SIF control */
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun 0x595, 0x000, /* ?? */
290*4882a593Smuzhiyun 0x596, 0x000, /* ?? */
291*4882a593Smuzhiyun 0x597, 0x000, /* ?? */
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun 0x464, 0x00, /* Digital input crossbar1 */
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun 0x46c, 0xbbbb10, /* Digital output selection1-3 */
296*4882a593Smuzhiyun 0x470, 0x101010, /* Digital output selection4-6 */
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun 0x478, 0x00, /* Sound feature control */
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun 0x474, 0x18, /* Softmute control */
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun 0x454, 0x0425b9, /* Sound Easy programming(reset) */
303*4882a593Smuzhiyun 0x454, 0x042539, /* Sound Easy programming(reset) */
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /**** common setting( of DVD play, including scaler commands) ****/
307*4882a593Smuzhiyun 0x042, 0x003, /* Data path configuration for VBI (TASK A) */
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun 0x082, 0x003, /* Data path configuration for VBI (TASK B) */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun 0x108, 0x0f8, /* Sync control */
312*4882a593Smuzhiyun 0x2a9, 0x0fd, /* ??? */
313*4882a593Smuzhiyun 0x102, 0x089, /* select video input "mode 9" */
314*4882a593Smuzhiyun 0x111, 0x000, /* Mode/delay control */
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun 0x10e, 0x00a, /* Chroma control 1 */
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun 0x594, 0x002, /* SIF, analog I/O select */
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun 0x454, 0x0425b9, /* Sound */
321*4882a593Smuzhiyun 0x454, 0x042539,
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun 0x111, 0x000,
324*4882a593Smuzhiyun 0x10e, 0x00a,
325*4882a593Smuzhiyun 0x464, 0x000,
326*4882a593Smuzhiyun 0x300, 0x000,
327*4882a593Smuzhiyun 0x301, 0x006,
328*4882a593Smuzhiyun 0x302, 0x000,
329*4882a593Smuzhiyun 0x303, 0x006,
330*4882a593Smuzhiyun 0x308, 0x040,
331*4882a593Smuzhiyun 0x309, 0x000,
332*4882a593Smuzhiyun 0x30a, 0x000,
333*4882a593Smuzhiyun 0x30b, 0x000,
334*4882a593Smuzhiyun 0x000, 0x002,
335*4882a593Smuzhiyun 0x001, 0x000,
336*4882a593Smuzhiyun 0x002, 0x000,
337*4882a593Smuzhiyun 0x003, 0x000,
338*4882a593Smuzhiyun 0x004, 0x033,
339*4882a593Smuzhiyun 0x040, 0x01d,
340*4882a593Smuzhiyun 0x041, 0x001,
341*4882a593Smuzhiyun 0x042, 0x004,
342*4882a593Smuzhiyun 0x043, 0x000,
343*4882a593Smuzhiyun 0x080, 0x01e,
344*4882a593Smuzhiyun 0x081, 0x001,
345*4882a593Smuzhiyun 0x082, 0x004,
346*4882a593Smuzhiyun 0x083, 0x000,
347*4882a593Smuzhiyun 0x190, 0x018,
348*4882a593Smuzhiyun 0x115, 0x000,
349*4882a593Smuzhiyun 0x116, 0x012,
350*4882a593Smuzhiyun 0x117, 0x018,
351*4882a593Smuzhiyun 0x04a, 0x011,
352*4882a593Smuzhiyun 0x08a, 0x011,
353*4882a593Smuzhiyun 0x04b, 0x000,
354*4882a593Smuzhiyun 0x08b, 0x000,
355*4882a593Smuzhiyun 0x048, 0x000,
356*4882a593Smuzhiyun 0x088, 0x000,
357*4882a593Smuzhiyun 0x04e, 0x012,
358*4882a593Smuzhiyun 0x08e, 0x012,
359*4882a593Smuzhiyun 0x058, 0x012,
360*4882a593Smuzhiyun 0x098, 0x012,
361*4882a593Smuzhiyun 0x059, 0x000,
362*4882a593Smuzhiyun 0x099, 0x000,
363*4882a593Smuzhiyun 0x05a, 0x003,
364*4882a593Smuzhiyun 0x09a, 0x003,
365*4882a593Smuzhiyun 0x05b, 0x001,
366*4882a593Smuzhiyun 0x09b, 0x001,
367*4882a593Smuzhiyun 0x054, 0x008,
368*4882a593Smuzhiyun 0x094, 0x008,
369*4882a593Smuzhiyun 0x055, 0x000,
370*4882a593Smuzhiyun 0x095, 0x000,
371*4882a593Smuzhiyun 0x056, 0x0c7,
372*4882a593Smuzhiyun 0x096, 0x0c7,
373*4882a593Smuzhiyun 0x057, 0x002,
374*4882a593Smuzhiyun 0x097, 0x002,
375*4882a593Smuzhiyun 0x0ff, 0x0ff,
376*4882a593Smuzhiyun 0x060, 0x001,
377*4882a593Smuzhiyun 0x0a0, 0x001,
378*4882a593Smuzhiyun 0x061, 0x000,
379*4882a593Smuzhiyun 0x0a1, 0x000,
380*4882a593Smuzhiyun 0x062, 0x000,
381*4882a593Smuzhiyun 0x0a2, 0x000,
382*4882a593Smuzhiyun 0x063, 0x000,
383*4882a593Smuzhiyun 0x0a3, 0x000,
384*4882a593Smuzhiyun 0x070, 0x000,
385*4882a593Smuzhiyun 0x0b0, 0x000,
386*4882a593Smuzhiyun 0x071, 0x004,
387*4882a593Smuzhiyun 0x0b1, 0x004,
388*4882a593Smuzhiyun 0x06c, 0x0e9,
389*4882a593Smuzhiyun 0x0ac, 0x0e9,
390*4882a593Smuzhiyun 0x06d, 0x003,
391*4882a593Smuzhiyun 0x0ad, 0x003,
392*4882a593Smuzhiyun 0x05c, 0x0d0,
393*4882a593Smuzhiyun 0x09c, 0x0d0,
394*4882a593Smuzhiyun 0x05d, 0x002,
395*4882a593Smuzhiyun 0x09d, 0x002,
396*4882a593Smuzhiyun 0x05e, 0x0f2,
397*4882a593Smuzhiyun 0x09e, 0x0f2,
398*4882a593Smuzhiyun 0x05f, 0x000,
399*4882a593Smuzhiyun 0x09f, 0x000,
400*4882a593Smuzhiyun 0x074, 0x000,
401*4882a593Smuzhiyun 0x0b4, 0x000,
402*4882a593Smuzhiyun 0x075, 0x000,
403*4882a593Smuzhiyun 0x0b5, 0x000,
404*4882a593Smuzhiyun 0x076, 0x000,
405*4882a593Smuzhiyun 0x0b6, 0x000,
406*4882a593Smuzhiyun 0x077, 0x000,
407*4882a593Smuzhiyun 0x0b7, 0x000,
408*4882a593Smuzhiyun 0x195, 0x008,
409*4882a593Smuzhiyun 0x0ff, 0x0ff,
410*4882a593Smuzhiyun 0x108, 0x0f8,
411*4882a593Smuzhiyun 0x111, 0x000,
412*4882a593Smuzhiyun 0x10e, 0x00a,
413*4882a593Smuzhiyun 0x2a9, 0x0fd,
414*4882a593Smuzhiyun 0x464, 0x001,
415*4882a593Smuzhiyun 0x454, 0x042135,
416*4882a593Smuzhiyun 0x598, 0x0e7,
417*4882a593Smuzhiyun 0x599, 0x07d,
418*4882a593Smuzhiyun 0x59a, 0x018,
419*4882a593Smuzhiyun 0x59c, 0x066,
420*4882a593Smuzhiyun 0x59d, 0x090,
421*4882a593Smuzhiyun 0x59e, 0x001,
422*4882a593Smuzhiyun 0x584, 0x000,
423*4882a593Smuzhiyun 0x585, 0x000,
424*4882a593Smuzhiyun 0x586, 0x003,
425*4882a593Smuzhiyun 0x588, 0x0ff,
426*4882a593Smuzhiyun 0x589, 0x00f,
427*4882a593Smuzhiyun 0x58a, 0x000,
428*4882a593Smuzhiyun 0x58b, 0x000,
429*4882a593Smuzhiyun 0x58c, 0x010,
430*4882a593Smuzhiyun 0x58d, 0x032,
431*4882a593Smuzhiyun 0x58e, 0x054,
432*4882a593Smuzhiyun 0x58f, 0x023,
433*4882a593Smuzhiyun 0x590, 0x000,
434*4882a593Smuzhiyun 0x595, 0x000,
435*4882a593Smuzhiyun 0x596, 0x000,
436*4882a593Smuzhiyun 0x597, 0x000,
437*4882a593Smuzhiyun 0x464, 0x000,
438*4882a593Smuzhiyun 0x46c, 0xbbbb10,
439*4882a593Smuzhiyun 0x470, 0x101010,
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun 0x478, 0x000,
443*4882a593Smuzhiyun 0x474, 0x018,
444*4882a593Smuzhiyun 0x454, 0x042135,
445*4882a593Smuzhiyun 0x598, 0x0e7,
446*4882a593Smuzhiyun 0x599, 0x07d,
447*4882a593Smuzhiyun 0x59a, 0x018,
448*4882a593Smuzhiyun 0x59c, 0x066,
449*4882a593Smuzhiyun 0x59d, 0x090,
450*4882a593Smuzhiyun 0x59e, 0x001,
451*4882a593Smuzhiyun 0x584, 0x000,
452*4882a593Smuzhiyun 0x585, 0x000,
453*4882a593Smuzhiyun 0x586, 0x003,
454*4882a593Smuzhiyun 0x588, 0x0ff,
455*4882a593Smuzhiyun 0x589, 0x00f,
456*4882a593Smuzhiyun 0x58a, 0x000,
457*4882a593Smuzhiyun 0x58b, 0x000,
458*4882a593Smuzhiyun 0x58c, 0x010,
459*4882a593Smuzhiyun 0x58d, 0x032,
460*4882a593Smuzhiyun 0x58e, 0x054,
461*4882a593Smuzhiyun 0x58f, 0x023,
462*4882a593Smuzhiyun 0x590, 0x000,
463*4882a593Smuzhiyun 0x595, 0x000,
464*4882a593Smuzhiyun 0x596, 0x000,
465*4882a593Smuzhiyun 0x597, 0x000,
466*4882a593Smuzhiyun 0x464, 0x000,
467*4882a593Smuzhiyun 0x46c, 0xbbbb10,
468*4882a593Smuzhiyun 0x470, 0x101010,
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun 0x478, 0x000,
471*4882a593Smuzhiyun 0x474, 0x018,
472*4882a593Smuzhiyun 0x454, 0x042135,
473*4882a593Smuzhiyun 0x598, 0x0e7,
474*4882a593Smuzhiyun 0x599, 0x07d,
475*4882a593Smuzhiyun 0x59a, 0x018,
476*4882a593Smuzhiyun 0x59c, 0x066,
477*4882a593Smuzhiyun 0x59d, 0x090,
478*4882a593Smuzhiyun 0x59e, 0x001,
479*4882a593Smuzhiyun 0x584, 0x000,
480*4882a593Smuzhiyun 0x585, 0x000,
481*4882a593Smuzhiyun 0x586, 0x003,
482*4882a593Smuzhiyun 0x588, 0x0ff,
483*4882a593Smuzhiyun 0x589, 0x00f,
484*4882a593Smuzhiyun 0x58a, 0x000,
485*4882a593Smuzhiyun 0x58b, 0x000,
486*4882a593Smuzhiyun 0x58c, 0x010,
487*4882a593Smuzhiyun 0x58d, 0x032,
488*4882a593Smuzhiyun 0x58e, 0x054,
489*4882a593Smuzhiyun 0x58f, 0x023,
490*4882a593Smuzhiyun 0x590, 0x000,
491*4882a593Smuzhiyun 0x595, 0x000,
492*4882a593Smuzhiyun 0x596, 0x000,
493*4882a593Smuzhiyun 0x597, 0x000,
494*4882a593Smuzhiyun 0x464, 0x000,
495*4882a593Smuzhiyun 0x46c, 0xbbbb10,
496*4882a593Smuzhiyun 0x470, 0x101010,
497*4882a593Smuzhiyun 0x478, 0x000,
498*4882a593Smuzhiyun 0x474, 0x018,
499*4882a593Smuzhiyun 0x454, 0x042135,
500*4882a593Smuzhiyun 0x193, 0x000,
501*4882a593Smuzhiyun 0x300, 0x000,
502*4882a593Smuzhiyun 0x301, 0x006,
503*4882a593Smuzhiyun 0x302, 0x000,
504*4882a593Smuzhiyun 0x303, 0x006,
505*4882a593Smuzhiyun 0x308, 0x040,
506*4882a593Smuzhiyun 0x309, 0x000,
507*4882a593Smuzhiyun 0x30a, 0x000,
508*4882a593Smuzhiyun 0x30b, 0x000,
509*4882a593Smuzhiyun 0x000, 0x002,
510*4882a593Smuzhiyun 0x001, 0x000,
511*4882a593Smuzhiyun 0x002, 0x000,
512*4882a593Smuzhiyun 0x003, 0x000,
513*4882a593Smuzhiyun 0x004, 0x033,
514*4882a593Smuzhiyun 0x040, 0x01d,
515*4882a593Smuzhiyun 0x041, 0x001,
516*4882a593Smuzhiyun 0x042, 0x004,
517*4882a593Smuzhiyun 0x043, 0x000,
518*4882a593Smuzhiyun 0x080, 0x01e,
519*4882a593Smuzhiyun 0x081, 0x001,
520*4882a593Smuzhiyun 0x082, 0x004,
521*4882a593Smuzhiyun 0x083, 0x000,
522*4882a593Smuzhiyun 0x190, 0x018,
523*4882a593Smuzhiyun 0x115, 0x000,
524*4882a593Smuzhiyun 0x116, 0x012,
525*4882a593Smuzhiyun 0x117, 0x018,
526*4882a593Smuzhiyun 0x04a, 0x011,
527*4882a593Smuzhiyun 0x08a, 0x011,
528*4882a593Smuzhiyun 0x04b, 0x000,
529*4882a593Smuzhiyun 0x08b, 0x000,
530*4882a593Smuzhiyun 0x048, 0x000,
531*4882a593Smuzhiyun 0x088, 0x000,
532*4882a593Smuzhiyun 0x04e, 0x012,
533*4882a593Smuzhiyun 0x08e, 0x012,
534*4882a593Smuzhiyun 0x058, 0x012,
535*4882a593Smuzhiyun 0x098, 0x012,
536*4882a593Smuzhiyun 0x059, 0x000,
537*4882a593Smuzhiyun 0x099, 0x000,
538*4882a593Smuzhiyun 0x05a, 0x003,
539*4882a593Smuzhiyun 0x09a, 0x003,
540*4882a593Smuzhiyun 0x05b, 0x001,
541*4882a593Smuzhiyun 0x09b, 0x001,
542*4882a593Smuzhiyun 0x054, 0x008,
543*4882a593Smuzhiyun 0x094, 0x008,
544*4882a593Smuzhiyun 0x055, 0x000,
545*4882a593Smuzhiyun 0x095, 0x000,
546*4882a593Smuzhiyun 0x056, 0x0c7,
547*4882a593Smuzhiyun 0x096, 0x0c7,
548*4882a593Smuzhiyun 0x057, 0x002,
549*4882a593Smuzhiyun 0x097, 0x002,
550*4882a593Smuzhiyun 0x060, 0x001,
551*4882a593Smuzhiyun 0x0a0, 0x001,
552*4882a593Smuzhiyun 0x061, 0x000,
553*4882a593Smuzhiyun 0x0a1, 0x000,
554*4882a593Smuzhiyun 0x062, 0x000,
555*4882a593Smuzhiyun 0x0a2, 0x000,
556*4882a593Smuzhiyun 0x063, 0x000,
557*4882a593Smuzhiyun 0x0a3, 0x000,
558*4882a593Smuzhiyun 0x070, 0x000,
559*4882a593Smuzhiyun 0x0b0, 0x000,
560*4882a593Smuzhiyun 0x071, 0x004,
561*4882a593Smuzhiyun 0x0b1, 0x004,
562*4882a593Smuzhiyun 0x06c, 0x0e9,
563*4882a593Smuzhiyun 0x0ac, 0x0e9,
564*4882a593Smuzhiyun 0x06d, 0x003,
565*4882a593Smuzhiyun 0x0ad, 0x003,
566*4882a593Smuzhiyun 0x05c, 0x0d0,
567*4882a593Smuzhiyun 0x09c, 0x0d0,
568*4882a593Smuzhiyun 0x05d, 0x002,
569*4882a593Smuzhiyun 0x09d, 0x002,
570*4882a593Smuzhiyun 0x05e, 0x0f2,
571*4882a593Smuzhiyun 0x09e, 0x0f2,
572*4882a593Smuzhiyun 0x05f, 0x000,
573*4882a593Smuzhiyun 0x09f, 0x000,
574*4882a593Smuzhiyun 0x074, 0x000,
575*4882a593Smuzhiyun 0x0b4, 0x000,
576*4882a593Smuzhiyun 0x075, 0x000,
577*4882a593Smuzhiyun 0x0b5, 0x000,
578*4882a593Smuzhiyun 0x076, 0x000,
579*4882a593Smuzhiyun 0x0b6, 0x000,
580*4882a593Smuzhiyun 0x077, 0x000,
581*4882a593Smuzhiyun 0x0b7, 0x000,
582*4882a593Smuzhiyun 0x195, 0x008,
583*4882a593Smuzhiyun 0x598, 0x0e7,
584*4882a593Smuzhiyun 0x599, 0x07d,
585*4882a593Smuzhiyun 0x59a, 0x018,
586*4882a593Smuzhiyun 0x59c, 0x066,
587*4882a593Smuzhiyun 0x59d, 0x090,
588*4882a593Smuzhiyun 0x59e, 0x001,
589*4882a593Smuzhiyun 0x584, 0x000,
590*4882a593Smuzhiyun 0x585, 0x000,
591*4882a593Smuzhiyun 0x586, 0x003,
592*4882a593Smuzhiyun 0x588, 0x0ff,
593*4882a593Smuzhiyun 0x589, 0x00f,
594*4882a593Smuzhiyun 0x58a, 0x000,
595*4882a593Smuzhiyun 0x58b, 0x000,
596*4882a593Smuzhiyun 0x58c, 0x010,
597*4882a593Smuzhiyun 0x58d, 0x032,
598*4882a593Smuzhiyun 0x58e, 0x054,
599*4882a593Smuzhiyun 0x58f, 0x023,
600*4882a593Smuzhiyun 0x590, 0x000,
601*4882a593Smuzhiyun 0x595, 0x000,
602*4882a593Smuzhiyun 0x596, 0x000,
603*4882a593Smuzhiyun 0x597, 0x000,
604*4882a593Smuzhiyun 0x464, 0x000,
605*4882a593Smuzhiyun 0x46c, 0xbbbb10,
606*4882a593Smuzhiyun 0x470, 0x101010,
607*4882a593Smuzhiyun 0x478, 0x000,
608*4882a593Smuzhiyun 0x474, 0x018,
609*4882a593Smuzhiyun 0x454, 0x042135,
610*4882a593Smuzhiyun 0x193, 0x0a6,
611*4882a593Smuzhiyun 0x108, 0x0f8,
612*4882a593Smuzhiyun 0x042, 0x003,
613*4882a593Smuzhiyun 0x082, 0x003,
614*4882a593Smuzhiyun 0x454, 0x0425b9,
615*4882a593Smuzhiyun 0x454, 0x042539,
616*4882a593Smuzhiyun 0x193, 0x000,
617*4882a593Smuzhiyun 0x193, 0x0a6,
618*4882a593Smuzhiyun 0x464, 0x000,
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun 0, 0
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* Tuner */
624*4882a593Smuzhiyun static u32 reg_init_tuner_input[] = {
625*4882a593Smuzhiyun 0x108, 0x0f8, /* Sync control */
626*4882a593Smuzhiyun 0x111, 0x000, /* Mode/delay control */
627*4882a593Smuzhiyun 0x10e, 0x00a, /* Chroma control 1 */
628*4882a593Smuzhiyun 0, 0
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* Composite */
632*4882a593Smuzhiyun static u32 reg_init_composite_input[] = {
633*4882a593Smuzhiyun 0x108, 0x0e8, /* Sync control */
634*4882a593Smuzhiyun 0x111, 0x000, /* Mode/delay control */
635*4882a593Smuzhiyun 0x10e, 0x04a, /* Chroma control 1 */
636*4882a593Smuzhiyun 0, 0
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* S-Video */
640*4882a593Smuzhiyun static u32 reg_init_svideo_input[] = {
641*4882a593Smuzhiyun 0x108, 0x0e8, /* Sync control */
642*4882a593Smuzhiyun 0x111, 0x000, /* Mode/delay control */
643*4882a593Smuzhiyun 0x10e, 0x04a, /* Chroma control 1 */
644*4882a593Smuzhiyun 0, 0
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static u32 reg_set_audio_template[4][2] =
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun { /* for MONO
650*4882a593Smuzhiyun tadachi 6/29 DMA audio output select?
651*4882a593Smuzhiyun Register 0x46c
652*4882a593Smuzhiyun 7-4: DMA2, 3-0: DMA1 ch. DMA4, DMA3 DMA2, DMA1
653*4882a593Smuzhiyun 0: MAIN left, 1: MAIN right
654*4882a593Smuzhiyun 2: AUX1 left, 3: AUX1 right
655*4882a593Smuzhiyun 4: AUX2 left, 5: AUX2 right
656*4882a593Smuzhiyun 6: DPL left, 7: DPL right
657*4882a593Smuzhiyun 8: DPL center, 9: DPL surround
658*4882a593Smuzhiyun A: monitor output, B: digital sense */
659*4882a593Smuzhiyun 0xbbbb00,
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* tadachi 6/29 DAC and I2S output select?
662*4882a593Smuzhiyun Register 0x470
663*4882a593Smuzhiyun 7-4:DAC right ch. 3-0:DAC left ch.
664*4882a593Smuzhiyun I2S1 right,left I2S2 right,left */
665*4882a593Smuzhiyun 0x00,
666*4882a593Smuzhiyun },
667*4882a593Smuzhiyun { /* for STEREO */
668*4882a593Smuzhiyun 0xbbbb10, 0x101010,
669*4882a593Smuzhiyun },
670*4882a593Smuzhiyun { /* for LANG1 */
671*4882a593Smuzhiyun 0xbbbb00, 0x00,
672*4882a593Smuzhiyun },
673*4882a593Smuzhiyun { /* for LANG2/SAP */
674*4882a593Smuzhiyun 0xbbbb11, 0x111111,
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* Get detected audio flags (from saa7134 driver) */
get_inf_dev_status(struct v4l2_subdev * sd,int * dual_flag,int * stereo_flag)680*4882a593Smuzhiyun static void get_inf_dev_status(struct v4l2_subdev *sd,
681*4882a593Smuzhiyun int *dual_flag, int *stereo_flag)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun u32 reg_data3;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun static char *stdres[0x20] = {
686*4882a593Smuzhiyun [0x00] = "no standard detected",
687*4882a593Smuzhiyun [0x01] = "B/G (in progress)",
688*4882a593Smuzhiyun [0x02] = "D/K (in progress)",
689*4882a593Smuzhiyun [0x03] = "M (in progress)",
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun [0x04] = "B/G A2",
692*4882a593Smuzhiyun [0x05] = "B/G NICAM",
693*4882a593Smuzhiyun [0x06] = "D/K A2 (1)",
694*4882a593Smuzhiyun [0x07] = "D/K A2 (2)",
695*4882a593Smuzhiyun [0x08] = "D/K A2 (3)",
696*4882a593Smuzhiyun [0x09] = "D/K NICAM",
697*4882a593Smuzhiyun [0x0a] = "L NICAM",
698*4882a593Smuzhiyun [0x0b] = "I NICAM",
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun [0x0c] = "M Korea",
701*4882a593Smuzhiyun [0x0d] = "M BTSC ",
702*4882a593Smuzhiyun [0x0e] = "M EIAJ",
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun [0x0f] = "FM radio / IF 10.7 / 50 deemp",
705*4882a593Smuzhiyun [0x10] = "FM radio / IF 10.7 / 75 deemp",
706*4882a593Smuzhiyun [0x11] = "FM radio / IF sel / 50 deemp",
707*4882a593Smuzhiyun [0x12] = "FM radio / IF sel / 75 deemp",
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun [0x13 ... 0x1e] = "unknown",
710*4882a593Smuzhiyun [0x1f] = "??? [in progress]",
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun *dual_flag = *stereo_flag = 0;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* (demdec status: 0x528) */
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* read current status */
719*4882a593Smuzhiyun reg_data3 = saa717x_read(sd, 0x0528);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "tvaudio thread status: 0x%x [%s%s%s]\n",
722*4882a593Smuzhiyun reg_data3, stdres[reg_data3 & 0x1f],
723*4882a593Smuzhiyun (reg_data3 & 0x000020) ? ",stereo" : "",
724*4882a593Smuzhiyun (reg_data3 & 0x000040) ? ",dual" : "");
725*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "detailed status: "
726*4882a593Smuzhiyun "%s#%s#%s#%s#%s#%s#%s#%s#%s#%s#%s#%s#%s#%s\n",
727*4882a593Smuzhiyun (reg_data3 & 0x000080) ? " A2/EIAJ pilot tone " : "",
728*4882a593Smuzhiyun (reg_data3 & 0x000100) ? " A2/EIAJ dual " : "",
729*4882a593Smuzhiyun (reg_data3 & 0x000200) ? " A2/EIAJ stereo " : "",
730*4882a593Smuzhiyun (reg_data3 & 0x000400) ? " A2/EIAJ noise mute " : "",
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun (reg_data3 & 0x000800) ? " BTSC/FM radio pilot " : "",
733*4882a593Smuzhiyun (reg_data3 & 0x001000) ? " SAP carrier " : "",
734*4882a593Smuzhiyun (reg_data3 & 0x002000) ? " BTSC stereo noise mute " : "",
735*4882a593Smuzhiyun (reg_data3 & 0x004000) ? " SAP noise mute " : "",
736*4882a593Smuzhiyun (reg_data3 & 0x008000) ? " VDSP " : "",
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun (reg_data3 & 0x010000) ? " NICST " : "",
739*4882a593Smuzhiyun (reg_data3 & 0x020000) ? " NICDU " : "",
740*4882a593Smuzhiyun (reg_data3 & 0x040000) ? " NICAM muted " : "",
741*4882a593Smuzhiyun (reg_data3 & 0x080000) ? " NICAM reserve sound " : "",
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun (reg_data3 & 0x100000) ? " init done " : "");
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (reg_data3 & 0x000220) {
746*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "ST!!!\n");
747*4882a593Smuzhiyun *stereo_flag = 1;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (reg_data3 & 0x000140) {
751*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "DUAL!!!\n");
752*4882a593Smuzhiyun *dual_flag = 1;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* regs write to set audio mode */
set_audio_mode(struct v4l2_subdev * sd,int audio_mode)757*4882a593Smuzhiyun static void set_audio_mode(struct v4l2_subdev *sd, int audio_mode)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "writing registers to set audio mode by set %d\n",
760*4882a593Smuzhiyun audio_mode);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun saa717x_write(sd, 0x46c, reg_set_audio_template[audio_mode][0]);
763*4882a593Smuzhiyun saa717x_write(sd, 0x470, reg_set_audio_template[audio_mode][1]);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* write regs to set audio volume, bass and treble */
set_audio_regs(struct v4l2_subdev * sd,struct saa717x_state * decoder)767*4882a593Smuzhiyun static int set_audio_regs(struct v4l2_subdev *sd,
768*4882a593Smuzhiyun struct saa717x_state *decoder)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun u8 mute = 0xac; /* -84 dB */
771*4882a593Smuzhiyun u32 val;
772*4882a593Smuzhiyun unsigned int work_l, work_r;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* set SIF analog I/O select */
775*4882a593Smuzhiyun saa717x_write(sd, 0x0594, decoder->audio_input);
776*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "set audio input %d\n",
777*4882a593Smuzhiyun decoder->audio_input);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* normalize ( 65535 to 0 -> 24 to -40 (not -84)) */
780*4882a593Smuzhiyun work_l = (min(65536 - decoder->audio_main_balance, 32768) * decoder->audio_main_volume) / 32768;
781*4882a593Smuzhiyun work_r = (min(decoder->audio_main_balance, (u16)32768) * decoder->audio_main_volume) / 32768;
782*4882a593Smuzhiyun decoder->audio_main_vol_l = (long)work_l * (24 - (-40)) / 65535 - 40;
783*4882a593Smuzhiyun decoder->audio_main_vol_r = (long)work_r * (24 - (-40)) / 65535 - 40;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* set main volume */
786*4882a593Smuzhiyun /* main volume L[7-0],R[7-0],0x00 24=24dB,-83dB, -84(mute) */
787*4882a593Smuzhiyun /* def:0dB->6dB(MPG600GR) */
788*4882a593Smuzhiyun /* if mute is on, set mute */
789*4882a593Smuzhiyun if (decoder->audio_main_mute) {
790*4882a593Smuzhiyun val = mute | (mute << 8);
791*4882a593Smuzhiyun } else {
792*4882a593Smuzhiyun val = (u8)decoder->audio_main_vol_l |
793*4882a593Smuzhiyun ((u8)decoder->audio_main_vol_r << 8);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun saa717x_write(sd, 0x480, val);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* set bass and treble */
799*4882a593Smuzhiyun val = decoder->audio_main_bass & 0x1f;
800*4882a593Smuzhiyun val |= (decoder->audio_main_treble & 0x1f) << 5;
801*4882a593Smuzhiyun saa717x_write(sd, 0x488, val);
802*4882a593Smuzhiyun return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /********** scaling staff ***********/
set_h_prescale(struct v4l2_subdev * sd,int task,int prescale)806*4882a593Smuzhiyun static void set_h_prescale(struct v4l2_subdev *sd,
807*4882a593Smuzhiyun int task, int prescale)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun static const struct {
810*4882a593Smuzhiyun int xpsc;
811*4882a593Smuzhiyun int xacl;
812*4882a593Smuzhiyun int xc2_1;
813*4882a593Smuzhiyun int xdcg;
814*4882a593Smuzhiyun int vpfy;
815*4882a593Smuzhiyun } vals[] = {
816*4882a593Smuzhiyun /* XPSC XACL XC2_1 XDCG VPFY */
817*4882a593Smuzhiyun { 1, 0, 0, 0, 0 },
818*4882a593Smuzhiyun { 2, 2, 1, 2, 2 },
819*4882a593Smuzhiyun { 3, 4, 1, 3, 2 },
820*4882a593Smuzhiyun { 4, 8, 1, 4, 2 },
821*4882a593Smuzhiyun { 5, 8, 1, 4, 2 },
822*4882a593Smuzhiyun { 6, 8, 1, 4, 3 },
823*4882a593Smuzhiyun { 7, 8, 1, 4, 3 },
824*4882a593Smuzhiyun { 8, 15, 0, 4, 3 },
825*4882a593Smuzhiyun { 9, 15, 0, 4, 3 },
826*4882a593Smuzhiyun { 10, 16, 1, 5, 3 },
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun static const int count = ARRAY_SIZE(vals);
829*4882a593Smuzhiyun int i, task_shift;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun task_shift = task * 0x40;
832*4882a593Smuzhiyun for (i = 0; i < count; i++)
833*4882a593Smuzhiyun if (vals[i].xpsc == prescale)
834*4882a593Smuzhiyun break;
835*4882a593Smuzhiyun if (i == count)
836*4882a593Smuzhiyun return;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* horizontal prescaling */
839*4882a593Smuzhiyun saa717x_write(sd, 0x60 + task_shift, vals[i].xpsc);
840*4882a593Smuzhiyun /* accumulation length */
841*4882a593Smuzhiyun saa717x_write(sd, 0x61 + task_shift, vals[i].xacl);
842*4882a593Smuzhiyun /* level control */
843*4882a593Smuzhiyun saa717x_write(sd, 0x62 + task_shift,
844*4882a593Smuzhiyun (vals[i].xc2_1 << 3) | vals[i].xdcg);
845*4882a593Smuzhiyun /*FIR prefilter control */
846*4882a593Smuzhiyun saa717x_write(sd, 0x63 + task_shift,
847*4882a593Smuzhiyun (vals[i].vpfy << 2) | vals[i].vpfy);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /********** scaling staff ***********/
set_v_scale(struct v4l2_subdev * sd,int task,int yscale)851*4882a593Smuzhiyun static void set_v_scale(struct v4l2_subdev *sd, int task, int yscale)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun int task_shift;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun task_shift = task * 0x40;
856*4882a593Smuzhiyun /* Vertical scaling ratio (LOW) */
857*4882a593Smuzhiyun saa717x_write(sd, 0x70 + task_shift, yscale & 0xff);
858*4882a593Smuzhiyun /* Vertical scaling ratio (HI) */
859*4882a593Smuzhiyun saa717x_write(sd, 0x71 + task_shift, yscale >> 8);
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
saa717x_s_ctrl(struct v4l2_ctrl * ctrl)862*4882a593Smuzhiyun static int saa717x_s_ctrl(struct v4l2_ctrl *ctrl)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun struct v4l2_subdev *sd = to_sd(ctrl);
865*4882a593Smuzhiyun struct saa717x_state *state = to_state(sd);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun switch (ctrl->id) {
868*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
869*4882a593Smuzhiyun saa717x_write(sd, 0x10a, ctrl->val);
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
873*4882a593Smuzhiyun saa717x_write(sd, 0x10b, ctrl->val);
874*4882a593Smuzhiyun return 0;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun case V4L2_CID_SATURATION:
877*4882a593Smuzhiyun saa717x_write(sd, 0x10c, ctrl->val);
878*4882a593Smuzhiyun return 0;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun case V4L2_CID_HUE:
881*4882a593Smuzhiyun saa717x_write(sd, 0x10d, ctrl->val);
882*4882a593Smuzhiyun return 0;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun case V4L2_CID_AUDIO_MUTE:
885*4882a593Smuzhiyun state->audio_main_mute = ctrl->val;
886*4882a593Smuzhiyun break;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun case V4L2_CID_AUDIO_VOLUME:
889*4882a593Smuzhiyun state->audio_main_volume = ctrl->val;
890*4882a593Smuzhiyun break;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun case V4L2_CID_AUDIO_BALANCE:
893*4882a593Smuzhiyun state->audio_main_balance = ctrl->val;
894*4882a593Smuzhiyun break;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun case V4L2_CID_AUDIO_TREBLE:
897*4882a593Smuzhiyun state->audio_main_treble = ctrl->val;
898*4882a593Smuzhiyun break;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun case V4L2_CID_AUDIO_BASS:
901*4882a593Smuzhiyun state->audio_main_bass = ctrl->val;
902*4882a593Smuzhiyun break;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun default:
905*4882a593Smuzhiyun return 0;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun set_audio_regs(sd, state);
908*4882a593Smuzhiyun return 0;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
saa717x_s_video_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)911*4882a593Smuzhiyun static int saa717x_s_video_routing(struct v4l2_subdev *sd,
912*4882a593Smuzhiyun u32 input, u32 output, u32 config)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun struct saa717x_state *decoder = to_state(sd);
915*4882a593Smuzhiyun int is_tuner = input & 0x80; /* tuner input flag */
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun input &= 0x7f;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "decoder set input (%d)\n", input);
920*4882a593Smuzhiyun /* inputs from 0-9 are available*/
921*4882a593Smuzhiyun /* saa717x have mode0-mode9 but mode5 is reserved. */
922*4882a593Smuzhiyun if (input > 9 || input == 5)
923*4882a593Smuzhiyun return -EINVAL;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun if (decoder->input != input) {
926*4882a593Smuzhiyun int input_line = input;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun decoder->input = input_line;
929*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "now setting %s input %d\n",
930*4882a593Smuzhiyun input_line >= 6 ? "S-Video" : "Composite",
931*4882a593Smuzhiyun input_line);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* select mode */
934*4882a593Smuzhiyun saa717x_write(sd, 0x102,
935*4882a593Smuzhiyun (saa717x_read(sd, 0x102) & 0xf0) |
936*4882a593Smuzhiyun input_line);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* bypass chrominance trap for modes 6..9 */
939*4882a593Smuzhiyun saa717x_write(sd, 0x109,
940*4882a593Smuzhiyun (saa717x_read(sd, 0x109) & 0x7f) |
941*4882a593Smuzhiyun (input_line < 6 ? 0x0 : 0x80));
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* change audio_mode */
944*4882a593Smuzhiyun if (is_tuner) {
945*4882a593Smuzhiyun /* tuner */
946*4882a593Smuzhiyun set_audio_mode(sd, decoder->tuner_audio_mode);
947*4882a593Smuzhiyun } else {
948*4882a593Smuzhiyun /* Force to STEREO mode if Composite or
949*4882a593Smuzhiyun * S-Video were chosen */
950*4882a593Smuzhiyun set_audio_mode(sd, TUNER_AUDIO_STEREO);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun /* change initialize procedure (Composite/S-Video) */
953*4882a593Smuzhiyun if (is_tuner)
954*4882a593Smuzhiyun saa717x_write_regs(sd, reg_init_tuner_input);
955*4882a593Smuzhiyun else if (input_line >= 6)
956*4882a593Smuzhiyun saa717x_write_regs(sd, reg_init_svideo_input);
957*4882a593Smuzhiyun else
958*4882a593Smuzhiyun saa717x_write_regs(sd, reg_init_composite_input);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun return 0;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
saa717x_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)965*4882a593Smuzhiyun static int saa717x_g_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun reg->val = saa717x_read(sd, reg->reg);
968*4882a593Smuzhiyun reg->size = 1;
969*4882a593Smuzhiyun return 0;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
saa717x_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)972*4882a593Smuzhiyun static int saa717x_s_register(struct v4l2_subdev *sd, const struct v4l2_dbg_register *reg)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun u16 addr = reg->reg & 0xffff;
975*4882a593Smuzhiyun u8 val = reg->val & 0xff;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun saa717x_write(sd, addr, val);
978*4882a593Smuzhiyun return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun #endif
981*4882a593Smuzhiyun
saa717x_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)982*4882a593Smuzhiyun static int saa717x_set_fmt(struct v4l2_subdev *sd,
983*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
984*4882a593Smuzhiyun struct v4l2_subdev_format *format)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt = &format->format;
987*4882a593Smuzhiyun int prescale, h_scale, v_scale;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "decoder set size\n");
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (format->pad || fmt->code != MEDIA_BUS_FMT_FIXED)
992*4882a593Smuzhiyun return -EINVAL;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun /* FIXME need better bounds checking here */
995*4882a593Smuzhiyun if (fmt->width < 1 || fmt->width > 1440)
996*4882a593Smuzhiyun return -EINVAL;
997*4882a593Smuzhiyun if (fmt->height < 1 || fmt->height > 960)
998*4882a593Smuzhiyun return -EINVAL;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun fmt->field = V4L2_FIELD_INTERLACED;
1001*4882a593Smuzhiyun fmt->colorspace = V4L2_COLORSPACE_SMPTE170M;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY)
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* scaling setting */
1007*4882a593Smuzhiyun /* NTSC and interlace only */
1008*4882a593Smuzhiyun prescale = SAA717X_NTSC_WIDTH / fmt->width;
1009*4882a593Smuzhiyun if (prescale == 0)
1010*4882a593Smuzhiyun prescale = 1;
1011*4882a593Smuzhiyun h_scale = 1024 * SAA717X_NTSC_WIDTH / prescale / fmt->width;
1012*4882a593Smuzhiyun /* interlace */
1013*4882a593Smuzhiyun v_scale = 512 * 2 * SAA717X_NTSC_HEIGHT / fmt->height;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /* Horizontal prescaling etc */
1016*4882a593Smuzhiyun set_h_prescale(sd, 0, prescale);
1017*4882a593Smuzhiyun set_h_prescale(sd, 1, prescale);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun /* Horizontal scaling increment */
1020*4882a593Smuzhiyun /* TASK A */
1021*4882a593Smuzhiyun saa717x_write(sd, 0x6C, (u8)(h_scale & 0xFF));
1022*4882a593Smuzhiyun saa717x_write(sd, 0x6D, (u8)((h_scale >> 8) & 0xFF));
1023*4882a593Smuzhiyun /* TASK B */
1024*4882a593Smuzhiyun saa717x_write(sd, 0xAC, (u8)(h_scale & 0xFF));
1025*4882a593Smuzhiyun saa717x_write(sd, 0xAD, (u8)((h_scale >> 8) & 0xFF));
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /* Vertical prescaling etc */
1028*4882a593Smuzhiyun set_v_scale(sd, 0, v_scale);
1029*4882a593Smuzhiyun set_v_scale(sd, 1, v_scale);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* set video output size */
1032*4882a593Smuzhiyun /* video number of pixels at output */
1033*4882a593Smuzhiyun /* TASK A */
1034*4882a593Smuzhiyun saa717x_write(sd, 0x5C, (u8)(fmt->width & 0xFF));
1035*4882a593Smuzhiyun saa717x_write(sd, 0x5D, (u8)((fmt->width >> 8) & 0xFF));
1036*4882a593Smuzhiyun /* TASK B */
1037*4882a593Smuzhiyun saa717x_write(sd, 0x9C, (u8)(fmt->width & 0xFF));
1038*4882a593Smuzhiyun saa717x_write(sd, 0x9D, (u8)((fmt->width >> 8) & 0xFF));
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* video number of lines at output */
1041*4882a593Smuzhiyun /* TASK A */
1042*4882a593Smuzhiyun saa717x_write(sd, 0x5E, (u8)(fmt->height & 0xFF));
1043*4882a593Smuzhiyun saa717x_write(sd, 0x5F, (u8)((fmt->height >> 8) & 0xFF));
1044*4882a593Smuzhiyun /* TASK B */
1045*4882a593Smuzhiyun saa717x_write(sd, 0x9E, (u8)(fmt->height & 0xFF));
1046*4882a593Smuzhiyun saa717x_write(sd, 0x9F, (u8)((fmt->height >> 8) & 0xFF));
1047*4882a593Smuzhiyun return 0;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
saa717x_s_radio(struct v4l2_subdev * sd)1050*4882a593Smuzhiyun static int saa717x_s_radio(struct v4l2_subdev *sd)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun struct saa717x_state *decoder = to_state(sd);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun decoder->radio = 1;
1055*4882a593Smuzhiyun return 0;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
saa717x_s_std(struct v4l2_subdev * sd,v4l2_std_id std)1058*4882a593Smuzhiyun static int saa717x_s_std(struct v4l2_subdev *sd, v4l2_std_id std)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct saa717x_state *decoder = to_state(sd);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "decoder set norm ");
1063*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "(not yet implemented)\n");
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun decoder->radio = 0;
1066*4882a593Smuzhiyun decoder->std = std;
1067*4882a593Smuzhiyun return 0;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
saa717x_s_audio_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)1070*4882a593Smuzhiyun static int saa717x_s_audio_routing(struct v4l2_subdev *sd,
1071*4882a593Smuzhiyun u32 input, u32 output, u32 config)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun struct saa717x_state *decoder = to_state(sd);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun if (input < 3) { /* FIXME! --tadachi */
1076*4882a593Smuzhiyun decoder->audio_input = input;
1077*4882a593Smuzhiyun v4l2_dbg(1, debug, sd,
1078*4882a593Smuzhiyun "set decoder audio input to %d\n",
1079*4882a593Smuzhiyun decoder->audio_input);
1080*4882a593Smuzhiyun set_audio_regs(sd, decoder);
1081*4882a593Smuzhiyun return 0;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun return -ERANGE;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
saa717x_s_stream(struct v4l2_subdev * sd,int enable)1086*4882a593Smuzhiyun static int saa717x_s_stream(struct v4l2_subdev *sd, int enable)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun struct saa717x_state *decoder = to_state(sd);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "decoder %s output\n",
1091*4882a593Smuzhiyun enable ? "enable" : "disable");
1092*4882a593Smuzhiyun decoder->enable = enable;
1093*4882a593Smuzhiyun saa717x_write(sd, 0x193, enable ? 0xa6 : 0x26);
1094*4882a593Smuzhiyun return 0;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* change audio mode */
saa717x_s_tuner(struct v4l2_subdev * sd,const struct v4l2_tuner * vt)1098*4882a593Smuzhiyun static int saa717x_s_tuner(struct v4l2_subdev *sd, const struct v4l2_tuner *vt)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct saa717x_state *decoder = to_state(sd);
1101*4882a593Smuzhiyun int audio_mode;
1102*4882a593Smuzhiyun char *mes[4] = {
1103*4882a593Smuzhiyun "MONO", "STEREO", "LANG1", "LANG2/SAP"
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun audio_mode = TUNER_AUDIO_STEREO;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun switch (vt->audmode) {
1109*4882a593Smuzhiyun case V4L2_TUNER_MODE_MONO:
1110*4882a593Smuzhiyun audio_mode = TUNER_AUDIO_MONO;
1111*4882a593Smuzhiyun break;
1112*4882a593Smuzhiyun case V4L2_TUNER_MODE_STEREO:
1113*4882a593Smuzhiyun audio_mode = TUNER_AUDIO_STEREO;
1114*4882a593Smuzhiyun break;
1115*4882a593Smuzhiyun case V4L2_TUNER_MODE_LANG2:
1116*4882a593Smuzhiyun audio_mode = TUNER_AUDIO_LANG2;
1117*4882a593Smuzhiyun break;
1118*4882a593Smuzhiyun case V4L2_TUNER_MODE_LANG1:
1119*4882a593Smuzhiyun audio_mode = TUNER_AUDIO_LANG1;
1120*4882a593Smuzhiyun break;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "change audio mode to %s\n",
1124*4882a593Smuzhiyun mes[audio_mode]);
1125*4882a593Smuzhiyun decoder->tuner_audio_mode = audio_mode;
1126*4882a593Smuzhiyun /* The registers are not changed here. */
1127*4882a593Smuzhiyun /* See DECODER_ENABLE_OUTPUT section. */
1128*4882a593Smuzhiyun set_audio_mode(sd, decoder->tuner_audio_mode);
1129*4882a593Smuzhiyun return 0;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
saa717x_g_tuner(struct v4l2_subdev * sd,struct v4l2_tuner * vt)1132*4882a593Smuzhiyun static int saa717x_g_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun struct saa717x_state *decoder = to_state(sd);
1135*4882a593Smuzhiyun int dual_f, stereo_f;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun if (decoder->radio)
1138*4882a593Smuzhiyun return 0;
1139*4882a593Smuzhiyun get_inf_dev_status(sd, &dual_f, &stereo_f);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "DETECT==st:%d dual:%d\n",
1142*4882a593Smuzhiyun stereo_f, dual_f);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /* mono */
1145*4882a593Smuzhiyun if ((dual_f == 0) && (stereo_f == 0)) {
1146*4882a593Smuzhiyun vt->rxsubchans = V4L2_TUNER_SUB_MONO;
1147*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "DETECT==MONO\n");
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun /* stereo */
1151*4882a593Smuzhiyun if (stereo_f == 1) {
1152*4882a593Smuzhiyun if (vt->audmode == V4L2_TUNER_MODE_STEREO ||
1153*4882a593Smuzhiyun vt->audmode == V4L2_TUNER_MODE_LANG1) {
1154*4882a593Smuzhiyun vt->rxsubchans = V4L2_TUNER_SUB_STEREO;
1155*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "DETECT==ST(ST)\n");
1156*4882a593Smuzhiyun } else {
1157*4882a593Smuzhiyun vt->rxsubchans = V4L2_TUNER_SUB_MONO;
1158*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "DETECT==ST(MONO)\n");
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /* dual */
1163*4882a593Smuzhiyun if (dual_f == 1) {
1164*4882a593Smuzhiyun if (vt->audmode == V4L2_TUNER_MODE_LANG2) {
1165*4882a593Smuzhiyun vt->rxsubchans = V4L2_TUNER_SUB_LANG2 | V4L2_TUNER_SUB_MONO;
1166*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "DETECT==DUAL1\n");
1167*4882a593Smuzhiyun } else {
1168*4882a593Smuzhiyun vt->rxsubchans = V4L2_TUNER_SUB_LANG1 | V4L2_TUNER_SUB_MONO;
1169*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "DETECT==DUAL2\n");
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun return 0;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
saa717x_log_status(struct v4l2_subdev * sd)1175*4882a593Smuzhiyun static int saa717x_log_status(struct v4l2_subdev *sd)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun struct saa717x_state *state = to_state(sd);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun v4l2_ctrl_handler_log_status(&state->hdl, sd->name);
1180*4882a593Smuzhiyun return 0;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun static const struct v4l2_ctrl_ops saa717x_ctrl_ops = {
1186*4882a593Smuzhiyun .s_ctrl = saa717x_s_ctrl,
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops saa717x_core_ops = {
1190*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
1191*4882a593Smuzhiyun .g_register = saa717x_g_register,
1192*4882a593Smuzhiyun .s_register = saa717x_s_register,
1193*4882a593Smuzhiyun #endif
1194*4882a593Smuzhiyun .log_status = saa717x_log_status,
1195*4882a593Smuzhiyun };
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun static const struct v4l2_subdev_tuner_ops saa717x_tuner_ops = {
1198*4882a593Smuzhiyun .g_tuner = saa717x_g_tuner,
1199*4882a593Smuzhiyun .s_tuner = saa717x_s_tuner,
1200*4882a593Smuzhiyun .s_radio = saa717x_s_radio,
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops saa717x_video_ops = {
1204*4882a593Smuzhiyun .s_std = saa717x_s_std,
1205*4882a593Smuzhiyun .s_routing = saa717x_s_video_routing,
1206*4882a593Smuzhiyun .s_stream = saa717x_s_stream,
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun static const struct v4l2_subdev_audio_ops saa717x_audio_ops = {
1210*4882a593Smuzhiyun .s_routing = saa717x_s_audio_routing,
1211*4882a593Smuzhiyun };
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops saa717x_pad_ops = {
1214*4882a593Smuzhiyun .set_fmt = saa717x_set_fmt,
1215*4882a593Smuzhiyun };
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun static const struct v4l2_subdev_ops saa717x_ops = {
1218*4882a593Smuzhiyun .core = &saa717x_core_ops,
1219*4882a593Smuzhiyun .tuner = &saa717x_tuner_ops,
1220*4882a593Smuzhiyun .audio = &saa717x_audio_ops,
1221*4882a593Smuzhiyun .video = &saa717x_video_ops,
1222*4882a593Smuzhiyun .pad = &saa717x_pad_ops,
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* i2c implementation */
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
saa717x_probe(struct i2c_client * client,const struct i2c_device_id * did)1231*4882a593Smuzhiyun static int saa717x_probe(struct i2c_client *client,
1232*4882a593Smuzhiyun const struct i2c_device_id *did)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun struct saa717x_state *decoder;
1235*4882a593Smuzhiyun struct v4l2_ctrl_handler *hdl;
1236*4882a593Smuzhiyun struct v4l2_subdev *sd;
1237*4882a593Smuzhiyun u8 id = 0;
1238*4882a593Smuzhiyun char *p = "";
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /* Check if the adapter supports the needed features */
1241*4882a593Smuzhiyun if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
1242*4882a593Smuzhiyun return -EIO;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun decoder = devm_kzalloc(&client->dev, sizeof(*decoder), GFP_KERNEL);
1245*4882a593Smuzhiyun if (decoder == NULL)
1246*4882a593Smuzhiyun return -ENOMEM;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun sd = &decoder->sd;
1249*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &saa717x_ops);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun if (saa717x_write(sd, 0x5a4, 0xfe) &&
1252*4882a593Smuzhiyun saa717x_write(sd, 0x5a5, 0x0f) &&
1253*4882a593Smuzhiyun saa717x_write(sd, 0x5a6, 0x00) &&
1254*4882a593Smuzhiyun saa717x_write(sd, 0x5a7, 0x01))
1255*4882a593Smuzhiyun id = saa717x_read(sd, 0x5a0);
1256*4882a593Smuzhiyun if (id != 0xc2 && id != 0x32 && id != 0xf2 && id != 0x6c) {
1257*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "saa717x not found (id=%02x)\n", id);
1258*4882a593Smuzhiyun return -ENODEV;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun if (id == 0xc2)
1261*4882a593Smuzhiyun p = "saa7173";
1262*4882a593Smuzhiyun else if (id == 0x32)
1263*4882a593Smuzhiyun p = "saa7174A";
1264*4882a593Smuzhiyun else if (id == 0x6c)
1265*4882a593Smuzhiyun p = "saa7174HL";
1266*4882a593Smuzhiyun else
1267*4882a593Smuzhiyun p = "saa7171";
1268*4882a593Smuzhiyun v4l2_info(sd, "%s found @ 0x%x (%s)\n", p,
1269*4882a593Smuzhiyun client->addr << 1, client->adapter->name);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun hdl = &decoder->hdl;
1272*4882a593Smuzhiyun v4l2_ctrl_handler_init(hdl, 9);
1273*4882a593Smuzhiyun /* add in ascending ID order */
1274*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &saa717x_ctrl_ops,
1275*4882a593Smuzhiyun V4L2_CID_BRIGHTNESS, 0, 255, 1, 128);
1276*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &saa717x_ctrl_ops,
1277*4882a593Smuzhiyun V4L2_CID_CONTRAST, 0, 255, 1, 68);
1278*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &saa717x_ctrl_ops,
1279*4882a593Smuzhiyun V4L2_CID_SATURATION, 0, 255, 1, 64);
1280*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &saa717x_ctrl_ops,
1281*4882a593Smuzhiyun V4L2_CID_HUE, -128, 127, 1, 0);
1282*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &saa717x_ctrl_ops,
1283*4882a593Smuzhiyun V4L2_CID_AUDIO_VOLUME, 0, 65535, 65535 / 100, 42000);
1284*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &saa717x_ctrl_ops,
1285*4882a593Smuzhiyun V4L2_CID_AUDIO_BALANCE, 0, 65535, 65535 / 100, 32768);
1286*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &saa717x_ctrl_ops,
1287*4882a593Smuzhiyun V4L2_CID_AUDIO_BASS, -16, 15, 1, 0);
1288*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &saa717x_ctrl_ops,
1289*4882a593Smuzhiyun V4L2_CID_AUDIO_TREBLE, -16, 15, 1, 0);
1290*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &saa717x_ctrl_ops,
1291*4882a593Smuzhiyun V4L2_CID_AUDIO_MUTE, 0, 1, 1, 0);
1292*4882a593Smuzhiyun sd->ctrl_handler = hdl;
1293*4882a593Smuzhiyun if (hdl->error) {
1294*4882a593Smuzhiyun int err = hdl->error;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun v4l2_ctrl_handler_free(hdl);
1297*4882a593Smuzhiyun return err;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun decoder->std = V4L2_STD_NTSC;
1301*4882a593Smuzhiyun decoder->input = -1;
1302*4882a593Smuzhiyun decoder->enable = 1;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /* FIXME!! */
1305*4882a593Smuzhiyun decoder->playback = 0; /* initially capture mode used */
1306*4882a593Smuzhiyun decoder->audio = 1; /* DECODER_AUDIO_48_KHZ */
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun decoder->audio_input = 2; /* FIXME!! */
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun decoder->tuner_audio_mode = TUNER_AUDIO_STEREO;
1311*4882a593Smuzhiyun /* set volume, bass and treble */
1312*4882a593Smuzhiyun decoder->audio_main_vol_l = 6;
1313*4882a593Smuzhiyun decoder->audio_main_vol_r = 6;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "writing init values\n");
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* FIXME!! */
1318*4882a593Smuzhiyun saa717x_write_regs(sd, reg_init_initialize);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun v4l2_ctrl_handler_setup(hdl);
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun set_current_state(TASK_INTERRUPTIBLE);
1323*4882a593Smuzhiyun schedule_timeout(2*HZ);
1324*4882a593Smuzhiyun return 0;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
saa717x_remove(struct i2c_client * client)1327*4882a593Smuzhiyun static int saa717x_remove(struct i2c_client *client)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun v4l2_device_unregister_subdev(sd);
1332*4882a593Smuzhiyun v4l2_ctrl_handler_free(sd->ctrl_handler);
1333*4882a593Smuzhiyun return 0;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun static const struct i2c_device_id saa717x_id[] = {
1339*4882a593Smuzhiyun { "saa717x", 0 },
1340*4882a593Smuzhiyun { }
1341*4882a593Smuzhiyun };
1342*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, saa717x_id);
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun static struct i2c_driver saa717x_driver = {
1345*4882a593Smuzhiyun .driver = {
1346*4882a593Smuzhiyun .name = "saa717x",
1347*4882a593Smuzhiyun },
1348*4882a593Smuzhiyun .probe = saa717x_probe,
1349*4882a593Smuzhiyun .remove = saa717x_remove,
1350*4882a593Smuzhiyun .id_table = saa717x_id,
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun module_i2c_driver(saa717x_driver);
1354