xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/saa7115.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun // saa711x - Philips SAA711x video decoder driver
3*4882a593Smuzhiyun // This driver can work with saa7111, saa7111a, saa7113, saa7114,
4*4882a593Smuzhiyun //			     saa7115 and saa7118.
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Based on saa7114 driver by Maxim Yevtyushkin, which is based on
7*4882a593Smuzhiyun // the saa7111 driver by Dave Perks.
8*4882a593Smuzhiyun //
9*4882a593Smuzhiyun // Copyright (C) 1998 Dave Perks <dperks@ibm.net>
10*4882a593Smuzhiyun // Copyright (C) 2002 Maxim Yevtyushkin <max@linuxmedialabs.com>
11*4882a593Smuzhiyun //
12*4882a593Smuzhiyun // Slight changes for video timing and attachment output by
13*4882a593Smuzhiyun // Wolfgang Scherr <scherr@net4you.net>
14*4882a593Smuzhiyun //
15*4882a593Smuzhiyun // Moved over to the linux >= 2.4.x i2c protocol (1/1/2003)
16*4882a593Smuzhiyun // by Ronald Bultje <rbultje@ronald.bitfreak.net>
17*4882a593Smuzhiyun //
18*4882a593Smuzhiyun // Added saa7115 support by Kevin Thayer <nufan_wfk at yahoo.com>
19*4882a593Smuzhiyun // (2/17/2003)
20*4882a593Smuzhiyun //
21*4882a593Smuzhiyun // VBI support (2004) and cleanups (2005) by Hans Verkuil <hverkuil@xs4all.nl>
22*4882a593Smuzhiyun //
23*4882a593Smuzhiyun // Copyright (c) 2005-2006 Mauro Carvalho Chehab <mchehab@kernel.org>
24*4882a593Smuzhiyun //	SAA7111, SAA7113 and SAA7118 support
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "saa711x_regs.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/kernel.h>
29*4882a593Smuzhiyun #include <linux/module.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun #include <linux/i2c.h>
32*4882a593Smuzhiyun #include <linux/videodev2.h>
33*4882a593Smuzhiyun #include <media/v4l2-device.h>
34*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
35*4882a593Smuzhiyun #include <media/v4l2-mc.h>
36*4882a593Smuzhiyun #include <media/i2c/saa7115.h>
37*4882a593Smuzhiyun #include <asm/div64.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define VRES_60HZ	(480+16)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun MODULE_DESCRIPTION("Philips SAA7111/SAA7113/SAA7114/SAA7115/SAA7118 video decoder driver");
42*4882a593Smuzhiyun MODULE_AUTHOR(  "Maxim Yevtyushkin, Kevin Thayer, Chris Kennedy, "
43*4882a593Smuzhiyun 		"Hans Verkuil, Mauro Carvalho Chehab");
44*4882a593Smuzhiyun MODULE_LICENSE("GPL");
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static bool debug;
47*4882a593Smuzhiyun module_param(debug, bool, 0644);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0-1)");
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun enum saa711x_model {
53*4882a593Smuzhiyun 	SAA7111A,
54*4882a593Smuzhiyun 	SAA7111,
55*4882a593Smuzhiyun 	SAA7113,
56*4882a593Smuzhiyun 	GM7113C,
57*4882a593Smuzhiyun 	SAA7114,
58*4882a593Smuzhiyun 	SAA7115,
59*4882a593Smuzhiyun 	SAA7118,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun enum saa711x_pads {
63*4882a593Smuzhiyun 	SAA711X_PAD_IF_INPUT,
64*4882a593Smuzhiyun 	SAA711X_PAD_VID_OUT,
65*4882a593Smuzhiyun 	SAA711X_NUM_PADS
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun struct saa711x_state {
69*4882a593Smuzhiyun 	struct v4l2_subdev sd;
70*4882a593Smuzhiyun #ifdef CONFIG_MEDIA_CONTROLLER
71*4882a593Smuzhiyun 	struct media_pad pads[SAA711X_NUM_PADS];
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun 	struct v4l2_ctrl_handler hdl;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	struct {
76*4882a593Smuzhiyun 		/* chroma gain control cluster */
77*4882a593Smuzhiyun 		struct v4l2_ctrl *agc;
78*4882a593Smuzhiyun 		struct v4l2_ctrl *gain;
79*4882a593Smuzhiyun 	};
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	v4l2_std_id std;
82*4882a593Smuzhiyun 	int input;
83*4882a593Smuzhiyun 	int output;
84*4882a593Smuzhiyun 	int enable;
85*4882a593Smuzhiyun 	int radio;
86*4882a593Smuzhiyun 	int width;
87*4882a593Smuzhiyun 	int height;
88*4882a593Smuzhiyun 	enum saa711x_model ident;
89*4882a593Smuzhiyun 	u32 audclk_freq;
90*4882a593Smuzhiyun 	u32 crystal_freq;
91*4882a593Smuzhiyun 	bool ucgc;
92*4882a593Smuzhiyun 	u8 cgcdiv;
93*4882a593Smuzhiyun 	bool apll;
94*4882a593Smuzhiyun 	bool double_asclk;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
to_state(struct v4l2_subdev * sd)97*4882a593Smuzhiyun static inline struct saa711x_state *to_state(struct v4l2_subdev *sd)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	return container_of(sd, struct saa711x_state, sd);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
to_sd(struct v4l2_ctrl * ctrl)102*4882a593Smuzhiyun static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	return &container_of(ctrl->handler, struct saa711x_state, hdl)->sd;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
108*4882a593Smuzhiyun 
saa711x_write(struct v4l2_subdev * sd,u8 reg,u8 value)109*4882a593Smuzhiyun static inline int saa711x_write(struct v4l2_subdev *sd, u8 reg, u8 value)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return i2c_smbus_write_byte_data(client, reg, value);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* Sanity routine to check if a register is present */
saa711x_has_reg(const int id,const u8 reg)117*4882a593Smuzhiyun static int saa711x_has_reg(const int id, const u8 reg)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	if (id == SAA7111)
120*4882a593Smuzhiyun 		return reg < 0x20 && reg != 0x01 && reg != 0x0f &&
121*4882a593Smuzhiyun 		       (reg < 0x13 || reg > 0x19) && reg != 0x1d && reg != 0x1e;
122*4882a593Smuzhiyun 	if (id == SAA7111A)
123*4882a593Smuzhiyun 		return reg < 0x20 && reg != 0x01 && reg != 0x0f &&
124*4882a593Smuzhiyun 		       reg != 0x14 && reg != 0x18 && reg != 0x19 &&
125*4882a593Smuzhiyun 		       reg != 0x1d && reg != 0x1e;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* common for saa7113/4/5/8 */
128*4882a593Smuzhiyun 	if (unlikely((reg >= 0x3b && reg <= 0x3f) || reg == 0x5c || reg == 0x5f ||
129*4882a593Smuzhiyun 	    reg == 0xa3 || reg == 0xa7 || reg == 0xab || reg == 0xaf || (reg >= 0xb5 && reg <= 0xb7) ||
130*4882a593Smuzhiyun 	    reg == 0xd3 || reg == 0xd7 || reg == 0xdb || reg == 0xdf || (reg >= 0xe5 && reg <= 0xe7) ||
131*4882a593Smuzhiyun 	    reg == 0x82 || (reg >= 0x89 && reg <= 0x8e)))
132*4882a593Smuzhiyun 		return 0;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	switch (id) {
135*4882a593Smuzhiyun 	case GM7113C:
136*4882a593Smuzhiyun 		return reg != 0x14 && (reg < 0x18 || reg > 0x1e) && reg < 0x20;
137*4882a593Smuzhiyun 	case SAA7113:
138*4882a593Smuzhiyun 		return reg != 0x14 && (reg < 0x18 || reg > 0x1e) && (reg < 0x20 || reg > 0x3f) &&
139*4882a593Smuzhiyun 		       reg != 0x5d && reg < 0x63;
140*4882a593Smuzhiyun 	case SAA7114:
141*4882a593Smuzhiyun 		return (reg < 0x1a || reg > 0x1e) && (reg < 0x20 || reg > 0x2f) &&
142*4882a593Smuzhiyun 		       (reg < 0x63 || reg > 0x7f) && reg != 0x33 && reg != 0x37 &&
143*4882a593Smuzhiyun 		       reg != 0x81 && reg < 0xf0;
144*4882a593Smuzhiyun 	case SAA7115:
145*4882a593Smuzhiyun 		return (reg < 0x20 || reg > 0x2f) && reg != 0x65 && (reg < 0xfc || reg > 0xfe);
146*4882a593Smuzhiyun 	case SAA7118:
147*4882a593Smuzhiyun 		return (reg < 0x1a || reg > 0x1d) && (reg < 0x20 || reg > 0x22) &&
148*4882a593Smuzhiyun 		       (reg < 0x26 || reg > 0x28) && reg != 0x33 && reg != 0x37 &&
149*4882a593Smuzhiyun 		       (reg < 0x63 || reg > 0x7f) && reg != 0x81 && reg < 0xf0;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 	return 1;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
saa711x_writeregs(struct v4l2_subdev * sd,const unsigned char * regs)154*4882a593Smuzhiyun static int saa711x_writeregs(struct v4l2_subdev *sd, const unsigned char *regs)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
157*4882a593Smuzhiyun 	unsigned char reg, data;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	while (*regs != 0x00) {
160*4882a593Smuzhiyun 		reg = *(regs++);
161*4882a593Smuzhiyun 		data = *(regs++);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		/* According with datasheets, reserved regs should be
164*4882a593Smuzhiyun 		   filled with 0 - seems better not to touch on they */
165*4882a593Smuzhiyun 		if (saa711x_has_reg(state->ident, reg)) {
166*4882a593Smuzhiyun 			if (saa711x_write(sd, reg, data) < 0)
167*4882a593Smuzhiyun 				return -1;
168*4882a593Smuzhiyun 		} else {
169*4882a593Smuzhiyun 			v4l2_dbg(1, debug, sd, "tried to access reserved reg 0x%02x\n", reg);
170*4882a593Smuzhiyun 		}
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
saa711x_read(struct v4l2_subdev * sd,u8 reg)175*4882a593Smuzhiyun static inline int saa711x_read(struct v4l2_subdev *sd, u8 reg)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return i2c_smbus_read_byte_data(client, reg);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* SAA7111 initialization table */
185*4882a593Smuzhiyun static const unsigned char saa7111_init[] = {
186*4882a593Smuzhiyun 	R_01_INC_DELAY, 0x00,		/* reserved */
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/*front end */
189*4882a593Smuzhiyun 	R_02_INPUT_CNTL_1, 0xd0,	/* FUSE=3, GUDL=2, MODE=0 */
190*4882a593Smuzhiyun 	R_03_INPUT_CNTL_2, 0x23,	/* HLNRS=0, VBSL=1, WPOFF=0, HOLDG=0,
191*4882a593Smuzhiyun 					 * GAFIX=0, GAI1=256, GAI2=256 */
192*4882a593Smuzhiyun 	R_04_INPUT_CNTL_3, 0x00,	/* GAI1=256 */
193*4882a593Smuzhiyun 	R_05_INPUT_CNTL_4, 0x00,	/* GAI2=256 */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* decoder */
196*4882a593Smuzhiyun 	R_06_H_SYNC_START, 0xf3,	/* HSB at  13(50Hz) /  17(60Hz)
197*4882a593Smuzhiyun 					 * pixels after end of last line */
198*4882a593Smuzhiyun 	R_07_H_SYNC_STOP, 0xe8,		/* HSS seems to be needed to
199*4882a593Smuzhiyun 					 * work with NTSC, too */
200*4882a593Smuzhiyun 	R_08_SYNC_CNTL, 0xc8,		/* AUFD=1, FSEL=1, EXFIL=0,
201*4882a593Smuzhiyun 					 * VTRC=1, HPLL=0, VNOI=0 */
202*4882a593Smuzhiyun 	R_09_LUMA_CNTL, 0x01,		/* BYPS=0, PREF=0, BPSS=0,
203*4882a593Smuzhiyun 					 * VBLB=0, UPTCV=0, APER=1 */
204*4882a593Smuzhiyun 	R_0A_LUMA_BRIGHT_CNTL, 0x80,
205*4882a593Smuzhiyun 	R_0B_LUMA_CONTRAST_CNTL, 0x47,	/* 0b - CONT=1.109 */
206*4882a593Smuzhiyun 	R_0C_CHROMA_SAT_CNTL, 0x40,
207*4882a593Smuzhiyun 	R_0D_CHROMA_HUE_CNTL, 0x00,
208*4882a593Smuzhiyun 	R_0E_CHROMA_CNTL_1, 0x01,	/* 0e - CDTO=0, CSTD=0, DCCF=0,
209*4882a593Smuzhiyun 					 * FCTC=0, CHBW=1 */
210*4882a593Smuzhiyun 	R_0F_CHROMA_GAIN_CNTL, 0x00,	/* reserved */
211*4882a593Smuzhiyun 	R_10_CHROMA_CNTL_2, 0x48,	/* 10 - OFTS=1, HDEL=0, VRLN=1, YDEL=0 */
212*4882a593Smuzhiyun 	R_11_MODE_DELAY_CNTL, 0x1c,	/* 11 - GPSW=0, CM99=0, FECO=0, COMPO=1,
213*4882a593Smuzhiyun 					 * OEYC=1, OEHV=1, VIPB=0, COLO=0 */
214*4882a593Smuzhiyun 	R_12_RT_SIGNAL_CNTL, 0x00,	/* 12 - output control 2 */
215*4882a593Smuzhiyun 	R_13_RT_X_PORT_OUT_CNTL, 0x00,	/* 13 - output control 3 */
216*4882a593Smuzhiyun 	R_14_ANAL_ADC_COMPAT_CNTL, 0x00,
217*4882a593Smuzhiyun 	R_15_VGATE_START_FID_CHG, 0x00,
218*4882a593Smuzhiyun 	R_16_VGATE_STOP, 0x00,
219*4882a593Smuzhiyun 	R_17_MISC_VGATE_CONF_AND_MSB, 0x00,
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	0x00, 0x00
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * This table has one illegal value, and some values that are not
226*4882a593Smuzhiyun  * correct according to the datasheet initialization table.
227*4882a593Smuzhiyun  *
228*4882a593Smuzhiyun  *  If you need a table with legal/default values tell the driver in
229*4882a593Smuzhiyun  *  i2c_board_info.platform_data, and you will get the gm7113c_init
230*4882a593Smuzhiyun  *  table instead.
231*4882a593Smuzhiyun  */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* SAA7113 Init codes */
234*4882a593Smuzhiyun static const unsigned char saa7113_init[] = {
235*4882a593Smuzhiyun 	R_01_INC_DELAY, 0x08,
236*4882a593Smuzhiyun 	R_02_INPUT_CNTL_1, 0xc2,
237*4882a593Smuzhiyun 	R_03_INPUT_CNTL_2, 0x30,
238*4882a593Smuzhiyun 	R_04_INPUT_CNTL_3, 0x00,
239*4882a593Smuzhiyun 	R_05_INPUT_CNTL_4, 0x00,
240*4882a593Smuzhiyun 	R_06_H_SYNC_START, 0x89,	/* Illegal value -119,
241*4882a593Smuzhiyun 					 * min. value = -108 (0x94) */
242*4882a593Smuzhiyun 	R_07_H_SYNC_STOP, 0x0d,
243*4882a593Smuzhiyun 	R_08_SYNC_CNTL, 0x88,		/* Not datasheet default.
244*4882a593Smuzhiyun 					 * HTC = VTR mode, should be 0x98 */
245*4882a593Smuzhiyun 	R_09_LUMA_CNTL, 0x01,
246*4882a593Smuzhiyun 	R_0A_LUMA_BRIGHT_CNTL, 0x80,
247*4882a593Smuzhiyun 	R_0B_LUMA_CONTRAST_CNTL, 0x47,
248*4882a593Smuzhiyun 	R_0C_CHROMA_SAT_CNTL, 0x40,
249*4882a593Smuzhiyun 	R_0D_CHROMA_HUE_CNTL, 0x00,
250*4882a593Smuzhiyun 	R_0E_CHROMA_CNTL_1, 0x01,
251*4882a593Smuzhiyun 	R_0F_CHROMA_GAIN_CNTL, 0x2a,
252*4882a593Smuzhiyun 	R_10_CHROMA_CNTL_2, 0x08,	/* Not datsheet default.
253*4882a593Smuzhiyun 					 * VRLN enabled, should be 0x00 */
254*4882a593Smuzhiyun 	R_11_MODE_DELAY_CNTL, 0x0c,
255*4882a593Smuzhiyun 	R_12_RT_SIGNAL_CNTL, 0x07,	/* Not datasheet default,
256*4882a593Smuzhiyun 					 * should be 0x01 */
257*4882a593Smuzhiyun 	R_13_RT_X_PORT_OUT_CNTL, 0x00,
258*4882a593Smuzhiyun 	R_14_ANAL_ADC_COMPAT_CNTL, 0x00,
259*4882a593Smuzhiyun 	R_15_VGATE_START_FID_CHG, 0x00,
260*4882a593Smuzhiyun 	R_16_VGATE_STOP, 0x00,
261*4882a593Smuzhiyun 	R_17_MISC_VGATE_CONF_AND_MSB, 0x00,
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	0x00, 0x00
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun  * GM7113C is a clone of the SAA7113 chip
268*4882a593Smuzhiyun  *  This init table is copied out of the saa7113 datasheet.
269*4882a593Smuzhiyun  *  In R_08 we enable "Automatic Field Detection" [AUFD],
270*4882a593Smuzhiyun  *  this is disabled when saa711x_set_v4lstd is called.
271*4882a593Smuzhiyun  */
272*4882a593Smuzhiyun static const unsigned char gm7113c_init[] = {
273*4882a593Smuzhiyun 	R_01_INC_DELAY, 0x08,
274*4882a593Smuzhiyun 	R_02_INPUT_CNTL_1, 0xc0,
275*4882a593Smuzhiyun 	R_03_INPUT_CNTL_2, 0x33,
276*4882a593Smuzhiyun 	R_04_INPUT_CNTL_3, 0x00,
277*4882a593Smuzhiyun 	R_05_INPUT_CNTL_4, 0x00,
278*4882a593Smuzhiyun 	R_06_H_SYNC_START, 0xe9,
279*4882a593Smuzhiyun 	R_07_H_SYNC_STOP, 0x0d,
280*4882a593Smuzhiyun 	R_08_SYNC_CNTL, 0x98,
281*4882a593Smuzhiyun 	R_09_LUMA_CNTL, 0x01,
282*4882a593Smuzhiyun 	R_0A_LUMA_BRIGHT_CNTL, 0x80,
283*4882a593Smuzhiyun 	R_0B_LUMA_CONTRAST_CNTL, 0x47,
284*4882a593Smuzhiyun 	R_0C_CHROMA_SAT_CNTL, 0x40,
285*4882a593Smuzhiyun 	R_0D_CHROMA_HUE_CNTL, 0x00,
286*4882a593Smuzhiyun 	R_0E_CHROMA_CNTL_1, 0x01,
287*4882a593Smuzhiyun 	R_0F_CHROMA_GAIN_CNTL, 0x2a,
288*4882a593Smuzhiyun 	R_10_CHROMA_CNTL_2, 0x00,
289*4882a593Smuzhiyun 	R_11_MODE_DELAY_CNTL, 0x0c,
290*4882a593Smuzhiyun 	R_12_RT_SIGNAL_CNTL, 0x01,
291*4882a593Smuzhiyun 	R_13_RT_X_PORT_OUT_CNTL, 0x00,
292*4882a593Smuzhiyun 	R_14_ANAL_ADC_COMPAT_CNTL, 0x00,
293*4882a593Smuzhiyun 	R_15_VGATE_START_FID_CHG, 0x00,
294*4882a593Smuzhiyun 	R_16_VGATE_STOP, 0x00,
295*4882a593Smuzhiyun 	R_17_MISC_VGATE_CONF_AND_MSB, 0x00,
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	0x00, 0x00
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* If a value differs from the Hauppauge driver values, then the comment starts with
301*4882a593Smuzhiyun    'was 0xXX' to denote the Hauppauge value. Otherwise the value is identical to what the
302*4882a593Smuzhiyun    Hauppauge driver sets. */
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /* SAA7114 and SAA7115 initialization table */
305*4882a593Smuzhiyun static const unsigned char saa7115_init_auto_input[] = {
306*4882a593Smuzhiyun 		/* Front-End Part */
307*4882a593Smuzhiyun 	R_01_INC_DELAY, 0x48,			/* white peak control disabled */
308*4882a593Smuzhiyun 	R_03_INPUT_CNTL_2, 0x20,		/* was 0x30. 0x20: long vertical blanking */
309*4882a593Smuzhiyun 	R_04_INPUT_CNTL_3, 0x90,		/* analog gain set to 0 */
310*4882a593Smuzhiyun 	R_05_INPUT_CNTL_4, 0x90,		/* analog gain set to 0 */
311*4882a593Smuzhiyun 		/* Decoder Part */
312*4882a593Smuzhiyun 	R_06_H_SYNC_START, 0xeb,		/* horiz sync begin = -21 */
313*4882a593Smuzhiyun 	R_07_H_SYNC_STOP, 0xe0,			/* horiz sync stop = -17 */
314*4882a593Smuzhiyun 	R_09_LUMA_CNTL, 0x53,			/* 0x53, was 0x56 for 60hz. luminance control */
315*4882a593Smuzhiyun 	R_0A_LUMA_BRIGHT_CNTL, 0x80,		/* was 0x88. decoder brightness, 0x80 is itu standard */
316*4882a593Smuzhiyun 	R_0B_LUMA_CONTRAST_CNTL, 0x44,		/* was 0x48. decoder contrast, 0x44 is itu standard */
317*4882a593Smuzhiyun 	R_0C_CHROMA_SAT_CNTL, 0x40,		/* was 0x47. decoder saturation, 0x40 is itu standard */
318*4882a593Smuzhiyun 	R_0D_CHROMA_HUE_CNTL, 0x00,
319*4882a593Smuzhiyun 	R_0F_CHROMA_GAIN_CNTL, 0x00,		/* use automatic gain  */
320*4882a593Smuzhiyun 	R_10_CHROMA_CNTL_2, 0x06,		/* chroma: active adaptive combfilter */
321*4882a593Smuzhiyun 	R_11_MODE_DELAY_CNTL, 0x00,
322*4882a593Smuzhiyun 	R_12_RT_SIGNAL_CNTL, 0x9d,		/* RTS0 output control: VGATE */
323*4882a593Smuzhiyun 	R_13_RT_X_PORT_OUT_CNTL, 0x80,		/* ITU656 standard mode, RTCO output enable RTCE */
324*4882a593Smuzhiyun 	R_14_ANAL_ADC_COMPAT_CNTL, 0x00,
325*4882a593Smuzhiyun 	R_18_RAW_DATA_GAIN_CNTL, 0x40,		/* gain 0x00 = nominal */
326*4882a593Smuzhiyun 	R_19_RAW_DATA_OFF_CNTL, 0x80,
327*4882a593Smuzhiyun 	R_1A_COLOR_KILL_LVL_CNTL, 0x77,		/* recommended value */
328*4882a593Smuzhiyun 	R_1B_MISC_TVVCRDET, 0x42,		/* recommended value */
329*4882a593Smuzhiyun 	R_1C_ENHAN_COMB_CTRL1, 0xa9,		/* recommended value */
330*4882a593Smuzhiyun 	R_1D_ENHAN_COMB_CTRL2, 0x01,		/* recommended value */
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	R_80_GLOBAL_CNTL_1, 0x0,		/* No tasks enabled at init */
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		/* Power Device Control */
336*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,	/* reset device */
337*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,	/* set device programmed, all in operational mode */
338*4882a593Smuzhiyun 	0x00, 0x00
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* Used to reset saa7113, saa7114 and saa7115 */
342*4882a593Smuzhiyun static const unsigned char saa7115_cfg_reset_scaler[] = {
343*4882a593Smuzhiyun 	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x00,	/* disable I-port output */
344*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler */
345*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,		/* activate scaler */
346*4882a593Smuzhiyun 	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,	/* enable I-port output */
347*4882a593Smuzhiyun 	0x00, 0x00
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /* ============== SAA7715 VIDEO templates =============  */
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static const unsigned char saa7115_cfg_60hz_video[] = {
353*4882a593Smuzhiyun 	R_80_GLOBAL_CNTL_1, 0x00,			/* reset tasks */
354*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler */
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	R_15_VGATE_START_FID_CHG, 0x03,
357*4882a593Smuzhiyun 	R_16_VGATE_STOP, 0x11,
358*4882a593Smuzhiyun 	R_17_MISC_VGATE_CONF_AND_MSB, 0x9c,
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	R_08_SYNC_CNTL, 0x68,			/* 0xBO: auto detection, 0x68 = NTSC */
361*4882a593Smuzhiyun 	R_0E_CHROMA_CNTL_1, 0x07,		/* video autodetection is on */
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	R_5A_V_OFF_FOR_SLICER, 0x06,		/* standard 60hz value for ITU656 line counting */
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* Task A */
366*4882a593Smuzhiyun 	R_90_A_TASK_HANDLING_CNTL, 0x80,
367*4882a593Smuzhiyun 	R_91_A_X_PORT_FORMATS_AND_CONF, 0x48,
368*4882a593Smuzhiyun 	R_92_A_X_PORT_INPUT_REFERENCE_SIGNAL, 0x40,
369*4882a593Smuzhiyun 	R_93_A_I_PORT_OUTPUT_FORMATS_AND_CONF, 0x84,
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* hoffset low (input), 0x0002 is minimum */
372*4882a593Smuzhiyun 	R_94_A_HORIZ_INPUT_WINDOW_START, 0x01,
373*4882a593Smuzhiyun 	R_95_A_HORIZ_INPUT_WINDOW_START_MSB, 0x00,
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* hsize low (input), 0x02d0 = 720 */
376*4882a593Smuzhiyun 	R_96_A_HORIZ_INPUT_WINDOW_LENGTH, 0xd0,
377*4882a593Smuzhiyun 	R_97_A_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02,
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	R_98_A_VERT_INPUT_WINDOW_START, 0x05,
380*4882a593Smuzhiyun 	R_99_A_VERT_INPUT_WINDOW_START_MSB, 0x00,
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	R_9A_A_VERT_INPUT_WINDOW_LENGTH, 0x0c,
383*4882a593Smuzhiyun 	R_9B_A_VERT_INPUT_WINDOW_LENGTH_MSB, 0x00,
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	R_9C_A_HORIZ_OUTPUT_WINDOW_LENGTH, 0xa0,
386*4882a593Smuzhiyun 	R_9D_A_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x05,
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	R_9E_A_VERT_OUTPUT_WINDOW_LENGTH, 0x0c,
389*4882a593Smuzhiyun 	R_9F_A_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x00,
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Task B */
392*4882a593Smuzhiyun 	R_C0_B_TASK_HANDLING_CNTL, 0x00,
393*4882a593Smuzhiyun 	R_C1_B_X_PORT_FORMATS_AND_CONF, 0x08,
394*4882a593Smuzhiyun 	R_C2_B_INPUT_REFERENCE_SIGNAL_DEFINITION, 0x00,
395*4882a593Smuzhiyun 	R_C3_B_I_PORT_FORMATS_AND_CONF, 0x80,
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* 0x0002 is minimum */
398*4882a593Smuzhiyun 	R_C4_B_HORIZ_INPUT_WINDOW_START, 0x02,
399*4882a593Smuzhiyun 	R_C5_B_HORIZ_INPUT_WINDOW_START_MSB, 0x00,
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* 0x02d0 = 720 */
402*4882a593Smuzhiyun 	R_C6_B_HORIZ_INPUT_WINDOW_LENGTH, 0xd0,
403*4882a593Smuzhiyun 	R_C7_B_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02,
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	/* vwindow start 0x12 = 18 */
406*4882a593Smuzhiyun 	R_C8_B_VERT_INPUT_WINDOW_START, 0x12,
407*4882a593Smuzhiyun 	R_C9_B_VERT_INPUT_WINDOW_START_MSB, 0x00,
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* vwindow length 0xf8 = 248 */
410*4882a593Smuzhiyun 	R_CA_B_VERT_INPUT_WINDOW_LENGTH, VRES_60HZ>>1,
411*4882a593Smuzhiyun 	R_CB_B_VERT_INPUT_WINDOW_LENGTH_MSB, VRES_60HZ>>9,
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* hwindow 0x02d0 = 720 */
414*4882a593Smuzhiyun 	R_CC_B_HORIZ_OUTPUT_WINDOW_LENGTH, 0xd0,
415*4882a593Smuzhiyun 	R_CD_B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x02,
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	R_F0_LFCO_PER_LINE, 0xad,		/* Set PLL Register. 60hz 525 lines per frame, 27 MHz */
418*4882a593Smuzhiyun 	R_F1_P_I_PARAM_SELECT, 0x05,		/* low bit with 0xF0 */
419*4882a593Smuzhiyun 	R_F5_PULSGEN_LINE_LENGTH, 0xad,
420*4882a593Smuzhiyun 	R_F6_PULSE_A_POS_LSB_AND_PULSEGEN_CONFIG, 0x01,
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	0x00, 0x00
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static const unsigned char saa7115_cfg_50hz_video[] = {
426*4882a593Smuzhiyun 	R_80_GLOBAL_CNTL_1, 0x00,
427*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,	/* reset scaler */
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	R_15_VGATE_START_FID_CHG, 0x37,		/* VGATE start */
430*4882a593Smuzhiyun 	R_16_VGATE_STOP, 0x16,
431*4882a593Smuzhiyun 	R_17_MISC_VGATE_CONF_AND_MSB, 0x99,
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	R_08_SYNC_CNTL, 0x28,			/* 0x28 = PAL */
434*4882a593Smuzhiyun 	R_0E_CHROMA_CNTL_1, 0x07,
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	R_5A_V_OFF_FOR_SLICER, 0x03,		/* standard 50hz value */
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	/* Task A */
439*4882a593Smuzhiyun 	R_90_A_TASK_HANDLING_CNTL, 0x81,
440*4882a593Smuzhiyun 	R_91_A_X_PORT_FORMATS_AND_CONF, 0x48,
441*4882a593Smuzhiyun 	R_92_A_X_PORT_INPUT_REFERENCE_SIGNAL, 0x40,
442*4882a593Smuzhiyun 	R_93_A_I_PORT_OUTPUT_FORMATS_AND_CONF, 0x84,
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/* This is weird: the datasheet says that you should use 2 as the minimum value, */
445*4882a593Smuzhiyun 	/* but Hauppauge uses 0, and changing that to 2 causes indeed problems (for 50hz) */
446*4882a593Smuzhiyun 	/* hoffset low (input), 0x0002 is minimum */
447*4882a593Smuzhiyun 	R_94_A_HORIZ_INPUT_WINDOW_START, 0x00,
448*4882a593Smuzhiyun 	R_95_A_HORIZ_INPUT_WINDOW_START_MSB, 0x00,
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	/* hsize low (input), 0x02d0 = 720 */
451*4882a593Smuzhiyun 	R_96_A_HORIZ_INPUT_WINDOW_LENGTH, 0xd0,
452*4882a593Smuzhiyun 	R_97_A_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02,
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	R_98_A_VERT_INPUT_WINDOW_START, 0x03,
455*4882a593Smuzhiyun 	R_99_A_VERT_INPUT_WINDOW_START_MSB, 0x00,
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* vsize 0x12 = 18 */
458*4882a593Smuzhiyun 	R_9A_A_VERT_INPUT_WINDOW_LENGTH, 0x12,
459*4882a593Smuzhiyun 	R_9B_A_VERT_INPUT_WINDOW_LENGTH_MSB, 0x00,
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* hsize 0x05a0 = 1440 */
462*4882a593Smuzhiyun 	R_9C_A_HORIZ_OUTPUT_WINDOW_LENGTH, 0xa0,
463*4882a593Smuzhiyun 	R_9D_A_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x05,	/* hsize hi (output) */
464*4882a593Smuzhiyun 	R_9E_A_VERT_OUTPUT_WINDOW_LENGTH, 0x12,		/* vsize low (output), 0x12 = 18 */
465*4882a593Smuzhiyun 	R_9F_A_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x00,	/* vsize hi (output) */
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	/* Task B */
468*4882a593Smuzhiyun 	R_C0_B_TASK_HANDLING_CNTL, 0x00,
469*4882a593Smuzhiyun 	R_C1_B_X_PORT_FORMATS_AND_CONF, 0x08,
470*4882a593Smuzhiyun 	R_C2_B_INPUT_REFERENCE_SIGNAL_DEFINITION, 0x00,
471*4882a593Smuzhiyun 	R_C3_B_I_PORT_FORMATS_AND_CONF, 0x80,
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* This is weird: the datasheet says that you should use 2 as the minimum value, */
474*4882a593Smuzhiyun 	/* but Hauppauge uses 0, and changing that to 2 causes indeed problems (for 50hz) */
475*4882a593Smuzhiyun 	/* hoffset low (input), 0x0002 is minimum. See comment above. */
476*4882a593Smuzhiyun 	R_C4_B_HORIZ_INPUT_WINDOW_START, 0x00,
477*4882a593Smuzhiyun 	R_C5_B_HORIZ_INPUT_WINDOW_START_MSB, 0x00,
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* hsize 0x02d0 = 720 */
480*4882a593Smuzhiyun 	R_C6_B_HORIZ_INPUT_WINDOW_LENGTH, 0xd0,
481*4882a593Smuzhiyun 	R_C7_B_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02,
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* voffset 0x16 = 22 */
484*4882a593Smuzhiyun 	R_C8_B_VERT_INPUT_WINDOW_START, 0x16,
485*4882a593Smuzhiyun 	R_C9_B_VERT_INPUT_WINDOW_START_MSB, 0x00,
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* vsize 0x0120 = 288 */
488*4882a593Smuzhiyun 	R_CA_B_VERT_INPUT_WINDOW_LENGTH, 0x20,
489*4882a593Smuzhiyun 	R_CB_B_VERT_INPUT_WINDOW_LENGTH_MSB, 0x01,
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* hsize 0x02d0 = 720 */
492*4882a593Smuzhiyun 	R_CC_B_HORIZ_OUTPUT_WINDOW_LENGTH, 0xd0,
493*4882a593Smuzhiyun 	R_CD_B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x02,
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	R_F0_LFCO_PER_LINE, 0xb0,		/* Set PLL Register. 50hz 625 lines per frame, 27 MHz */
496*4882a593Smuzhiyun 	R_F1_P_I_PARAM_SELECT, 0x05,		/* low bit with 0xF0, (was 0x05) */
497*4882a593Smuzhiyun 	R_F5_PULSGEN_LINE_LENGTH, 0xb0,
498*4882a593Smuzhiyun 	R_F6_PULSE_A_POS_LSB_AND_PULSEGEN_CONFIG, 0x01,
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	0x00, 0x00
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /* ============== SAA7715 VIDEO templates (end) =======  */
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static const unsigned char saa7115_cfg_vbi_on[] = {
506*4882a593Smuzhiyun 	R_80_GLOBAL_CNTL_1, 0x00,			/* reset tasks */
507*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler */
508*4882a593Smuzhiyun 	R_80_GLOBAL_CNTL_1, 0x30,			/* Activate both tasks */
509*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,		/* activate scaler */
510*4882a593Smuzhiyun 	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,	/* Enable I-port output */
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	0x00, 0x00
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun static const unsigned char saa7115_cfg_vbi_off[] = {
516*4882a593Smuzhiyun 	R_80_GLOBAL_CNTL_1, 0x00,			/* reset tasks */
517*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler */
518*4882a593Smuzhiyun 	R_80_GLOBAL_CNTL_1, 0x20,			/* Activate only task "B" */
519*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,		/* activate scaler */
520*4882a593Smuzhiyun 	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,	/* Enable I-port output */
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	0x00, 0x00
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun static const unsigned char saa7115_init_misc[] = {
527*4882a593Smuzhiyun 	R_81_V_SYNC_FLD_ID_SRC_SEL_AND_RETIMED_V_F, 0x01,
528*4882a593Smuzhiyun 	R_83_X_PORT_I_O_ENA_AND_OUT_CLK, 0x01,
529*4882a593Smuzhiyun 	R_84_I_PORT_SIGNAL_DEF, 0x20,
530*4882a593Smuzhiyun 	R_85_I_PORT_SIGNAL_POLAR, 0x21,
531*4882a593Smuzhiyun 	R_86_I_PORT_FIFO_FLAG_CNTL_AND_ARBIT, 0xc5,
532*4882a593Smuzhiyun 	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* Task A */
535*4882a593Smuzhiyun 	R_A0_A_HORIZ_PRESCALING, 0x01,
536*4882a593Smuzhiyun 	R_A1_A_ACCUMULATION_LENGTH, 0x00,
537*4882a593Smuzhiyun 	R_A2_A_PRESCALER_DC_GAIN_AND_FIR_PREFILTER, 0x00,
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* Configure controls at nominal value*/
540*4882a593Smuzhiyun 	R_A4_A_LUMA_BRIGHTNESS_CNTL, 0x80,
541*4882a593Smuzhiyun 	R_A5_A_LUMA_CONTRAST_CNTL, 0x40,
542*4882a593Smuzhiyun 	R_A6_A_CHROMA_SATURATION_CNTL, 0x40,
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	/* note: 2 x zoom ensures that VBI lines have same length as video lines. */
545*4882a593Smuzhiyun 	R_A8_A_HORIZ_LUMA_SCALING_INC, 0x00,
546*4882a593Smuzhiyun 	R_A9_A_HORIZ_LUMA_SCALING_INC_MSB, 0x02,
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	R_AA_A_HORIZ_LUMA_PHASE_OFF, 0x00,
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	/* must be horiz lum scaling / 2 */
551*4882a593Smuzhiyun 	R_AC_A_HORIZ_CHROMA_SCALING_INC, 0x00,
552*4882a593Smuzhiyun 	R_AD_A_HORIZ_CHROMA_SCALING_INC_MSB, 0x01,
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	/* must be offset luma / 2 */
555*4882a593Smuzhiyun 	R_AE_A_HORIZ_CHROMA_PHASE_OFF, 0x00,
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	R_B0_A_VERT_LUMA_SCALING_INC, 0x00,
558*4882a593Smuzhiyun 	R_B1_A_VERT_LUMA_SCALING_INC_MSB, 0x04,
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	R_B2_A_VERT_CHROMA_SCALING_INC, 0x00,
561*4882a593Smuzhiyun 	R_B3_A_VERT_CHROMA_SCALING_INC_MSB, 0x04,
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	R_B4_A_VERT_SCALING_MODE_CNTL, 0x01,
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	R_B8_A_VERT_CHROMA_PHASE_OFF_00, 0x00,
566*4882a593Smuzhiyun 	R_B9_A_VERT_CHROMA_PHASE_OFF_01, 0x00,
567*4882a593Smuzhiyun 	R_BA_A_VERT_CHROMA_PHASE_OFF_10, 0x00,
568*4882a593Smuzhiyun 	R_BB_A_VERT_CHROMA_PHASE_OFF_11, 0x00,
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	R_BC_A_VERT_LUMA_PHASE_OFF_00, 0x00,
571*4882a593Smuzhiyun 	R_BD_A_VERT_LUMA_PHASE_OFF_01, 0x00,
572*4882a593Smuzhiyun 	R_BE_A_VERT_LUMA_PHASE_OFF_10, 0x00,
573*4882a593Smuzhiyun 	R_BF_A_VERT_LUMA_PHASE_OFF_11, 0x00,
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* Task B */
576*4882a593Smuzhiyun 	R_D0_B_HORIZ_PRESCALING, 0x01,
577*4882a593Smuzhiyun 	R_D1_B_ACCUMULATION_LENGTH, 0x00,
578*4882a593Smuzhiyun 	R_D2_B_PRESCALER_DC_GAIN_AND_FIR_PREFILTER, 0x00,
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/* Configure controls at nominal value*/
581*4882a593Smuzhiyun 	R_D4_B_LUMA_BRIGHTNESS_CNTL, 0x80,
582*4882a593Smuzhiyun 	R_D5_B_LUMA_CONTRAST_CNTL, 0x40,
583*4882a593Smuzhiyun 	R_D6_B_CHROMA_SATURATION_CNTL, 0x40,
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* hor lum scaling 0x0400 = 1 */
586*4882a593Smuzhiyun 	R_D8_B_HORIZ_LUMA_SCALING_INC, 0x00,
587*4882a593Smuzhiyun 	R_D9_B_HORIZ_LUMA_SCALING_INC_MSB, 0x04,
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	R_DA_B_HORIZ_LUMA_PHASE_OFF, 0x00,
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* must be hor lum scaling / 2 */
592*4882a593Smuzhiyun 	R_DC_B_HORIZ_CHROMA_SCALING, 0x00,
593*4882a593Smuzhiyun 	R_DD_B_HORIZ_CHROMA_SCALING_MSB, 0x02,
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* must be offset luma / 2 */
596*4882a593Smuzhiyun 	R_DE_B_HORIZ_PHASE_OFFSET_CRHOMA, 0x00,
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	R_E0_B_VERT_LUMA_SCALING_INC, 0x00,
599*4882a593Smuzhiyun 	R_E1_B_VERT_LUMA_SCALING_INC_MSB, 0x04,
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	R_E2_B_VERT_CHROMA_SCALING_INC, 0x00,
602*4882a593Smuzhiyun 	R_E3_B_VERT_CHROMA_SCALING_INC_MSB, 0x04,
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	R_E4_B_VERT_SCALING_MODE_CNTL, 0x01,
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	R_E8_B_VERT_CHROMA_PHASE_OFF_00, 0x00,
607*4882a593Smuzhiyun 	R_E9_B_VERT_CHROMA_PHASE_OFF_01, 0x00,
608*4882a593Smuzhiyun 	R_EA_B_VERT_CHROMA_PHASE_OFF_10, 0x00,
609*4882a593Smuzhiyun 	R_EB_B_VERT_CHROMA_PHASE_OFF_11, 0x00,
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	R_EC_B_VERT_LUMA_PHASE_OFF_00, 0x00,
612*4882a593Smuzhiyun 	R_ED_B_VERT_LUMA_PHASE_OFF_01, 0x00,
613*4882a593Smuzhiyun 	R_EE_B_VERT_LUMA_PHASE_OFF_10, 0x00,
614*4882a593Smuzhiyun 	R_EF_B_VERT_LUMA_PHASE_OFF_11, 0x00,
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	R_F2_NOMINAL_PLL2_DTO, 0x50,		/* crystal clock = 24.576 MHz, target = 27MHz */
617*4882a593Smuzhiyun 	R_F3_PLL_INCREMENT, 0x46,
618*4882a593Smuzhiyun 	R_F4_PLL2_STATUS, 0x00,
619*4882a593Smuzhiyun 	R_F7_PULSE_A_POS_MSB, 0x4b,		/* not the recommended settings! */
620*4882a593Smuzhiyun 	R_F8_PULSE_B_POS, 0x00,
621*4882a593Smuzhiyun 	R_F9_PULSE_B_POS_MSB, 0x4b,
622*4882a593Smuzhiyun 	R_FA_PULSE_C_POS, 0x00,
623*4882a593Smuzhiyun 	R_FB_PULSE_C_POS_MSB, 0x4b,
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* PLL2 lock detection settings: 71 lines 50% phase error */
626*4882a593Smuzhiyun 	R_FF_S_PLL_MAX_PHASE_ERR_THRESH_NUM_LINES, 0x88,
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* Turn off VBI */
629*4882a593Smuzhiyun 	R_40_SLICER_CNTL_1, 0x20,             /* No framing code errors allowed. */
630*4882a593Smuzhiyun 	R_41_LCR_BASE, 0xff,
631*4882a593Smuzhiyun 	R_41_LCR_BASE+1, 0xff,
632*4882a593Smuzhiyun 	R_41_LCR_BASE+2, 0xff,
633*4882a593Smuzhiyun 	R_41_LCR_BASE+3, 0xff,
634*4882a593Smuzhiyun 	R_41_LCR_BASE+4, 0xff,
635*4882a593Smuzhiyun 	R_41_LCR_BASE+5, 0xff,
636*4882a593Smuzhiyun 	R_41_LCR_BASE+6, 0xff,
637*4882a593Smuzhiyun 	R_41_LCR_BASE+7, 0xff,
638*4882a593Smuzhiyun 	R_41_LCR_BASE+8, 0xff,
639*4882a593Smuzhiyun 	R_41_LCR_BASE+9, 0xff,
640*4882a593Smuzhiyun 	R_41_LCR_BASE+10, 0xff,
641*4882a593Smuzhiyun 	R_41_LCR_BASE+11, 0xff,
642*4882a593Smuzhiyun 	R_41_LCR_BASE+12, 0xff,
643*4882a593Smuzhiyun 	R_41_LCR_BASE+13, 0xff,
644*4882a593Smuzhiyun 	R_41_LCR_BASE+14, 0xff,
645*4882a593Smuzhiyun 	R_41_LCR_BASE+15, 0xff,
646*4882a593Smuzhiyun 	R_41_LCR_BASE+16, 0xff,
647*4882a593Smuzhiyun 	R_41_LCR_BASE+17, 0xff,
648*4882a593Smuzhiyun 	R_41_LCR_BASE+18, 0xff,
649*4882a593Smuzhiyun 	R_41_LCR_BASE+19, 0xff,
650*4882a593Smuzhiyun 	R_41_LCR_BASE+20, 0xff,
651*4882a593Smuzhiyun 	R_41_LCR_BASE+21, 0xff,
652*4882a593Smuzhiyun 	R_41_LCR_BASE+22, 0xff,
653*4882a593Smuzhiyun 	R_58_PROGRAM_FRAMING_CODE, 0x40,
654*4882a593Smuzhiyun 	R_59_H_OFF_FOR_SLICER, 0x47,
655*4882a593Smuzhiyun 	R_5B_FLD_OFF_AND_MSB_FOR_H_AND_V_OFF, 0x83,
656*4882a593Smuzhiyun 	R_5D_DID, 0xbd,
657*4882a593Smuzhiyun 	R_5E_SDID, 0x35,
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	R_02_INPUT_CNTL_1, 0xc4, /* input tuner -> input 4, amplifier active */
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	R_80_GLOBAL_CNTL_1, 0x20,		/* enable task B */
662*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,
663*4882a593Smuzhiyun 	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,
664*4882a593Smuzhiyun 	0x00, 0x00
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun 
saa711x_odd_parity(u8 c)667*4882a593Smuzhiyun static int saa711x_odd_parity(u8 c)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	c ^= (c >> 4);
670*4882a593Smuzhiyun 	c ^= (c >> 2);
671*4882a593Smuzhiyun 	c ^= (c >> 1);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	return c & 1;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
saa711x_decode_vps(u8 * dst,u8 * p)676*4882a593Smuzhiyun static int saa711x_decode_vps(u8 *dst, u8 *p)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	static const u8 biphase_tbl[] = {
679*4882a593Smuzhiyun 		0xf0, 0x78, 0x70, 0xf0, 0xb4, 0x3c, 0x34, 0xb4,
680*4882a593Smuzhiyun 		0xb0, 0x38, 0x30, 0xb0, 0xf0, 0x78, 0x70, 0xf0,
681*4882a593Smuzhiyun 		0xd2, 0x5a, 0x52, 0xd2, 0x96, 0x1e, 0x16, 0x96,
682*4882a593Smuzhiyun 		0x92, 0x1a, 0x12, 0x92, 0xd2, 0x5a, 0x52, 0xd2,
683*4882a593Smuzhiyun 		0xd0, 0x58, 0x50, 0xd0, 0x94, 0x1c, 0x14, 0x94,
684*4882a593Smuzhiyun 		0x90, 0x18, 0x10, 0x90, 0xd0, 0x58, 0x50, 0xd0,
685*4882a593Smuzhiyun 		0xf0, 0x78, 0x70, 0xf0, 0xb4, 0x3c, 0x34, 0xb4,
686*4882a593Smuzhiyun 		0xb0, 0x38, 0x30, 0xb0, 0xf0, 0x78, 0x70, 0xf0,
687*4882a593Smuzhiyun 		0xe1, 0x69, 0x61, 0xe1, 0xa5, 0x2d, 0x25, 0xa5,
688*4882a593Smuzhiyun 		0xa1, 0x29, 0x21, 0xa1, 0xe1, 0x69, 0x61, 0xe1,
689*4882a593Smuzhiyun 		0xc3, 0x4b, 0x43, 0xc3, 0x87, 0x0f, 0x07, 0x87,
690*4882a593Smuzhiyun 		0x83, 0x0b, 0x03, 0x83, 0xc3, 0x4b, 0x43, 0xc3,
691*4882a593Smuzhiyun 		0xc1, 0x49, 0x41, 0xc1, 0x85, 0x0d, 0x05, 0x85,
692*4882a593Smuzhiyun 		0x81, 0x09, 0x01, 0x81, 0xc1, 0x49, 0x41, 0xc1,
693*4882a593Smuzhiyun 		0xe1, 0x69, 0x61, 0xe1, 0xa5, 0x2d, 0x25, 0xa5,
694*4882a593Smuzhiyun 		0xa1, 0x29, 0x21, 0xa1, 0xe1, 0x69, 0x61, 0xe1,
695*4882a593Smuzhiyun 		0xe0, 0x68, 0x60, 0xe0, 0xa4, 0x2c, 0x24, 0xa4,
696*4882a593Smuzhiyun 		0xa0, 0x28, 0x20, 0xa0, 0xe0, 0x68, 0x60, 0xe0,
697*4882a593Smuzhiyun 		0xc2, 0x4a, 0x42, 0xc2, 0x86, 0x0e, 0x06, 0x86,
698*4882a593Smuzhiyun 		0x82, 0x0a, 0x02, 0x82, 0xc2, 0x4a, 0x42, 0xc2,
699*4882a593Smuzhiyun 		0xc0, 0x48, 0x40, 0xc0, 0x84, 0x0c, 0x04, 0x84,
700*4882a593Smuzhiyun 		0x80, 0x08, 0x00, 0x80, 0xc0, 0x48, 0x40, 0xc0,
701*4882a593Smuzhiyun 		0xe0, 0x68, 0x60, 0xe0, 0xa4, 0x2c, 0x24, 0xa4,
702*4882a593Smuzhiyun 		0xa0, 0x28, 0x20, 0xa0, 0xe0, 0x68, 0x60, 0xe0,
703*4882a593Smuzhiyun 		0xf0, 0x78, 0x70, 0xf0, 0xb4, 0x3c, 0x34, 0xb4,
704*4882a593Smuzhiyun 		0xb0, 0x38, 0x30, 0xb0, 0xf0, 0x78, 0x70, 0xf0,
705*4882a593Smuzhiyun 		0xd2, 0x5a, 0x52, 0xd2, 0x96, 0x1e, 0x16, 0x96,
706*4882a593Smuzhiyun 		0x92, 0x1a, 0x12, 0x92, 0xd2, 0x5a, 0x52, 0xd2,
707*4882a593Smuzhiyun 		0xd0, 0x58, 0x50, 0xd0, 0x94, 0x1c, 0x14, 0x94,
708*4882a593Smuzhiyun 		0x90, 0x18, 0x10, 0x90, 0xd0, 0x58, 0x50, 0xd0,
709*4882a593Smuzhiyun 		0xf0, 0x78, 0x70, 0xf0, 0xb4, 0x3c, 0x34, 0xb4,
710*4882a593Smuzhiyun 		0xb0, 0x38, 0x30, 0xb0, 0xf0, 0x78, 0x70, 0xf0,
711*4882a593Smuzhiyun 	};
712*4882a593Smuzhiyun 	int i;
713*4882a593Smuzhiyun 	u8 c, err = 0;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	for (i = 0; i < 2 * 13; i += 2) {
716*4882a593Smuzhiyun 		err |= biphase_tbl[p[i]] | biphase_tbl[p[i + 1]];
717*4882a593Smuzhiyun 		c = (biphase_tbl[p[i + 1]] & 0xf) | ((biphase_tbl[p[i]] & 0xf) << 4);
718*4882a593Smuzhiyun 		dst[i / 2] = c;
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 	return err & 0xf0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
saa711x_decode_wss(u8 * p)723*4882a593Smuzhiyun static int saa711x_decode_wss(u8 *p)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	static const int wss_bits[8] = {
726*4882a593Smuzhiyun 		0, 0, 0, 1, 0, 1, 1, 1
727*4882a593Smuzhiyun 	};
728*4882a593Smuzhiyun 	unsigned char parity;
729*4882a593Smuzhiyun 	int wss = 0;
730*4882a593Smuzhiyun 	int i;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
733*4882a593Smuzhiyun 		int b1 = wss_bits[p[i] & 7];
734*4882a593Smuzhiyun 		int b2 = wss_bits[(p[i] >> 3) & 7];
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 		if (b1 == b2)
737*4882a593Smuzhiyun 			return -1;
738*4882a593Smuzhiyun 		wss |= b2 << i;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 	parity = wss & 15;
741*4882a593Smuzhiyun 	parity ^= parity >> 2;
742*4882a593Smuzhiyun 	parity ^= parity >> 1;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (!(parity & 1))
745*4882a593Smuzhiyun 		return -1;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	return wss;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
saa711x_s_clock_freq(struct v4l2_subdev * sd,u32 freq)750*4882a593Smuzhiyun static int saa711x_s_clock_freq(struct v4l2_subdev *sd, u32 freq)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
753*4882a593Smuzhiyun 	u32 acpf;
754*4882a593Smuzhiyun 	u32 acni;
755*4882a593Smuzhiyun 	u32 hz;
756*4882a593Smuzhiyun 	u64 f;
757*4882a593Smuzhiyun 	u8 acc = 0;	/* reg 0x3a, audio clock control */
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	/* Checks for chips that don't have audio clock (saa7111, saa7113) */
760*4882a593Smuzhiyun 	if (!saa711x_has_reg(state->ident, R_30_AUD_MAST_CLK_CYCLES_PER_FIELD))
761*4882a593Smuzhiyun 		return 0;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "set audio clock freq: %d\n", freq);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* sanity check */
766*4882a593Smuzhiyun 	if (freq < 32000 || freq > 48000)
767*4882a593Smuzhiyun 		return -EINVAL;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	/* hz is the refresh rate times 100 */
770*4882a593Smuzhiyun 	hz = (state->std & V4L2_STD_525_60) ? 5994 : 5000;
771*4882a593Smuzhiyun 	/* acpf = (256 * freq) / field_frequency == (256 * 100 * freq) / hz */
772*4882a593Smuzhiyun 	acpf = (25600 * freq) / hz;
773*4882a593Smuzhiyun 	/* acni = (256 * freq * 2^23) / crystal_frequency =
774*4882a593Smuzhiyun 		  (freq * 2^(8+23)) / crystal_frequency =
775*4882a593Smuzhiyun 		  (freq << 31) / crystal_frequency */
776*4882a593Smuzhiyun 	f = freq;
777*4882a593Smuzhiyun 	f = f << 31;
778*4882a593Smuzhiyun 	do_div(f, state->crystal_freq);
779*4882a593Smuzhiyun 	acni = f;
780*4882a593Smuzhiyun 	if (state->ucgc) {
781*4882a593Smuzhiyun 		acpf = acpf * state->cgcdiv / 16;
782*4882a593Smuzhiyun 		acni = acni * state->cgcdiv / 16;
783*4882a593Smuzhiyun 		acc = 0x80;
784*4882a593Smuzhiyun 		if (state->cgcdiv == 3)
785*4882a593Smuzhiyun 			acc |= 0x40;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 	if (state->apll)
788*4882a593Smuzhiyun 		acc |= 0x08;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (state->double_asclk) {
791*4882a593Smuzhiyun 		acpf <<= 1;
792*4882a593Smuzhiyun 		acni <<= 1;
793*4882a593Smuzhiyun 	}
794*4882a593Smuzhiyun 	saa711x_write(sd, R_38_CLK_RATIO_AMXCLK_TO_ASCLK, 0x03);
795*4882a593Smuzhiyun 	saa711x_write(sd, R_39_CLK_RATIO_ASCLK_TO_ALRCLK, 0x10 << state->double_asclk);
796*4882a593Smuzhiyun 	saa711x_write(sd, R_3A_AUD_CLK_GEN_BASIC_SETUP, acc);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	saa711x_write(sd, R_30_AUD_MAST_CLK_CYCLES_PER_FIELD, acpf & 0xff);
799*4882a593Smuzhiyun 	saa711x_write(sd, R_30_AUD_MAST_CLK_CYCLES_PER_FIELD+1,
800*4882a593Smuzhiyun 							(acpf >> 8) & 0xff);
801*4882a593Smuzhiyun 	saa711x_write(sd, R_30_AUD_MAST_CLK_CYCLES_PER_FIELD+2,
802*4882a593Smuzhiyun 							(acpf >> 16) & 0x03);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	saa711x_write(sd, R_34_AUD_MAST_CLK_NOMINAL_INC, acni & 0xff);
805*4882a593Smuzhiyun 	saa711x_write(sd, R_34_AUD_MAST_CLK_NOMINAL_INC+1, (acni >> 8) & 0xff);
806*4882a593Smuzhiyun 	saa711x_write(sd, R_34_AUD_MAST_CLK_NOMINAL_INC+2, (acni >> 16) & 0x3f);
807*4882a593Smuzhiyun 	state->audclk_freq = freq;
808*4882a593Smuzhiyun 	return 0;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
saa711x_g_volatile_ctrl(struct v4l2_ctrl * ctrl)811*4882a593Smuzhiyun static int saa711x_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun 	struct v4l2_subdev *sd = to_sd(ctrl);
814*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	switch (ctrl->id) {
817*4882a593Smuzhiyun 	case V4L2_CID_CHROMA_AGC:
818*4882a593Smuzhiyun 		/* chroma gain cluster */
819*4882a593Smuzhiyun 		if (state->agc->val)
820*4882a593Smuzhiyun 			state->gain->val =
821*4882a593Smuzhiyun 				saa711x_read(sd, R_0F_CHROMA_GAIN_CNTL) & 0x7f;
822*4882a593Smuzhiyun 		break;
823*4882a593Smuzhiyun 	}
824*4882a593Smuzhiyun 	return 0;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
saa711x_s_ctrl(struct v4l2_ctrl * ctrl)827*4882a593Smuzhiyun static int saa711x_s_ctrl(struct v4l2_ctrl *ctrl)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	struct v4l2_subdev *sd = to_sd(ctrl);
830*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	switch (ctrl->id) {
833*4882a593Smuzhiyun 	case V4L2_CID_BRIGHTNESS:
834*4882a593Smuzhiyun 		saa711x_write(sd, R_0A_LUMA_BRIGHT_CNTL, ctrl->val);
835*4882a593Smuzhiyun 		break;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	case V4L2_CID_CONTRAST:
838*4882a593Smuzhiyun 		saa711x_write(sd, R_0B_LUMA_CONTRAST_CNTL, ctrl->val);
839*4882a593Smuzhiyun 		break;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	case V4L2_CID_SATURATION:
842*4882a593Smuzhiyun 		saa711x_write(sd, R_0C_CHROMA_SAT_CNTL, ctrl->val);
843*4882a593Smuzhiyun 		break;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	case V4L2_CID_HUE:
846*4882a593Smuzhiyun 		saa711x_write(sd, R_0D_CHROMA_HUE_CNTL, ctrl->val);
847*4882a593Smuzhiyun 		break;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	case V4L2_CID_CHROMA_AGC:
850*4882a593Smuzhiyun 		/* chroma gain cluster */
851*4882a593Smuzhiyun 		if (state->agc->val)
852*4882a593Smuzhiyun 			saa711x_write(sd, R_0F_CHROMA_GAIN_CNTL, state->gain->val);
853*4882a593Smuzhiyun 		else
854*4882a593Smuzhiyun 			saa711x_write(sd, R_0F_CHROMA_GAIN_CNTL, state->gain->val | 0x80);
855*4882a593Smuzhiyun 		break;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	default:
858*4882a593Smuzhiyun 		return -EINVAL;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
saa711x_set_size(struct v4l2_subdev * sd,int width,int height)864*4882a593Smuzhiyun static int saa711x_set_size(struct v4l2_subdev *sd, int width, int height)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
867*4882a593Smuzhiyun 	int HPSC, HFSC;
868*4882a593Smuzhiyun 	int VSCY;
869*4882a593Smuzhiyun 	int res;
870*4882a593Smuzhiyun 	int is_50hz = state->std & V4L2_STD_625_50;
871*4882a593Smuzhiyun 	int Vsrc = is_50hz ? 576 : 480;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "decoder set size to %ix%i\n", width, height);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	/* FIXME need better bounds checking here */
876*4882a593Smuzhiyun 	if ((width < 1) || (width > 1440))
877*4882a593Smuzhiyun 		return -EINVAL;
878*4882a593Smuzhiyun 	if ((height < 1) || (height > Vsrc))
879*4882a593Smuzhiyun 		return -EINVAL;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	if (!saa711x_has_reg(state->ident, R_D0_B_HORIZ_PRESCALING)) {
882*4882a593Smuzhiyun 		/* Decoder only supports 720 columns and 480 or 576 lines */
883*4882a593Smuzhiyun 		if (width != 720)
884*4882a593Smuzhiyun 			return -EINVAL;
885*4882a593Smuzhiyun 		if (height != Vsrc)
886*4882a593Smuzhiyun 			return -EINVAL;
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	state->width = width;
890*4882a593Smuzhiyun 	state->height = height;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	if (!saa711x_has_reg(state->ident, R_CC_B_HORIZ_OUTPUT_WINDOW_LENGTH))
893*4882a593Smuzhiyun 		return 0;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	/* probably have a valid size, let's set it */
896*4882a593Smuzhiyun 	/* Set output width/height */
897*4882a593Smuzhiyun 	/* width */
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	saa711x_write(sd, R_CC_B_HORIZ_OUTPUT_WINDOW_LENGTH,
900*4882a593Smuzhiyun 					(u8) (width & 0xff));
901*4882a593Smuzhiyun 	saa711x_write(sd, R_CD_B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB,
902*4882a593Smuzhiyun 					(u8) ((width >> 8) & 0xff));
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* Vertical Scaling uses height/2 */
905*4882a593Smuzhiyun 	res = height / 2;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	/* On 60Hz, it is using a higher Vertical Output Size */
908*4882a593Smuzhiyun 	if (!is_50hz)
909*4882a593Smuzhiyun 		res += (VRES_60HZ - 480) >> 1;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		/* height */
912*4882a593Smuzhiyun 	saa711x_write(sd, R_CE_B_VERT_OUTPUT_WINDOW_LENGTH,
913*4882a593Smuzhiyun 					(u8) (res & 0xff));
914*4882a593Smuzhiyun 	saa711x_write(sd, R_CF_B_VERT_OUTPUT_WINDOW_LENGTH_MSB,
915*4882a593Smuzhiyun 					(u8) ((res >> 8) & 0xff));
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	/* Scaling settings */
918*4882a593Smuzhiyun 	/* Hprescaler is floor(inres/outres) */
919*4882a593Smuzhiyun 	HPSC = (int)(720 / width);
920*4882a593Smuzhiyun 	/* 0 is not allowed (div. by zero) */
921*4882a593Smuzhiyun 	HPSC = HPSC ? HPSC : 1;
922*4882a593Smuzhiyun 	HFSC = (int)((1024 * 720) / (HPSC * width));
923*4882a593Smuzhiyun 	/* FIXME hardcodes to "Task B"
924*4882a593Smuzhiyun 	 * write H prescaler integer */
925*4882a593Smuzhiyun 	saa711x_write(sd, R_D0_B_HORIZ_PRESCALING,
926*4882a593Smuzhiyun 				(u8) (HPSC & 0x3f));
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "Hpsc: 0x%05x, Hfsc: 0x%05x\n", HPSC, HFSC);
929*4882a593Smuzhiyun 	/* write H fine-scaling (luminance) */
930*4882a593Smuzhiyun 	saa711x_write(sd, R_D8_B_HORIZ_LUMA_SCALING_INC,
931*4882a593Smuzhiyun 				(u8) (HFSC & 0xff));
932*4882a593Smuzhiyun 	saa711x_write(sd, R_D9_B_HORIZ_LUMA_SCALING_INC_MSB,
933*4882a593Smuzhiyun 				(u8) ((HFSC >> 8) & 0xff));
934*4882a593Smuzhiyun 	/* write H fine-scaling (chrominance)
935*4882a593Smuzhiyun 	 * must be lum/2, so i'll just bitshift :) */
936*4882a593Smuzhiyun 	saa711x_write(sd, R_DC_B_HORIZ_CHROMA_SCALING,
937*4882a593Smuzhiyun 				(u8) ((HFSC >> 1) & 0xff));
938*4882a593Smuzhiyun 	saa711x_write(sd, R_DD_B_HORIZ_CHROMA_SCALING_MSB,
939*4882a593Smuzhiyun 				(u8) ((HFSC >> 9) & 0xff));
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	VSCY = (int)((1024 * Vsrc) / height);
942*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "Vsrc: %d, Vscy: 0x%05x\n", Vsrc, VSCY);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	/* Correct Contrast and Luminance */
945*4882a593Smuzhiyun 	saa711x_write(sd, R_D5_B_LUMA_CONTRAST_CNTL,
946*4882a593Smuzhiyun 					(u8) (64 * 1024 / VSCY));
947*4882a593Smuzhiyun 	saa711x_write(sd, R_D6_B_CHROMA_SATURATION_CNTL,
948*4882a593Smuzhiyun 					(u8) (64 * 1024 / VSCY));
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 		/* write V fine-scaling (luminance) */
951*4882a593Smuzhiyun 	saa711x_write(sd, R_E0_B_VERT_LUMA_SCALING_INC,
952*4882a593Smuzhiyun 					(u8) (VSCY & 0xff));
953*4882a593Smuzhiyun 	saa711x_write(sd, R_E1_B_VERT_LUMA_SCALING_INC_MSB,
954*4882a593Smuzhiyun 					(u8) ((VSCY >> 8) & 0xff));
955*4882a593Smuzhiyun 		/* write V fine-scaling (chrominance) */
956*4882a593Smuzhiyun 	saa711x_write(sd, R_E2_B_VERT_CHROMA_SCALING_INC,
957*4882a593Smuzhiyun 					(u8) (VSCY & 0xff));
958*4882a593Smuzhiyun 	saa711x_write(sd, R_E3_B_VERT_CHROMA_SCALING_INC_MSB,
959*4882a593Smuzhiyun 					(u8) ((VSCY >> 8) & 0xff));
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	saa711x_writeregs(sd, saa7115_cfg_reset_scaler);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	/* Activates task "B" */
964*4882a593Smuzhiyun 	saa711x_write(sd, R_80_GLOBAL_CNTL_1,
965*4882a593Smuzhiyun 				saa711x_read(sd, R_80_GLOBAL_CNTL_1) | 0x20);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	return 0;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun 
saa711x_set_v4lstd(struct v4l2_subdev * sd,v4l2_std_id std)970*4882a593Smuzhiyun static void saa711x_set_v4lstd(struct v4l2_subdev *sd, v4l2_std_id std)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	/* Prevent unnecessary standard changes. During a standard
975*4882a593Smuzhiyun 	   change the I-Port is temporarily disabled. Any devices
976*4882a593Smuzhiyun 	   reading from that port can get confused.
977*4882a593Smuzhiyun 	   Note that s_std is also used to switch from
978*4882a593Smuzhiyun 	   radio to TV mode, so if a s_std is broadcast to
979*4882a593Smuzhiyun 	   all I2C devices then you do not want to have an unwanted
980*4882a593Smuzhiyun 	   side-effect here. */
981*4882a593Smuzhiyun 	if (std == state->std)
982*4882a593Smuzhiyun 		return;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	state->std = std;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	// This works for NTSC-M, SECAM-L and the 50Hz PAL variants.
987*4882a593Smuzhiyun 	if (std & V4L2_STD_525_60) {
988*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "decoder set standard 60 Hz\n");
989*4882a593Smuzhiyun 		if (state->ident == GM7113C) {
990*4882a593Smuzhiyun 			u8 reg = saa711x_read(sd, R_08_SYNC_CNTL);
991*4882a593Smuzhiyun 			reg &= ~(SAA7113_R_08_FSEL | SAA7113_R_08_AUFD);
992*4882a593Smuzhiyun 			reg |= SAA7113_R_08_FSEL;
993*4882a593Smuzhiyun 			saa711x_write(sd, R_08_SYNC_CNTL, reg);
994*4882a593Smuzhiyun 		} else {
995*4882a593Smuzhiyun 			saa711x_writeregs(sd, saa7115_cfg_60hz_video);
996*4882a593Smuzhiyun 		}
997*4882a593Smuzhiyun 		saa711x_set_size(sd, 720, 480);
998*4882a593Smuzhiyun 	} else {
999*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "decoder set standard 50 Hz\n");
1000*4882a593Smuzhiyun 		if (state->ident == GM7113C) {
1001*4882a593Smuzhiyun 			u8 reg = saa711x_read(sd, R_08_SYNC_CNTL);
1002*4882a593Smuzhiyun 			reg &= ~(SAA7113_R_08_FSEL | SAA7113_R_08_AUFD);
1003*4882a593Smuzhiyun 			saa711x_write(sd, R_08_SYNC_CNTL, reg);
1004*4882a593Smuzhiyun 		} else {
1005*4882a593Smuzhiyun 			saa711x_writeregs(sd, saa7115_cfg_50hz_video);
1006*4882a593Smuzhiyun 		}
1007*4882a593Smuzhiyun 		saa711x_set_size(sd, 720, 576);
1008*4882a593Smuzhiyun 	}
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	/* Register 0E - Bits D6-D4 on NO-AUTO mode
1011*4882a593Smuzhiyun 		(SAA7111 and SAA7113 doesn't have auto mode)
1012*4882a593Smuzhiyun 	    50 Hz / 625 lines           60 Hz / 525 lines
1013*4882a593Smuzhiyun 	000 PAL BGDHI (4.43Mhz)         NTSC M (3.58MHz)
1014*4882a593Smuzhiyun 	001 NTSC 4.43 (50 Hz)           PAL 4.43 (60 Hz)
1015*4882a593Smuzhiyun 	010 Combination-PAL N (3.58MHz) NTSC 4.43 (60 Hz)
1016*4882a593Smuzhiyun 	011 NTSC N (3.58MHz)            PAL M (3.58MHz)
1017*4882a593Smuzhiyun 	100 reserved                    NTSC-Japan (3.58MHz)
1018*4882a593Smuzhiyun 	*/
1019*4882a593Smuzhiyun 	if (state->ident <= SAA7113 ||
1020*4882a593Smuzhiyun 	    state->ident == GM7113C) {
1021*4882a593Smuzhiyun 		u8 reg = saa711x_read(sd, R_0E_CHROMA_CNTL_1) & 0x8f;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 		if (std == V4L2_STD_PAL_M) {
1024*4882a593Smuzhiyun 			reg |= 0x30;
1025*4882a593Smuzhiyun 		} else if (std == V4L2_STD_PAL_Nc) {
1026*4882a593Smuzhiyun 			reg |= 0x20;
1027*4882a593Smuzhiyun 		} else if (std == V4L2_STD_PAL_60) {
1028*4882a593Smuzhiyun 			reg |= 0x10;
1029*4882a593Smuzhiyun 		} else if (std == V4L2_STD_NTSC_M_JP) {
1030*4882a593Smuzhiyun 			reg |= 0x40;
1031*4882a593Smuzhiyun 		} else if (std & V4L2_STD_SECAM) {
1032*4882a593Smuzhiyun 			reg |= 0x50;
1033*4882a593Smuzhiyun 		}
1034*4882a593Smuzhiyun 		saa711x_write(sd, R_0E_CHROMA_CNTL_1, reg);
1035*4882a593Smuzhiyun 	} else {
1036*4882a593Smuzhiyun 		/* restart task B if needed */
1037*4882a593Smuzhiyun 		int taskb = saa711x_read(sd, R_80_GLOBAL_CNTL_1) & 0x10;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 		if (taskb && state->ident == SAA7114)
1040*4882a593Smuzhiyun 			saa711x_writeregs(sd, saa7115_cfg_vbi_on);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 		/* switch audio mode too! */
1043*4882a593Smuzhiyun 		saa711x_s_clock_freq(sd, state->audclk_freq);
1044*4882a593Smuzhiyun 	}
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun /* setup the sliced VBI lcr registers according to the sliced VBI format */
saa711x_set_lcr(struct v4l2_subdev * sd,struct v4l2_sliced_vbi_format * fmt)1048*4882a593Smuzhiyun static void saa711x_set_lcr(struct v4l2_subdev *sd, struct v4l2_sliced_vbi_format *fmt)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1051*4882a593Smuzhiyun 	int is_50hz = (state->std & V4L2_STD_625_50);
1052*4882a593Smuzhiyun 	u8 lcr[24];
1053*4882a593Smuzhiyun 	int i, x;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun #if 1
1056*4882a593Smuzhiyun 	/* saa7113/7114/7118 VBI support are experimental */
1057*4882a593Smuzhiyun 	if (!saa711x_has_reg(state->ident, R_41_LCR_BASE))
1058*4882a593Smuzhiyun 		return;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun #else
1061*4882a593Smuzhiyun 	/* SAA7113 and SAA7118 also should support VBI - Need testing */
1062*4882a593Smuzhiyun 	if (state->ident != SAA7115)
1063*4882a593Smuzhiyun 		return;
1064*4882a593Smuzhiyun #endif
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	for (i = 0; i <= 23; i++)
1067*4882a593Smuzhiyun 		lcr[i] = 0xff;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	if (fmt == NULL) {
1070*4882a593Smuzhiyun 		/* raw VBI */
1071*4882a593Smuzhiyun 		if (is_50hz)
1072*4882a593Smuzhiyun 			for (i = 6; i <= 23; i++)
1073*4882a593Smuzhiyun 				lcr[i] = 0xdd;
1074*4882a593Smuzhiyun 		else
1075*4882a593Smuzhiyun 			for (i = 10; i <= 21; i++)
1076*4882a593Smuzhiyun 				lcr[i] = 0xdd;
1077*4882a593Smuzhiyun 	} else {
1078*4882a593Smuzhiyun 		/* sliced VBI */
1079*4882a593Smuzhiyun 		/* first clear lines that cannot be captured */
1080*4882a593Smuzhiyun 		if (is_50hz) {
1081*4882a593Smuzhiyun 			for (i = 0; i <= 5; i++)
1082*4882a593Smuzhiyun 				fmt->service_lines[0][i] =
1083*4882a593Smuzhiyun 					fmt->service_lines[1][i] = 0;
1084*4882a593Smuzhiyun 		}
1085*4882a593Smuzhiyun 		else {
1086*4882a593Smuzhiyun 			for (i = 0; i <= 9; i++)
1087*4882a593Smuzhiyun 				fmt->service_lines[0][i] =
1088*4882a593Smuzhiyun 					fmt->service_lines[1][i] = 0;
1089*4882a593Smuzhiyun 			for (i = 22; i <= 23; i++)
1090*4882a593Smuzhiyun 				fmt->service_lines[0][i] =
1091*4882a593Smuzhiyun 					fmt->service_lines[1][i] = 0;
1092*4882a593Smuzhiyun 		}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 		/* Now set the lcr values according to the specified service */
1095*4882a593Smuzhiyun 		for (i = 6; i <= 23; i++) {
1096*4882a593Smuzhiyun 			lcr[i] = 0;
1097*4882a593Smuzhiyun 			for (x = 0; x <= 1; x++) {
1098*4882a593Smuzhiyun 				switch (fmt->service_lines[1-x][i]) {
1099*4882a593Smuzhiyun 					case 0:
1100*4882a593Smuzhiyun 						lcr[i] |= 0xf << (4 * x);
1101*4882a593Smuzhiyun 						break;
1102*4882a593Smuzhiyun 					case V4L2_SLICED_TELETEXT_B:
1103*4882a593Smuzhiyun 						lcr[i] |= 1 << (4 * x);
1104*4882a593Smuzhiyun 						break;
1105*4882a593Smuzhiyun 					case V4L2_SLICED_CAPTION_525:
1106*4882a593Smuzhiyun 						lcr[i] |= 4 << (4 * x);
1107*4882a593Smuzhiyun 						break;
1108*4882a593Smuzhiyun 					case V4L2_SLICED_WSS_625:
1109*4882a593Smuzhiyun 						lcr[i] |= 5 << (4 * x);
1110*4882a593Smuzhiyun 						break;
1111*4882a593Smuzhiyun 					case V4L2_SLICED_VPS:
1112*4882a593Smuzhiyun 						lcr[i] |= 7 << (4 * x);
1113*4882a593Smuzhiyun 						break;
1114*4882a593Smuzhiyun 				}
1115*4882a593Smuzhiyun 			}
1116*4882a593Smuzhiyun 		}
1117*4882a593Smuzhiyun 	}
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	/* write the lcr registers */
1120*4882a593Smuzhiyun 	for (i = 2; i <= 23; i++) {
1121*4882a593Smuzhiyun 		saa711x_write(sd, i - 2 + R_41_LCR_BASE, lcr[i]);
1122*4882a593Smuzhiyun 	}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	/* enable/disable raw VBI capturing */
1125*4882a593Smuzhiyun 	saa711x_writeregs(sd, fmt == NULL ?
1126*4882a593Smuzhiyun 				saa7115_cfg_vbi_on :
1127*4882a593Smuzhiyun 				saa7115_cfg_vbi_off);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
saa711x_g_sliced_fmt(struct v4l2_subdev * sd,struct v4l2_sliced_vbi_format * sliced)1130*4882a593Smuzhiyun static int saa711x_g_sliced_fmt(struct v4l2_subdev *sd, struct v4l2_sliced_vbi_format *sliced)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	static u16 lcr2vbi[] = {
1133*4882a593Smuzhiyun 		0, V4L2_SLICED_TELETEXT_B, 0,	/* 1 */
1134*4882a593Smuzhiyun 		0, V4L2_SLICED_CAPTION_525,	/* 4 */
1135*4882a593Smuzhiyun 		V4L2_SLICED_WSS_625, 0,		/* 5 */
1136*4882a593Smuzhiyun 		V4L2_SLICED_VPS, 0, 0, 0, 0,	/* 7 */
1137*4882a593Smuzhiyun 		0, 0, 0, 0
1138*4882a593Smuzhiyun 	};
1139*4882a593Smuzhiyun 	int i;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	memset(sliced->service_lines, 0, sizeof(sliced->service_lines));
1142*4882a593Smuzhiyun 	sliced->service_set = 0;
1143*4882a593Smuzhiyun 	/* done if using raw VBI */
1144*4882a593Smuzhiyun 	if (saa711x_read(sd, R_80_GLOBAL_CNTL_1) & 0x10)
1145*4882a593Smuzhiyun 		return 0;
1146*4882a593Smuzhiyun 	for (i = 2; i <= 23; i++) {
1147*4882a593Smuzhiyun 		u8 v = saa711x_read(sd, i - 2 + R_41_LCR_BASE);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 		sliced->service_lines[0][i] = lcr2vbi[v >> 4];
1150*4882a593Smuzhiyun 		sliced->service_lines[1][i] = lcr2vbi[v & 0xf];
1151*4882a593Smuzhiyun 		sliced->service_set |=
1152*4882a593Smuzhiyun 			sliced->service_lines[0][i] | sliced->service_lines[1][i];
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 	return 0;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
saa711x_s_raw_fmt(struct v4l2_subdev * sd,struct v4l2_vbi_format * fmt)1157*4882a593Smuzhiyun static int saa711x_s_raw_fmt(struct v4l2_subdev *sd, struct v4l2_vbi_format *fmt)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	saa711x_set_lcr(sd, NULL);
1160*4882a593Smuzhiyun 	return 0;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun 
saa711x_s_sliced_fmt(struct v4l2_subdev * sd,struct v4l2_sliced_vbi_format * fmt)1163*4882a593Smuzhiyun static int saa711x_s_sliced_fmt(struct v4l2_subdev *sd, struct v4l2_sliced_vbi_format *fmt)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun 	saa711x_set_lcr(sd, fmt);
1166*4882a593Smuzhiyun 	return 0;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun 
saa711x_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)1169*4882a593Smuzhiyun static int saa711x_set_fmt(struct v4l2_subdev *sd,
1170*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
1171*4882a593Smuzhiyun 		struct v4l2_subdev_format *format)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *fmt = &format->format;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	if (format->pad || fmt->code != MEDIA_BUS_FMT_FIXED)
1176*4882a593Smuzhiyun 		return -EINVAL;
1177*4882a593Smuzhiyun 	fmt->field = V4L2_FIELD_INTERLACED;
1178*4882a593Smuzhiyun 	fmt->colorspace = V4L2_COLORSPACE_SMPTE170M;
1179*4882a593Smuzhiyun 	if (format->which == V4L2_SUBDEV_FORMAT_TRY)
1180*4882a593Smuzhiyun 		return 0;
1181*4882a593Smuzhiyun 	return saa711x_set_size(sd, fmt->width, fmt->height);
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun /* Decode the sliced VBI data stream as created by the saa7115.
1185*4882a593Smuzhiyun    The format is described in the saa7115 datasheet in Tables 25 and 26
1186*4882a593Smuzhiyun    and in Figure 33.
1187*4882a593Smuzhiyun    The current implementation uses SAV/EAV codes and not the ancillary data
1188*4882a593Smuzhiyun    headers. The vbi->p pointer points to the R_5E_SDID byte right after the SAV
1189*4882a593Smuzhiyun    code. */
saa711x_decode_vbi_line(struct v4l2_subdev * sd,struct v4l2_decode_vbi_line * vbi)1190*4882a593Smuzhiyun static int saa711x_decode_vbi_line(struct v4l2_subdev *sd, struct v4l2_decode_vbi_line *vbi)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1193*4882a593Smuzhiyun 	static const char vbi_no_data_pattern[] = {
1194*4882a593Smuzhiyun 		0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0
1195*4882a593Smuzhiyun 	};
1196*4882a593Smuzhiyun 	u8 *p = vbi->p;
1197*4882a593Smuzhiyun 	u32 wss;
1198*4882a593Smuzhiyun 	int id1, id2;   /* the ID1 and ID2 bytes from the internal header */
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	vbi->type = 0;  /* mark result as a failure */
1201*4882a593Smuzhiyun 	id1 = p[2];
1202*4882a593Smuzhiyun 	id2 = p[3];
1203*4882a593Smuzhiyun 	/* Note: the field bit is inverted for 60 Hz video */
1204*4882a593Smuzhiyun 	if (state->std & V4L2_STD_525_60)
1205*4882a593Smuzhiyun 		id1 ^= 0x40;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	/* Skip internal header, p now points to the start of the payload */
1208*4882a593Smuzhiyun 	p += 4;
1209*4882a593Smuzhiyun 	vbi->p = p;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	/* calculate field and line number of the VBI packet (1-23) */
1212*4882a593Smuzhiyun 	vbi->is_second_field = ((id1 & 0x40) != 0);
1213*4882a593Smuzhiyun 	vbi->line = (id1 & 0x3f) << 3;
1214*4882a593Smuzhiyun 	vbi->line |= (id2 & 0x70) >> 4;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	/* Obtain data type */
1217*4882a593Smuzhiyun 	id2 &= 0xf;
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	/* If the VBI slicer does not detect any signal it will fill up
1220*4882a593Smuzhiyun 	   the payload buffer with 0xa0 bytes. */
1221*4882a593Smuzhiyun 	if (!memcmp(p, vbi_no_data_pattern, sizeof(vbi_no_data_pattern)))
1222*4882a593Smuzhiyun 		return 0;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	/* decode payloads */
1225*4882a593Smuzhiyun 	switch (id2) {
1226*4882a593Smuzhiyun 	case 1:
1227*4882a593Smuzhiyun 		vbi->type = V4L2_SLICED_TELETEXT_B;
1228*4882a593Smuzhiyun 		break;
1229*4882a593Smuzhiyun 	case 4:
1230*4882a593Smuzhiyun 		if (!saa711x_odd_parity(p[0]) || !saa711x_odd_parity(p[1]))
1231*4882a593Smuzhiyun 			return 0;
1232*4882a593Smuzhiyun 		vbi->type = V4L2_SLICED_CAPTION_525;
1233*4882a593Smuzhiyun 		break;
1234*4882a593Smuzhiyun 	case 5:
1235*4882a593Smuzhiyun 		wss = saa711x_decode_wss(p);
1236*4882a593Smuzhiyun 		if (wss == -1)
1237*4882a593Smuzhiyun 			return 0;
1238*4882a593Smuzhiyun 		p[0] = wss & 0xff;
1239*4882a593Smuzhiyun 		p[1] = wss >> 8;
1240*4882a593Smuzhiyun 		vbi->type = V4L2_SLICED_WSS_625;
1241*4882a593Smuzhiyun 		break;
1242*4882a593Smuzhiyun 	case 7:
1243*4882a593Smuzhiyun 		if (saa711x_decode_vps(p, p) != 0)
1244*4882a593Smuzhiyun 			return 0;
1245*4882a593Smuzhiyun 		vbi->type = V4L2_SLICED_VPS;
1246*4882a593Smuzhiyun 		break;
1247*4882a593Smuzhiyun 	default:
1248*4882a593Smuzhiyun 		break;
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 	return 0;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun /* ============ SAA7115 AUDIO settings (end) ============= */
1254*4882a593Smuzhiyun 
saa711x_g_tuner(struct v4l2_subdev * sd,struct v4l2_tuner * vt)1255*4882a593Smuzhiyun static int saa711x_g_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1258*4882a593Smuzhiyun 	int status;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	if (state->radio)
1261*4882a593Smuzhiyun 		return 0;
1262*4882a593Smuzhiyun 	status = saa711x_read(sd, R_1F_STATUS_BYTE_2_VD_DEC);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "status: 0x%02x\n", status);
1265*4882a593Smuzhiyun 	vt->signal = ((status & (1 << 6)) == 0) ? 0xffff : 0x0;
1266*4882a593Smuzhiyun 	return 0;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
saa711x_s_std(struct v4l2_subdev * sd,v4l2_std_id std)1269*4882a593Smuzhiyun static int saa711x_s_std(struct v4l2_subdev *sd, v4l2_std_id std)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	state->radio = 0;
1274*4882a593Smuzhiyun 	saa711x_set_v4lstd(sd, std);
1275*4882a593Smuzhiyun 	return 0;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun 
saa711x_s_radio(struct v4l2_subdev * sd)1278*4882a593Smuzhiyun static int saa711x_s_radio(struct v4l2_subdev *sd)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	state->radio = 1;
1283*4882a593Smuzhiyun 	return 0;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
saa711x_s_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)1286*4882a593Smuzhiyun static int saa711x_s_routing(struct v4l2_subdev *sd,
1287*4882a593Smuzhiyun 			     u32 input, u32 output, u32 config)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1290*4882a593Smuzhiyun 	u8 mask = (state->ident <= SAA7111A) ? 0xf8 : 0xf0;
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "decoder set input %d output %d\n",
1293*4882a593Smuzhiyun 		input, output);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	/* saa7111/3 does not have these inputs */
1296*4882a593Smuzhiyun 	if ((state->ident <= SAA7113 ||
1297*4882a593Smuzhiyun 	     state->ident == GM7113C) &&
1298*4882a593Smuzhiyun 	    (input == SAA7115_COMPOSITE4 ||
1299*4882a593Smuzhiyun 	     input == SAA7115_COMPOSITE5)) {
1300*4882a593Smuzhiyun 		return -EINVAL;
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun 	if (input > SAA7115_SVIDEO3)
1303*4882a593Smuzhiyun 		return -EINVAL;
1304*4882a593Smuzhiyun 	if (state->input == input && state->output == output)
1305*4882a593Smuzhiyun 		return 0;
1306*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "now setting %s input %s output\n",
1307*4882a593Smuzhiyun 		(input >= SAA7115_SVIDEO0) ? "S-Video" : "Composite",
1308*4882a593Smuzhiyun 		(output == SAA7115_IPORT_ON) ? "iport on" : "iport off");
1309*4882a593Smuzhiyun 	state->input = input;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	/* saa7111 has slightly different input numbering */
1312*4882a593Smuzhiyun 	if (state->ident <= SAA7111A) {
1313*4882a593Smuzhiyun 		if (input >= SAA7115_COMPOSITE4)
1314*4882a593Smuzhiyun 			input -= 2;
1315*4882a593Smuzhiyun 		/* saa7111 specific */
1316*4882a593Smuzhiyun 		saa711x_write(sd, R_10_CHROMA_CNTL_2,
1317*4882a593Smuzhiyun 				(saa711x_read(sd, R_10_CHROMA_CNTL_2) & 0x3f) |
1318*4882a593Smuzhiyun 				((output & 0xc0) ^ 0x40));
1319*4882a593Smuzhiyun 		saa711x_write(sd, R_13_RT_X_PORT_OUT_CNTL,
1320*4882a593Smuzhiyun 				(saa711x_read(sd, R_13_RT_X_PORT_OUT_CNTL) & 0xf0) |
1321*4882a593Smuzhiyun 				((output & 2) ? 0x0a : 0));
1322*4882a593Smuzhiyun 	}
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	/* select mode */
1325*4882a593Smuzhiyun 	saa711x_write(sd, R_02_INPUT_CNTL_1,
1326*4882a593Smuzhiyun 		      (saa711x_read(sd, R_02_INPUT_CNTL_1) & mask) |
1327*4882a593Smuzhiyun 		       input);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/* bypass chrominance trap for S-Video modes */
1330*4882a593Smuzhiyun 	saa711x_write(sd, R_09_LUMA_CNTL,
1331*4882a593Smuzhiyun 			(saa711x_read(sd, R_09_LUMA_CNTL) & 0x7f) |
1332*4882a593Smuzhiyun 			(state->input >= SAA7115_SVIDEO0 ? 0x80 : 0x0));
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	state->output = output;
1335*4882a593Smuzhiyun 	if (state->ident == SAA7114 ||
1336*4882a593Smuzhiyun 			state->ident == SAA7115) {
1337*4882a593Smuzhiyun 		saa711x_write(sd, R_83_X_PORT_I_O_ENA_AND_OUT_CLK,
1338*4882a593Smuzhiyun 				(saa711x_read(sd, R_83_X_PORT_I_O_ENA_AND_OUT_CLK) & 0xfe) |
1339*4882a593Smuzhiyun 				(state->output & 0x01));
1340*4882a593Smuzhiyun 	}
1341*4882a593Smuzhiyun 	if (state->ident > SAA7111A) {
1342*4882a593Smuzhiyun 		if (config & SAA7115_IDQ_IS_DEFAULT)
1343*4882a593Smuzhiyun 			saa711x_write(sd, R_85_I_PORT_SIGNAL_POLAR, 0x20);
1344*4882a593Smuzhiyun 		else
1345*4882a593Smuzhiyun 			saa711x_write(sd, R_85_I_PORT_SIGNAL_POLAR, 0x21);
1346*4882a593Smuzhiyun 	}
1347*4882a593Smuzhiyun 	return 0;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun 
saa711x_s_gpio(struct v4l2_subdev * sd,u32 val)1350*4882a593Smuzhiyun static int saa711x_s_gpio(struct v4l2_subdev *sd, u32 val)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	if (state->ident > SAA7111A)
1355*4882a593Smuzhiyun 		return -EINVAL;
1356*4882a593Smuzhiyun 	saa711x_write(sd, 0x11, (saa711x_read(sd, 0x11) & 0x7f) |
1357*4882a593Smuzhiyun 		(val ? 0x80 : 0));
1358*4882a593Smuzhiyun 	return 0;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun 
saa711x_s_stream(struct v4l2_subdev * sd,int enable)1361*4882a593Smuzhiyun static int saa711x_s_stream(struct v4l2_subdev *sd, int enable)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "%s output\n",
1366*4882a593Smuzhiyun 			enable ? "enable" : "disable");
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	if (state->enable == enable)
1369*4882a593Smuzhiyun 		return 0;
1370*4882a593Smuzhiyun 	state->enable = enable;
1371*4882a593Smuzhiyun 	if (!saa711x_has_reg(state->ident, R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED))
1372*4882a593Smuzhiyun 		return 0;
1373*4882a593Smuzhiyun 	saa711x_write(sd, R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, state->enable);
1374*4882a593Smuzhiyun 	return 0;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun 
saa711x_s_crystal_freq(struct v4l2_subdev * sd,u32 freq,u32 flags)1377*4882a593Smuzhiyun static int saa711x_s_crystal_freq(struct v4l2_subdev *sd, u32 freq, u32 flags)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	if (freq != SAA7115_FREQ_32_11_MHZ && freq != SAA7115_FREQ_24_576_MHZ)
1382*4882a593Smuzhiyun 		return -EINVAL;
1383*4882a593Smuzhiyun 	state->crystal_freq = freq;
1384*4882a593Smuzhiyun 	state->double_asclk = flags & SAA7115_FREQ_FL_DOUBLE_ASCLK;
1385*4882a593Smuzhiyun 	state->cgcdiv = (flags & SAA7115_FREQ_FL_CGCDIV) ? 3 : 4;
1386*4882a593Smuzhiyun 	state->ucgc = flags & SAA7115_FREQ_FL_UCGC;
1387*4882a593Smuzhiyun 	state->apll = flags & SAA7115_FREQ_FL_APLL;
1388*4882a593Smuzhiyun 	saa711x_s_clock_freq(sd, state->audclk_freq);
1389*4882a593Smuzhiyun 	return 0;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun 
saa711x_reset(struct v4l2_subdev * sd,u32 val)1392*4882a593Smuzhiyun static int saa711x_reset(struct v4l2_subdev *sd, u32 val)
1393*4882a593Smuzhiyun {
1394*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "decoder RESET\n");
1395*4882a593Smuzhiyun 	saa711x_writeregs(sd, saa7115_cfg_reset_scaler);
1396*4882a593Smuzhiyun 	return 0;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun 
saa711x_g_vbi_data(struct v4l2_subdev * sd,struct v4l2_sliced_vbi_data * data)1399*4882a593Smuzhiyun static int saa711x_g_vbi_data(struct v4l2_subdev *sd, struct v4l2_sliced_vbi_data *data)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	/* Note: the internal field ID is inverted for NTSC,
1402*4882a593Smuzhiyun 	   so data->field 0 maps to the saa7115 even field,
1403*4882a593Smuzhiyun 	   whereas for PAL it maps to the saa7115 odd field. */
1404*4882a593Smuzhiyun 	switch (data->id) {
1405*4882a593Smuzhiyun 	case V4L2_SLICED_WSS_625:
1406*4882a593Smuzhiyun 		if (saa711x_read(sd, 0x6b) & 0xc0)
1407*4882a593Smuzhiyun 			return -EIO;
1408*4882a593Smuzhiyun 		data->data[0] = saa711x_read(sd, 0x6c);
1409*4882a593Smuzhiyun 		data->data[1] = saa711x_read(sd, 0x6d);
1410*4882a593Smuzhiyun 		return 0;
1411*4882a593Smuzhiyun 	case V4L2_SLICED_CAPTION_525:
1412*4882a593Smuzhiyun 		if (data->field == 0) {
1413*4882a593Smuzhiyun 			/* CC */
1414*4882a593Smuzhiyun 			if (saa711x_read(sd, 0x66) & 0x30)
1415*4882a593Smuzhiyun 				return -EIO;
1416*4882a593Smuzhiyun 			data->data[0] = saa711x_read(sd, 0x69);
1417*4882a593Smuzhiyun 			data->data[1] = saa711x_read(sd, 0x6a);
1418*4882a593Smuzhiyun 			return 0;
1419*4882a593Smuzhiyun 		}
1420*4882a593Smuzhiyun 		/* XDS */
1421*4882a593Smuzhiyun 		if (saa711x_read(sd, 0x66) & 0xc0)
1422*4882a593Smuzhiyun 			return -EIO;
1423*4882a593Smuzhiyun 		data->data[0] = saa711x_read(sd, 0x67);
1424*4882a593Smuzhiyun 		data->data[1] = saa711x_read(sd, 0x68);
1425*4882a593Smuzhiyun 		return 0;
1426*4882a593Smuzhiyun 	default:
1427*4882a593Smuzhiyun 		return -EINVAL;
1428*4882a593Smuzhiyun 	}
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
saa711x_querystd(struct v4l2_subdev * sd,v4l2_std_id * std)1431*4882a593Smuzhiyun static int saa711x_querystd(struct v4l2_subdev *sd, v4l2_std_id *std)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1434*4882a593Smuzhiyun 	int reg1f, reg1e;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	/*
1437*4882a593Smuzhiyun 	 * The V4L2 core already initializes std with all supported
1438*4882a593Smuzhiyun 	 * Standards. All driver needs to do is to mask it, to remove
1439*4882a593Smuzhiyun 	 * standards that don't apply from the mask
1440*4882a593Smuzhiyun 	 */
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	reg1f = saa711x_read(sd, R_1F_STATUS_BYTE_2_VD_DEC);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	if (state->ident == SAA7115) {
1445*4882a593Smuzhiyun 		reg1e = saa711x_read(sd, R_1E_STATUS_BYTE_1_VD_DEC);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "Status byte 1 (0x1e)=0x%02x\n", reg1e);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		switch (reg1e & 0x03) {
1450*4882a593Smuzhiyun 		case 1:
1451*4882a593Smuzhiyun 			*std &= V4L2_STD_NTSC;
1452*4882a593Smuzhiyun 			break;
1453*4882a593Smuzhiyun 		case 2:
1454*4882a593Smuzhiyun 			/*
1455*4882a593Smuzhiyun 			 * V4L2_STD_PAL just cover the european PAL standards.
1456*4882a593Smuzhiyun 			 * This is wrong, as the device could also be using an
1457*4882a593Smuzhiyun 			 * other PAL standard.
1458*4882a593Smuzhiyun 			 */
1459*4882a593Smuzhiyun 			*std &= V4L2_STD_PAL   | V4L2_STD_PAL_N  | V4L2_STD_PAL_Nc |
1460*4882a593Smuzhiyun 				V4L2_STD_PAL_M | V4L2_STD_PAL_60;
1461*4882a593Smuzhiyun 			break;
1462*4882a593Smuzhiyun 		case 3:
1463*4882a593Smuzhiyun 			*std &= V4L2_STD_SECAM;
1464*4882a593Smuzhiyun 			break;
1465*4882a593Smuzhiyun 		default:
1466*4882a593Smuzhiyun 			*std = V4L2_STD_UNKNOWN;
1467*4882a593Smuzhiyun 			/* Can't detect anything */
1468*4882a593Smuzhiyun 			break;
1469*4882a593Smuzhiyun 		}
1470*4882a593Smuzhiyun 	}
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "Status byte 2 (0x1f)=0x%02x\n", reg1f);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	/* horizontal/vertical not locked */
1475*4882a593Smuzhiyun 	if (reg1f & 0x40) {
1476*4882a593Smuzhiyun 		*std = V4L2_STD_UNKNOWN;
1477*4882a593Smuzhiyun 		goto ret;
1478*4882a593Smuzhiyun 	}
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	if (reg1f & 0x20)
1481*4882a593Smuzhiyun 		*std &= V4L2_STD_525_60;
1482*4882a593Smuzhiyun 	else
1483*4882a593Smuzhiyun 		*std &= V4L2_STD_625_50;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun ret:
1486*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "detected std mask = %08Lx\n", *std);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	return 0;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun 
saa711x_g_input_status(struct v4l2_subdev * sd,u32 * status)1491*4882a593Smuzhiyun static int saa711x_g_input_status(struct v4l2_subdev *sd, u32 *status)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1494*4882a593Smuzhiyun 	int reg1e = 0x80;
1495*4882a593Smuzhiyun 	int reg1f;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	*status = V4L2_IN_ST_NO_SIGNAL;
1498*4882a593Smuzhiyun 	if (state->ident == SAA7115)
1499*4882a593Smuzhiyun 		reg1e = saa711x_read(sd, R_1E_STATUS_BYTE_1_VD_DEC);
1500*4882a593Smuzhiyun 	reg1f = saa711x_read(sd, R_1F_STATUS_BYTE_2_VD_DEC);
1501*4882a593Smuzhiyun 	if ((reg1f & 0xc1) == 0x81 && (reg1e & 0xc0) == 0x80)
1502*4882a593Smuzhiyun 		*status = 0;
1503*4882a593Smuzhiyun 	return 0;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
saa711x_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)1507*4882a593Smuzhiyun static int saa711x_g_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun 	reg->val = saa711x_read(sd, reg->reg & 0xff);
1510*4882a593Smuzhiyun 	reg->size = 1;
1511*4882a593Smuzhiyun 	return 0;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun 
saa711x_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)1514*4882a593Smuzhiyun static int saa711x_s_register(struct v4l2_subdev *sd, const struct v4l2_dbg_register *reg)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun 	saa711x_write(sd, reg->reg & 0xff, reg->val & 0xff);
1517*4882a593Smuzhiyun 	return 0;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun #endif
1520*4882a593Smuzhiyun 
saa711x_log_status(struct v4l2_subdev * sd)1521*4882a593Smuzhiyun static int saa711x_log_status(struct v4l2_subdev *sd)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun 	struct saa711x_state *state = to_state(sd);
1524*4882a593Smuzhiyun 	int reg1e, reg1f;
1525*4882a593Smuzhiyun 	int signalOk;
1526*4882a593Smuzhiyun 	int vcr;
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	v4l2_info(sd, "Audio frequency: %d Hz\n", state->audclk_freq);
1529*4882a593Smuzhiyun 	if (state->ident != SAA7115) {
1530*4882a593Smuzhiyun 		/* status for the saa7114 */
1531*4882a593Smuzhiyun 		reg1f = saa711x_read(sd, R_1F_STATUS_BYTE_2_VD_DEC);
1532*4882a593Smuzhiyun 		signalOk = (reg1f & 0xc1) == 0x81;
1533*4882a593Smuzhiyun 		v4l2_info(sd, "Video signal:    %s\n", signalOk ? "ok" : "bad");
1534*4882a593Smuzhiyun 		v4l2_info(sd, "Frequency:       %s\n", (reg1f & 0x20) ? "60 Hz" : "50 Hz");
1535*4882a593Smuzhiyun 		return 0;
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	/* status for the saa7115 */
1539*4882a593Smuzhiyun 	reg1e = saa711x_read(sd, R_1E_STATUS_BYTE_1_VD_DEC);
1540*4882a593Smuzhiyun 	reg1f = saa711x_read(sd, R_1F_STATUS_BYTE_2_VD_DEC);
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	signalOk = (reg1f & 0xc1) == 0x81 && (reg1e & 0xc0) == 0x80;
1543*4882a593Smuzhiyun 	vcr = !(reg1f & 0x10);
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	if (state->input >= 6)
1546*4882a593Smuzhiyun 		v4l2_info(sd, "Input:           S-Video %d\n", state->input - 6);
1547*4882a593Smuzhiyun 	else
1548*4882a593Smuzhiyun 		v4l2_info(sd, "Input:           Composite %d\n", state->input);
1549*4882a593Smuzhiyun 	v4l2_info(sd, "Video signal:    %s\n", signalOk ? (vcr ? "VCR" : "broadcast/DVD") : "bad");
1550*4882a593Smuzhiyun 	v4l2_info(sd, "Frequency:       %s\n", (reg1f & 0x20) ? "60 Hz" : "50 Hz");
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	switch (reg1e & 0x03) {
1553*4882a593Smuzhiyun 	case 1:
1554*4882a593Smuzhiyun 		v4l2_info(sd, "Detected format: NTSC\n");
1555*4882a593Smuzhiyun 		break;
1556*4882a593Smuzhiyun 	case 2:
1557*4882a593Smuzhiyun 		v4l2_info(sd, "Detected format: PAL\n");
1558*4882a593Smuzhiyun 		break;
1559*4882a593Smuzhiyun 	case 3:
1560*4882a593Smuzhiyun 		v4l2_info(sd, "Detected format: SECAM\n");
1561*4882a593Smuzhiyun 		break;
1562*4882a593Smuzhiyun 	default:
1563*4882a593Smuzhiyun 		v4l2_info(sd, "Detected format: BW/No color\n");
1564*4882a593Smuzhiyun 		break;
1565*4882a593Smuzhiyun 	}
1566*4882a593Smuzhiyun 	v4l2_info(sd, "Width, Height:   %d, %d\n", state->width, state->height);
1567*4882a593Smuzhiyun 	v4l2_ctrl_handler_log_status(&state->hdl, sd->name);
1568*4882a593Smuzhiyun 	return 0;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun static const struct v4l2_ctrl_ops saa711x_ctrl_ops = {
1574*4882a593Smuzhiyun 	.s_ctrl = saa711x_s_ctrl,
1575*4882a593Smuzhiyun 	.g_volatile_ctrl = saa711x_g_volatile_ctrl,
1576*4882a593Smuzhiyun };
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops saa711x_core_ops = {
1579*4882a593Smuzhiyun 	.log_status = saa711x_log_status,
1580*4882a593Smuzhiyun 	.reset = saa711x_reset,
1581*4882a593Smuzhiyun 	.s_gpio = saa711x_s_gpio,
1582*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
1583*4882a593Smuzhiyun 	.g_register = saa711x_g_register,
1584*4882a593Smuzhiyun 	.s_register = saa711x_s_register,
1585*4882a593Smuzhiyun #endif
1586*4882a593Smuzhiyun };
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun static const struct v4l2_subdev_tuner_ops saa711x_tuner_ops = {
1589*4882a593Smuzhiyun 	.s_radio = saa711x_s_radio,
1590*4882a593Smuzhiyun 	.g_tuner = saa711x_g_tuner,
1591*4882a593Smuzhiyun };
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun static const struct v4l2_subdev_audio_ops saa711x_audio_ops = {
1594*4882a593Smuzhiyun 	.s_clock_freq = saa711x_s_clock_freq,
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops saa711x_video_ops = {
1598*4882a593Smuzhiyun 	.s_std = saa711x_s_std,
1599*4882a593Smuzhiyun 	.s_routing = saa711x_s_routing,
1600*4882a593Smuzhiyun 	.s_crystal_freq = saa711x_s_crystal_freq,
1601*4882a593Smuzhiyun 	.s_stream = saa711x_s_stream,
1602*4882a593Smuzhiyun 	.querystd = saa711x_querystd,
1603*4882a593Smuzhiyun 	.g_input_status = saa711x_g_input_status,
1604*4882a593Smuzhiyun };
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun static const struct v4l2_subdev_vbi_ops saa711x_vbi_ops = {
1607*4882a593Smuzhiyun 	.g_vbi_data = saa711x_g_vbi_data,
1608*4882a593Smuzhiyun 	.decode_vbi_line = saa711x_decode_vbi_line,
1609*4882a593Smuzhiyun 	.g_sliced_fmt = saa711x_g_sliced_fmt,
1610*4882a593Smuzhiyun 	.s_sliced_fmt = saa711x_s_sliced_fmt,
1611*4882a593Smuzhiyun 	.s_raw_fmt = saa711x_s_raw_fmt,
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops saa711x_pad_ops = {
1615*4882a593Smuzhiyun 	.set_fmt = saa711x_set_fmt,
1616*4882a593Smuzhiyun };
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun static const struct v4l2_subdev_ops saa711x_ops = {
1619*4882a593Smuzhiyun 	.core = &saa711x_core_ops,
1620*4882a593Smuzhiyun 	.tuner = &saa711x_tuner_ops,
1621*4882a593Smuzhiyun 	.audio = &saa711x_audio_ops,
1622*4882a593Smuzhiyun 	.video = &saa711x_video_ops,
1623*4882a593Smuzhiyun 	.vbi = &saa711x_vbi_ops,
1624*4882a593Smuzhiyun 	.pad = &saa711x_pad_ops,
1625*4882a593Smuzhiyun };
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun #define CHIP_VER_SIZE	16
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1630*4882a593Smuzhiyun 
saa711x_write_platform_data(struct saa711x_state * state,struct saa7115_platform_data * data)1631*4882a593Smuzhiyun static void saa711x_write_platform_data(struct saa711x_state *state,
1632*4882a593Smuzhiyun 					struct saa7115_platform_data *data)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	struct v4l2_subdev *sd = &state->sd;
1635*4882a593Smuzhiyun 	u8 work;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	if (state->ident != GM7113C &&
1638*4882a593Smuzhiyun 	    state->ident != SAA7113)
1639*4882a593Smuzhiyun 		return;
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	if (data->saa7113_r08_htc) {
1642*4882a593Smuzhiyun 		work = saa711x_read(sd, R_08_SYNC_CNTL);
1643*4882a593Smuzhiyun 		work &= ~SAA7113_R_08_HTC_MASK;
1644*4882a593Smuzhiyun 		work |= ((*data->saa7113_r08_htc) << SAA7113_R_08_HTC_OFFSET);
1645*4882a593Smuzhiyun 		saa711x_write(sd, R_08_SYNC_CNTL, work);
1646*4882a593Smuzhiyun 	}
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	if (data->saa7113_r10_vrln) {
1649*4882a593Smuzhiyun 		work = saa711x_read(sd, R_10_CHROMA_CNTL_2);
1650*4882a593Smuzhiyun 		work &= ~SAA7113_R_10_VRLN_MASK;
1651*4882a593Smuzhiyun 		if (*data->saa7113_r10_vrln)
1652*4882a593Smuzhiyun 			work |= (1 << SAA7113_R_10_VRLN_OFFSET);
1653*4882a593Smuzhiyun 		saa711x_write(sd, R_10_CHROMA_CNTL_2, work);
1654*4882a593Smuzhiyun 	}
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	if (data->saa7113_r10_ofts) {
1657*4882a593Smuzhiyun 		work = saa711x_read(sd, R_10_CHROMA_CNTL_2);
1658*4882a593Smuzhiyun 		work &= ~SAA7113_R_10_OFTS_MASK;
1659*4882a593Smuzhiyun 		work |= (*data->saa7113_r10_ofts << SAA7113_R_10_OFTS_OFFSET);
1660*4882a593Smuzhiyun 		saa711x_write(sd, R_10_CHROMA_CNTL_2, work);
1661*4882a593Smuzhiyun 	}
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	if (data->saa7113_r12_rts0) {
1664*4882a593Smuzhiyun 		work = saa711x_read(sd, R_12_RT_SIGNAL_CNTL);
1665*4882a593Smuzhiyun 		work &= ~SAA7113_R_12_RTS0_MASK;
1666*4882a593Smuzhiyun 		work |= (*data->saa7113_r12_rts0 << SAA7113_R_12_RTS0_OFFSET);
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 		/* According to the datasheet,
1669*4882a593Smuzhiyun 		 * SAA7113_RTS_DOT_IN should only be used on RTS1 */
1670*4882a593Smuzhiyun 		WARN_ON(*data->saa7113_r12_rts0 == SAA7113_RTS_DOT_IN);
1671*4882a593Smuzhiyun 		saa711x_write(sd, R_12_RT_SIGNAL_CNTL, work);
1672*4882a593Smuzhiyun 	}
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	if (data->saa7113_r12_rts1) {
1675*4882a593Smuzhiyun 		work = saa711x_read(sd, R_12_RT_SIGNAL_CNTL);
1676*4882a593Smuzhiyun 		work &= ~SAA7113_R_12_RTS1_MASK;
1677*4882a593Smuzhiyun 		work |= (*data->saa7113_r12_rts1 << SAA7113_R_12_RTS1_OFFSET);
1678*4882a593Smuzhiyun 		saa711x_write(sd, R_12_RT_SIGNAL_CNTL, work);
1679*4882a593Smuzhiyun 	}
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	if (data->saa7113_r13_adlsb) {
1682*4882a593Smuzhiyun 		work = saa711x_read(sd, R_13_RT_X_PORT_OUT_CNTL);
1683*4882a593Smuzhiyun 		work &= ~SAA7113_R_13_ADLSB_MASK;
1684*4882a593Smuzhiyun 		if (*data->saa7113_r13_adlsb)
1685*4882a593Smuzhiyun 			work |= (1 << SAA7113_R_13_ADLSB_OFFSET);
1686*4882a593Smuzhiyun 		saa711x_write(sd, R_13_RT_X_PORT_OUT_CNTL, work);
1687*4882a593Smuzhiyun 	}
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun /**
1691*4882a593Smuzhiyun  * saa711x_detect_chip - Detects the saa711x (or clone) variant
1692*4882a593Smuzhiyun  * @client:		I2C client structure.
1693*4882a593Smuzhiyun  * @id:			I2C device ID structure.
1694*4882a593Smuzhiyun  * @name:		Name of the device to be filled.
1695*4882a593Smuzhiyun  *
1696*4882a593Smuzhiyun  * Detects the Philips/NXP saa711x chip, or some clone of it.
1697*4882a593Smuzhiyun  * if 'id' is NULL or id->driver_data is equal to 1, it auto-probes
1698*4882a593Smuzhiyun  * the analog demod.
1699*4882a593Smuzhiyun  * If the tuner is not found, it returns -ENODEV.
1700*4882a593Smuzhiyun  * If auto-detection is disabled and the tuner doesn't match what it was
1701*4882a593Smuzhiyun  *	required, it returns -EINVAL and fills 'name'.
1702*4882a593Smuzhiyun  * If the chip is found, it returns the chip ID and fills 'name'.
1703*4882a593Smuzhiyun  */
saa711x_detect_chip(struct i2c_client * client,const struct i2c_device_id * id,char * name)1704*4882a593Smuzhiyun static int saa711x_detect_chip(struct i2c_client *client,
1705*4882a593Smuzhiyun 			       const struct i2c_device_id *id,
1706*4882a593Smuzhiyun 			       char *name)
1707*4882a593Smuzhiyun {
1708*4882a593Smuzhiyun 	char chip_ver[CHIP_VER_SIZE];
1709*4882a593Smuzhiyun 	char chip_id;
1710*4882a593Smuzhiyun 	int i;
1711*4882a593Smuzhiyun 	int autodetect;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	autodetect = !id || id->driver_data == 1;
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	/* Read the chip version register */
1716*4882a593Smuzhiyun 	for (i = 0; i < CHIP_VER_SIZE; i++) {
1717*4882a593Smuzhiyun 		i2c_smbus_write_byte_data(client, 0, i);
1718*4882a593Smuzhiyun 		chip_ver[i] = i2c_smbus_read_byte_data(client, 0);
1719*4882a593Smuzhiyun 		name[i] = (chip_ver[i] & 0x0f) + '0';
1720*4882a593Smuzhiyun 		if (name[i] > '9')
1721*4882a593Smuzhiyun 			name[i] += 'a' - '9' - 1;
1722*4882a593Smuzhiyun 	}
1723*4882a593Smuzhiyun 	name[i] = '\0';
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	/* Check if it is a Philips/NXP chip */
1726*4882a593Smuzhiyun 	if (!memcmp(name + 1, "f711", 4)) {
1727*4882a593Smuzhiyun 		chip_id = name[5];
1728*4882a593Smuzhiyun 		snprintf(name, CHIP_VER_SIZE, "saa711%c", chip_id);
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 		if (!autodetect && strcmp(name, id->name))
1731*4882a593Smuzhiyun 			return -EINVAL;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 		switch (chip_id) {
1734*4882a593Smuzhiyun 		case '1':
1735*4882a593Smuzhiyun 			if (chip_ver[0] & 0xf0) {
1736*4882a593Smuzhiyun 				snprintf(name, CHIP_VER_SIZE, "saa711%ca", chip_id);
1737*4882a593Smuzhiyun 				v4l_info(client, "saa7111a variant found\n");
1738*4882a593Smuzhiyun 				return SAA7111A;
1739*4882a593Smuzhiyun 			}
1740*4882a593Smuzhiyun 			return SAA7111;
1741*4882a593Smuzhiyun 		case '3':
1742*4882a593Smuzhiyun 			return SAA7113;
1743*4882a593Smuzhiyun 		case '4':
1744*4882a593Smuzhiyun 			return SAA7114;
1745*4882a593Smuzhiyun 		case '5':
1746*4882a593Smuzhiyun 			return SAA7115;
1747*4882a593Smuzhiyun 		case '8':
1748*4882a593Smuzhiyun 			return SAA7118;
1749*4882a593Smuzhiyun 		default:
1750*4882a593Smuzhiyun 			v4l2_info(client,
1751*4882a593Smuzhiyun 				  "WARNING: Philips/NXP chip unknown - Falling back to saa7111\n");
1752*4882a593Smuzhiyun 			return SAA7111;
1753*4882a593Smuzhiyun 		}
1754*4882a593Smuzhiyun 	}
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	/* Check if it is a gm7113c */
1757*4882a593Smuzhiyun 	if (!memcmp(name, "0000", 4)) {
1758*4882a593Smuzhiyun 		chip_id = 0;
1759*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
1760*4882a593Smuzhiyun 			chip_id = chip_id << 1;
1761*4882a593Smuzhiyun 			chip_id |= (chip_ver[i] & 0x80) ? 1 : 0;
1762*4882a593Smuzhiyun 		}
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 		/*
1765*4882a593Smuzhiyun 		 * Note: From the datasheet, only versions 1 and 2
1766*4882a593Smuzhiyun 		 * exists. However, tests on a device labeled as:
1767*4882a593Smuzhiyun 		 * "GM7113C 1145" returned "10" on all 16 chip
1768*4882a593Smuzhiyun 		 * version (reg 0x00) reads. So, we need to also
1769*4882a593Smuzhiyun 		 * accept at least version 0. For now, let's just
1770*4882a593Smuzhiyun 		 * assume that a device that returns "0000" for
1771*4882a593Smuzhiyun 		 * the lower nibble is a gm7113c.
1772*4882a593Smuzhiyun 		 */
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 		strscpy(name, "gm7113c", CHIP_VER_SIZE);
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 		if (!autodetect && strcmp(name, id->name))
1777*4882a593Smuzhiyun 			return -EINVAL;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 		v4l_dbg(1, debug, client,
1780*4882a593Smuzhiyun 			"It seems to be a %s chip (%*ph) @ 0x%x.\n",
1781*4882a593Smuzhiyun 			name, 16, chip_ver, client->addr << 1);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 		return GM7113C;
1784*4882a593Smuzhiyun 	}
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	/* Check if it is a CJC7113 */
1787*4882a593Smuzhiyun 	if (!memcmp(name, "1111111111111111", CHIP_VER_SIZE)) {
1788*4882a593Smuzhiyun 		strscpy(name, "cjc7113", CHIP_VER_SIZE);
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 		if (!autodetect && strcmp(name, id->name))
1791*4882a593Smuzhiyun 			return -EINVAL;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 		v4l_dbg(1, debug, client,
1794*4882a593Smuzhiyun 			"It seems to be a %s chip (%*ph) @ 0x%x.\n",
1795*4882a593Smuzhiyun 			name, 16, chip_ver, client->addr << 1);
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 		/* CJC7113 seems to be SAA7113-compatible */
1798*4882a593Smuzhiyun 		return SAA7113;
1799*4882a593Smuzhiyun 	}
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	/* Chip was not discovered. Return its ID and don't bind */
1802*4882a593Smuzhiyun 	v4l_dbg(1, debug, client, "chip %*ph @ 0x%x is unknown.\n",
1803*4882a593Smuzhiyun 		16, chip_ver, client->addr << 1);
1804*4882a593Smuzhiyun 	return -ENODEV;
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun 
saa711x_probe(struct i2c_client * client,const struct i2c_device_id * id)1807*4882a593Smuzhiyun static int saa711x_probe(struct i2c_client *client,
1808*4882a593Smuzhiyun 			 const struct i2c_device_id *id)
1809*4882a593Smuzhiyun {
1810*4882a593Smuzhiyun 	struct saa711x_state *state;
1811*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
1812*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *hdl;
1813*4882a593Smuzhiyun 	struct saa7115_platform_data *pdata;
1814*4882a593Smuzhiyun 	int ident;
1815*4882a593Smuzhiyun 	char name[CHIP_VER_SIZE + 1];
1816*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1817*4882a593Smuzhiyun 	int ret;
1818*4882a593Smuzhiyun #endif
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	/* Check if the adapter supports the needed features */
1821*4882a593Smuzhiyun 	if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
1822*4882a593Smuzhiyun 		return -EIO;
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	ident = saa711x_detect_chip(client, id, name);
1825*4882a593Smuzhiyun 	if (ident == -EINVAL) {
1826*4882a593Smuzhiyun 		/* Chip exists, but doesn't match */
1827*4882a593Smuzhiyun 		v4l_warn(client, "found %s while %s was expected\n",
1828*4882a593Smuzhiyun 			 name, id->name);
1829*4882a593Smuzhiyun 		return -ENODEV;
1830*4882a593Smuzhiyun 	}
1831*4882a593Smuzhiyun 	if (ident < 0)
1832*4882a593Smuzhiyun 		return ident;
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	strscpy(client->name, name, sizeof(client->name));
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
1837*4882a593Smuzhiyun 	if (state == NULL)
1838*4882a593Smuzhiyun 		return -ENOMEM;
1839*4882a593Smuzhiyun 	sd = &state->sd;
1840*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &saa711x_ops);
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1843*4882a593Smuzhiyun 	state->pads[SAA711X_PAD_IF_INPUT].flags = MEDIA_PAD_FL_SINK;
1844*4882a593Smuzhiyun 	state->pads[SAA711X_PAD_IF_INPUT].sig_type = PAD_SIGNAL_ANALOG;
1845*4882a593Smuzhiyun 	state->pads[SAA711X_PAD_VID_OUT].flags = MEDIA_PAD_FL_SOURCE;
1846*4882a593Smuzhiyun 	state->pads[SAA711X_PAD_VID_OUT].sig_type = PAD_SIGNAL_DV;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	sd->entity.function = MEDIA_ENT_F_ATV_DECODER;
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	ret = media_entity_pads_init(&sd->entity, SAA711X_NUM_PADS,
1851*4882a593Smuzhiyun 				     state->pads);
1852*4882a593Smuzhiyun 	if (ret < 0)
1853*4882a593Smuzhiyun 		return ret;
1854*4882a593Smuzhiyun #endif
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	v4l_info(client, "%s found @ 0x%x (%s)\n", name,
1857*4882a593Smuzhiyun 		 client->addr << 1, client->adapter->name);
1858*4882a593Smuzhiyun 	hdl = &state->hdl;
1859*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(hdl, 6);
1860*4882a593Smuzhiyun 	/* add in ascending ID order */
1861*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, &saa711x_ctrl_ops,
1862*4882a593Smuzhiyun 			V4L2_CID_BRIGHTNESS, 0, 255, 1, 128);
1863*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, &saa711x_ctrl_ops,
1864*4882a593Smuzhiyun 			V4L2_CID_CONTRAST, 0, 127, 1, 64);
1865*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, &saa711x_ctrl_ops,
1866*4882a593Smuzhiyun 			V4L2_CID_SATURATION, 0, 127, 1, 64);
1867*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, &saa711x_ctrl_ops,
1868*4882a593Smuzhiyun 			V4L2_CID_HUE, -128, 127, 1, 0);
1869*4882a593Smuzhiyun 	state->agc = v4l2_ctrl_new_std(hdl, &saa711x_ctrl_ops,
1870*4882a593Smuzhiyun 			V4L2_CID_CHROMA_AGC, 0, 1, 1, 1);
1871*4882a593Smuzhiyun 	state->gain = v4l2_ctrl_new_std(hdl, &saa711x_ctrl_ops,
1872*4882a593Smuzhiyun 			V4L2_CID_CHROMA_GAIN, 0, 127, 1, 40);
1873*4882a593Smuzhiyun 	sd->ctrl_handler = hdl;
1874*4882a593Smuzhiyun 	if (hdl->error) {
1875*4882a593Smuzhiyun 		int err = hdl->error;
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 		v4l2_ctrl_handler_free(hdl);
1878*4882a593Smuzhiyun 		return err;
1879*4882a593Smuzhiyun 	}
1880*4882a593Smuzhiyun 	v4l2_ctrl_auto_cluster(2, &state->agc, 0, true);
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	state->input = -1;
1883*4882a593Smuzhiyun 	state->output = SAA7115_IPORT_ON;
1884*4882a593Smuzhiyun 	state->enable = 1;
1885*4882a593Smuzhiyun 	state->radio = 0;
1886*4882a593Smuzhiyun 	state->ident = ident;
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	state->audclk_freq = 48000;
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "writing init values\n");
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	/* init to 60hz/48khz */
1893*4882a593Smuzhiyun 	state->crystal_freq = SAA7115_FREQ_24_576_MHZ;
1894*4882a593Smuzhiyun 	pdata = client->dev.platform_data;
1895*4882a593Smuzhiyun 	switch (state->ident) {
1896*4882a593Smuzhiyun 	case SAA7111:
1897*4882a593Smuzhiyun 	case SAA7111A:
1898*4882a593Smuzhiyun 		saa711x_writeregs(sd, saa7111_init);
1899*4882a593Smuzhiyun 		break;
1900*4882a593Smuzhiyun 	case GM7113C:
1901*4882a593Smuzhiyun 		saa711x_writeregs(sd, gm7113c_init);
1902*4882a593Smuzhiyun 		break;
1903*4882a593Smuzhiyun 	case SAA7113:
1904*4882a593Smuzhiyun 		if (pdata && pdata->saa7113_force_gm7113c_init)
1905*4882a593Smuzhiyun 			saa711x_writeregs(sd, gm7113c_init);
1906*4882a593Smuzhiyun 		else
1907*4882a593Smuzhiyun 			saa711x_writeregs(sd, saa7113_init);
1908*4882a593Smuzhiyun 		break;
1909*4882a593Smuzhiyun 	default:
1910*4882a593Smuzhiyun 		state->crystal_freq = SAA7115_FREQ_32_11_MHZ;
1911*4882a593Smuzhiyun 		saa711x_writeregs(sd, saa7115_init_auto_input);
1912*4882a593Smuzhiyun 	}
1913*4882a593Smuzhiyun 	if (state->ident > SAA7111A && state->ident != GM7113C)
1914*4882a593Smuzhiyun 		saa711x_writeregs(sd, saa7115_init_misc);
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	if (pdata)
1917*4882a593Smuzhiyun 		saa711x_write_platform_data(state, pdata);
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	saa711x_set_v4lstd(sd, V4L2_STD_NTSC);
1920*4882a593Smuzhiyun 	v4l2_ctrl_handler_setup(hdl);
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "status: (1E) 0x%02x, (1F) 0x%02x\n",
1923*4882a593Smuzhiyun 		saa711x_read(sd, R_1E_STATUS_BYTE_1_VD_DEC),
1924*4882a593Smuzhiyun 		saa711x_read(sd, R_1F_STATUS_BYTE_2_VD_DEC));
1925*4882a593Smuzhiyun 	return 0;
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1929*4882a593Smuzhiyun 
saa711x_remove(struct i2c_client * client)1930*4882a593Smuzhiyun static int saa711x_remove(struct i2c_client *client)
1931*4882a593Smuzhiyun {
1932*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	v4l2_device_unregister_subdev(sd);
1935*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(sd->ctrl_handler);
1936*4882a593Smuzhiyun 	return 0;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun static const struct i2c_device_id saa711x_id[] = {
1940*4882a593Smuzhiyun 	{ "saa7115_auto", 1 }, /* autodetect */
1941*4882a593Smuzhiyun 	{ "saa7111", 0 },
1942*4882a593Smuzhiyun 	{ "saa7113", 0 },
1943*4882a593Smuzhiyun 	{ "saa7114", 0 },
1944*4882a593Smuzhiyun 	{ "saa7115", 0 },
1945*4882a593Smuzhiyun 	{ "saa7118", 0 },
1946*4882a593Smuzhiyun 	{ "gm7113c", 0 },
1947*4882a593Smuzhiyun 	{ }
1948*4882a593Smuzhiyun };
1949*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, saa711x_id);
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun static struct i2c_driver saa711x_driver = {
1952*4882a593Smuzhiyun 	.driver = {
1953*4882a593Smuzhiyun 		.name	= "saa7115",
1954*4882a593Smuzhiyun 	},
1955*4882a593Smuzhiyun 	.probe		= saa711x_probe,
1956*4882a593Smuzhiyun 	.remove		= saa711x_remove,
1957*4882a593Smuzhiyun 	.id_table	= saa711x_id,
1958*4882a593Smuzhiyun };
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun module_i2c_driver(saa711x_driver);
1961