xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/s5k6aa.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Samsung S5K6AAFX SXGA 1/6" 1.3M CMOS Image Sensor
4*4882a593Smuzhiyun  * with embedded SoC ISP.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2011, Samsung Electronics Co., Ltd.
7*4882a593Smuzhiyun  * Sylwester Nawrocki <s.nawrocki@samsung.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Based on a driver authored by Dongsoo Nathaniel Kim.
10*4882a593Smuzhiyun  * Copyright (C) 2009, Dongsoo Nathaniel Kim <dongsoo45.kim@samsung.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/gpio.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/media.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <media/media-entity.h>
23*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
24*4882a593Smuzhiyun #include <media/v4l2-device.h>
25*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
26*4882a593Smuzhiyun #include <media/v4l2-mediabus.h>
27*4882a593Smuzhiyun #include <media/i2c/s5k6aa.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static int debug;
30*4882a593Smuzhiyun module_param(debug, int, 0644);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define DRIVER_NAME			"S5K6AA"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* The token to indicate array termination */
35*4882a593Smuzhiyun #define S5K6AA_TERM			0xffff
36*4882a593Smuzhiyun #define S5K6AA_OUT_WIDTH_DEF		640
37*4882a593Smuzhiyun #define S5K6AA_OUT_HEIGHT_DEF		480
38*4882a593Smuzhiyun #define S5K6AA_WIN_WIDTH_MAX		1280
39*4882a593Smuzhiyun #define S5K6AA_WIN_HEIGHT_MAX		1024
40*4882a593Smuzhiyun #define S5K6AA_WIN_WIDTH_MIN		8
41*4882a593Smuzhiyun #define S5K6AA_WIN_HEIGHT_MIN		8
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun  * H/W register Interface (0xD0000000 - 0xD0000FFF)
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define AHB_MSB_ADDR_PTR		0xfcfc
47*4882a593Smuzhiyun #define GEN_REG_OFFSH			0xd000
48*4882a593Smuzhiyun #define REG_CMDWR_ADDRH			0x0028
49*4882a593Smuzhiyun #define REG_CMDWR_ADDRL			0x002a
50*4882a593Smuzhiyun #define REG_CMDRD_ADDRH			0x002c
51*4882a593Smuzhiyun #define REG_CMDRD_ADDRL			0x002e
52*4882a593Smuzhiyun #define REG_CMDBUF0_ADDR		0x0f12
53*4882a593Smuzhiyun #define REG_CMDBUF1_ADDR		0x0f10
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * Host S/W Register interface (0x70000000 - 0x70002000)
57*4882a593Smuzhiyun  * The value of the two most significant address bytes is 0x7000,
58*4882a593Smuzhiyun  * (HOST_SWIF_OFFS_H). The register addresses below specify 2 LSBs.
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define HOST_SWIF_OFFSH			0x7000
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Initialization parameters */
63*4882a593Smuzhiyun /* Master clock frequency in KHz */
64*4882a593Smuzhiyun #define REG_I_INCLK_FREQ_L		0x01b8
65*4882a593Smuzhiyun #define REG_I_INCLK_FREQ_H		0x01ba
66*4882a593Smuzhiyun #define  MIN_MCLK_FREQ_KHZ		6000U
67*4882a593Smuzhiyun #define  MAX_MCLK_FREQ_KHZ		27000U
68*4882a593Smuzhiyun #define REG_I_USE_NPVI_CLOCKS		0x01c6
69*4882a593Smuzhiyun #define REG_I_USE_NMIPI_CLOCKS		0x01c8
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* Clock configurations, n = 0..2. REG_I_* frequency unit is 4 kHz. */
72*4882a593Smuzhiyun #define REG_I_OPCLK_4KHZ(n)		((n) * 6 + 0x01cc)
73*4882a593Smuzhiyun #define REG_I_MIN_OUTRATE_4KHZ(n)	((n) * 6 + 0x01ce)
74*4882a593Smuzhiyun #define REG_I_MAX_OUTRATE_4KHZ(n)	((n) * 6 + 0x01d0)
75*4882a593Smuzhiyun #define  SYS_PLL_OUT_FREQ		(48000000 / 4000)
76*4882a593Smuzhiyun #define  PCLK_FREQ_MIN			(24000000 / 4000)
77*4882a593Smuzhiyun #define  PCLK_FREQ_MAX			(48000000 / 4000)
78*4882a593Smuzhiyun #define REG_I_INIT_PARAMS_UPDATED	0x01e0
79*4882a593Smuzhiyun #define REG_I_ERROR_INFO		0x01e2
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* General purpose parameters */
82*4882a593Smuzhiyun #define REG_USER_BRIGHTNESS		0x01e4
83*4882a593Smuzhiyun #define REG_USER_CONTRAST		0x01e6
84*4882a593Smuzhiyun #define REG_USER_SATURATION		0x01e8
85*4882a593Smuzhiyun #define REG_USER_SHARPBLUR		0x01ea
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define REG_G_SPEC_EFFECTS		0x01ee
88*4882a593Smuzhiyun #define REG_G_ENABLE_PREV		0x01f0
89*4882a593Smuzhiyun #define REG_G_ENABLE_PREV_CHG		0x01f2
90*4882a593Smuzhiyun #define REG_G_NEW_CFG_SYNC		0x01f8
91*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_WIDTH		0x020a
92*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_HEIGHT	0x020c
93*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_XOFFS		0x020e
94*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_YOFFS		0x0210
95*4882a593Smuzhiyun #define REG_G_INPUTS_CHANGE_REQ		0x021a
96*4882a593Smuzhiyun #define REG_G_ACTIVE_PREV_CFG		0x021c
97*4882a593Smuzhiyun #define REG_G_PREV_CFG_CHG		0x021e
98*4882a593Smuzhiyun #define REG_G_PREV_OPEN_AFTER_CH	0x0220
99*4882a593Smuzhiyun #define REG_G_PREV_CFG_ERROR		0x0222
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* Preview control section. n = 0...4. */
102*4882a593Smuzhiyun #define PREG(n, x)			((n) * 0x26 + x)
103*4882a593Smuzhiyun #define REG_P_OUT_WIDTH(n)		PREG(n, 0x0242)
104*4882a593Smuzhiyun #define REG_P_OUT_HEIGHT(n)		PREG(n, 0x0244)
105*4882a593Smuzhiyun #define REG_P_FMT(n)			PREG(n, 0x0246)
106*4882a593Smuzhiyun #define REG_P_MAX_OUT_RATE(n)		PREG(n, 0x0248)
107*4882a593Smuzhiyun #define REG_P_MIN_OUT_RATE(n)		PREG(n, 0x024a)
108*4882a593Smuzhiyun #define REG_P_PVI_MASK(n)		PREG(n, 0x024c)
109*4882a593Smuzhiyun #define REG_P_CLK_INDEX(n)		PREG(n, 0x024e)
110*4882a593Smuzhiyun #define REG_P_FR_RATE_TYPE(n)		PREG(n, 0x0250)
111*4882a593Smuzhiyun #define  FR_RATE_DYNAMIC		0
112*4882a593Smuzhiyun #define  FR_RATE_FIXED			1
113*4882a593Smuzhiyun #define  FR_RATE_FIXED_ACCURATE		2
114*4882a593Smuzhiyun #define REG_P_FR_RATE_Q_TYPE(n)		PREG(n, 0x0252)
115*4882a593Smuzhiyun #define  FR_RATE_Q_BEST_FRRATE		1 /* Binning enabled */
116*4882a593Smuzhiyun #define  FR_RATE_Q_BEST_QUALITY		2 /* Binning disabled */
117*4882a593Smuzhiyun /* Frame period in 0.1 ms units */
118*4882a593Smuzhiyun #define REG_P_MAX_FR_TIME(n)		PREG(n, 0x0254)
119*4882a593Smuzhiyun #define REG_P_MIN_FR_TIME(n)		PREG(n, 0x0256)
120*4882a593Smuzhiyun /* Conversion to REG_P_[MAX/MIN]_FR_TIME value; __t: time in us */
121*4882a593Smuzhiyun #define  US_TO_FR_TIME(__t)		((__t) / 100)
122*4882a593Smuzhiyun #define  S5K6AA_MIN_FR_TIME		33300  /* us */
123*4882a593Smuzhiyun #define  S5K6AA_MAX_FR_TIME		650000 /* us */
124*4882a593Smuzhiyun #define  S5K6AA_MAX_HIGHRES_FR_TIME	666    /* x100 us */
125*4882a593Smuzhiyun /* The below 5 registers are for "device correction" values */
126*4882a593Smuzhiyun #define REG_P_COLORTEMP(n)		PREG(n, 0x025e)
127*4882a593Smuzhiyun #define REG_P_PREV_MIRROR(n)		PREG(n, 0x0262)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Extended image property controls */
130*4882a593Smuzhiyun /* Exposure time in 10 us units */
131*4882a593Smuzhiyun #define REG_SF_USR_EXPOSURE_L		0x03c6
132*4882a593Smuzhiyun #define REG_SF_USR_EXPOSURE_H		0x03c8
133*4882a593Smuzhiyun #define REG_SF_USR_EXPOSURE_CHG		0x03ca
134*4882a593Smuzhiyun #define REG_SF_USR_TOT_GAIN		0x03cc
135*4882a593Smuzhiyun #define REG_SF_USR_TOT_GAIN_CHG		0x03ce
136*4882a593Smuzhiyun #define REG_SF_RGAIN			0x03d0
137*4882a593Smuzhiyun #define REG_SF_RGAIN_CHG		0x03d2
138*4882a593Smuzhiyun #define REG_SF_GGAIN			0x03d4
139*4882a593Smuzhiyun #define REG_SF_GGAIN_CHG		0x03d6
140*4882a593Smuzhiyun #define REG_SF_BGAIN			0x03d8
141*4882a593Smuzhiyun #define REG_SF_BGAIN_CHG		0x03da
142*4882a593Smuzhiyun #define REG_SF_FLICKER_QUANT		0x03dc
143*4882a593Smuzhiyun #define REG_SF_FLICKER_QUANT_CHG	0x03de
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* Output interface (parallel/MIPI) setup */
146*4882a593Smuzhiyun #define REG_OIF_EN_MIPI_LANES		0x03fa
147*4882a593Smuzhiyun #define REG_OIF_EN_PACKETS		0x03fc
148*4882a593Smuzhiyun #define REG_OIF_CFG_CHG			0x03fe
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Auto-algorithms enable mask */
151*4882a593Smuzhiyun #define REG_DBG_AUTOALG_EN		0x0400
152*4882a593Smuzhiyun #define  AALG_ALL_EN_MASK		(1 << 0)
153*4882a593Smuzhiyun #define  AALG_AE_EN_MASK		(1 << 1)
154*4882a593Smuzhiyun #define  AALG_DIVLEI_EN_MASK		(1 << 2)
155*4882a593Smuzhiyun #define  AALG_WB_EN_MASK		(1 << 3)
156*4882a593Smuzhiyun #define  AALG_FLICKER_EN_MASK		(1 << 5)
157*4882a593Smuzhiyun #define  AALG_FIT_EN_MASK		(1 << 6)
158*4882a593Smuzhiyun #define  AALG_WRHW_EN_MASK		(1 << 7)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* Firmware revision information */
161*4882a593Smuzhiyun #define REG_FW_APIVER			0x012e
162*4882a593Smuzhiyun #define  S5K6AAFX_FW_APIVER		0x0001
163*4882a593Smuzhiyun #define REG_FW_REVISION			0x0130
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* For now we use only one user configuration register set */
166*4882a593Smuzhiyun #define S5K6AA_MAX_PRESETS		1
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const char * const s5k6aa_supply_names[] = {
169*4882a593Smuzhiyun 	"vdd_core",	/* Digital core supply 1.5V (1.4V to 1.6V) */
170*4882a593Smuzhiyun 	"vdda",		/* Analog power supply 2.8V (2.6V to 3.0V) */
171*4882a593Smuzhiyun 	"vdd_reg",	/* Regulator input power 1.8V (1.7V to 1.9V)
172*4882a593Smuzhiyun 			   or 2.8V (2.6V to 3.0) */
173*4882a593Smuzhiyun 	"vddio",	/* I/O supply 1.8V (1.65V to 1.95V)
174*4882a593Smuzhiyun 			   or 2.8V (2.5V to 3.1V) */
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun #define S5K6AA_NUM_SUPPLIES ARRAY_SIZE(s5k6aa_supply_names)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun enum s5k6aa_gpio_id {
179*4882a593Smuzhiyun 	STBY,
180*4882a593Smuzhiyun 	RSET,
181*4882a593Smuzhiyun 	GPIO_NUM,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun struct s5k6aa_regval {
185*4882a593Smuzhiyun 	u16 addr;
186*4882a593Smuzhiyun 	u16 val;
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun struct s5k6aa_pixfmt {
190*4882a593Smuzhiyun 	u32 code;
191*4882a593Smuzhiyun 	u32 colorspace;
192*4882a593Smuzhiyun 	/* REG_P_FMT(x) register value */
193*4882a593Smuzhiyun 	u16 reg_p_fmt;
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun struct s5k6aa_preset {
197*4882a593Smuzhiyun 	/* output pixel format and resolution */
198*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt mbus_fmt;
199*4882a593Smuzhiyun 	u8 clk_id;
200*4882a593Smuzhiyun 	u8 index;
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun struct s5k6aa_ctrls {
204*4882a593Smuzhiyun 	struct v4l2_ctrl_handler handler;
205*4882a593Smuzhiyun 	/* Auto / manual white balance cluster */
206*4882a593Smuzhiyun 	struct v4l2_ctrl *awb;
207*4882a593Smuzhiyun 	struct v4l2_ctrl *gain_red;
208*4882a593Smuzhiyun 	struct v4l2_ctrl *gain_blue;
209*4882a593Smuzhiyun 	struct v4l2_ctrl *gain_green;
210*4882a593Smuzhiyun 	/* Mirror cluster */
211*4882a593Smuzhiyun 	struct v4l2_ctrl *hflip;
212*4882a593Smuzhiyun 	struct v4l2_ctrl *vflip;
213*4882a593Smuzhiyun 	/* Auto exposure / manual exposure and gain cluster */
214*4882a593Smuzhiyun 	struct v4l2_ctrl *auto_exp;
215*4882a593Smuzhiyun 	struct v4l2_ctrl *exposure;
216*4882a593Smuzhiyun 	struct v4l2_ctrl *gain;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun struct s5k6aa_interval {
220*4882a593Smuzhiyun 	u16 reg_fr_time;
221*4882a593Smuzhiyun 	struct v4l2_fract interval;
222*4882a593Smuzhiyun 	/* Maximum rectangle for the interval */
223*4882a593Smuzhiyun 	struct v4l2_frmsize_discrete size;
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun struct s5k6aa {
227*4882a593Smuzhiyun 	struct v4l2_subdev sd;
228*4882a593Smuzhiyun 	struct media_pad pad;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	enum v4l2_mbus_type bus_type;
231*4882a593Smuzhiyun 	u8 mipi_lanes;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	int (*s_power)(int enable);
234*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[S5K6AA_NUM_SUPPLIES];
235*4882a593Smuzhiyun 	struct s5k6aa_gpio gpio[GPIO_NUM];
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* external master clock frequency */
238*4882a593Smuzhiyun 	unsigned long mclk_frequency;
239*4882a593Smuzhiyun 	/* ISP internal master clock frequency */
240*4882a593Smuzhiyun 	u16 clk_fop;
241*4882a593Smuzhiyun 	/* output pixel clock frequency range */
242*4882a593Smuzhiyun 	u16 pclk_fmin;
243*4882a593Smuzhiyun 	u16 pclk_fmax;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	unsigned int inv_hflip:1;
246*4882a593Smuzhiyun 	unsigned int inv_vflip:1;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* protects the struct members below */
249*4882a593Smuzhiyun 	struct mutex lock;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* sensor matrix scan window */
252*4882a593Smuzhiyun 	struct v4l2_rect ccd_rect;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	struct s5k6aa_ctrls ctrls;
255*4882a593Smuzhiyun 	struct s5k6aa_preset presets[S5K6AA_MAX_PRESETS];
256*4882a593Smuzhiyun 	struct s5k6aa_preset *preset;
257*4882a593Smuzhiyun 	const struct s5k6aa_interval *fiv;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	unsigned int streaming:1;
260*4882a593Smuzhiyun 	unsigned int apply_cfg:1;
261*4882a593Smuzhiyun 	unsigned int apply_crop:1;
262*4882a593Smuzhiyun 	unsigned int power;
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static struct s5k6aa_regval s5k6aa_analog_config[] = {
266*4882a593Smuzhiyun 	/* Analog settings */
267*4882a593Smuzhiyun 	{ 0x112a, 0x0000 }, { 0x1132, 0x0000 },
268*4882a593Smuzhiyun 	{ 0x113e, 0x0000 }, { 0x115c, 0x0000 },
269*4882a593Smuzhiyun 	{ 0x1164, 0x0000 }, { 0x1174, 0x0000 },
270*4882a593Smuzhiyun 	{ 0x1178, 0x0000 }, { 0x077a, 0x0000 },
271*4882a593Smuzhiyun 	{ 0x077c, 0x0000 }, { 0x077e, 0x0000 },
272*4882a593Smuzhiyun 	{ 0x0780, 0x0000 }, { 0x0782, 0x0000 },
273*4882a593Smuzhiyun 	{ 0x0784, 0x0000 }, { 0x0786, 0x0000 },
274*4882a593Smuzhiyun 	{ 0x0788, 0x0000 }, { 0x07a2, 0x0000 },
275*4882a593Smuzhiyun 	{ 0x07a4, 0x0000 }, { 0x07a6, 0x0000 },
276*4882a593Smuzhiyun 	{ 0x07a8, 0x0000 }, { 0x07b6, 0x0000 },
277*4882a593Smuzhiyun 	{ 0x07b8, 0x0002 }, { 0x07ba, 0x0004 },
278*4882a593Smuzhiyun 	{ 0x07bc, 0x0004 }, { 0x07be, 0x0005 },
279*4882a593Smuzhiyun 	{ 0x07c0, 0x0005 }, { S5K6AA_TERM, 0 },
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /* TODO: Add RGB888 and Bayer format */
283*4882a593Smuzhiyun static const struct s5k6aa_pixfmt s5k6aa_formats[] = {
284*4882a593Smuzhiyun 	{ MEDIA_BUS_FMT_YUYV8_2X8,	V4L2_COLORSPACE_JPEG,	5 },
285*4882a593Smuzhiyun 	/* range 16-240 */
286*4882a593Smuzhiyun 	{ MEDIA_BUS_FMT_YUYV8_2X8,	V4L2_COLORSPACE_REC709,	6 },
287*4882a593Smuzhiyun 	{ MEDIA_BUS_FMT_RGB565_2X8_BE,	V4L2_COLORSPACE_JPEG,	0 },
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static const struct s5k6aa_interval s5k6aa_intervals[] = {
291*4882a593Smuzhiyun 	{ 1000, {10000, 1000000}, {1280, 1024} }, /* 10 fps */
292*4882a593Smuzhiyun 	{ 666,  {15000, 1000000}, {1280, 1024} }, /* 15 fps */
293*4882a593Smuzhiyun 	{ 500,  {20000, 1000000}, {1280, 720} },  /* 20 fps */
294*4882a593Smuzhiyun 	{ 400,  {25000, 1000000}, {640, 480} },   /* 25 fps */
295*4882a593Smuzhiyun 	{ 333,  {33300, 1000000}, {640, 480} },   /* 30 fps */
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define S5K6AA_INTERVAL_DEF_INDEX 1 /* 15 fps */
299*4882a593Smuzhiyun 
ctrl_to_sd(struct v4l2_ctrl * ctrl)300*4882a593Smuzhiyun static inline struct v4l2_subdev *ctrl_to_sd(struct v4l2_ctrl *ctrl)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	return &container_of(ctrl->handler, struct s5k6aa, ctrls.handler)->sd;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
to_s5k6aa(struct v4l2_subdev * sd)305*4882a593Smuzhiyun static inline struct s5k6aa *to_s5k6aa(struct v4l2_subdev *sd)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	return container_of(sd, struct s5k6aa, sd);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /* Set initial values for all preview presets */
s5k6aa_presets_data_init(struct s5k6aa * s5k6aa)311*4882a593Smuzhiyun static void s5k6aa_presets_data_init(struct s5k6aa *s5k6aa)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct s5k6aa_preset *preset = &s5k6aa->presets[0];
314*4882a593Smuzhiyun 	int i;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	for (i = 0; i < S5K6AA_MAX_PRESETS; i++) {
317*4882a593Smuzhiyun 		preset->mbus_fmt.width	= S5K6AA_OUT_WIDTH_DEF;
318*4882a593Smuzhiyun 		preset->mbus_fmt.height	= S5K6AA_OUT_HEIGHT_DEF;
319*4882a593Smuzhiyun 		preset->mbus_fmt.code	= s5k6aa_formats[0].code;
320*4882a593Smuzhiyun 		preset->index		= i;
321*4882a593Smuzhiyun 		preset->clk_id		= 0;
322*4882a593Smuzhiyun 		preset++;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	s5k6aa->fiv = &s5k6aa_intervals[S5K6AA_INTERVAL_DEF_INDEX];
326*4882a593Smuzhiyun 	s5k6aa->preset = &s5k6aa->presets[0];
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
s5k6aa_i2c_read(struct i2c_client * client,u16 addr,u16 * val)329*4882a593Smuzhiyun static int s5k6aa_i2c_read(struct i2c_client *client, u16 addr, u16 *val)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	u8 wbuf[2] = {addr >> 8, addr & 0xFF};
332*4882a593Smuzhiyun 	struct i2c_msg msg[2];
333*4882a593Smuzhiyun 	u8 rbuf[2];
334*4882a593Smuzhiyun 	int ret;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	msg[0].addr = client->addr;
337*4882a593Smuzhiyun 	msg[0].flags = 0;
338*4882a593Smuzhiyun 	msg[0].len = 2;
339*4882a593Smuzhiyun 	msg[0].buf = wbuf;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	msg[1].addr = client->addr;
342*4882a593Smuzhiyun 	msg[1].flags = I2C_M_RD;
343*4882a593Smuzhiyun 	msg[1].len = 2;
344*4882a593Smuzhiyun 	msg[1].buf = rbuf;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msg, 2);
347*4882a593Smuzhiyun 	*val = be16_to_cpu(*((__be16 *)rbuf));
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	v4l2_dbg(3, debug, client, "i2c_read: 0x%04X : 0x%04x\n", addr, *val);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return ret == 2 ? 0 : ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
s5k6aa_i2c_write(struct i2c_client * client,u16 addr,u16 val)354*4882a593Smuzhiyun static int s5k6aa_i2c_write(struct i2c_client *client, u16 addr, u16 val)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	u8 buf[4] = {addr >> 8, addr & 0xFF, val >> 8, val & 0xFF};
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	int ret = i2c_master_send(client, buf, 4);
359*4882a593Smuzhiyun 	v4l2_dbg(3, debug, client, "i2c_write: 0x%04X : 0x%04x\n", addr, val);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return ret == 4 ? 0 : ret;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /* The command register write, assumes Command_Wr_addH = 0x7000. */
s5k6aa_write(struct i2c_client * c,u16 addr,u16 val)365*4882a593Smuzhiyun static int s5k6aa_write(struct i2c_client *c, u16 addr, u16 val)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	int ret = s5k6aa_i2c_write(c, REG_CMDWR_ADDRL, addr);
368*4882a593Smuzhiyun 	if (ret)
369*4882a593Smuzhiyun 		return ret;
370*4882a593Smuzhiyun 	return s5k6aa_i2c_write(c, REG_CMDBUF0_ADDR, val);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /* The command register read, assumes Command_Rd_addH = 0x7000. */
s5k6aa_read(struct i2c_client * client,u16 addr,u16 * val)374*4882a593Smuzhiyun static int s5k6aa_read(struct i2c_client *client, u16 addr, u16 *val)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	int ret = s5k6aa_i2c_write(client, REG_CMDRD_ADDRL, addr);
377*4882a593Smuzhiyun 	if (ret)
378*4882a593Smuzhiyun 		return ret;
379*4882a593Smuzhiyun 	return s5k6aa_i2c_read(client, REG_CMDBUF0_ADDR, val);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
s5k6aa_write_array(struct v4l2_subdev * sd,const struct s5k6aa_regval * msg)382*4882a593Smuzhiyun static int s5k6aa_write_array(struct v4l2_subdev *sd,
383*4882a593Smuzhiyun 			      const struct s5k6aa_regval *msg)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
386*4882a593Smuzhiyun 	u16 addr_incr = 0;
387*4882a593Smuzhiyun 	int ret = 0;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	while (msg->addr != S5K6AA_TERM) {
390*4882a593Smuzhiyun 		if (addr_incr != 2)
391*4882a593Smuzhiyun 			ret = s5k6aa_i2c_write(client, REG_CMDWR_ADDRL,
392*4882a593Smuzhiyun 					       msg->addr);
393*4882a593Smuzhiyun 		if (ret)
394*4882a593Smuzhiyun 			break;
395*4882a593Smuzhiyun 		ret = s5k6aa_i2c_write(client, REG_CMDBUF0_ADDR, msg->val);
396*4882a593Smuzhiyun 		if (ret)
397*4882a593Smuzhiyun 			break;
398*4882a593Smuzhiyun 		/* Assume that msg->addr is always less than 0xfffc */
399*4882a593Smuzhiyun 		addr_incr = (msg + 1)->addr - msg->addr;
400*4882a593Smuzhiyun 		msg++;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	return ret;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /* Configure the AHB high address bytes for GTG registers access */
s5k6aa_set_ahb_address(struct i2c_client * client)407*4882a593Smuzhiyun static int s5k6aa_set_ahb_address(struct i2c_client *client)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	int ret = s5k6aa_i2c_write(client, AHB_MSB_ADDR_PTR, GEN_REG_OFFSH);
410*4882a593Smuzhiyun 	if (ret)
411*4882a593Smuzhiyun 		return ret;
412*4882a593Smuzhiyun 	ret = s5k6aa_i2c_write(client, REG_CMDRD_ADDRH, HOST_SWIF_OFFSH);
413*4882a593Smuzhiyun 	if (ret)
414*4882a593Smuzhiyun 		return ret;
415*4882a593Smuzhiyun 	return s5k6aa_i2c_write(client, REG_CMDWR_ADDRH, HOST_SWIF_OFFSH);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /**
419*4882a593Smuzhiyun  * s5k6aa_configure_pixel_clock - apply ISP main clock/PLL configuration
420*4882a593Smuzhiyun  * @s5k6aa: pointer to &struct s5k6aa describing the device
421*4882a593Smuzhiyun  *
422*4882a593Smuzhiyun  * Configure the internal ISP PLL for the required output frequency.
423*4882a593Smuzhiyun  * Locking: called with s5k6aa.lock mutex held.
424*4882a593Smuzhiyun  */
s5k6aa_configure_pixel_clocks(struct s5k6aa * s5k6aa)425*4882a593Smuzhiyun static int s5k6aa_configure_pixel_clocks(struct s5k6aa *s5k6aa)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct i2c_client *c = v4l2_get_subdevdata(&s5k6aa->sd);
428*4882a593Smuzhiyun 	unsigned long fmclk = s5k6aa->mclk_frequency / 1000;
429*4882a593Smuzhiyun 	u16 status;
430*4882a593Smuzhiyun 	int ret;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (WARN(fmclk < MIN_MCLK_FREQ_KHZ || fmclk > MAX_MCLK_FREQ_KHZ,
433*4882a593Smuzhiyun 		 "Invalid clock frequency: %ld\n", fmclk))
434*4882a593Smuzhiyun 		return -EINVAL;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	s5k6aa->pclk_fmin = PCLK_FREQ_MIN;
437*4882a593Smuzhiyun 	s5k6aa->pclk_fmax = PCLK_FREQ_MAX;
438*4882a593Smuzhiyun 	s5k6aa->clk_fop = SYS_PLL_OUT_FREQ;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* External input clock frequency in kHz */
441*4882a593Smuzhiyun 	ret = s5k6aa_write(c, REG_I_INCLK_FREQ_H, fmclk >> 16);
442*4882a593Smuzhiyun 	if (!ret)
443*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_I_INCLK_FREQ_L, fmclk & 0xFFFF);
444*4882a593Smuzhiyun 	if (!ret)
445*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_I_USE_NPVI_CLOCKS, 1);
446*4882a593Smuzhiyun 	/* Internal PLL frequency */
447*4882a593Smuzhiyun 	if (!ret)
448*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_I_OPCLK_4KHZ(0), s5k6aa->clk_fop);
449*4882a593Smuzhiyun 	if (!ret)
450*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_I_MIN_OUTRATE_4KHZ(0),
451*4882a593Smuzhiyun 				   s5k6aa->pclk_fmin);
452*4882a593Smuzhiyun 	if (!ret)
453*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_I_MAX_OUTRATE_4KHZ(0),
454*4882a593Smuzhiyun 				   s5k6aa->pclk_fmax);
455*4882a593Smuzhiyun 	if (!ret)
456*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_I_INIT_PARAMS_UPDATED, 1);
457*4882a593Smuzhiyun 	if (!ret)
458*4882a593Smuzhiyun 		ret = s5k6aa_read(c, REG_I_ERROR_INFO, &status);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return ret ? ret : (status ? -EINVAL : 0);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun /* Set horizontal and vertical image flipping */
s5k6aa_set_mirror(struct s5k6aa * s5k6aa,int horiz_flip)464*4882a593Smuzhiyun static int s5k6aa_set_mirror(struct s5k6aa *s5k6aa, int horiz_flip)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&s5k6aa->sd);
467*4882a593Smuzhiyun 	int index = s5k6aa->preset->index;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	unsigned int vflip = s5k6aa->ctrls.vflip->val ^ s5k6aa->inv_vflip;
470*4882a593Smuzhiyun 	unsigned int flip = (horiz_flip ^ s5k6aa->inv_hflip) | (vflip << 1);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return s5k6aa_write(client, REG_P_PREV_MIRROR(index), flip);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /* Configure auto/manual white balance and R/G/B gains */
s5k6aa_set_awb(struct s5k6aa * s5k6aa,int awb)476*4882a593Smuzhiyun static int s5k6aa_set_awb(struct s5k6aa *s5k6aa, int awb)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	struct i2c_client *c = v4l2_get_subdevdata(&s5k6aa->sd);
479*4882a593Smuzhiyun 	struct s5k6aa_ctrls *ctrls = &s5k6aa->ctrls;
480*4882a593Smuzhiyun 	u16 reg;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	int ret = s5k6aa_read(c, REG_DBG_AUTOALG_EN, &reg);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	if (!ret && !awb) {
485*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_SF_RGAIN, ctrls->gain_red->val);
486*4882a593Smuzhiyun 		if (!ret)
487*4882a593Smuzhiyun 			ret = s5k6aa_write(c, REG_SF_RGAIN_CHG, 1);
488*4882a593Smuzhiyun 		if (ret)
489*4882a593Smuzhiyun 			return ret;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_SF_GGAIN, ctrls->gain_green->val);
492*4882a593Smuzhiyun 		if (!ret)
493*4882a593Smuzhiyun 			ret = s5k6aa_write(c, REG_SF_GGAIN_CHG, 1);
494*4882a593Smuzhiyun 		if (ret)
495*4882a593Smuzhiyun 			return ret;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_SF_BGAIN, ctrls->gain_blue->val);
498*4882a593Smuzhiyun 		if (!ret)
499*4882a593Smuzhiyun 			ret = s5k6aa_write(c, REG_SF_BGAIN_CHG, 1);
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 	if (!ret) {
502*4882a593Smuzhiyun 		reg = awb ? reg | AALG_WB_EN_MASK : reg & ~AALG_WB_EN_MASK;
503*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_DBG_AUTOALG_EN, reg);
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	return ret;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /* Program FW with exposure time, 'exposure' in us units */
s5k6aa_set_user_exposure(struct i2c_client * client,int exposure)510*4882a593Smuzhiyun static int s5k6aa_set_user_exposure(struct i2c_client *client, int exposure)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	unsigned int time = exposure / 10;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	int ret = s5k6aa_write(client, REG_SF_USR_EXPOSURE_L, time & 0xffff);
515*4882a593Smuzhiyun 	if (!ret)
516*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_SF_USR_EXPOSURE_H, time >> 16);
517*4882a593Smuzhiyun 	if (ret)
518*4882a593Smuzhiyun 		return ret;
519*4882a593Smuzhiyun 	return s5k6aa_write(client, REG_SF_USR_EXPOSURE_CHG, 1);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
s5k6aa_set_user_gain(struct i2c_client * client,int gain)522*4882a593Smuzhiyun static int s5k6aa_set_user_gain(struct i2c_client *client, int gain)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	int ret = s5k6aa_write(client, REG_SF_USR_TOT_GAIN, gain);
525*4882a593Smuzhiyun 	if (ret)
526*4882a593Smuzhiyun 		return ret;
527*4882a593Smuzhiyun 	return s5k6aa_write(client, REG_SF_USR_TOT_GAIN_CHG, 1);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun /* Set auto/manual exposure and total gain */
s5k6aa_set_auto_exposure(struct s5k6aa * s5k6aa,int value)531*4882a593Smuzhiyun static int s5k6aa_set_auto_exposure(struct s5k6aa *s5k6aa, int value)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct i2c_client *c = v4l2_get_subdevdata(&s5k6aa->sd);
534*4882a593Smuzhiyun 	unsigned int exp_time = s5k6aa->ctrls.exposure->val;
535*4882a593Smuzhiyun 	u16 auto_alg;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	int ret = s5k6aa_read(c, REG_DBG_AUTOALG_EN, &auto_alg);
538*4882a593Smuzhiyun 	if (ret)
539*4882a593Smuzhiyun 		return ret;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	v4l2_dbg(1, debug, c, "man_exp: %d, auto_exp: %d, a_alg: 0x%x\n",
542*4882a593Smuzhiyun 		 exp_time, value, auto_alg);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (value == V4L2_EXPOSURE_AUTO) {
545*4882a593Smuzhiyun 		auto_alg |= AALG_AE_EN_MASK | AALG_DIVLEI_EN_MASK;
546*4882a593Smuzhiyun 	} else {
547*4882a593Smuzhiyun 		ret = s5k6aa_set_user_exposure(c, exp_time);
548*4882a593Smuzhiyun 		if (ret)
549*4882a593Smuzhiyun 			return ret;
550*4882a593Smuzhiyun 		ret = s5k6aa_set_user_gain(c, s5k6aa->ctrls.gain->val);
551*4882a593Smuzhiyun 		if (ret)
552*4882a593Smuzhiyun 			return ret;
553*4882a593Smuzhiyun 		auto_alg &= ~(AALG_AE_EN_MASK | AALG_DIVLEI_EN_MASK);
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	return s5k6aa_write(c, REG_DBG_AUTOALG_EN, auto_alg);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
s5k6aa_set_anti_flicker(struct s5k6aa * s5k6aa,int value)559*4882a593Smuzhiyun static int s5k6aa_set_anti_flicker(struct s5k6aa *s5k6aa, int value)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&s5k6aa->sd);
562*4882a593Smuzhiyun 	u16 auto_alg;
563*4882a593Smuzhiyun 	int ret;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	ret = s5k6aa_read(client, REG_DBG_AUTOALG_EN, &auto_alg);
566*4882a593Smuzhiyun 	if (ret)
567*4882a593Smuzhiyun 		return ret;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (value == V4L2_CID_POWER_LINE_FREQUENCY_AUTO) {
570*4882a593Smuzhiyun 		auto_alg |= AALG_FLICKER_EN_MASK;
571*4882a593Smuzhiyun 	} else {
572*4882a593Smuzhiyun 		auto_alg &= ~AALG_FLICKER_EN_MASK;
573*4882a593Smuzhiyun 		/* The V4L2_CID_LINE_FREQUENCY control values match
574*4882a593Smuzhiyun 		 * the register values */
575*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_SF_FLICKER_QUANT, value);
576*4882a593Smuzhiyun 		if (ret)
577*4882a593Smuzhiyun 			return ret;
578*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_SF_FLICKER_QUANT_CHG, 1);
579*4882a593Smuzhiyun 		if (ret)
580*4882a593Smuzhiyun 			return ret;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return s5k6aa_write(client, REG_DBG_AUTOALG_EN, auto_alg);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
s5k6aa_set_colorfx(struct s5k6aa * s5k6aa,int val)586*4882a593Smuzhiyun static int s5k6aa_set_colorfx(struct s5k6aa *s5k6aa, int val)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&s5k6aa->sd);
589*4882a593Smuzhiyun 	static const struct v4l2_control colorfx[] = {
590*4882a593Smuzhiyun 		{ V4L2_COLORFX_NONE,	 0 },
591*4882a593Smuzhiyun 		{ V4L2_COLORFX_BW,	 1 },
592*4882a593Smuzhiyun 		{ V4L2_COLORFX_NEGATIVE, 2 },
593*4882a593Smuzhiyun 		{ V4L2_COLORFX_SEPIA,	 3 },
594*4882a593Smuzhiyun 		{ V4L2_COLORFX_SKY_BLUE, 4 },
595*4882a593Smuzhiyun 		{ V4L2_COLORFX_SKETCH,	 5 },
596*4882a593Smuzhiyun 	};
597*4882a593Smuzhiyun 	int i;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(colorfx); i++) {
600*4882a593Smuzhiyun 		if (colorfx[i].id == val)
601*4882a593Smuzhiyun 			return s5k6aa_write(client, REG_G_SPEC_EFFECTS,
602*4882a593Smuzhiyun 					    colorfx[i].value);
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 	return -EINVAL;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
s5k6aa_preview_config_status(struct i2c_client * client)607*4882a593Smuzhiyun static int s5k6aa_preview_config_status(struct i2c_client *client)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	u16 error = 0;
610*4882a593Smuzhiyun 	int ret = s5k6aa_read(client, REG_G_PREV_CFG_ERROR, &error);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	v4l2_dbg(1, debug, client, "error: 0x%x (%d)\n", error, ret);
613*4882a593Smuzhiyun 	return ret ? ret : (error ? -EINVAL : 0);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
s5k6aa_get_pixfmt_index(struct s5k6aa * s5k6aa,struct v4l2_mbus_framefmt * mf)616*4882a593Smuzhiyun static int s5k6aa_get_pixfmt_index(struct s5k6aa *s5k6aa,
617*4882a593Smuzhiyun 				   struct v4l2_mbus_framefmt *mf)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	unsigned int i;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(s5k6aa_formats); i++)
622*4882a593Smuzhiyun 		if (mf->colorspace == s5k6aa_formats[i].colorspace &&
623*4882a593Smuzhiyun 		    mf->code == s5k6aa_formats[i].code)
624*4882a593Smuzhiyun 			return i;
625*4882a593Smuzhiyun 	return 0;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
s5k6aa_set_output_framefmt(struct s5k6aa * s5k6aa,struct s5k6aa_preset * preset)628*4882a593Smuzhiyun static int s5k6aa_set_output_framefmt(struct s5k6aa *s5k6aa,
629*4882a593Smuzhiyun 				      struct s5k6aa_preset *preset)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&s5k6aa->sd);
632*4882a593Smuzhiyun 	int fmt_index = s5k6aa_get_pixfmt_index(s5k6aa, &preset->mbus_fmt);
633*4882a593Smuzhiyun 	int ret;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	ret = s5k6aa_write(client, REG_P_OUT_WIDTH(preset->index),
636*4882a593Smuzhiyun 			   preset->mbus_fmt.width);
637*4882a593Smuzhiyun 	if (!ret)
638*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_P_OUT_HEIGHT(preset->index),
639*4882a593Smuzhiyun 				   preset->mbus_fmt.height);
640*4882a593Smuzhiyun 	if (!ret)
641*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_P_FMT(preset->index),
642*4882a593Smuzhiyun 				   s5k6aa_formats[fmt_index].reg_p_fmt);
643*4882a593Smuzhiyun 	return ret;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
s5k6aa_set_input_params(struct s5k6aa * s5k6aa)646*4882a593Smuzhiyun static int s5k6aa_set_input_params(struct s5k6aa *s5k6aa)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	struct i2c_client *c = v4l2_get_subdevdata(&s5k6aa->sd);
649*4882a593Smuzhiyun 	struct v4l2_rect *r = &s5k6aa->ccd_rect;
650*4882a593Smuzhiyun 	int ret;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	ret = s5k6aa_write(c, REG_G_PREVZOOM_IN_WIDTH, r->width);
653*4882a593Smuzhiyun 	if (!ret)
654*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_G_PREVZOOM_IN_HEIGHT, r->height);
655*4882a593Smuzhiyun 	if (!ret)
656*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_G_PREVZOOM_IN_XOFFS, r->left);
657*4882a593Smuzhiyun 	if (!ret)
658*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_G_PREVZOOM_IN_YOFFS, r->top);
659*4882a593Smuzhiyun 	if (!ret)
660*4882a593Smuzhiyun 		ret = s5k6aa_write(c, REG_G_INPUTS_CHANGE_REQ, 1);
661*4882a593Smuzhiyun 	if (!ret)
662*4882a593Smuzhiyun 		s5k6aa->apply_crop = 0;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	return ret;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun /**
668*4882a593Smuzhiyun  * s5k6aa_configure_video_bus - configure the video output interface
669*4882a593Smuzhiyun  * @s5k6aa: pointer to &struct s5k6aa describing the device
670*4882a593Smuzhiyun  * @bus_type: video bus type: parallel or MIPI-CSI
671*4882a593Smuzhiyun  * @nlanes: number of MIPI lanes to be used (MIPI-CSI only)
672*4882a593Smuzhiyun  *
673*4882a593Smuzhiyun  * Note: Only parallel bus operation has been tested.
674*4882a593Smuzhiyun  */
s5k6aa_configure_video_bus(struct s5k6aa * s5k6aa,enum v4l2_mbus_type bus_type,int nlanes)675*4882a593Smuzhiyun static int s5k6aa_configure_video_bus(struct s5k6aa *s5k6aa,
676*4882a593Smuzhiyun 				      enum v4l2_mbus_type bus_type, int nlanes)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&s5k6aa->sd);
679*4882a593Smuzhiyun 	u16 cfg = 0;
680*4882a593Smuzhiyun 	int ret;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/*
683*4882a593Smuzhiyun 	 * TODO: The sensor is supposed to support BT.601 and BT.656
684*4882a593Smuzhiyun 	 * but there is nothing indicating how to switch between both
685*4882a593Smuzhiyun 	 * in the datasheet. For now default BT.601 interface is assumed.
686*4882a593Smuzhiyun 	 */
687*4882a593Smuzhiyun 	if (bus_type == V4L2_MBUS_CSI2_DPHY)
688*4882a593Smuzhiyun 		cfg = nlanes;
689*4882a593Smuzhiyun 	else if (bus_type != V4L2_MBUS_PARALLEL)
690*4882a593Smuzhiyun 		return -EINVAL;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	ret = s5k6aa_write(client, REG_OIF_EN_MIPI_LANES, cfg);
693*4882a593Smuzhiyun 	if (ret)
694*4882a593Smuzhiyun 		return ret;
695*4882a593Smuzhiyun 	return s5k6aa_write(client, REG_OIF_CFG_CHG, 1);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun /* This function should be called when switching to new user configuration set*/
s5k6aa_new_config_sync(struct i2c_client * client,int timeout,int cid)699*4882a593Smuzhiyun static int s5k6aa_new_config_sync(struct i2c_client *client, int timeout,
700*4882a593Smuzhiyun 				  int cid)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	unsigned long end = jiffies + msecs_to_jiffies(timeout);
703*4882a593Smuzhiyun 	u16 reg = 1;
704*4882a593Smuzhiyun 	int ret;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	ret = s5k6aa_write(client, REG_G_ACTIVE_PREV_CFG, cid);
707*4882a593Smuzhiyun 	if (!ret)
708*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_G_PREV_CFG_CHG, 1);
709*4882a593Smuzhiyun 	if (!ret)
710*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_G_NEW_CFG_SYNC, 1);
711*4882a593Smuzhiyun 	if (timeout == 0)
712*4882a593Smuzhiyun 		return ret;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	while (ret >= 0 && time_is_after_jiffies(end)) {
715*4882a593Smuzhiyun 		ret = s5k6aa_read(client, REG_G_NEW_CFG_SYNC, &reg);
716*4882a593Smuzhiyun 		if (!reg)
717*4882a593Smuzhiyun 			return 0;
718*4882a593Smuzhiyun 		usleep_range(1000, 5000);
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 	return ret ? ret : -ETIMEDOUT;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun /**
724*4882a593Smuzhiyun  * s5k6aa_set_prev_config - write user preview register set
725*4882a593Smuzhiyun  * @s5k6aa: pointer to &struct s5k6aa describing the device
726*4882a593Smuzhiyun  * @preset: s5kaa preset to be applied
727*4882a593Smuzhiyun  *
728*4882a593Smuzhiyun  * Configure output resolution and color format, pixel clock
729*4882a593Smuzhiyun  * frequency range, device frame rate type and frame period range.
730*4882a593Smuzhiyun  */
s5k6aa_set_prev_config(struct s5k6aa * s5k6aa,struct s5k6aa_preset * preset)731*4882a593Smuzhiyun static int s5k6aa_set_prev_config(struct s5k6aa *s5k6aa,
732*4882a593Smuzhiyun 				  struct s5k6aa_preset *preset)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&s5k6aa->sd);
735*4882a593Smuzhiyun 	int idx = preset->index;
736*4882a593Smuzhiyun 	u16 frame_rate_q;
737*4882a593Smuzhiyun 	int ret;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	if (s5k6aa->fiv->reg_fr_time >= S5K6AA_MAX_HIGHRES_FR_TIME)
740*4882a593Smuzhiyun 		frame_rate_q = FR_RATE_Q_BEST_FRRATE;
741*4882a593Smuzhiyun 	else
742*4882a593Smuzhiyun 		frame_rate_q = FR_RATE_Q_BEST_QUALITY;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	ret = s5k6aa_set_output_framefmt(s5k6aa, preset);
745*4882a593Smuzhiyun 	if (!ret)
746*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_P_MAX_OUT_RATE(idx),
747*4882a593Smuzhiyun 				   s5k6aa->pclk_fmax);
748*4882a593Smuzhiyun 	if (!ret)
749*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_P_MIN_OUT_RATE(idx),
750*4882a593Smuzhiyun 				   s5k6aa->pclk_fmin);
751*4882a593Smuzhiyun 	if (!ret)
752*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_P_CLK_INDEX(idx),
753*4882a593Smuzhiyun 				   preset->clk_id);
754*4882a593Smuzhiyun 	if (!ret)
755*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_P_FR_RATE_TYPE(idx),
756*4882a593Smuzhiyun 				   FR_RATE_DYNAMIC);
757*4882a593Smuzhiyun 	if (!ret)
758*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_P_FR_RATE_Q_TYPE(idx),
759*4882a593Smuzhiyun 				   frame_rate_q);
760*4882a593Smuzhiyun 	if (!ret)
761*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_P_MAX_FR_TIME(idx),
762*4882a593Smuzhiyun 				   s5k6aa->fiv->reg_fr_time + 33);
763*4882a593Smuzhiyun 	if (!ret)
764*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_P_MIN_FR_TIME(idx),
765*4882a593Smuzhiyun 				   s5k6aa->fiv->reg_fr_time - 33);
766*4882a593Smuzhiyun 	if (!ret)
767*4882a593Smuzhiyun 		ret = s5k6aa_new_config_sync(client, 250, idx);
768*4882a593Smuzhiyun 	if (!ret)
769*4882a593Smuzhiyun 		ret = s5k6aa_preview_config_status(client);
770*4882a593Smuzhiyun 	if (!ret)
771*4882a593Smuzhiyun 		s5k6aa->apply_cfg = 0;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	v4l2_dbg(1, debug, client, "Frame interval: %d +/- 3.3ms. (%d)\n",
774*4882a593Smuzhiyun 		 s5k6aa->fiv->reg_fr_time, ret);
775*4882a593Smuzhiyun 	return ret;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun /**
779*4882a593Smuzhiyun  * s5k6aa_initialize_isp - basic ISP MCU initialization
780*4882a593Smuzhiyun  * @sd: pointer to V4L2 sub-device descriptor
781*4882a593Smuzhiyun  *
782*4882a593Smuzhiyun  * Configure AHB addresses for registers read/write; configure PLLs for
783*4882a593Smuzhiyun  * required output pixel clock. The ISP power supply needs to be already
784*4882a593Smuzhiyun  * enabled, with an optional H/W reset.
785*4882a593Smuzhiyun  * Locking: called with s5k6aa.lock mutex held.
786*4882a593Smuzhiyun  */
s5k6aa_initialize_isp(struct v4l2_subdev * sd)787*4882a593Smuzhiyun static int s5k6aa_initialize_isp(struct v4l2_subdev *sd)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
790*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
791*4882a593Smuzhiyun 	int ret;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	s5k6aa->apply_crop = 1;
794*4882a593Smuzhiyun 	s5k6aa->apply_cfg = 1;
795*4882a593Smuzhiyun 	msleep(100);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	ret = s5k6aa_set_ahb_address(client);
798*4882a593Smuzhiyun 	if (ret)
799*4882a593Smuzhiyun 		return ret;
800*4882a593Smuzhiyun 	ret = s5k6aa_configure_video_bus(s5k6aa, s5k6aa->bus_type,
801*4882a593Smuzhiyun 					 s5k6aa->mipi_lanes);
802*4882a593Smuzhiyun 	if (ret)
803*4882a593Smuzhiyun 		return ret;
804*4882a593Smuzhiyun 	ret = s5k6aa_write_array(sd, s5k6aa_analog_config);
805*4882a593Smuzhiyun 	if (ret)
806*4882a593Smuzhiyun 		return ret;
807*4882a593Smuzhiyun 	msleep(20);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	return s5k6aa_configure_pixel_clocks(s5k6aa);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
s5k6aa_gpio_set_value(struct s5k6aa * priv,int id,u32 val)812*4882a593Smuzhiyun static int s5k6aa_gpio_set_value(struct s5k6aa *priv, int id, u32 val)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	if (!gpio_is_valid(priv->gpio[id].gpio))
815*4882a593Smuzhiyun 		return 0;
816*4882a593Smuzhiyun 	gpio_set_value(priv->gpio[id].gpio, !!val);
817*4882a593Smuzhiyun 	return 1;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
s5k6aa_gpio_assert(struct s5k6aa * priv,int id)820*4882a593Smuzhiyun static int s5k6aa_gpio_assert(struct s5k6aa *priv, int id)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	return s5k6aa_gpio_set_value(priv, id, priv->gpio[id].level);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
s5k6aa_gpio_deassert(struct s5k6aa * priv,int id)825*4882a593Smuzhiyun static int s5k6aa_gpio_deassert(struct s5k6aa *priv, int id)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun 	return s5k6aa_gpio_set_value(priv, id, !priv->gpio[id].level);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun 
__s5k6aa_power_on(struct s5k6aa * s5k6aa)830*4882a593Smuzhiyun static int __s5k6aa_power_on(struct s5k6aa *s5k6aa)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	int ret;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	ret = regulator_bulk_enable(S5K6AA_NUM_SUPPLIES, s5k6aa->supplies);
835*4882a593Smuzhiyun 	if (ret)
836*4882a593Smuzhiyun 		return ret;
837*4882a593Smuzhiyun 	if (s5k6aa_gpio_deassert(s5k6aa, STBY))
838*4882a593Smuzhiyun 		usleep_range(150, 200);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (s5k6aa->s_power)
841*4882a593Smuzhiyun 		ret = s5k6aa->s_power(1);
842*4882a593Smuzhiyun 	usleep_range(4000, 5000);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (s5k6aa_gpio_deassert(s5k6aa, RSET))
845*4882a593Smuzhiyun 		msleep(20);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	return ret;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
__s5k6aa_power_off(struct s5k6aa * s5k6aa)850*4882a593Smuzhiyun static int __s5k6aa_power_off(struct s5k6aa *s5k6aa)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	int ret;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	if (s5k6aa_gpio_assert(s5k6aa, RSET))
855*4882a593Smuzhiyun 		usleep_range(100, 150);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	if (s5k6aa->s_power) {
858*4882a593Smuzhiyun 		ret = s5k6aa->s_power(0);
859*4882a593Smuzhiyun 		if (ret)
860*4882a593Smuzhiyun 			return ret;
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 	if (s5k6aa_gpio_assert(s5k6aa, STBY))
863*4882a593Smuzhiyun 		usleep_range(50, 100);
864*4882a593Smuzhiyun 	s5k6aa->streaming = 0;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	return regulator_bulk_disable(S5K6AA_NUM_SUPPLIES, s5k6aa->supplies);
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun /*
870*4882a593Smuzhiyun  * V4L2 subdev core and video operations
871*4882a593Smuzhiyun  */
s5k6aa_set_power(struct v4l2_subdev * sd,int on)872*4882a593Smuzhiyun static int s5k6aa_set_power(struct v4l2_subdev *sd, int on)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
875*4882a593Smuzhiyun 	int ret = 0;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	if (s5k6aa->power == !on) {
880*4882a593Smuzhiyun 		if (on) {
881*4882a593Smuzhiyun 			ret = __s5k6aa_power_on(s5k6aa);
882*4882a593Smuzhiyun 			if (!ret)
883*4882a593Smuzhiyun 				ret = s5k6aa_initialize_isp(sd);
884*4882a593Smuzhiyun 		} else {
885*4882a593Smuzhiyun 			ret = __s5k6aa_power_off(s5k6aa);
886*4882a593Smuzhiyun 		}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 		if (!ret)
889*4882a593Smuzhiyun 			s5k6aa->power += on ? 1 : -1;
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (!on || ret || s5k6aa->power != 1)
895*4882a593Smuzhiyun 		return ret;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	return v4l2_ctrl_handler_setup(sd->ctrl_handler);
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun 
__s5k6aa_stream(struct s5k6aa * s5k6aa,int enable)900*4882a593Smuzhiyun static int __s5k6aa_stream(struct s5k6aa *s5k6aa, int enable)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&s5k6aa->sd);
903*4882a593Smuzhiyun 	int ret = 0;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	ret = s5k6aa_write(client, REG_G_ENABLE_PREV, enable);
906*4882a593Smuzhiyun 	if (!ret)
907*4882a593Smuzhiyun 		ret = s5k6aa_write(client, REG_G_ENABLE_PREV_CHG, 1);
908*4882a593Smuzhiyun 	if (!ret)
909*4882a593Smuzhiyun 		s5k6aa->streaming = enable;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return ret;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
s5k6aa_s_stream(struct v4l2_subdev * sd,int on)914*4882a593Smuzhiyun static int s5k6aa_s_stream(struct v4l2_subdev *sd, int on)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
917*4882a593Smuzhiyun 	int ret = 0;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (s5k6aa->streaming == !on) {
922*4882a593Smuzhiyun 		if (!ret && s5k6aa->apply_cfg)
923*4882a593Smuzhiyun 			ret = s5k6aa_set_prev_config(s5k6aa, s5k6aa->preset);
924*4882a593Smuzhiyun 		if (s5k6aa->apply_crop)
925*4882a593Smuzhiyun 			ret = s5k6aa_set_input_params(s5k6aa);
926*4882a593Smuzhiyun 		if (!ret)
927*4882a593Smuzhiyun 			ret = __s5k6aa_stream(s5k6aa, !!on);
928*4882a593Smuzhiyun 	}
929*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	return ret;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
s5k6aa_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)934*4882a593Smuzhiyun static int s5k6aa_g_frame_interval(struct v4l2_subdev *sd,
935*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *fi)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
940*4882a593Smuzhiyun 	fi->interval = s5k6aa->fiv->interval;
941*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	return 0;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
__s5k6aa_set_frame_interval(struct s5k6aa * s5k6aa,struct v4l2_subdev_frame_interval * fi)946*4882a593Smuzhiyun static int __s5k6aa_set_frame_interval(struct s5k6aa *s5k6aa,
947*4882a593Smuzhiyun 				       struct v4l2_subdev_frame_interval *fi)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mbus_fmt = &s5k6aa->preset->mbus_fmt;
950*4882a593Smuzhiyun 	const struct s5k6aa_interval *fiv = &s5k6aa_intervals[0];
951*4882a593Smuzhiyun 	unsigned int err, min_err = UINT_MAX;
952*4882a593Smuzhiyun 	unsigned int i, fr_time;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	if (fi->interval.denominator == 0)
955*4882a593Smuzhiyun 		return -EINVAL;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	fr_time = fi->interval.numerator * 10000 / fi->interval.denominator;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(s5k6aa_intervals); i++) {
960*4882a593Smuzhiyun 		const struct s5k6aa_interval *iv = &s5k6aa_intervals[i];
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		if (mbus_fmt->width > iv->size.width ||
963*4882a593Smuzhiyun 		    mbus_fmt->height > iv->size.height)
964*4882a593Smuzhiyun 			continue;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 		err = abs(iv->reg_fr_time - fr_time);
967*4882a593Smuzhiyun 		if (err < min_err) {
968*4882a593Smuzhiyun 			fiv = iv;
969*4882a593Smuzhiyun 			min_err = err;
970*4882a593Smuzhiyun 		}
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 	s5k6aa->fiv = fiv;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	v4l2_dbg(1, debug, &s5k6aa->sd, "Changed frame interval to %d us\n",
975*4882a593Smuzhiyun 		 fiv->reg_fr_time * 100);
976*4882a593Smuzhiyun 	return 0;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
s5k6aa_s_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)979*4882a593Smuzhiyun static int s5k6aa_s_frame_interval(struct v4l2_subdev *sd,
980*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *fi)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
983*4882a593Smuzhiyun 	int ret;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "Setting %d/%d frame interval\n",
986*4882a593Smuzhiyun 		 fi->interval.numerator, fi->interval.denominator);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
989*4882a593Smuzhiyun 	ret = __s5k6aa_set_frame_interval(s5k6aa, fi);
990*4882a593Smuzhiyun 	s5k6aa->apply_cfg = 1;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
993*4882a593Smuzhiyun 	return ret;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun /*
997*4882a593Smuzhiyun  * V4L2 subdev pad level and video operations
998*4882a593Smuzhiyun  */
s5k6aa_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)999*4882a593Smuzhiyun static int s5k6aa_enum_frame_interval(struct v4l2_subdev *sd,
1000*4882a593Smuzhiyun 			      struct v4l2_subdev_pad_config *cfg,
1001*4882a593Smuzhiyun 			      struct v4l2_subdev_frame_interval_enum *fie)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
1004*4882a593Smuzhiyun 	const struct s5k6aa_interval *fi;
1005*4882a593Smuzhiyun 	int ret = 0;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	if (fie->index >= ARRAY_SIZE(s5k6aa_intervals))
1008*4882a593Smuzhiyun 		return -EINVAL;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	v4l_bound_align_image(&fie->width, S5K6AA_WIN_WIDTH_MIN,
1011*4882a593Smuzhiyun 			      S5K6AA_WIN_WIDTH_MAX, 1,
1012*4882a593Smuzhiyun 			      &fie->height, S5K6AA_WIN_HEIGHT_MIN,
1013*4882a593Smuzhiyun 			      S5K6AA_WIN_HEIGHT_MAX, 1, 0);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
1016*4882a593Smuzhiyun 	fi = &s5k6aa_intervals[fie->index];
1017*4882a593Smuzhiyun 	if (fie->width > fi->size.width || fie->height > fi->size.height)
1018*4882a593Smuzhiyun 		ret = -EINVAL;
1019*4882a593Smuzhiyun 	else
1020*4882a593Smuzhiyun 		fie->interval = fi->interval;
1021*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	return ret;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
s5k6aa_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1026*4882a593Smuzhiyun static int s5k6aa_enum_mbus_code(struct v4l2_subdev *sd,
1027*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
1028*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	if (code->index >= ARRAY_SIZE(s5k6aa_formats))
1031*4882a593Smuzhiyun 		return -EINVAL;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	code->code = s5k6aa_formats[code->index].code;
1034*4882a593Smuzhiyun 	return 0;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun 
s5k6aa_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)1037*4882a593Smuzhiyun static int s5k6aa_enum_frame_size(struct v4l2_subdev *sd,
1038*4882a593Smuzhiyun 				  struct v4l2_subdev_pad_config *cfg,
1039*4882a593Smuzhiyun 				  struct v4l2_subdev_frame_size_enum *fse)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	int i = ARRAY_SIZE(s5k6aa_formats);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	if (fse->index > 0)
1044*4882a593Smuzhiyun 		return -EINVAL;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	while (--i)
1047*4882a593Smuzhiyun 		if (fse->code == s5k6aa_formats[i].code)
1048*4882a593Smuzhiyun 			break;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	fse->code = s5k6aa_formats[i].code;
1051*4882a593Smuzhiyun 	fse->min_width  = S5K6AA_WIN_WIDTH_MIN;
1052*4882a593Smuzhiyun 	fse->max_width  = S5K6AA_WIN_WIDTH_MAX;
1053*4882a593Smuzhiyun 	fse->max_height = S5K6AA_WIN_HEIGHT_MIN;
1054*4882a593Smuzhiyun 	fse->min_height = S5K6AA_WIN_HEIGHT_MAX;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun static struct v4l2_rect *
__s5k6aa_get_crop_rect(struct s5k6aa * s5k6aa,struct v4l2_subdev_pad_config * cfg,enum v4l2_subdev_format_whence which)1060*4882a593Smuzhiyun __s5k6aa_get_crop_rect(struct s5k6aa *s5k6aa, struct v4l2_subdev_pad_config *cfg,
1061*4882a593Smuzhiyun 		       enum v4l2_subdev_format_whence which)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun 	if (which == V4L2_SUBDEV_FORMAT_ACTIVE)
1064*4882a593Smuzhiyun 		return &s5k6aa->ccd_rect;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	WARN_ON(which != V4L2_SUBDEV_FORMAT_TRY);
1067*4882a593Smuzhiyun 	return v4l2_subdev_get_try_crop(&s5k6aa->sd, cfg, 0);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun 
s5k6aa_try_format(struct s5k6aa * s5k6aa,struct v4l2_mbus_framefmt * mf)1070*4882a593Smuzhiyun static void s5k6aa_try_format(struct s5k6aa *s5k6aa,
1071*4882a593Smuzhiyun 			      struct v4l2_mbus_framefmt *mf)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	unsigned int index;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	v4l_bound_align_image(&mf->width, S5K6AA_WIN_WIDTH_MIN,
1076*4882a593Smuzhiyun 			      S5K6AA_WIN_WIDTH_MAX, 1,
1077*4882a593Smuzhiyun 			      &mf->height, S5K6AA_WIN_HEIGHT_MIN,
1078*4882a593Smuzhiyun 			      S5K6AA_WIN_HEIGHT_MAX, 1, 0);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	if (mf->colorspace != V4L2_COLORSPACE_JPEG &&
1081*4882a593Smuzhiyun 	    mf->colorspace != V4L2_COLORSPACE_REC709)
1082*4882a593Smuzhiyun 		mf->colorspace = V4L2_COLORSPACE_JPEG;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	index = s5k6aa_get_pixfmt_index(s5k6aa, mf);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	mf->colorspace	= s5k6aa_formats[index].colorspace;
1087*4882a593Smuzhiyun 	mf->code	= s5k6aa_formats[index].code;
1088*4882a593Smuzhiyun 	mf->field	= V4L2_FIELD_NONE;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun 
s5k6aa_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1091*4882a593Smuzhiyun static int s5k6aa_get_fmt(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
1092*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
1095*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	memset(fmt->reserved, 0, sizeof(fmt->reserved));
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1100*4882a593Smuzhiyun 		mf = v4l2_subdev_get_try_format(sd, cfg, 0);
1101*4882a593Smuzhiyun 		fmt->format = *mf;
1102*4882a593Smuzhiyun 		return 0;
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
1106*4882a593Smuzhiyun 	fmt->format = s5k6aa->preset->mbus_fmt;
1107*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	return 0;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
s5k6aa_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1112*4882a593Smuzhiyun static int s5k6aa_set_fmt(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
1113*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
1116*4882a593Smuzhiyun 	struct s5k6aa_preset *preset = s5k6aa->preset;
1117*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf;
1118*4882a593Smuzhiyun 	struct v4l2_rect *crop;
1119*4882a593Smuzhiyun 	int ret = 0;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
1122*4882a593Smuzhiyun 	s5k6aa_try_format(s5k6aa, &fmt->format);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1125*4882a593Smuzhiyun 		mf = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
1126*4882a593Smuzhiyun 		crop = v4l2_subdev_get_try_crop(sd, cfg, 0);
1127*4882a593Smuzhiyun 	} else {
1128*4882a593Smuzhiyun 		if (s5k6aa->streaming) {
1129*4882a593Smuzhiyun 			ret = -EBUSY;
1130*4882a593Smuzhiyun 		} else {
1131*4882a593Smuzhiyun 			mf = &preset->mbus_fmt;
1132*4882a593Smuzhiyun 			crop = &s5k6aa->ccd_rect;
1133*4882a593Smuzhiyun 			s5k6aa->apply_cfg = 1;
1134*4882a593Smuzhiyun 		}
1135*4882a593Smuzhiyun 	}
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (ret == 0) {
1138*4882a593Smuzhiyun 		struct v4l2_subdev_frame_interval fiv = {
1139*4882a593Smuzhiyun 			.interval = {0, 1}
1140*4882a593Smuzhiyun 		};
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 		*mf = fmt->format;
1143*4882a593Smuzhiyun 		/*
1144*4882a593Smuzhiyun 		 * Make sure the crop window is valid, i.e. its size is
1145*4882a593Smuzhiyun 		 * greater than the output window, as the ISP supports
1146*4882a593Smuzhiyun 		 * only down-scaling.
1147*4882a593Smuzhiyun 		 */
1148*4882a593Smuzhiyun 		crop->width = clamp_t(unsigned int, crop->width, mf->width,
1149*4882a593Smuzhiyun 				      S5K6AA_WIN_WIDTH_MAX);
1150*4882a593Smuzhiyun 		crop->height = clamp_t(unsigned int, crop->height, mf->height,
1151*4882a593Smuzhiyun 				       S5K6AA_WIN_HEIGHT_MAX);
1152*4882a593Smuzhiyun 		crop->left = clamp_t(unsigned int, crop->left, 0,
1153*4882a593Smuzhiyun 				     S5K6AA_WIN_WIDTH_MAX - crop->width);
1154*4882a593Smuzhiyun 		crop->top  = clamp_t(unsigned int, crop->top, 0,
1155*4882a593Smuzhiyun 				     S5K6AA_WIN_HEIGHT_MAX - crop->height);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 		/* Reset to minimum possible frame interval */
1158*4882a593Smuzhiyun 		ret = __s5k6aa_set_frame_interval(s5k6aa, &fiv);
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	return ret;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun 
s5k6aa_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)1165*4882a593Smuzhiyun static int s5k6aa_get_selection(struct v4l2_subdev *sd,
1166*4882a593Smuzhiyun 				struct v4l2_subdev_pad_config *cfg,
1167*4882a593Smuzhiyun 				struct v4l2_subdev_selection *sel)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
1170*4882a593Smuzhiyun 	struct v4l2_rect *rect;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	if (sel->target != V4L2_SEL_TGT_CROP)
1173*4882a593Smuzhiyun 		return -EINVAL;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	memset(sel->reserved, 0, sizeof(sel->reserved));
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
1178*4882a593Smuzhiyun 	rect = __s5k6aa_get_crop_rect(s5k6aa, cfg, sel->which);
1179*4882a593Smuzhiyun 	sel->r = *rect;
1180*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "Current crop rectangle: (%d,%d)/%dx%d\n",
1183*4882a593Smuzhiyun 		 rect->left, rect->top, rect->width, rect->height);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	return 0;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
s5k6aa_set_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)1188*4882a593Smuzhiyun static int s5k6aa_set_selection(struct v4l2_subdev *sd,
1189*4882a593Smuzhiyun 				struct v4l2_subdev_pad_config *cfg,
1190*4882a593Smuzhiyun 				struct v4l2_subdev_selection *sel)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
1193*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf;
1194*4882a593Smuzhiyun 	unsigned int max_x, max_y;
1195*4882a593Smuzhiyun 	struct v4l2_rect *crop_r;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	if (sel->target != V4L2_SEL_TGT_CROP)
1198*4882a593Smuzhiyun 		return -EINVAL;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
1201*4882a593Smuzhiyun 	crop_r = __s5k6aa_get_crop_rect(s5k6aa, cfg, sel->which);
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	if (sel->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
1204*4882a593Smuzhiyun 		mf = &s5k6aa->preset->mbus_fmt;
1205*4882a593Smuzhiyun 		s5k6aa->apply_crop = 1;
1206*4882a593Smuzhiyun 	} else {
1207*4882a593Smuzhiyun 		mf = v4l2_subdev_get_try_format(sd, cfg, 0);
1208*4882a593Smuzhiyun 	}
1209*4882a593Smuzhiyun 	v4l_bound_align_image(&sel->r.width, mf->width,
1210*4882a593Smuzhiyun 			      S5K6AA_WIN_WIDTH_MAX, 1,
1211*4882a593Smuzhiyun 			      &sel->r.height, mf->height,
1212*4882a593Smuzhiyun 			      S5K6AA_WIN_HEIGHT_MAX, 1, 0);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	max_x = (S5K6AA_WIN_WIDTH_MAX - sel->r.width) & ~1;
1215*4882a593Smuzhiyun 	max_y = (S5K6AA_WIN_HEIGHT_MAX - sel->r.height) & ~1;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	sel->r.left = clamp_t(unsigned int, sel->r.left, 0, max_x);
1218*4882a593Smuzhiyun 	sel->r.top  = clamp_t(unsigned int, sel->r.top, 0, max_y);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	*crop_r = sel->r;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "Set crop rectangle: (%d,%d)/%dx%d\n",
1225*4882a593Smuzhiyun 		 crop_r->left, crop_r->top, crop_r->width, crop_r->height);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	return 0;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops s5k6aa_pad_ops = {
1231*4882a593Smuzhiyun 	.enum_mbus_code		= s5k6aa_enum_mbus_code,
1232*4882a593Smuzhiyun 	.enum_frame_size	= s5k6aa_enum_frame_size,
1233*4882a593Smuzhiyun 	.enum_frame_interval	= s5k6aa_enum_frame_interval,
1234*4882a593Smuzhiyun 	.get_fmt		= s5k6aa_get_fmt,
1235*4882a593Smuzhiyun 	.set_fmt		= s5k6aa_set_fmt,
1236*4882a593Smuzhiyun 	.get_selection		= s5k6aa_get_selection,
1237*4882a593Smuzhiyun 	.set_selection		= s5k6aa_set_selection,
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops s5k6aa_video_ops = {
1241*4882a593Smuzhiyun 	.g_frame_interval	= s5k6aa_g_frame_interval,
1242*4882a593Smuzhiyun 	.s_frame_interval	= s5k6aa_s_frame_interval,
1243*4882a593Smuzhiyun 	.s_stream		= s5k6aa_s_stream,
1244*4882a593Smuzhiyun };
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun /*
1247*4882a593Smuzhiyun  * V4L2 subdev controls
1248*4882a593Smuzhiyun  */
1249*4882a593Smuzhiyun 
s5k6aa_s_ctrl(struct v4l2_ctrl * ctrl)1250*4882a593Smuzhiyun static int s5k6aa_s_ctrl(struct v4l2_ctrl *ctrl)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun 	struct v4l2_subdev *sd = ctrl_to_sd(ctrl);
1253*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
1254*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
1255*4882a593Smuzhiyun 	int idx, err = 0;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "ctrl: 0x%x, value: %d\n", ctrl->id, ctrl->val);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
1260*4882a593Smuzhiyun 	/*
1261*4882a593Smuzhiyun 	 * If the device is not powered up by the host driver do
1262*4882a593Smuzhiyun 	 * not apply any controls to H/W at this time. Instead
1263*4882a593Smuzhiyun 	 * the controls will be restored right after power-up.
1264*4882a593Smuzhiyun 	 */
1265*4882a593Smuzhiyun 	if (s5k6aa->power == 0)
1266*4882a593Smuzhiyun 		goto unlock;
1267*4882a593Smuzhiyun 	idx = s5k6aa->preset->index;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	switch (ctrl->id) {
1270*4882a593Smuzhiyun 	case V4L2_CID_AUTO_WHITE_BALANCE:
1271*4882a593Smuzhiyun 		err = s5k6aa_set_awb(s5k6aa, ctrl->val);
1272*4882a593Smuzhiyun 		break;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	case V4L2_CID_BRIGHTNESS:
1275*4882a593Smuzhiyun 		err = s5k6aa_write(client, REG_USER_BRIGHTNESS, ctrl->val);
1276*4882a593Smuzhiyun 		break;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	case V4L2_CID_COLORFX:
1279*4882a593Smuzhiyun 		err = s5k6aa_set_colorfx(s5k6aa, ctrl->val);
1280*4882a593Smuzhiyun 		break;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	case V4L2_CID_CONTRAST:
1283*4882a593Smuzhiyun 		err = s5k6aa_write(client, REG_USER_CONTRAST, ctrl->val);
1284*4882a593Smuzhiyun 		break;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE_AUTO:
1287*4882a593Smuzhiyun 		err = s5k6aa_set_auto_exposure(s5k6aa, ctrl->val);
1288*4882a593Smuzhiyun 		break;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	case V4L2_CID_HFLIP:
1291*4882a593Smuzhiyun 		err = s5k6aa_set_mirror(s5k6aa, ctrl->val);
1292*4882a593Smuzhiyun 		if (err)
1293*4882a593Smuzhiyun 			break;
1294*4882a593Smuzhiyun 		err = s5k6aa_write(client, REG_G_PREV_CFG_CHG, 1);
1295*4882a593Smuzhiyun 		break;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	case V4L2_CID_POWER_LINE_FREQUENCY:
1298*4882a593Smuzhiyun 		err = s5k6aa_set_anti_flicker(s5k6aa, ctrl->val);
1299*4882a593Smuzhiyun 		break;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	case V4L2_CID_SATURATION:
1302*4882a593Smuzhiyun 		err = s5k6aa_write(client, REG_USER_SATURATION, ctrl->val);
1303*4882a593Smuzhiyun 		break;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	case V4L2_CID_SHARPNESS:
1306*4882a593Smuzhiyun 		err = s5k6aa_write(client, REG_USER_SHARPBLUR, ctrl->val);
1307*4882a593Smuzhiyun 		break;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	case V4L2_CID_WHITE_BALANCE_TEMPERATURE:
1310*4882a593Smuzhiyun 		err = s5k6aa_write(client, REG_P_COLORTEMP(idx), ctrl->val);
1311*4882a593Smuzhiyun 		if (err)
1312*4882a593Smuzhiyun 			break;
1313*4882a593Smuzhiyun 		err = s5k6aa_write(client, REG_G_PREV_CFG_CHG, 1);
1314*4882a593Smuzhiyun 		break;
1315*4882a593Smuzhiyun 	}
1316*4882a593Smuzhiyun unlock:
1317*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
1318*4882a593Smuzhiyun 	return err;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun static const struct v4l2_ctrl_ops s5k6aa_ctrl_ops = {
1322*4882a593Smuzhiyun 	.s_ctrl	= s5k6aa_s_ctrl,
1323*4882a593Smuzhiyun };
1324*4882a593Smuzhiyun 
s5k6aa_log_status(struct v4l2_subdev * sd)1325*4882a593Smuzhiyun static int s5k6aa_log_status(struct v4l2_subdev *sd)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun 	v4l2_ctrl_handler_log_status(sd->ctrl_handler, sd->name);
1328*4882a593Smuzhiyun 	return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun #define V4L2_CID_RED_GAIN	(V4L2_CTRL_CLASS_CAMERA | 0x1001)
1332*4882a593Smuzhiyun #define V4L2_CID_GREEN_GAIN	(V4L2_CTRL_CLASS_CAMERA | 0x1002)
1333*4882a593Smuzhiyun #define V4L2_CID_BLUE_GAIN	(V4L2_CTRL_CLASS_CAMERA | 0x1003)
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun static const struct v4l2_ctrl_config s5k6aa_ctrls[] = {
1336*4882a593Smuzhiyun 	{
1337*4882a593Smuzhiyun 		.ops	= &s5k6aa_ctrl_ops,
1338*4882a593Smuzhiyun 		.id	= V4L2_CID_RED_GAIN,
1339*4882a593Smuzhiyun 		.type	= V4L2_CTRL_TYPE_INTEGER,
1340*4882a593Smuzhiyun 		.name	= "Gain, Red",
1341*4882a593Smuzhiyun 		.min	= 0,
1342*4882a593Smuzhiyun 		.max	= 256,
1343*4882a593Smuzhiyun 		.def	= 127,
1344*4882a593Smuzhiyun 		.step	= 1,
1345*4882a593Smuzhiyun 	}, {
1346*4882a593Smuzhiyun 		.ops	= &s5k6aa_ctrl_ops,
1347*4882a593Smuzhiyun 		.id	= V4L2_CID_GREEN_GAIN,
1348*4882a593Smuzhiyun 		.type	= V4L2_CTRL_TYPE_INTEGER,
1349*4882a593Smuzhiyun 		.name	= "Gain, Green",
1350*4882a593Smuzhiyun 		.min	= 0,
1351*4882a593Smuzhiyun 		.max	= 256,
1352*4882a593Smuzhiyun 		.def	= 127,
1353*4882a593Smuzhiyun 		.step	= 1,
1354*4882a593Smuzhiyun 	}, {
1355*4882a593Smuzhiyun 		.ops	= &s5k6aa_ctrl_ops,
1356*4882a593Smuzhiyun 		.id	= V4L2_CID_BLUE_GAIN,
1357*4882a593Smuzhiyun 		.type	= V4L2_CTRL_TYPE_INTEGER,
1358*4882a593Smuzhiyun 		.name	= "Gain, Blue",
1359*4882a593Smuzhiyun 		.min	= 0,
1360*4882a593Smuzhiyun 		.max	= 256,
1361*4882a593Smuzhiyun 		.def	= 127,
1362*4882a593Smuzhiyun 		.step	= 1,
1363*4882a593Smuzhiyun 	},
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun 
s5k6aa_initialize_ctrls(struct s5k6aa * s5k6aa)1366*4882a593Smuzhiyun static int s5k6aa_initialize_ctrls(struct s5k6aa *s5k6aa)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun 	const struct v4l2_ctrl_ops *ops = &s5k6aa_ctrl_ops;
1369*4882a593Smuzhiyun 	struct s5k6aa_ctrls *ctrls = &s5k6aa->ctrls;
1370*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *hdl = &ctrls->handler;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	int ret = v4l2_ctrl_handler_init(hdl, 16);
1373*4882a593Smuzhiyun 	if (ret)
1374*4882a593Smuzhiyun 		return ret;
1375*4882a593Smuzhiyun 	/* Auto white balance cluster */
1376*4882a593Smuzhiyun 	ctrls->awb = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_AUTO_WHITE_BALANCE,
1377*4882a593Smuzhiyun 				       0, 1, 1, 1);
1378*4882a593Smuzhiyun 	ctrls->gain_red = v4l2_ctrl_new_custom(hdl, &s5k6aa_ctrls[0], NULL);
1379*4882a593Smuzhiyun 	ctrls->gain_green = v4l2_ctrl_new_custom(hdl, &s5k6aa_ctrls[1], NULL);
1380*4882a593Smuzhiyun 	ctrls->gain_blue = v4l2_ctrl_new_custom(hdl, &s5k6aa_ctrls[2], NULL);
1381*4882a593Smuzhiyun 	v4l2_ctrl_auto_cluster(4, &ctrls->awb, 0, false);
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	ctrls->hflip = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_HFLIP, 0, 1, 1, 0);
1384*4882a593Smuzhiyun 	ctrls->vflip = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_VFLIP, 0, 1, 1, 0);
1385*4882a593Smuzhiyun 	v4l2_ctrl_cluster(2, &ctrls->hflip);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	ctrls->auto_exp = v4l2_ctrl_new_std_menu(hdl, ops,
1388*4882a593Smuzhiyun 				V4L2_CID_EXPOSURE_AUTO,
1389*4882a593Smuzhiyun 				V4L2_EXPOSURE_MANUAL, 0, V4L2_EXPOSURE_AUTO);
1390*4882a593Smuzhiyun 	/* Exposure time: x 1 us */
1391*4882a593Smuzhiyun 	ctrls->exposure = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_EXPOSURE,
1392*4882a593Smuzhiyun 					    0, 6000000U, 1, 100000U);
1393*4882a593Smuzhiyun 	/* Total gain: 256 <=> 1x */
1394*4882a593Smuzhiyun 	ctrls->gain = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_GAIN,
1395*4882a593Smuzhiyun 					0, 256, 1, 256);
1396*4882a593Smuzhiyun 	v4l2_ctrl_auto_cluster(3, &ctrls->auto_exp, 0, false);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu(hdl, ops, V4L2_CID_POWER_LINE_FREQUENCY,
1399*4882a593Smuzhiyun 			       V4L2_CID_POWER_LINE_FREQUENCY_AUTO, 0,
1400*4882a593Smuzhiyun 			       V4L2_CID_POWER_LINE_FREQUENCY_AUTO);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu(hdl, ops, V4L2_CID_COLORFX,
1403*4882a593Smuzhiyun 			       V4L2_COLORFX_SKY_BLUE, ~0x6f, V4L2_COLORFX_NONE);
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, ops, V4L2_CID_WHITE_BALANCE_TEMPERATURE,
1406*4882a593Smuzhiyun 			  0, 256, 1, 0);
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, ops, V4L2_CID_SATURATION, -127, 127, 1, 0);
1409*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, ops, V4L2_CID_BRIGHTNESS, -127, 127, 1, 0);
1410*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, ops, V4L2_CID_CONTRAST, -127, 127, 1, 0);
1411*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, ops, V4L2_CID_SHARPNESS, -127, 127, 1, 0);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	if (hdl->error) {
1414*4882a593Smuzhiyun 		ret = hdl->error;
1415*4882a593Smuzhiyun 		v4l2_ctrl_handler_free(hdl);
1416*4882a593Smuzhiyun 		return ret;
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	s5k6aa->sd.ctrl_handler = hdl;
1420*4882a593Smuzhiyun 	return 0;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun /*
1424*4882a593Smuzhiyun  * V4L2 subdev internal operations
1425*4882a593Smuzhiyun  */
s5k6aa_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1426*4882a593Smuzhiyun static int s5k6aa_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *format = v4l2_subdev_get_try_format(sd, fh->pad, 0);
1429*4882a593Smuzhiyun 	struct v4l2_rect *crop = v4l2_subdev_get_try_crop(sd, fh->pad, 0);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	format->colorspace = s5k6aa_formats[0].colorspace;
1432*4882a593Smuzhiyun 	format->code = s5k6aa_formats[0].code;
1433*4882a593Smuzhiyun 	format->width = S5K6AA_OUT_WIDTH_DEF;
1434*4882a593Smuzhiyun 	format->height = S5K6AA_OUT_HEIGHT_DEF;
1435*4882a593Smuzhiyun 	format->field = V4L2_FIELD_NONE;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	crop->width = S5K6AA_WIN_WIDTH_MAX;
1438*4882a593Smuzhiyun 	crop->height = S5K6AA_WIN_HEIGHT_MAX;
1439*4882a593Smuzhiyun 	crop->left = 0;
1440*4882a593Smuzhiyun 	crop->top = 0;
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	return 0;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun 
s5k6aa_check_fw_revision(struct s5k6aa * s5k6aa)1445*4882a593Smuzhiyun static int s5k6aa_check_fw_revision(struct s5k6aa *s5k6aa)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&s5k6aa->sd);
1448*4882a593Smuzhiyun 	u16 api_ver = 0, fw_rev = 0;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	int ret = s5k6aa_set_ahb_address(client);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	if (!ret)
1453*4882a593Smuzhiyun 		ret = s5k6aa_read(client, REG_FW_APIVER, &api_ver);
1454*4882a593Smuzhiyun 	if (!ret)
1455*4882a593Smuzhiyun 		ret = s5k6aa_read(client, REG_FW_REVISION, &fw_rev);
1456*4882a593Smuzhiyun 	if (ret) {
1457*4882a593Smuzhiyun 		v4l2_err(&s5k6aa->sd, "FW revision check failed!\n");
1458*4882a593Smuzhiyun 		return ret;
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	v4l2_info(&s5k6aa->sd, "FW API ver.: 0x%X, FW rev.: 0x%X\n",
1462*4882a593Smuzhiyun 		  api_ver, fw_rev);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	return api_ver == S5K6AAFX_FW_APIVER ? 0 : -ENODEV;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun 
s5k6aa_registered(struct v4l2_subdev * sd)1467*4882a593Smuzhiyun static int s5k6aa_registered(struct v4l2_subdev *sd)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa = to_s5k6aa(sd);
1470*4882a593Smuzhiyun 	int ret;
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	mutex_lock(&s5k6aa->lock);
1473*4882a593Smuzhiyun 	ret = __s5k6aa_power_on(s5k6aa);
1474*4882a593Smuzhiyun 	if (!ret) {
1475*4882a593Smuzhiyun 		msleep(100);
1476*4882a593Smuzhiyun 		ret = s5k6aa_check_fw_revision(s5k6aa);
1477*4882a593Smuzhiyun 		__s5k6aa_power_off(s5k6aa);
1478*4882a593Smuzhiyun 	}
1479*4882a593Smuzhiyun 	mutex_unlock(&s5k6aa->lock);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	return ret;
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops s5k6aa_subdev_internal_ops = {
1485*4882a593Smuzhiyun 	.registered = s5k6aa_registered,
1486*4882a593Smuzhiyun 	.open = s5k6aa_open,
1487*4882a593Smuzhiyun };
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops s5k6aa_core_ops = {
1490*4882a593Smuzhiyun 	.s_power = s5k6aa_set_power,
1491*4882a593Smuzhiyun 	.log_status = s5k6aa_log_status,
1492*4882a593Smuzhiyun };
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun static const struct v4l2_subdev_ops s5k6aa_subdev_ops = {
1495*4882a593Smuzhiyun 	.core = &s5k6aa_core_ops,
1496*4882a593Smuzhiyun 	.pad = &s5k6aa_pad_ops,
1497*4882a593Smuzhiyun 	.video = &s5k6aa_video_ops,
1498*4882a593Smuzhiyun };
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun /*
1501*4882a593Smuzhiyun  * GPIO setup
1502*4882a593Smuzhiyun  */
1503*4882a593Smuzhiyun 
s5k6aa_configure_gpios(struct s5k6aa * s5k6aa,const struct s5k6aa_platform_data * pdata)1504*4882a593Smuzhiyun static int s5k6aa_configure_gpios(struct s5k6aa *s5k6aa,
1505*4882a593Smuzhiyun 				  const struct s5k6aa_platform_data *pdata)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&s5k6aa->sd);
1508*4882a593Smuzhiyun 	const struct s5k6aa_gpio *gpio;
1509*4882a593Smuzhiyun 	unsigned long flags;
1510*4882a593Smuzhiyun 	int ret;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	s5k6aa->gpio[STBY].gpio = -EINVAL;
1513*4882a593Smuzhiyun 	s5k6aa->gpio[RSET].gpio  = -EINVAL;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	gpio = &pdata->gpio_stby;
1516*4882a593Smuzhiyun 	if (gpio_is_valid(gpio->gpio)) {
1517*4882a593Smuzhiyun 		flags = (gpio->level ? GPIOF_OUT_INIT_HIGH : GPIOF_OUT_INIT_LOW)
1518*4882a593Smuzhiyun 		      | GPIOF_EXPORT;
1519*4882a593Smuzhiyun 		ret = devm_gpio_request_one(&client->dev, gpio->gpio, flags,
1520*4882a593Smuzhiyun 					    "S5K6AA_STBY");
1521*4882a593Smuzhiyun 		if (ret < 0)
1522*4882a593Smuzhiyun 			return ret;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 		s5k6aa->gpio[STBY] = *gpio;
1525*4882a593Smuzhiyun 	}
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	gpio = &pdata->gpio_reset;
1528*4882a593Smuzhiyun 	if (gpio_is_valid(gpio->gpio)) {
1529*4882a593Smuzhiyun 		flags = (gpio->level ? GPIOF_OUT_INIT_HIGH : GPIOF_OUT_INIT_LOW)
1530*4882a593Smuzhiyun 		      | GPIOF_EXPORT;
1531*4882a593Smuzhiyun 		ret = devm_gpio_request_one(&client->dev, gpio->gpio, flags,
1532*4882a593Smuzhiyun 					    "S5K6AA_RST");
1533*4882a593Smuzhiyun 		if (ret < 0)
1534*4882a593Smuzhiyun 			return ret;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 		s5k6aa->gpio[RSET] = *gpio;
1537*4882a593Smuzhiyun 	}
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	return 0;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
s5k6aa_probe(struct i2c_client * client,const struct i2c_device_id * id)1542*4882a593Smuzhiyun static int s5k6aa_probe(struct i2c_client *client,
1543*4882a593Smuzhiyun 			const struct i2c_device_id *id)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	const struct s5k6aa_platform_data *pdata = client->dev.platform_data;
1546*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
1547*4882a593Smuzhiyun 	struct s5k6aa *s5k6aa;
1548*4882a593Smuzhiyun 	int i, ret;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	if (pdata == NULL) {
1551*4882a593Smuzhiyun 		dev_err(&client->dev, "Platform data not specified\n");
1552*4882a593Smuzhiyun 		return -EINVAL;
1553*4882a593Smuzhiyun 	}
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	if (pdata->mclk_frequency == 0) {
1556*4882a593Smuzhiyun 		dev_err(&client->dev, "MCLK frequency not specified\n");
1557*4882a593Smuzhiyun 		return -EINVAL;
1558*4882a593Smuzhiyun 	}
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	s5k6aa = devm_kzalloc(&client->dev, sizeof(*s5k6aa), GFP_KERNEL);
1561*4882a593Smuzhiyun 	if (!s5k6aa)
1562*4882a593Smuzhiyun 		return -ENOMEM;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	mutex_init(&s5k6aa->lock);
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	s5k6aa->mclk_frequency = pdata->mclk_frequency;
1567*4882a593Smuzhiyun 	s5k6aa->bus_type = pdata->bus_type;
1568*4882a593Smuzhiyun 	s5k6aa->mipi_lanes = pdata->nlanes;
1569*4882a593Smuzhiyun 	s5k6aa->s_power	= pdata->set_power;
1570*4882a593Smuzhiyun 	s5k6aa->inv_hflip = pdata->horiz_flip;
1571*4882a593Smuzhiyun 	s5k6aa->inv_vflip = pdata->vert_flip;
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	sd = &s5k6aa->sd;
1574*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &s5k6aa_subdev_ops);
1575*4882a593Smuzhiyun 	/* Static name; NEVER use in new drivers! */
1576*4882a593Smuzhiyun 	strscpy(sd->name, DRIVER_NAME, sizeof(sd->name));
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	sd->internal_ops = &s5k6aa_subdev_internal_ops;
1579*4882a593Smuzhiyun 	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	s5k6aa->pad.flags = MEDIA_PAD_FL_SOURCE;
1582*4882a593Smuzhiyun 	sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1583*4882a593Smuzhiyun 	ret = media_entity_pads_init(&sd->entity, 1, &s5k6aa->pad);
1584*4882a593Smuzhiyun 	if (ret)
1585*4882a593Smuzhiyun 		return ret;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	ret = s5k6aa_configure_gpios(s5k6aa, pdata);
1588*4882a593Smuzhiyun 	if (ret)
1589*4882a593Smuzhiyun 		goto out_err;
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	for (i = 0; i < S5K6AA_NUM_SUPPLIES; i++)
1592*4882a593Smuzhiyun 		s5k6aa->supplies[i].supply = s5k6aa_supply_names[i];
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&client->dev, S5K6AA_NUM_SUPPLIES,
1595*4882a593Smuzhiyun 				 s5k6aa->supplies);
1596*4882a593Smuzhiyun 	if (ret) {
1597*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to get regulators\n");
1598*4882a593Smuzhiyun 		goto out_err;
1599*4882a593Smuzhiyun 	}
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	ret = s5k6aa_initialize_ctrls(s5k6aa);
1602*4882a593Smuzhiyun 	if (ret)
1603*4882a593Smuzhiyun 		goto out_err;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	s5k6aa_presets_data_init(s5k6aa);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	s5k6aa->ccd_rect.width = S5K6AA_WIN_WIDTH_MAX;
1608*4882a593Smuzhiyun 	s5k6aa->ccd_rect.height	= S5K6AA_WIN_HEIGHT_MAX;
1609*4882a593Smuzhiyun 	s5k6aa->ccd_rect.left = 0;
1610*4882a593Smuzhiyun 	s5k6aa->ccd_rect.top = 0;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	return 0;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun out_err:
1615*4882a593Smuzhiyun 	media_entity_cleanup(&s5k6aa->sd.entity);
1616*4882a593Smuzhiyun 	return ret;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
s5k6aa_remove(struct i2c_client * client)1619*4882a593Smuzhiyun static int s5k6aa_remove(struct i2c_client *client)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	v4l2_device_unregister_subdev(sd);
1624*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(sd->ctrl_handler);
1625*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	return 0;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun static const struct i2c_device_id s5k6aa_id[] = {
1631*4882a593Smuzhiyun 	{ DRIVER_NAME, 0 },
1632*4882a593Smuzhiyun 	{ },
1633*4882a593Smuzhiyun };
1634*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, s5k6aa_id);
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun static struct i2c_driver s5k6aa_i2c_driver = {
1638*4882a593Smuzhiyun 	.driver = {
1639*4882a593Smuzhiyun 		.name = DRIVER_NAME
1640*4882a593Smuzhiyun 	},
1641*4882a593Smuzhiyun 	.probe		= s5k6aa_probe,
1642*4882a593Smuzhiyun 	.remove		= s5k6aa_remove,
1643*4882a593Smuzhiyun 	.id_table	= s5k6aa_id,
1644*4882a593Smuzhiyun };
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun module_i2c_driver(s5k6aa_i2c_driver);
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung S5K6AA(FX) SXGA camera driver");
1649*4882a593Smuzhiyun MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
1650*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1651