1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Samsung S5K5BAF UXGA 1/5" 2M CMOS Image Sensor
4*4882a593Smuzhiyun * with embedded SoC ISP.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2013, Samsung Electronics Co., Ltd.
7*4882a593Smuzhiyun * Andrzej Hajda <a.hajda@samsung.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on S5K6AA driver authored by Sylwester Nawrocki
10*4882a593Smuzhiyun * Copyright (C) 2013, Samsung Electronics Co., Ltd.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/firmware.h>
16*4882a593Smuzhiyun #include <linux/gpio.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/media.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of_gpio.h>
21*4882a593Smuzhiyun #include <linux/of_graph.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <media/media-entity.h>
26*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
27*4882a593Smuzhiyun #include <media/v4l2-device.h>
28*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
29*4882a593Smuzhiyun #include <media/v4l2-mediabus.h>
30*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static int debug;
33*4882a593Smuzhiyun module_param(debug, int, 0644);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define S5K5BAF_DRIVER_NAME "s5k5baf"
36*4882a593Smuzhiyun #define S5K5BAF_DEFAULT_MCLK_FREQ 24000000U
37*4882a593Smuzhiyun #define S5K5BAF_CLK_NAME "mclk"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define S5K5BAF_FW_FILENAME "s5k5baf-cfg.bin"
40*4882a593Smuzhiyun #define S5K5BAF_FW_TAG "SF00"
41*4882a593Smuzhiyun #define S5K5BAG_FW_TAG_LEN 2
42*4882a593Smuzhiyun #define S5K5BAG_FW_MAX_COUNT 16
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define S5K5BAF_CIS_WIDTH 1600
45*4882a593Smuzhiyun #define S5K5BAF_CIS_HEIGHT 1200
46*4882a593Smuzhiyun #define S5K5BAF_WIN_WIDTH_MIN 8
47*4882a593Smuzhiyun #define S5K5BAF_WIN_HEIGHT_MIN 8
48*4882a593Smuzhiyun #define S5K5BAF_GAIN_RED_DEF 127
49*4882a593Smuzhiyun #define S5K5BAF_GAIN_GREEN_DEF 95
50*4882a593Smuzhiyun #define S5K5BAF_GAIN_BLUE_DEF 180
51*4882a593Smuzhiyun /* Default number of MIPI CSI-2 data lanes used */
52*4882a593Smuzhiyun #define S5K5BAF_DEF_NUM_LANES 1
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define AHB_MSB_ADDR_PTR 0xfcfc
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * Register interface pages (the most significant word of the address)
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun #define PAGE_IF_HW 0xd000
60*4882a593Smuzhiyun #define PAGE_IF_SW 0x7000
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * H/W register Interface (PAGE_IF_HW)
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun #define REG_SW_LOAD_COMPLETE 0x0014
66*4882a593Smuzhiyun #define REG_CMDWR_PAGE 0x0028
67*4882a593Smuzhiyun #define REG_CMDWR_ADDR 0x002a
68*4882a593Smuzhiyun #define REG_CMDRD_PAGE 0x002c
69*4882a593Smuzhiyun #define REG_CMDRD_ADDR 0x002e
70*4882a593Smuzhiyun #define REG_CMD_BUF 0x0f12
71*4882a593Smuzhiyun #define REG_SET_HOST_INT 0x1000
72*4882a593Smuzhiyun #define REG_CLEAR_HOST_INT 0x1030
73*4882a593Smuzhiyun #define REG_PATTERN_SET 0x3100
74*4882a593Smuzhiyun #define REG_PATTERN_WIDTH 0x3118
75*4882a593Smuzhiyun #define REG_PATTERN_HEIGHT 0x311a
76*4882a593Smuzhiyun #define REG_PATTERN_PARAM 0x311c
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * S/W register interface (PAGE_IF_SW)
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Firmware revision information */
83*4882a593Smuzhiyun #define REG_FW_APIVER 0x012e
84*4882a593Smuzhiyun #define S5K5BAF_FW_APIVER 0x0001
85*4882a593Smuzhiyun #define REG_FW_REVISION 0x0130
86*4882a593Smuzhiyun #define REG_FW_SENSOR_ID 0x0152
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Initialization parameters */
89*4882a593Smuzhiyun /* Master clock frequency in KHz */
90*4882a593Smuzhiyun #define REG_I_INCLK_FREQ_L 0x01b8
91*4882a593Smuzhiyun #define REG_I_INCLK_FREQ_H 0x01ba
92*4882a593Smuzhiyun #define MIN_MCLK_FREQ_KHZ 6000U
93*4882a593Smuzhiyun #define MAX_MCLK_FREQ_KHZ 48000U
94*4882a593Smuzhiyun #define REG_I_USE_NPVI_CLOCKS 0x01c6
95*4882a593Smuzhiyun #define NPVI_CLOCKS 1
96*4882a593Smuzhiyun #define REG_I_USE_NMIPI_CLOCKS 0x01c8
97*4882a593Smuzhiyun #define NMIPI_CLOCKS 1
98*4882a593Smuzhiyun #define REG_I_BLOCK_INTERNAL_PLL_CALC 0x01ca
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Clock configurations, n = 0..2. REG_I_* frequency unit is 4 kHz. */
101*4882a593Smuzhiyun #define REG_I_OPCLK_4KHZ(n) ((n) * 6 + 0x01cc)
102*4882a593Smuzhiyun #define REG_I_MIN_OUTRATE_4KHZ(n) ((n) * 6 + 0x01ce)
103*4882a593Smuzhiyun #define REG_I_MAX_OUTRATE_4KHZ(n) ((n) * 6 + 0x01d0)
104*4882a593Smuzhiyun #define SCLK_PVI_FREQ 24000
105*4882a593Smuzhiyun #define SCLK_MIPI_FREQ 48000
106*4882a593Smuzhiyun #define PCLK_MIN_FREQ 6000
107*4882a593Smuzhiyun #define PCLK_MAX_FREQ 48000
108*4882a593Smuzhiyun #define REG_I_USE_REGS_API 0x01de
109*4882a593Smuzhiyun #define REG_I_INIT_PARAMS_UPDATED 0x01e0
110*4882a593Smuzhiyun #define REG_I_ERROR_INFO 0x01e2
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* General purpose parameters */
113*4882a593Smuzhiyun #define REG_USER_BRIGHTNESS 0x01e4
114*4882a593Smuzhiyun #define REG_USER_CONTRAST 0x01e6
115*4882a593Smuzhiyun #define REG_USER_SATURATION 0x01e8
116*4882a593Smuzhiyun #define REG_USER_SHARPBLUR 0x01ea
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define REG_G_SPEC_EFFECTS 0x01ee
119*4882a593Smuzhiyun #define REG_G_ENABLE_PREV 0x01f0
120*4882a593Smuzhiyun #define REG_G_ENABLE_PREV_CHG 0x01f2
121*4882a593Smuzhiyun #define REG_G_NEW_CFG_SYNC 0x01f8
122*4882a593Smuzhiyun #define REG_G_PREVREQ_IN_WIDTH 0x01fa
123*4882a593Smuzhiyun #define REG_G_PREVREQ_IN_HEIGHT 0x01fc
124*4882a593Smuzhiyun #define REG_G_PREVREQ_IN_XOFFS 0x01fe
125*4882a593Smuzhiyun #define REG_G_PREVREQ_IN_YOFFS 0x0200
126*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_WIDTH 0x020a
127*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_HEIGHT 0x020c
128*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_XOFFS 0x020e
129*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_YOFFS 0x0210
130*4882a593Smuzhiyun #define REG_G_INPUTS_CHANGE_REQ 0x021a
131*4882a593Smuzhiyun #define REG_G_ACTIVE_PREV_CFG 0x021c
132*4882a593Smuzhiyun #define REG_G_PREV_CFG_CHG 0x021e
133*4882a593Smuzhiyun #define REG_G_PREV_OPEN_AFTER_CH 0x0220
134*4882a593Smuzhiyun #define REG_G_PREV_CFG_ERROR 0x0222
135*4882a593Smuzhiyun #define CFG_ERROR_RANGE 0x0b
136*4882a593Smuzhiyun #define REG_G_PREV_CFG_BYPASS_CHANGED 0x022a
137*4882a593Smuzhiyun #define REG_G_ACTUAL_P_FR_TIME 0x023a
138*4882a593Smuzhiyun #define REG_G_ACTUAL_P_OUT_RATE 0x023c
139*4882a593Smuzhiyun #define REG_G_ACTUAL_C_FR_TIME 0x023e
140*4882a593Smuzhiyun #define REG_G_ACTUAL_C_OUT_RATE 0x0240
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Preview control section. n = 0...4. */
143*4882a593Smuzhiyun #define PREG(n, x) ((n) * 0x26 + x)
144*4882a593Smuzhiyun #define REG_P_OUT_WIDTH(n) PREG(n, 0x0242)
145*4882a593Smuzhiyun #define REG_P_OUT_HEIGHT(n) PREG(n, 0x0244)
146*4882a593Smuzhiyun #define REG_P_FMT(n) PREG(n, 0x0246)
147*4882a593Smuzhiyun #define REG_P_MAX_OUT_RATE(n) PREG(n, 0x0248)
148*4882a593Smuzhiyun #define REG_P_MIN_OUT_RATE(n) PREG(n, 0x024a)
149*4882a593Smuzhiyun #define REG_P_PVI_MASK(n) PREG(n, 0x024c)
150*4882a593Smuzhiyun #define PVI_MASK_MIPI 0x52
151*4882a593Smuzhiyun #define REG_P_CLK_INDEX(n) PREG(n, 0x024e)
152*4882a593Smuzhiyun #define CLK_PVI_INDEX 0
153*4882a593Smuzhiyun #define CLK_MIPI_INDEX NPVI_CLOCKS
154*4882a593Smuzhiyun #define REG_P_FR_RATE_TYPE(n) PREG(n, 0x0250)
155*4882a593Smuzhiyun #define FR_RATE_DYNAMIC 0
156*4882a593Smuzhiyun #define FR_RATE_FIXED 1
157*4882a593Smuzhiyun #define FR_RATE_FIXED_ACCURATE 2
158*4882a593Smuzhiyun #define REG_P_FR_RATE_Q_TYPE(n) PREG(n, 0x0252)
159*4882a593Smuzhiyun #define FR_RATE_Q_DYNAMIC 0
160*4882a593Smuzhiyun #define FR_RATE_Q_BEST_FRRATE 1 /* Binning enabled */
161*4882a593Smuzhiyun #define FR_RATE_Q_BEST_QUALITY 2 /* Binning disabled */
162*4882a593Smuzhiyun /* Frame period in 0.1 ms units */
163*4882a593Smuzhiyun #define REG_P_MAX_FR_TIME(n) PREG(n, 0x0254)
164*4882a593Smuzhiyun #define REG_P_MIN_FR_TIME(n) PREG(n, 0x0256)
165*4882a593Smuzhiyun #define S5K5BAF_MIN_FR_TIME 333 /* x100 us */
166*4882a593Smuzhiyun #define S5K5BAF_MAX_FR_TIME 6500 /* x100 us */
167*4882a593Smuzhiyun /* The below 5 registers are for "device correction" values */
168*4882a593Smuzhiyun #define REG_P_SATURATION(n) PREG(n, 0x0258)
169*4882a593Smuzhiyun #define REG_P_SHARP_BLUR(n) PREG(n, 0x025a)
170*4882a593Smuzhiyun #define REG_P_GLAMOUR(n) PREG(n, 0x025c)
171*4882a593Smuzhiyun #define REG_P_COLORTEMP(n) PREG(n, 0x025e)
172*4882a593Smuzhiyun #define REG_P_GAMMA_INDEX(n) PREG(n, 0x0260)
173*4882a593Smuzhiyun #define REG_P_PREV_MIRROR(n) PREG(n, 0x0262)
174*4882a593Smuzhiyun #define REG_P_CAP_MIRROR(n) PREG(n, 0x0264)
175*4882a593Smuzhiyun #define REG_P_CAP_ROTATION(n) PREG(n, 0x0266)
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Extended image property controls */
178*4882a593Smuzhiyun /* Exposure time in 10 us units */
179*4882a593Smuzhiyun #define REG_SF_USR_EXPOSURE_L 0x03bc
180*4882a593Smuzhiyun #define REG_SF_USR_EXPOSURE_H 0x03be
181*4882a593Smuzhiyun #define REG_SF_USR_EXPOSURE_CHG 0x03c0
182*4882a593Smuzhiyun #define REG_SF_USR_TOT_GAIN 0x03c2
183*4882a593Smuzhiyun #define REG_SF_USR_TOT_GAIN_CHG 0x03c4
184*4882a593Smuzhiyun #define REG_SF_RGAIN 0x03c6
185*4882a593Smuzhiyun #define REG_SF_RGAIN_CHG 0x03c8
186*4882a593Smuzhiyun #define REG_SF_GGAIN 0x03ca
187*4882a593Smuzhiyun #define REG_SF_GGAIN_CHG 0x03cc
188*4882a593Smuzhiyun #define REG_SF_BGAIN 0x03ce
189*4882a593Smuzhiyun #define REG_SF_BGAIN_CHG 0x03d0
190*4882a593Smuzhiyun #define REG_SF_WBGAIN_CHG 0x03d2
191*4882a593Smuzhiyun #define REG_SF_FLICKER_QUANT 0x03d4
192*4882a593Smuzhiyun #define REG_SF_FLICKER_QUANT_CHG 0x03d6
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Output interface (parallel/MIPI) setup */
195*4882a593Smuzhiyun #define REG_OIF_EN_MIPI_LANES 0x03f2
196*4882a593Smuzhiyun #define REG_OIF_EN_PACKETS 0x03f4
197*4882a593Smuzhiyun #define EN_PACKETS_CSI2 0xc3
198*4882a593Smuzhiyun #define REG_OIF_CFG_CHG 0x03f6
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Auto-algorithms enable mask */
201*4882a593Smuzhiyun #define REG_DBG_AUTOALG_EN 0x03f8
202*4882a593Smuzhiyun #define AALG_ALL_EN BIT(0)
203*4882a593Smuzhiyun #define AALG_AE_EN BIT(1)
204*4882a593Smuzhiyun #define AALG_DIVLEI_EN BIT(2)
205*4882a593Smuzhiyun #define AALG_WB_EN BIT(3)
206*4882a593Smuzhiyun #define AALG_USE_WB_FOR_ISP BIT(4)
207*4882a593Smuzhiyun #define AALG_FLICKER_EN BIT(5)
208*4882a593Smuzhiyun #define AALG_FIT_EN BIT(6)
209*4882a593Smuzhiyun #define AALG_WRHW_EN BIT(7)
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Pointers to color correction matrices */
212*4882a593Smuzhiyun #define REG_PTR_CCM_HORIZON 0x06d0
213*4882a593Smuzhiyun #define REG_PTR_CCM_INCANDESCENT 0x06d4
214*4882a593Smuzhiyun #define REG_PTR_CCM_WARM_WHITE 0x06d8
215*4882a593Smuzhiyun #define REG_PTR_CCM_COOL_WHITE 0x06dc
216*4882a593Smuzhiyun #define REG_PTR_CCM_DL50 0x06e0
217*4882a593Smuzhiyun #define REG_PTR_CCM_DL65 0x06e4
218*4882a593Smuzhiyun #define REG_PTR_CCM_OUTDOOR 0x06ec
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #define REG_ARR_CCM(n) (0x2800 + 36 * (n))
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static const char * const s5k5baf_supply_names[] = {
223*4882a593Smuzhiyun "vdda", /* Analog power supply 2.8V (2.6V to 3.0V) */
224*4882a593Smuzhiyun "vddreg", /* Regulator input power supply 1.8V (1.7V to 1.9V)
225*4882a593Smuzhiyun or 2.8V (2.6V to 3.0) */
226*4882a593Smuzhiyun "vddio", /* I/O power supply 1.8V (1.65V to 1.95V)
227*4882a593Smuzhiyun or 2.8V (2.5V to 3.1V) */
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun #define S5K5BAF_NUM_SUPPLIES ARRAY_SIZE(s5k5baf_supply_names)
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun struct s5k5baf_gpio {
232*4882a593Smuzhiyun int gpio;
233*4882a593Smuzhiyun int level;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun enum s5k5baf_gpio_id {
237*4882a593Smuzhiyun STBY,
238*4882a593Smuzhiyun RSET,
239*4882a593Smuzhiyun NUM_GPIOS,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define PAD_CIS 0
243*4882a593Smuzhiyun #define PAD_OUT 1
244*4882a593Smuzhiyun #define NUM_CIS_PADS 1
245*4882a593Smuzhiyun #define NUM_ISP_PADS 2
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun struct s5k5baf_pixfmt {
248*4882a593Smuzhiyun u32 code;
249*4882a593Smuzhiyun u32 colorspace;
250*4882a593Smuzhiyun /* REG_P_FMT(x) register value */
251*4882a593Smuzhiyun u16 reg_p_fmt;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun struct s5k5baf_ctrls {
255*4882a593Smuzhiyun struct v4l2_ctrl_handler handler;
256*4882a593Smuzhiyun struct { /* Auto / manual white balance cluster */
257*4882a593Smuzhiyun struct v4l2_ctrl *awb;
258*4882a593Smuzhiyun struct v4l2_ctrl *gain_red;
259*4882a593Smuzhiyun struct v4l2_ctrl *gain_blue;
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun struct { /* Mirror cluster */
262*4882a593Smuzhiyun struct v4l2_ctrl *hflip;
263*4882a593Smuzhiyun struct v4l2_ctrl *vflip;
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun struct { /* Auto exposure / manual exposure and gain cluster */
266*4882a593Smuzhiyun struct v4l2_ctrl *auto_exp;
267*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
268*4882a593Smuzhiyun struct v4l2_ctrl *gain;
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun enum {
273*4882a593Smuzhiyun S5K5BAF_FW_ID_PATCH,
274*4882a593Smuzhiyun S5K5BAF_FW_ID_CCM,
275*4882a593Smuzhiyun S5K5BAF_FW_ID_CIS,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun struct s5k5baf_fw {
279*4882a593Smuzhiyun u16 count;
280*4882a593Smuzhiyun struct {
281*4882a593Smuzhiyun u16 id;
282*4882a593Smuzhiyun u16 offset;
283*4882a593Smuzhiyun } seq[];
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun struct s5k5baf {
287*4882a593Smuzhiyun struct s5k5baf_gpio gpios[NUM_GPIOS];
288*4882a593Smuzhiyun enum v4l2_mbus_type bus_type;
289*4882a593Smuzhiyun u8 nlanes;
290*4882a593Smuzhiyun struct regulator_bulk_data supplies[S5K5BAF_NUM_SUPPLIES];
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun struct clk *clock;
293*4882a593Smuzhiyun u32 mclk_frequency;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun struct s5k5baf_fw *fw;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun struct v4l2_subdev cis_sd;
298*4882a593Smuzhiyun struct media_pad cis_pad;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun struct v4l2_subdev sd;
301*4882a593Smuzhiyun struct media_pad pads[NUM_ISP_PADS];
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* protects the struct members below */
304*4882a593Smuzhiyun struct mutex lock;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun int error;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun struct v4l2_rect crop_sink;
309*4882a593Smuzhiyun struct v4l2_rect compose;
310*4882a593Smuzhiyun struct v4l2_rect crop_source;
311*4882a593Smuzhiyun /* index to s5k5baf_formats array */
312*4882a593Smuzhiyun int pixfmt;
313*4882a593Smuzhiyun /* actual frame interval in 100us */
314*4882a593Smuzhiyun u16 fiv;
315*4882a593Smuzhiyun /* requested frame interval in 100us */
316*4882a593Smuzhiyun u16 req_fiv;
317*4882a593Smuzhiyun /* cache for REG_DBG_AUTOALG_EN register */
318*4882a593Smuzhiyun u16 auto_alg;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun struct s5k5baf_ctrls ctrls;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun unsigned int streaming:1;
323*4882a593Smuzhiyun unsigned int apply_cfg:1;
324*4882a593Smuzhiyun unsigned int apply_crop:1;
325*4882a593Smuzhiyun unsigned int valid_auto_alg:1;
326*4882a593Smuzhiyun unsigned int power;
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static const struct s5k5baf_pixfmt s5k5baf_formats[] = {
330*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY8_2X8, V4L2_COLORSPACE_JPEG, 5 },
331*4882a593Smuzhiyun /* range 16-240 */
332*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY8_2X8, V4L2_COLORSPACE_REC709, 6 },
333*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB565_2X8_BE, V4L2_COLORSPACE_JPEG, 0 },
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static struct v4l2_rect s5k5baf_cis_rect = {
337*4882a593Smuzhiyun 0, 0, S5K5BAF_CIS_WIDTH, S5K5BAF_CIS_HEIGHT
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Setfile contains set of I2C command sequences. Each sequence has its ID.
341*4882a593Smuzhiyun * setfile format:
342*4882a593Smuzhiyun * u8 magic[4];
343*4882a593Smuzhiyun * u16 count; number of sequences
344*4882a593Smuzhiyun * struct {
345*4882a593Smuzhiyun * u16 id; sequence id
346*4882a593Smuzhiyun * u16 offset; sequence offset in data array
347*4882a593Smuzhiyun * } seq[count];
348*4882a593Smuzhiyun * u16 data[*]; array containing sequences
349*4882a593Smuzhiyun *
350*4882a593Smuzhiyun */
s5k5baf_fw_parse(struct device * dev,struct s5k5baf_fw ** fw,size_t count,const __le16 * data)351*4882a593Smuzhiyun static int s5k5baf_fw_parse(struct device *dev, struct s5k5baf_fw **fw,
352*4882a593Smuzhiyun size_t count, const __le16 *data)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct s5k5baf_fw *f;
355*4882a593Smuzhiyun u16 *d, i, *end;
356*4882a593Smuzhiyun int ret;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (count < S5K5BAG_FW_TAG_LEN + 1) {
359*4882a593Smuzhiyun dev_err(dev, "firmware file too short (%zu)\n", count);
360*4882a593Smuzhiyun return -EINVAL;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun ret = memcmp(data, S5K5BAF_FW_TAG, S5K5BAG_FW_TAG_LEN * sizeof(u16));
364*4882a593Smuzhiyun if (ret != 0) {
365*4882a593Smuzhiyun dev_err(dev, "invalid firmware magic number\n");
366*4882a593Smuzhiyun return -EINVAL;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun data += S5K5BAG_FW_TAG_LEN;
370*4882a593Smuzhiyun count -= S5K5BAG_FW_TAG_LEN;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun d = devm_kcalloc(dev, count, sizeof(u16), GFP_KERNEL);
373*4882a593Smuzhiyun if (!d)
374*4882a593Smuzhiyun return -ENOMEM;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun for (i = 0; i < count; ++i)
377*4882a593Smuzhiyun d[i] = le16_to_cpu(data[i]);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun f = (struct s5k5baf_fw *)d;
380*4882a593Smuzhiyun if (count < 1 + 2 * f->count) {
381*4882a593Smuzhiyun dev_err(dev, "invalid firmware header (count=%d size=%zu)\n",
382*4882a593Smuzhiyun f->count, 2 * (count + S5K5BAG_FW_TAG_LEN));
383*4882a593Smuzhiyun return -EINVAL;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun end = d + count;
386*4882a593Smuzhiyun d += 1 + 2 * f->count;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun for (i = 0; i < f->count; ++i) {
389*4882a593Smuzhiyun if (f->seq[i].offset + d <= end)
390*4882a593Smuzhiyun continue;
391*4882a593Smuzhiyun dev_err(dev, "invalid firmware header (seq=%d)\n", i);
392*4882a593Smuzhiyun return -EINVAL;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun *fw = f;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
ctrl_to_sd(struct v4l2_ctrl * ctrl)400*4882a593Smuzhiyun static inline struct v4l2_subdev *ctrl_to_sd(struct v4l2_ctrl *ctrl)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun return &container_of(ctrl->handler, struct s5k5baf, ctrls.handler)->sd;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
s5k5baf_is_cis_subdev(struct v4l2_subdev * sd)405*4882a593Smuzhiyun static inline bool s5k5baf_is_cis_subdev(struct v4l2_subdev *sd)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun return sd->entity.function == MEDIA_ENT_F_CAM_SENSOR;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
to_s5k5baf(struct v4l2_subdev * sd)410*4882a593Smuzhiyun static inline struct s5k5baf *to_s5k5baf(struct v4l2_subdev *sd)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun if (s5k5baf_is_cis_subdev(sd))
413*4882a593Smuzhiyun return container_of(sd, struct s5k5baf, cis_sd);
414*4882a593Smuzhiyun else
415*4882a593Smuzhiyun return container_of(sd, struct s5k5baf, sd);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
s5k5baf_i2c_read(struct s5k5baf * state,u16 addr)418*4882a593Smuzhiyun static u16 s5k5baf_i2c_read(struct s5k5baf *state, u16 addr)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct i2c_client *c = v4l2_get_subdevdata(&state->sd);
421*4882a593Smuzhiyun __be16 w, r;
422*4882a593Smuzhiyun u16 res;
423*4882a593Smuzhiyun struct i2c_msg msg[] = {
424*4882a593Smuzhiyun { .addr = c->addr, .flags = 0,
425*4882a593Smuzhiyun .len = 2, .buf = (u8 *)&w },
426*4882a593Smuzhiyun { .addr = c->addr, .flags = I2C_M_RD,
427*4882a593Smuzhiyun .len = 2, .buf = (u8 *)&r },
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun int ret;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (state->error)
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun w = cpu_to_be16(addr);
435*4882a593Smuzhiyun ret = i2c_transfer(c->adapter, msg, 2);
436*4882a593Smuzhiyun res = be16_to_cpu(r);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun v4l2_dbg(3, debug, c, "i2c_read: 0x%04x : 0x%04x\n", addr, res);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (ret != 2) {
441*4882a593Smuzhiyun v4l2_err(c, "i2c_read: error during transfer (%d)\n", ret);
442*4882a593Smuzhiyun state->error = ret;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun return res;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
s5k5baf_i2c_write(struct s5k5baf * state,u16 addr,u16 val)447*4882a593Smuzhiyun static void s5k5baf_i2c_write(struct s5k5baf *state, u16 addr, u16 val)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun u8 buf[4] = { addr >> 8, addr & 0xFF, val >> 8, val & 0xFF };
450*4882a593Smuzhiyun struct i2c_client *c = v4l2_get_subdevdata(&state->sd);
451*4882a593Smuzhiyun int ret;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (state->error)
454*4882a593Smuzhiyun return;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun ret = i2c_master_send(c, buf, 4);
457*4882a593Smuzhiyun v4l2_dbg(3, debug, c, "i2c_write: 0x%04x : 0x%04x\n", addr, val);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (ret != 4) {
460*4882a593Smuzhiyun v4l2_err(c, "i2c_write: error during transfer (%d)\n", ret);
461*4882a593Smuzhiyun state->error = ret;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
s5k5baf_read(struct s5k5baf * state,u16 addr)465*4882a593Smuzhiyun static u16 s5k5baf_read(struct s5k5baf *state, u16 addr)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_CMDRD_ADDR, addr);
468*4882a593Smuzhiyun return s5k5baf_i2c_read(state, REG_CMD_BUF);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
s5k5baf_write(struct s5k5baf * state,u16 addr,u16 val)471*4882a593Smuzhiyun static void s5k5baf_write(struct s5k5baf *state, u16 addr, u16 val)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_CMDWR_ADDR, addr);
474*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_CMD_BUF, val);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
s5k5baf_write_arr_seq(struct s5k5baf * state,u16 addr,u16 count,const u16 * seq)477*4882a593Smuzhiyun static void s5k5baf_write_arr_seq(struct s5k5baf *state, u16 addr,
478*4882a593Smuzhiyun u16 count, const u16 *seq)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct i2c_client *c = v4l2_get_subdevdata(&state->sd);
481*4882a593Smuzhiyun __be16 buf[65];
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_CMDWR_ADDR, addr);
484*4882a593Smuzhiyun if (state->error)
485*4882a593Smuzhiyun return;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun v4l2_dbg(3, debug, c, "i2c_write_seq(count=%d): %*ph\n", count,
488*4882a593Smuzhiyun min(2 * count, 64), seq);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun buf[0] = cpu_to_be16(REG_CMD_BUF);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun while (count > 0) {
493*4882a593Smuzhiyun int n = min_t(int, count, ARRAY_SIZE(buf) - 1);
494*4882a593Smuzhiyun int ret, i;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun for (i = 1; i <= n; ++i)
497*4882a593Smuzhiyun buf[i] = cpu_to_be16(*seq++);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun i *= 2;
500*4882a593Smuzhiyun ret = i2c_master_send(c, (char *)buf, i);
501*4882a593Smuzhiyun if (ret != i) {
502*4882a593Smuzhiyun v4l2_err(c, "i2c_write_seq: error during transfer (%d)\n", ret);
503*4882a593Smuzhiyun state->error = ret;
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun count -= n;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun #define s5k5baf_write_seq(state, addr, seq...) \
512*4882a593Smuzhiyun s5k5baf_write_arr_seq(state, addr, sizeof((char[]){ seq }), \
513*4882a593Smuzhiyun (const u16 []){ seq });
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* add items count at the beginning of the list */
516*4882a593Smuzhiyun #define NSEQ(seq...) sizeof((char[]){ seq }), seq
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun * s5k5baf_write_nseq() - Writes sequences of values to sensor memory via i2c
520*4882a593Smuzhiyun * @nseq: sequence of u16 words in format:
521*4882a593Smuzhiyun * (N, address, value[1]...value[N-1])*,0
522*4882a593Smuzhiyun * Ex.:
523*4882a593Smuzhiyun * u16 seq[] = { NSEQ(0x4000, 1, 1), NSEQ(0x4010, 640, 480), 0 };
524*4882a593Smuzhiyun * ret = s5k5baf_write_nseq(c, seq);
525*4882a593Smuzhiyun */
s5k5baf_write_nseq(struct s5k5baf * state,const u16 * nseq)526*4882a593Smuzhiyun static void s5k5baf_write_nseq(struct s5k5baf *state, const u16 *nseq)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun int count;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun while ((count = *nseq++)) {
531*4882a593Smuzhiyun u16 addr = *nseq++;
532*4882a593Smuzhiyun --count;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun s5k5baf_write_arr_seq(state, addr, count, nseq);
535*4882a593Smuzhiyun nseq += count;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
s5k5baf_synchronize(struct s5k5baf * state,int timeout,u16 addr)539*4882a593Smuzhiyun static void s5k5baf_synchronize(struct s5k5baf *state, int timeout, u16 addr)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun unsigned long end = jiffies + msecs_to_jiffies(timeout);
542*4882a593Smuzhiyun u16 reg;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun s5k5baf_write(state, addr, 1);
545*4882a593Smuzhiyun do {
546*4882a593Smuzhiyun reg = s5k5baf_read(state, addr);
547*4882a593Smuzhiyun if (state->error || !reg)
548*4882a593Smuzhiyun return;
549*4882a593Smuzhiyun usleep_range(5000, 10000);
550*4882a593Smuzhiyun } while (time_is_after_jiffies(end));
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun v4l2_err(&state->sd, "timeout on register synchronize (%#x)\n", addr);
553*4882a593Smuzhiyun state->error = -ETIMEDOUT;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
s5k5baf_fw_get_seq(struct s5k5baf * state,u16 seq_id)556*4882a593Smuzhiyun static u16 *s5k5baf_fw_get_seq(struct s5k5baf *state, u16 seq_id)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun struct s5k5baf_fw *fw = state->fw;
559*4882a593Smuzhiyun u16 *data;
560*4882a593Smuzhiyun int i;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (fw == NULL)
563*4882a593Smuzhiyun return NULL;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun data = &fw->seq[0].id + 2 * fw->count;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun for (i = 0; i < fw->count; ++i) {
568*4882a593Smuzhiyun if (fw->seq[i].id == seq_id)
569*4882a593Smuzhiyun return data + fw->seq[i].offset;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return NULL;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
s5k5baf_hw_patch(struct s5k5baf * state)575*4882a593Smuzhiyun static void s5k5baf_hw_patch(struct s5k5baf *state)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun u16 *seq = s5k5baf_fw_get_seq(state, S5K5BAF_FW_ID_PATCH);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun if (seq)
580*4882a593Smuzhiyun s5k5baf_write_nseq(state, seq);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
s5k5baf_hw_set_clocks(struct s5k5baf * state)583*4882a593Smuzhiyun static void s5k5baf_hw_set_clocks(struct s5k5baf *state)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun unsigned long mclk = state->mclk_frequency / 1000;
586*4882a593Smuzhiyun u16 status;
587*4882a593Smuzhiyun static const u16 nseq_clk_cfg[] = {
588*4882a593Smuzhiyun NSEQ(REG_I_USE_NPVI_CLOCKS,
589*4882a593Smuzhiyun NPVI_CLOCKS, NMIPI_CLOCKS, 0,
590*4882a593Smuzhiyun SCLK_PVI_FREQ / 4, PCLK_MIN_FREQ / 4, PCLK_MAX_FREQ / 4,
591*4882a593Smuzhiyun SCLK_MIPI_FREQ / 4, PCLK_MIN_FREQ / 4, PCLK_MAX_FREQ / 4),
592*4882a593Smuzhiyun NSEQ(REG_I_USE_REGS_API, 1),
593*4882a593Smuzhiyun 0
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_I_INCLK_FREQ_L, mclk & 0xffff, mclk >> 16);
597*4882a593Smuzhiyun s5k5baf_write_nseq(state, nseq_clk_cfg);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun s5k5baf_synchronize(state, 250, REG_I_INIT_PARAMS_UPDATED);
600*4882a593Smuzhiyun status = s5k5baf_read(state, REG_I_ERROR_INFO);
601*4882a593Smuzhiyun if (!state->error && status) {
602*4882a593Smuzhiyun v4l2_err(&state->sd, "error configuring PLL (%d)\n", status);
603*4882a593Smuzhiyun state->error = -EINVAL;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* set custom color correction matrices for various illuminations */
s5k5baf_hw_set_ccm(struct s5k5baf * state)608*4882a593Smuzhiyun static void s5k5baf_hw_set_ccm(struct s5k5baf *state)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun u16 *seq = s5k5baf_fw_get_seq(state, S5K5BAF_FW_ID_CCM);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (seq)
613*4882a593Smuzhiyun s5k5baf_write_nseq(state, seq);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* CIS sensor tuning, based on undocumented android driver code */
s5k5baf_hw_set_cis(struct s5k5baf * state)617*4882a593Smuzhiyun static void s5k5baf_hw_set_cis(struct s5k5baf *state)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun u16 *seq = s5k5baf_fw_get_seq(state, S5K5BAF_FW_ID_CIS);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (!seq)
622*4882a593Smuzhiyun return;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_CMDWR_PAGE, PAGE_IF_HW);
625*4882a593Smuzhiyun s5k5baf_write_nseq(state, seq);
626*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_CMDWR_PAGE, PAGE_IF_SW);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
s5k5baf_hw_sync_cfg(struct s5k5baf * state)629*4882a593Smuzhiyun static void s5k5baf_hw_sync_cfg(struct s5k5baf *state)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun s5k5baf_write(state, REG_G_PREV_CFG_CHG, 1);
632*4882a593Smuzhiyun if (state->apply_crop) {
633*4882a593Smuzhiyun s5k5baf_write(state, REG_G_INPUTS_CHANGE_REQ, 1);
634*4882a593Smuzhiyun s5k5baf_write(state, REG_G_PREV_CFG_BYPASS_CHANGED, 1);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun s5k5baf_synchronize(state, 500, REG_G_NEW_CFG_SYNC);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun /* Set horizontal and vertical image flipping */
s5k5baf_hw_set_mirror(struct s5k5baf * state)639*4882a593Smuzhiyun static void s5k5baf_hw_set_mirror(struct s5k5baf *state)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun u16 flip = state->ctrls.vflip->val | (state->ctrls.vflip->val << 1);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun s5k5baf_write(state, REG_P_PREV_MIRROR(0), flip);
644*4882a593Smuzhiyun if (state->streaming)
645*4882a593Smuzhiyun s5k5baf_hw_sync_cfg(state);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
s5k5baf_hw_set_alg(struct s5k5baf * state,u16 alg,bool enable)648*4882a593Smuzhiyun static void s5k5baf_hw_set_alg(struct s5k5baf *state, u16 alg, bool enable)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun u16 cur_alg, new_alg;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (!state->valid_auto_alg)
653*4882a593Smuzhiyun cur_alg = s5k5baf_read(state, REG_DBG_AUTOALG_EN);
654*4882a593Smuzhiyun else
655*4882a593Smuzhiyun cur_alg = state->auto_alg;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun new_alg = enable ? (cur_alg | alg) : (cur_alg & ~alg);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (new_alg != cur_alg)
660*4882a593Smuzhiyun s5k5baf_write(state, REG_DBG_AUTOALG_EN, new_alg);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if (state->error)
663*4882a593Smuzhiyun return;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun state->valid_auto_alg = 1;
666*4882a593Smuzhiyun state->auto_alg = new_alg;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* Configure auto/manual white balance and R/G/B gains */
s5k5baf_hw_set_awb(struct s5k5baf * state,int awb)670*4882a593Smuzhiyun static void s5k5baf_hw_set_awb(struct s5k5baf *state, int awb)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun struct s5k5baf_ctrls *ctrls = &state->ctrls;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (!awb)
675*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_SF_RGAIN,
676*4882a593Smuzhiyun ctrls->gain_red->val, 1,
677*4882a593Smuzhiyun S5K5BAF_GAIN_GREEN_DEF, 1,
678*4882a593Smuzhiyun ctrls->gain_blue->val, 1,
679*4882a593Smuzhiyun 1);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun s5k5baf_hw_set_alg(state, AALG_WB_EN, awb);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* Program FW with exposure time, 'exposure' in us units */
s5k5baf_hw_set_user_exposure(struct s5k5baf * state,int exposure)685*4882a593Smuzhiyun static void s5k5baf_hw_set_user_exposure(struct s5k5baf *state, int exposure)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun unsigned int time = exposure / 10;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_SF_USR_EXPOSURE_L,
690*4882a593Smuzhiyun time & 0xffff, time >> 16, 1);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
s5k5baf_hw_set_user_gain(struct s5k5baf * state,int gain)693*4882a593Smuzhiyun static void s5k5baf_hw_set_user_gain(struct s5k5baf *state, int gain)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_SF_USR_TOT_GAIN, gain, 1);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Set auto/manual exposure and total gain */
s5k5baf_hw_set_auto_exposure(struct s5k5baf * state,int value)699*4882a593Smuzhiyun static void s5k5baf_hw_set_auto_exposure(struct s5k5baf *state, int value)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun if (value == V4L2_EXPOSURE_AUTO) {
702*4882a593Smuzhiyun s5k5baf_hw_set_alg(state, AALG_AE_EN | AALG_DIVLEI_EN, true);
703*4882a593Smuzhiyun } else {
704*4882a593Smuzhiyun unsigned int exp_time = state->ctrls.exposure->val;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun s5k5baf_hw_set_user_exposure(state, exp_time);
707*4882a593Smuzhiyun s5k5baf_hw_set_user_gain(state, state->ctrls.gain->val);
708*4882a593Smuzhiyun s5k5baf_hw_set_alg(state, AALG_AE_EN | AALG_DIVLEI_EN, false);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
s5k5baf_hw_set_anti_flicker(struct s5k5baf * state,int v)712*4882a593Smuzhiyun static void s5k5baf_hw_set_anti_flicker(struct s5k5baf *state, int v)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun if (v == V4L2_CID_POWER_LINE_FREQUENCY_AUTO) {
715*4882a593Smuzhiyun s5k5baf_hw_set_alg(state, AALG_FLICKER_EN, true);
716*4882a593Smuzhiyun } else {
717*4882a593Smuzhiyun /* The V4L2_CID_LINE_FREQUENCY control values match
718*4882a593Smuzhiyun * the register values */
719*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_SF_FLICKER_QUANT, v, 1);
720*4882a593Smuzhiyun s5k5baf_hw_set_alg(state, AALG_FLICKER_EN, false);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
s5k5baf_hw_set_colorfx(struct s5k5baf * state,int val)724*4882a593Smuzhiyun static void s5k5baf_hw_set_colorfx(struct s5k5baf *state, int val)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun static const u16 colorfx[] = {
727*4882a593Smuzhiyun [V4L2_COLORFX_NONE] = 0,
728*4882a593Smuzhiyun [V4L2_COLORFX_BW] = 1,
729*4882a593Smuzhiyun [V4L2_COLORFX_NEGATIVE] = 2,
730*4882a593Smuzhiyun [V4L2_COLORFX_SEPIA] = 3,
731*4882a593Smuzhiyun [V4L2_COLORFX_SKY_BLUE] = 4,
732*4882a593Smuzhiyun [V4L2_COLORFX_SKETCH] = 5,
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun s5k5baf_write(state, REG_G_SPEC_EFFECTS, colorfx[val]);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
s5k5baf_find_pixfmt(struct v4l2_mbus_framefmt * mf)738*4882a593Smuzhiyun static int s5k5baf_find_pixfmt(struct v4l2_mbus_framefmt *mf)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun int i, c = -1;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(s5k5baf_formats); i++) {
743*4882a593Smuzhiyun if (mf->colorspace != s5k5baf_formats[i].colorspace)
744*4882a593Smuzhiyun continue;
745*4882a593Smuzhiyun if (mf->code == s5k5baf_formats[i].code)
746*4882a593Smuzhiyun return i;
747*4882a593Smuzhiyun if (c < 0)
748*4882a593Smuzhiyun c = i;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun return (c < 0) ? 0 : c;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
s5k5baf_clear_error(struct s5k5baf * state)753*4882a593Smuzhiyun static int s5k5baf_clear_error(struct s5k5baf *state)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun int ret = state->error;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun state->error = 0;
758*4882a593Smuzhiyun return ret;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
s5k5baf_hw_set_video_bus(struct s5k5baf * state)761*4882a593Smuzhiyun static int s5k5baf_hw_set_video_bus(struct s5k5baf *state)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun u16 en_pkts;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (state->bus_type == V4L2_MBUS_CSI2_DPHY)
766*4882a593Smuzhiyun en_pkts = EN_PACKETS_CSI2;
767*4882a593Smuzhiyun else
768*4882a593Smuzhiyun en_pkts = 0;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_OIF_EN_MIPI_LANES,
771*4882a593Smuzhiyun state->nlanes, en_pkts, 1);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun return s5k5baf_clear_error(state);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
s5k5baf_get_cfg_error(struct s5k5baf * state)776*4882a593Smuzhiyun static u16 s5k5baf_get_cfg_error(struct s5k5baf *state)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun u16 err = s5k5baf_read(state, REG_G_PREV_CFG_ERROR);
779*4882a593Smuzhiyun if (err)
780*4882a593Smuzhiyun s5k5baf_write(state, REG_G_PREV_CFG_ERROR, 0);
781*4882a593Smuzhiyun return err;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
s5k5baf_hw_set_fiv(struct s5k5baf * state,u16 fiv)784*4882a593Smuzhiyun static void s5k5baf_hw_set_fiv(struct s5k5baf *state, u16 fiv)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun s5k5baf_write(state, REG_P_MAX_FR_TIME(0), fiv);
787*4882a593Smuzhiyun s5k5baf_hw_sync_cfg(state);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
s5k5baf_hw_find_min_fiv(struct s5k5baf * state)790*4882a593Smuzhiyun static void s5k5baf_hw_find_min_fiv(struct s5k5baf *state)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun u16 err, fiv;
793*4882a593Smuzhiyun int n;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun fiv = s5k5baf_read(state, REG_G_ACTUAL_P_FR_TIME);
796*4882a593Smuzhiyun if (state->error)
797*4882a593Smuzhiyun return;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun for (n = 5; n > 0; --n) {
800*4882a593Smuzhiyun s5k5baf_hw_set_fiv(state, fiv);
801*4882a593Smuzhiyun err = s5k5baf_get_cfg_error(state);
802*4882a593Smuzhiyun if (state->error)
803*4882a593Smuzhiyun return;
804*4882a593Smuzhiyun switch (err) {
805*4882a593Smuzhiyun case CFG_ERROR_RANGE:
806*4882a593Smuzhiyun ++fiv;
807*4882a593Smuzhiyun break;
808*4882a593Smuzhiyun case 0:
809*4882a593Smuzhiyun state->fiv = fiv;
810*4882a593Smuzhiyun v4l2_info(&state->sd,
811*4882a593Smuzhiyun "found valid frame interval: %d00us\n", fiv);
812*4882a593Smuzhiyun return;
813*4882a593Smuzhiyun default:
814*4882a593Smuzhiyun v4l2_err(&state->sd,
815*4882a593Smuzhiyun "error setting frame interval: %d\n", err);
816*4882a593Smuzhiyun state->error = -EINVAL;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun v4l2_err(&state->sd, "cannot find correct frame interval\n");
820*4882a593Smuzhiyun state->error = -ERANGE;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
s5k5baf_hw_validate_cfg(struct s5k5baf * state)823*4882a593Smuzhiyun static void s5k5baf_hw_validate_cfg(struct s5k5baf *state)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun u16 err;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun err = s5k5baf_get_cfg_error(state);
828*4882a593Smuzhiyun if (state->error)
829*4882a593Smuzhiyun return;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun switch (err) {
832*4882a593Smuzhiyun case 0:
833*4882a593Smuzhiyun state->apply_cfg = 1;
834*4882a593Smuzhiyun return;
835*4882a593Smuzhiyun case CFG_ERROR_RANGE:
836*4882a593Smuzhiyun s5k5baf_hw_find_min_fiv(state);
837*4882a593Smuzhiyun if (!state->error)
838*4882a593Smuzhiyun state->apply_cfg = 1;
839*4882a593Smuzhiyun return;
840*4882a593Smuzhiyun default:
841*4882a593Smuzhiyun v4l2_err(&state->sd,
842*4882a593Smuzhiyun "error setting format: %d\n", err);
843*4882a593Smuzhiyun state->error = -EINVAL;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
s5k5baf_rescale(struct v4l2_rect * r,const struct v4l2_rect * v,const struct v4l2_rect * n,const struct v4l2_rect * d)847*4882a593Smuzhiyun static void s5k5baf_rescale(struct v4l2_rect *r, const struct v4l2_rect *v,
848*4882a593Smuzhiyun const struct v4l2_rect *n,
849*4882a593Smuzhiyun const struct v4l2_rect *d)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun r->left = v->left * n->width / d->width;
852*4882a593Smuzhiyun r->top = v->top * n->height / d->height;
853*4882a593Smuzhiyun r->width = v->width * n->width / d->width;
854*4882a593Smuzhiyun r->height = v->height * n->height / d->height;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
s5k5baf_hw_set_crop_rects(struct s5k5baf * state)857*4882a593Smuzhiyun static int s5k5baf_hw_set_crop_rects(struct s5k5baf *state)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun struct v4l2_rect *p, r;
860*4882a593Smuzhiyun u16 err;
861*4882a593Smuzhiyun int ret;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun p = &state->crop_sink;
864*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_G_PREVREQ_IN_WIDTH, p->width, p->height,
865*4882a593Smuzhiyun p->left, p->top);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun s5k5baf_rescale(&r, &state->crop_source, &state->crop_sink,
868*4882a593Smuzhiyun &state->compose);
869*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_G_PREVZOOM_IN_WIDTH, r.width, r.height,
870*4882a593Smuzhiyun r.left, r.top);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun s5k5baf_synchronize(state, 500, REG_G_INPUTS_CHANGE_REQ);
873*4882a593Smuzhiyun s5k5baf_synchronize(state, 500, REG_G_PREV_CFG_BYPASS_CHANGED);
874*4882a593Smuzhiyun err = s5k5baf_get_cfg_error(state);
875*4882a593Smuzhiyun ret = s5k5baf_clear_error(state);
876*4882a593Smuzhiyun if (ret < 0)
877*4882a593Smuzhiyun return ret;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun switch (err) {
880*4882a593Smuzhiyun case 0:
881*4882a593Smuzhiyun break;
882*4882a593Smuzhiyun case CFG_ERROR_RANGE:
883*4882a593Smuzhiyun /* retry crop with frame interval set to max */
884*4882a593Smuzhiyun s5k5baf_hw_set_fiv(state, S5K5BAF_MAX_FR_TIME);
885*4882a593Smuzhiyun err = s5k5baf_get_cfg_error(state);
886*4882a593Smuzhiyun ret = s5k5baf_clear_error(state);
887*4882a593Smuzhiyun if (ret < 0)
888*4882a593Smuzhiyun return ret;
889*4882a593Smuzhiyun if (err) {
890*4882a593Smuzhiyun v4l2_err(&state->sd,
891*4882a593Smuzhiyun "crop error on max frame interval: %d\n", err);
892*4882a593Smuzhiyun state->error = -EINVAL;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun s5k5baf_hw_set_fiv(state, state->req_fiv);
895*4882a593Smuzhiyun s5k5baf_hw_validate_cfg(state);
896*4882a593Smuzhiyun break;
897*4882a593Smuzhiyun default:
898*4882a593Smuzhiyun v4l2_err(&state->sd, "crop error: %d\n", err);
899*4882a593Smuzhiyun return -EINVAL;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun if (!state->apply_cfg)
903*4882a593Smuzhiyun return 0;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun p = &state->crop_source;
906*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_P_OUT_WIDTH(0), p->width, p->height);
907*4882a593Smuzhiyun s5k5baf_hw_set_fiv(state, state->req_fiv);
908*4882a593Smuzhiyun s5k5baf_hw_validate_cfg(state);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun return s5k5baf_clear_error(state);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
s5k5baf_hw_set_config(struct s5k5baf * state)913*4882a593Smuzhiyun static void s5k5baf_hw_set_config(struct s5k5baf *state)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun u16 reg_fmt = s5k5baf_formats[state->pixfmt].reg_p_fmt;
916*4882a593Smuzhiyun struct v4l2_rect *r = &state->crop_source;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_P_OUT_WIDTH(0),
919*4882a593Smuzhiyun r->width, r->height, reg_fmt,
920*4882a593Smuzhiyun PCLK_MAX_FREQ >> 2, PCLK_MIN_FREQ >> 2,
921*4882a593Smuzhiyun PVI_MASK_MIPI, CLK_MIPI_INDEX,
922*4882a593Smuzhiyun FR_RATE_FIXED, FR_RATE_Q_DYNAMIC,
923*4882a593Smuzhiyun state->req_fiv, S5K5BAF_MIN_FR_TIME);
924*4882a593Smuzhiyun s5k5baf_hw_sync_cfg(state);
925*4882a593Smuzhiyun s5k5baf_hw_validate_cfg(state);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun
s5k5baf_hw_set_test_pattern(struct s5k5baf * state,int id)929*4882a593Smuzhiyun static void s5k5baf_hw_set_test_pattern(struct s5k5baf *state, int id)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_PATTERN_WIDTH, 800);
932*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_PATTERN_HEIGHT, 511);
933*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_PATTERN_PARAM, 0);
934*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_PATTERN_SET, id);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
s5k5baf_gpio_assert(struct s5k5baf * state,int id)937*4882a593Smuzhiyun static void s5k5baf_gpio_assert(struct s5k5baf *state, int id)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun struct s5k5baf_gpio *gpio = &state->gpios[id];
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun gpio_set_value(gpio->gpio, gpio->level);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
s5k5baf_gpio_deassert(struct s5k5baf * state,int id)944*4882a593Smuzhiyun static void s5k5baf_gpio_deassert(struct s5k5baf *state, int id)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun struct s5k5baf_gpio *gpio = &state->gpios[id];
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun gpio_set_value(gpio->gpio, !gpio->level);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
s5k5baf_power_on(struct s5k5baf * state)951*4882a593Smuzhiyun static int s5k5baf_power_on(struct s5k5baf *state)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun int ret;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun ret = regulator_bulk_enable(S5K5BAF_NUM_SUPPLIES, state->supplies);
956*4882a593Smuzhiyun if (ret < 0)
957*4882a593Smuzhiyun goto err;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun ret = clk_set_rate(state->clock, state->mclk_frequency);
960*4882a593Smuzhiyun if (ret < 0)
961*4882a593Smuzhiyun goto err_reg_dis;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun ret = clk_prepare_enable(state->clock);
964*4882a593Smuzhiyun if (ret < 0)
965*4882a593Smuzhiyun goto err_reg_dis;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun v4l2_dbg(1, debug, &state->sd, "clock frequency: %ld\n",
968*4882a593Smuzhiyun clk_get_rate(state->clock));
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun s5k5baf_gpio_deassert(state, STBY);
971*4882a593Smuzhiyun usleep_range(50, 100);
972*4882a593Smuzhiyun s5k5baf_gpio_deassert(state, RSET);
973*4882a593Smuzhiyun return 0;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun err_reg_dis:
976*4882a593Smuzhiyun regulator_bulk_disable(S5K5BAF_NUM_SUPPLIES, state->supplies);
977*4882a593Smuzhiyun err:
978*4882a593Smuzhiyun v4l2_err(&state->sd, "%s() failed (%d)\n", __func__, ret);
979*4882a593Smuzhiyun return ret;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
s5k5baf_power_off(struct s5k5baf * state)982*4882a593Smuzhiyun static int s5k5baf_power_off(struct s5k5baf *state)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun int ret;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun state->streaming = 0;
987*4882a593Smuzhiyun state->apply_cfg = 0;
988*4882a593Smuzhiyun state->apply_crop = 0;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun s5k5baf_gpio_assert(state, RSET);
991*4882a593Smuzhiyun s5k5baf_gpio_assert(state, STBY);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun if (!IS_ERR(state->clock))
994*4882a593Smuzhiyun clk_disable_unprepare(state->clock);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun ret = regulator_bulk_disable(S5K5BAF_NUM_SUPPLIES,
997*4882a593Smuzhiyun state->supplies);
998*4882a593Smuzhiyun if (ret < 0)
999*4882a593Smuzhiyun v4l2_err(&state->sd, "failed to disable regulators\n");
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun return 0;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
s5k5baf_hw_init(struct s5k5baf * state)1004*4882a593Smuzhiyun static void s5k5baf_hw_init(struct s5k5baf *state)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun s5k5baf_i2c_write(state, AHB_MSB_ADDR_PTR, PAGE_IF_HW);
1007*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_CLEAR_HOST_INT, 0);
1008*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_SW_LOAD_COMPLETE, 1);
1009*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_CMDRD_PAGE, PAGE_IF_SW);
1010*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_CMDWR_PAGE, PAGE_IF_SW);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /*
1014*4882a593Smuzhiyun * V4L2 subdev core and video operations
1015*4882a593Smuzhiyun */
1016*4882a593Smuzhiyun
s5k5baf_initialize_data(struct s5k5baf * state)1017*4882a593Smuzhiyun static void s5k5baf_initialize_data(struct s5k5baf *state)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun state->pixfmt = 0;
1020*4882a593Smuzhiyun state->req_fiv = 10000 / 15;
1021*4882a593Smuzhiyun state->fiv = state->req_fiv;
1022*4882a593Smuzhiyun state->valid_auto_alg = 0;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
s5k5baf_load_setfile(struct s5k5baf * state)1025*4882a593Smuzhiyun static int s5k5baf_load_setfile(struct s5k5baf *state)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun struct i2c_client *c = v4l2_get_subdevdata(&state->sd);
1028*4882a593Smuzhiyun const struct firmware *fw;
1029*4882a593Smuzhiyun int ret;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun ret = request_firmware(&fw, S5K5BAF_FW_FILENAME, &c->dev);
1032*4882a593Smuzhiyun if (ret < 0) {
1033*4882a593Smuzhiyun dev_warn(&c->dev, "firmware file (%s) not loaded\n",
1034*4882a593Smuzhiyun S5K5BAF_FW_FILENAME);
1035*4882a593Smuzhiyun return ret;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun ret = s5k5baf_fw_parse(&c->dev, &state->fw, fw->size / 2,
1039*4882a593Smuzhiyun (__le16 *)fw->data);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun release_firmware(fw);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return ret;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
s5k5baf_set_power(struct v4l2_subdev * sd,int on)1046*4882a593Smuzhiyun static int s5k5baf_set_power(struct v4l2_subdev *sd, int on)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1049*4882a593Smuzhiyun int ret = 0;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun mutex_lock(&state->lock);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (state->power != !on)
1054*4882a593Smuzhiyun goto out;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (on) {
1057*4882a593Smuzhiyun if (state->fw == NULL)
1058*4882a593Smuzhiyun s5k5baf_load_setfile(state);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun s5k5baf_initialize_data(state);
1061*4882a593Smuzhiyun ret = s5k5baf_power_on(state);
1062*4882a593Smuzhiyun if (ret < 0)
1063*4882a593Smuzhiyun goto out;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun s5k5baf_hw_init(state);
1066*4882a593Smuzhiyun s5k5baf_hw_patch(state);
1067*4882a593Smuzhiyun s5k5baf_i2c_write(state, REG_SET_HOST_INT, 1);
1068*4882a593Smuzhiyun s5k5baf_hw_set_clocks(state);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun ret = s5k5baf_hw_set_video_bus(state);
1071*4882a593Smuzhiyun if (ret < 0)
1072*4882a593Smuzhiyun goto out;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun s5k5baf_hw_set_cis(state);
1075*4882a593Smuzhiyun s5k5baf_hw_set_ccm(state);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun ret = s5k5baf_clear_error(state);
1078*4882a593Smuzhiyun if (!ret)
1079*4882a593Smuzhiyun state->power++;
1080*4882a593Smuzhiyun } else {
1081*4882a593Smuzhiyun s5k5baf_power_off(state);
1082*4882a593Smuzhiyun state->power--;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun out:
1086*4882a593Smuzhiyun mutex_unlock(&state->lock);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (!ret && on)
1089*4882a593Smuzhiyun ret = v4l2_ctrl_handler_setup(&state->ctrls.handler);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun return ret;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
s5k5baf_hw_set_stream(struct s5k5baf * state,int enable)1094*4882a593Smuzhiyun static void s5k5baf_hw_set_stream(struct s5k5baf *state, int enable)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun s5k5baf_write_seq(state, REG_G_ENABLE_PREV, enable, 1);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
s5k5baf_s_stream(struct v4l2_subdev * sd,int on)1099*4882a593Smuzhiyun static int s5k5baf_s_stream(struct v4l2_subdev *sd, int on)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1102*4882a593Smuzhiyun int ret;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun mutex_lock(&state->lock);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun if (state->streaming == !!on) {
1107*4882a593Smuzhiyun ret = 0;
1108*4882a593Smuzhiyun goto out;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun if (on) {
1112*4882a593Smuzhiyun s5k5baf_hw_set_config(state);
1113*4882a593Smuzhiyun ret = s5k5baf_hw_set_crop_rects(state);
1114*4882a593Smuzhiyun if (ret < 0)
1115*4882a593Smuzhiyun goto out;
1116*4882a593Smuzhiyun s5k5baf_hw_set_stream(state, 1);
1117*4882a593Smuzhiyun s5k5baf_i2c_write(state, 0xb0cc, 0x000b);
1118*4882a593Smuzhiyun } else {
1119*4882a593Smuzhiyun s5k5baf_hw_set_stream(state, 0);
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun ret = s5k5baf_clear_error(state);
1122*4882a593Smuzhiyun if (!ret)
1123*4882a593Smuzhiyun state->streaming = !state->streaming;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun out:
1126*4882a593Smuzhiyun mutex_unlock(&state->lock);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun return ret;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
s5k5baf_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)1131*4882a593Smuzhiyun static int s5k5baf_g_frame_interval(struct v4l2_subdev *sd,
1132*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun mutex_lock(&state->lock);
1137*4882a593Smuzhiyun fi->interval.numerator = state->fiv;
1138*4882a593Smuzhiyun fi->interval.denominator = 10000;
1139*4882a593Smuzhiyun mutex_unlock(&state->lock);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun return 0;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
s5k5baf_set_frame_interval(struct s5k5baf * state,struct v4l2_subdev_frame_interval * fi)1144*4882a593Smuzhiyun static void s5k5baf_set_frame_interval(struct s5k5baf *state,
1145*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun struct v4l2_fract *i = &fi->interval;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (fi->interval.denominator == 0)
1150*4882a593Smuzhiyun state->req_fiv = S5K5BAF_MAX_FR_TIME;
1151*4882a593Smuzhiyun else
1152*4882a593Smuzhiyun state->req_fiv = clamp_t(u32,
1153*4882a593Smuzhiyun i->numerator * 10000 / i->denominator,
1154*4882a593Smuzhiyun S5K5BAF_MIN_FR_TIME,
1155*4882a593Smuzhiyun S5K5BAF_MAX_FR_TIME);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun state->fiv = state->req_fiv;
1158*4882a593Smuzhiyun if (state->apply_cfg) {
1159*4882a593Smuzhiyun s5k5baf_hw_set_fiv(state, state->req_fiv);
1160*4882a593Smuzhiyun s5k5baf_hw_validate_cfg(state);
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun *i = (struct v4l2_fract){ state->fiv, 10000 };
1163*4882a593Smuzhiyun if (state->fiv == state->req_fiv)
1164*4882a593Smuzhiyun v4l2_info(&state->sd, "frame interval changed to %d00us\n",
1165*4882a593Smuzhiyun state->fiv);
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
s5k5baf_s_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)1168*4882a593Smuzhiyun static int s5k5baf_s_frame_interval(struct v4l2_subdev *sd,
1169*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun mutex_lock(&state->lock);
1174*4882a593Smuzhiyun s5k5baf_set_frame_interval(state, fi);
1175*4882a593Smuzhiyun mutex_unlock(&state->lock);
1176*4882a593Smuzhiyun return 0;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /*
1180*4882a593Smuzhiyun * V4L2 subdev pad level and video operations
1181*4882a593Smuzhiyun */
s5k5baf_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1182*4882a593Smuzhiyun static int s5k5baf_enum_frame_interval(struct v4l2_subdev *sd,
1183*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1184*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun if (fie->index > S5K5BAF_MAX_FR_TIME - S5K5BAF_MIN_FR_TIME ||
1187*4882a593Smuzhiyun fie->pad != PAD_CIS)
1188*4882a593Smuzhiyun return -EINVAL;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun v4l_bound_align_image(&fie->width, S5K5BAF_WIN_WIDTH_MIN,
1191*4882a593Smuzhiyun S5K5BAF_CIS_WIDTH, 1,
1192*4882a593Smuzhiyun &fie->height, S5K5BAF_WIN_HEIGHT_MIN,
1193*4882a593Smuzhiyun S5K5BAF_CIS_HEIGHT, 1, 0);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun fie->interval.numerator = S5K5BAF_MIN_FR_TIME + fie->index;
1196*4882a593Smuzhiyun fie->interval.denominator = 10000;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun return 0;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
s5k5baf_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1201*4882a593Smuzhiyun static int s5k5baf_enum_mbus_code(struct v4l2_subdev *sd,
1202*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1203*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun if (code->pad == PAD_CIS) {
1206*4882a593Smuzhiyun if (code->index > 0)
1207*4882a593Smuzhiyun return -EINVAL;
1208*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_FIXED;
1209*4882a593Smuzhiyun return 0;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(s5k5baf_formats))
1213*4882a593Smuzhiyun return -EINVAL;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun code->code = s5k5baf_formats[code->index].code;
1216*4882a593Smuzhiyun return 0;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
s5k5baf_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)1219*4882a593Smuzhiyun static int s5k5baf_enum_frame_size(struct v4l2_subdev *sd,
1220*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1221*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun int i;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (fse->index > 0)
1226*4882a593Smuzhiyun return -EINVAL;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if (fse->pad == PAD_CIS) {
1229*4882a593Smuzhiyun fse->code = MEDIA_BUS_FMT_FIXED;
1230*4882a593Smuzhiyun fse->min_width = S5K5BAF_CIS_WIDTH;
1231*4882a593Smuzhiyun fse->max_width = S5K5BAF_CIS_WIDTH;
1232*4882a593Smuzhiyun fse->min_height = S5K5BAF_CIS_HEIGHT;
1233*4882a593Smuzhiyun fse->max_height = S5K5BAF_CIS_HEIGHT;
1234*4882a593Smuzhiyun return 0;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun i = ARRAY_SIZE(s5k5baf_formats);
1238*4882a593Smuzhiyun while (--i)
1239*4882a593Smuzhiyun if (fse->code == s5k5baf_formats[i].code)
1240*4882a593Smuzhiyun break;
1241*4882a593Smuzhiyun fse->code = s5k5baf_formats[i].code;
1242*4882a593Smuzhiyun fse->min_width = S5K5BAF_WIN_WIDTH_MIN;
1243*4882a593Smuzhiyun fse->max_width = S5K5BAF_CIS_WIDTH;
1244*4882a593Smuzhiyun fse->max_height = S5K5BAF_WIN_HEIGHT_MIN;
1245*4882a593Smuzhiyun fse->min_height = S5K5BAF_CIS_HEIGHT;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun return 0;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
s5k5baf_try_cis_format(struct v4l2_mbus_framefmt * mf)1250*4882a593Smuzhiyun static void s5k5baf_try_cis_format(struct v4l2_mbus_framefmt *mf)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun mf->width = S5K5BAF_CIS_WIDTH;
1253*4882a593Smuzhiyun mf->height = S5K5BAF_CIS_HEIGHT;
1254*4882a593Smuzhiyun mf->code = MEDIA_BUS_FMT_FIXED;
1255*4882a593Smuzhiyun mf->colorspace = V4L2_COLORSPACE_JPEG;
1256*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
s5k5baf_try_isp_format(struct v4l2_mbus_framefmt * mf)1259*4882a593Smuzhiyun static int s5k5baf_try_isp_format(struct v4l2_mbus_framefmt *mf)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun int pixfmt;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun v4l_bound_align_image(&mf->width, S5K5BAF_WIN_WIDTH_MIN,
1264*4882a593Smuzhiyun S5K5BAF_CIS_WIDTH, 1,
1265*4882a593Smuzhiyun &mf->height, S5K5BAF_WIN_HEIGHT_MIN,
1266*4882a593Smuzhiyun S5K5BAF_CIS_HEIGHT, 1, 0);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun pixfmt = s5k5baf_find_pixfmt(mf);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun mf->colorspace = s5k5baf_formats[pixfmt].colorspace;
1271*4882a593Smuzhiyun mf->code = s5k5baf_formats[pixfmt].code;
1272*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun return pixfmt;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
s5k5baf_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1277*4882a593Smuzhiyun static int s5k5baf_get_fmt(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
1278*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1281*4882a593Smuzhiyun const struct s5k5baf_pixfmt *pixfmt;
1282*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1285*4882a593Smuzhiyun mf = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
1286*4882a593Smuzhiyun fmt->format = *mf;
1287*4882a593Smuzhiyun return 0;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun mf = &fmt->format;
1291*4882a593Smuzhiyun if (fmt->pad == PAD_CIS) {
1292*4882a593Smuzhiyun s5k5baf_try_cis_format(mf);
1293*4882a593Smuzhiyun return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
1296*4882a593Smuzhiyun mutex_lock(&state->lock);
1297*4882a593Smuzhiyun pixfmt = &s5k5baf_formats[state->pixfmt];
1298*4882a593Smuzhiyun mf->width = state->crop_source.width;
1299*4882a593Smuzhiyun mf->height = state->crop_source.height;
1300*4882a593Smuzhiyun mf->code = pixfmt->code;
1301*4882a593Smuzhiyun mf->colorspace = pixfmt->colorspace;
1302*4882a593Smuzhiyun mutex_unlock(&state->lock);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun return 0;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
s5k5baf_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1307*4882a593Smuzhiyun static int s5k5baf_set_fmt(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
1308*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf = &fmt->format;
1311*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1312*4882a593Smuzhiyun const struct s5k5baf_pixfmt *pixfmt;
1313*4882a593Smuzhiyun int ret = 0;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1318*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = *mf;
1319*4882a593Smuzhiyun return 0;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun if (fmt->pad == PAD_CIS) {
1323*4882a593Smuzhiyun s5k5baf_try_cis_format(mf);
1324*4882a593Smuzhiyun return 0;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun mutex_lock(&state->lock);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun if (state->streaming) {
1330*4882a593Smuzhiyun mutex_unlock(&state->lock);
1331*4882a593Smuzhiyun return -EBUSY;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun state->pixfmt = s5k5baf_try_isp_format(mf);
1335*4882a593Smuzhiyun pixfmt = &s5k5baf_formats[state->pixfmt];
1336*4882a593Smuzhiyun mf->code = pixfmt->code;
1337*4882a593Smuzhiyun mf->colorspace = pixfmt->colorspace;
1338*4882a593Smuzhiyun mf->width = state->crop_source.width;
1339*4882a593Smuzhiyun mf->height = state->crop_source.height;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun mutex_unlock(&state->lock);
1342*4882a593Smuzhiyun return ret;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun enum selection_rect { R_CIS, R_CROP_SINK, R_COMPOSE, R_CROP_SOURCE, R_INVALID };
1346*4882a593Smuzhiyun
s5k5baf_get_sel_rect(u32 pad,u32 target)1347*4882a593Smuzhiyun static enum selection_rect s5k5baf_get_sel_rect(u32 pad, u32 target)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun switch (target) {
1350*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP_BOUNDS:
1351*4882a593Smuzhiyun return pad ? R_COMPOSE : R_CIS;
1352*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP:
1353*4882a593Smuzhiyun return pad ? R_CROP_SOURCE : R_CROP_SINK;
1354*4882a593Smuzhiyun case V4L2_SEL_TGT_COMPOSE_BOUNDS:
1355*4882a593Smuzhiyun return pad ? R_INVALID : R_CROP_SINK;
1356*4882a593Smuzhiyun case V4L2_SEL_TGT_COMPOSE:
1357*4882a593Smuzhiyun return pad ? R_INVALID : R_COMPOSE;
1358*4882a593Smuzhiyun default:
1359*4882a593Smuzhiyun return R_INVALID;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
s5k5baf_is_bound_target(u32 target)1363*4882a593Smuzhiyun static int s5k5baf_is_bound_target(u32 target)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun return target == V4L2_SEL_TGT_CROP_BOUNDS ||
1366*4882a593Smuzhiyun target == V4L2_SEL_TGT_COMPOSE_BOUNDS;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
s5k5baf_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)1369*4882a593Smuzhiyun static int s5k5baf_get_selection(struct v4l2_subdev *sd,
1370*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1371*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun enum selection_rect rtype;
1374*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun rtype = s5k5baf_get_sel_rect(sel->pad, sel->target);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun switch (rtype) {
1379*4882a593Smuzhiyun case R_INVALID:
1380*4882a593Smuzhiyun return -EINVAL;
1381*4882a593Smuzhiyun case R_CIS:
1382*4882a593Smuzhiyun sel->r = s5k5baf_cis_rect;
1383*4882a593Smuzhiyun return 0;
1384*4882a593Smuzhiyun default:
1385*4882a593Smuzhiyun break;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (sel->which == V4L2_SUBDEV_FORMAT_TRY) {
1389*4882a593Smuzhiyun if (rtype == R_COMPOSE)
1390*4882a593Smuzhiyun sel->r = *v4l2_subdev_get_try_compose(sd, cfg, sel->pad);
1391*4882a593Smuzhiyun else
1392*4882a593Smuzhiyun sel->r = *v4l2_subdev_get_try_crop(sd, cfg, sel->pad);
1393*4882a593Smuzhiyun return 0;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun mutex_lock(&state->lock);
1397*4882a593Smuzhiyun switch (rtype) {
1398*4882a593Smuzhiyun case R_CROP_SINK:
1399*4882a593Smuzhiyun sel->r = state->crop_sink;
1400*4882a593Smuzhiyun break;
1401*4882a593Smuzhiyun case R_COMPOSE:
1402*4882a593Smuzhiyun sel->r = state->compose;
1403*4882a593Smuzhiyun break;
1404*4882a593Smuzhiyun case R_CROP_SOURCE:
1405*4882a593Smuzhiyun sel->r = state->crop_source;
1406*4882a593Smuzhiyun break;
1407*4882a593Smuzhiyun default:
1408*4882a593Smuzhiyun break;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun if (s5k5baf_is_bound_target(sel->target)) {
1411*4882a593Smuzhiyun sel->r.left = 0;
1412*4882a593Smuzhiyun sel->r.top = 0;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun mutex_unlock(&state->lock);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun return 0;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* bounds range [start, start+len) to [0, max) and aligns to 2 */
s5k5baf_bound_range(u32 * start,u32 * len,u32 max)1420*4882a593Smuzhiyun static void s5k5baf_bound_range(u32 *start, u32 *len, u32 max)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun if (*len > max)
1423*4882a593Smuzhiyun *len = max;
1424*4882a593Smuzhiyun if (*start + *len > max)
1425*4882a593Smuzhiyun *start = max - *len;
1426*4882a593Smuzhiyun *start &= ~1;
1427*4882a593Smuzhiyun *len &= ~1;
1428*4882a593Smuzhiyun if (*len < S5K5BAF_WIN_WIDTH_MIN)
1429*4882a593Smuzhiyun *len = S5K5BAF_WIN_WIDTH_MIN;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
s5k5baf_bound_rect(struct v4l2_rect * r,u32 width,u32 height)1432*4882a593Smuzhiyun static void s5k5baf_bound_rect(struct v4l2_rect *r, u32 width, u32 height)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun s5k5baf_bound_range(&r->left, &r->width, width);
1435*4882a593Smuzhiyun s5k5baf_bound_range(&r->top, &r->height, height);
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
s5k5baf_set_rect_and_adjust(struct v4l2_rect ** rects,enum selection_rect first,struct v4l2_rect * v)1438*4882a593Smuzhiyun static void s5k5baf_set_rect_and_adjust(struct v4l2_rect **rects,
1439*4882a593Smuzhiyun enum selection_rect first,
1440*4882a593Smuzhiyun struct v4l2_rect *v)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun struct v4l2_rect *r, *br;
1443*4882a593Smuzhiyun enum selection_rect i = first;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun *rects[first] = *v;
1446*4882a593Smuzhiyun do {
1447*4882a593Smuzhiyun r = rects[i];
1448*4882a593Smuzhiyun br = rects[i - 1];
1449*4882a593Smuzhiyun s5k5baf_bound_rect(r, br->width, br->height);
1450*4882a593Smuzhiyun } while (++i != R_INVALID);
1451*4882a593Smuzhiyun *v = *rects[first];
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
s5k5baf_cmp_rect(const struct v4l2_rect * r1,const struct v4l2_rect * r2)1454*4882a593Smuzhiyun static bool s5k5baf_cmp_rect(const struct v4l2_rect *r1,
1455*4882a593Smuzhiyun const struct v4l2_rect *r2)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun return !memcmp(r1, r2, sizeof(*r1));
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
s5k5baf_set_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)1460*4882a593Smuzhiyun static int s5k5baf_set_selection(struct v4l2_subdev *sd,
1461*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1462*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun static enum selection_rect rtype;
1465*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1466*4882a593Smuzhiyun struct v4l2_rect **rects;
1467*4882a593Smuzhiyun int ret = 0;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun rtype = s5k5baf_get_sel_rect(sel->pad, sel->target);
1470*4882a593Smuzhiyun if (rtype == R_INVALID || s5k5baf_is_bound_target(sel->target))
1471*4882a593Smuzhiyun return -EINVAL;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* allow only scaling on compose */
1474*4882a593Smuzhiyun if (rtype == R_COMPOSE) {
1475*4882a593Smuzhiyun sel->r.left = 0;
1476*4882a593Smuzhiyun sel->r.top = 0;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun if (sel->which == V4L2_SUBDEV_FORMAT_TRY) {
1480*4882a593Smuzhiyun rects = (struct v4l2_rect * []) {
1481*4882a593Smuzhiyun &s5k5baf_cis_rect,
1482*4882a593Smuzhiyun v4l2_subdev_get_try_crop(sd, cfg, PAD_CIS),
1483*4882a593Smuzhiyun v4l2_subdev_get_try_compose(sd, cfg, PAD_CIS),
1484*4882a593Smuzhiyun v4l2_subdev_get_try_crop(sd, cfg, PAD_OUT)
1485*4882a593Smuzhiyun };
1486*4882a593Smuzhiyun s5k5baf_set_rect_and_adjust(rects, rtype, &sel->r);
1487*4882a593Smuzhiyun return 0;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun rects = (struct v4l2_rect * []) {
1491*4882a593Smuzhiyun &s5k5baf_cis_rect,
1492*4882a593Smuzhiyun &state->crop_sink,
1493*4882a593Smuzhiyun &state->compose,
1494*4882a593Smuzhiyun &state->crop_source
1495*4882a593Smuzhiyun };
1496*4882a593Smuzhiyun mutex_lock(&state->lock);
1497*4882a593Smuzhiyun if (state->streaming) {
1498*4882a593Smuzhiyun /* adjust sel->r to avoid output resolution change */
1499*4882a593Smuzhiyun if (rtype < R_CROP_SOURCE) {
1500*4882a593Smuzhiyun if (sel->r.width < state->crop_source.width)
1501*4882a593Smuzhiyun sel->r.width = state->crop_source.width;
1502*4882a593Smuzhiyun if (sel->r.height < state->crop_source.height)
1503*4882a593Smuzhiyun sel->r.height = state->crop_source.height;
1504*4882a593Smuzhiyun } else {
1505*4882a593Smuzhiyun sel->r.width = state->crop_source.width;
1506*4882a593Smuzhiyun sel->r.height = state->crop_source.height;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun s5k5baf_set_rect_and_adjust(rects, rtype, &sel->r);
1510*4882a593Smuzhiyun if (!s5k5baf_cmp_rect(&state->crop_sink, &s5k5baf_cis_rect) ||
1511*4882a593Smuzhiyun !s5k5baf_cmp_rect(&state->compose, &s5k5baf_cis_rect))
1512*4882a593Smuzhiyun state->apply_crop = 1;
1513*4882a593Smuzhiyun if (state->streaming)
1514*4882a593Smuzhiyun ret = s5k5baf_hw_set_crop_rects(state);
1515*4882a593Smuzhiyun mutex_unlock(&state->lock);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun return ret;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops s5k5baf_cis_pad_ops = {
1521*4882a593Smuzhiyun .enum_mbus_code = s5k5baf_enum_mbus_code,
1522*4882a593Smuzhiyun .enum_frame_size = s5k5baf_enum_frame_size,
1523*4882a593Smuzhiyun .get_fmt = s5k5baf_get_fmt,
1524*4882a593Smuzhiyun .set_fmt = s5k5baf_set_fmt,
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops s5k5baf_pad_ops = {
1528*4882a593Smuzhiyun .enum_mbus_code = s5k5baf_enum_mbus_code,
1529*4882a593Smuzhiyun .enum_frame_size = s5k5baf_enum_frame_size,
1530*4882a593Smuzhiyun .enum_frame_interval = s5k5baf_enum_frame_interval,
1531*4882a593Smuzhiyun .get_fmt = s5k5baf_get_fmt,
1532*4882a593Smuzhiyun .set_fmt = s5k5baf_set_fmt,
1533*4882a593Smuzhiyun .get_selection = s5k5baf_get_selection,
1534*4882a593Smuzhiyun .set_selection = s5k5baf_set_selection,
1535*4882a593Smuzhiyun };
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops s5k5baf_video_ops = {
1538*4882a593Smuzhiyun .g_frame_interval = s5k5baf_g_frame_interval,
1539*4882a593Smuzhiyun .s_frame_interval = s5k5baf_s_frame_interval,
1540*4882a593Smuzhiyun .s_stream = s5k5baf_s_stream,
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /*
1544*4882a593Smuzhiyun * V4L2 subdev controls
1545*4882a593Smuzhiyun */
1546*4882a593Smuzhiyun
s5k5baf_s_ctrl(struct v4l2_ctrl * ctrl)1547*4882a593Smuzhiyun static int s5k5baf_s_ctrl(struct v4l2_ctrl *ctrl)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun struct v4l2_subdev *sd = ctrl_to_sd(ctrl);
1550*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1551*4882a593Smuzhiyun int ret;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "ctrl: %s, value: %d\n", ctrl->name, ctrl->val);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun mutex_lock(&state->lock);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun if (state->power == 0)
1558*4882a593Smuzhiyun goto unlock;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun switch (ctrl->id) {
1561*4882a593Smuzhiyun case V4L2_CID_AUTO_WHITE_BALANCE:
1562*4882a593Smuzhiyun s5k5baf_hw_set_awb(state, ctrl->val);
1563*4882a593Smuzhiyun break;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
1566*4882a593Smuzhiyun s5k5baf_write(state, REG_USER_BRIGHTNESS, ctrl->val);
1567*4882a593Smuzhiyun break;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun case V4L2_CID_COLORFX:
1570*4882a593Smuzhiyun s5k5baf_hw_set_colorfx(state, ctrl->val);
1571*4882a593Smuzhiyun break;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
1574*4882a593Smuzhiyun s5k5baf_write(state, REG_USER_CONTRAST, ctrl->val);
1575*4882a593Smuzhiyun break;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun case V4L2_CID_EXPOSURE_AUTO:
1578*4882a593Smuzhiyun s5k5baf_hw_set_auto_exposure(state, ctrl->val);
1579*4882a593Smuzhiyun break;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun case V4L2_CID_HFLIP:
1582*4882a593Smuzhiyun s5k5baf_hw_set_mirror(state);
1583*4882a593Smuzhiyun break;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun case V4L2_CID_POWER_LINE_FREQUENCY:
1586*4882a593Smuzhiyun s5k5baf_hw_set_anti_flicker(state, ctrl->val);
1587*4882a593Smuzhiyun break;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun case V4L2_CID_SATURATION:
1590*4882a593Smuzhiyun s5k5baf_write(state, REG_USER_SATURATION, ctrl->val);
1591*4882a593Smuzhiyun break;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun case V4L2_CID_SHARPNESS:
1594*4882a593Smuzhiyun s5k5baf_write(state, REG_USER_SHARPBLUR, ctrl->val);
1595*4882a593Smuzhiyun break;
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun case V4L2_CID_WHITE_BALANCE_TEMPERATURE:
1598*4882a593Smuzhiyun s5k5baf_write(state, REG_P_COLORTEMP(0), ctrl->val);
1599*4882a593Smuzhiyun if (state->apply_cfg)
1600*4882a593Smuzhiyun s5k5baf_hw_sync_cfg(state);
1601*4882a593Smuzhiyun break;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1604*4882a593Smuzhiyun s5k5baf_hw_set_test_pattern(state, ctrl->val);
1605*4882a593Smuzhiyun break;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun unlock:
1608*4882a593Smuzhiyun ret = s5k5baf_clear_error(state);
1609*4882a593Smuzhiyun mutex_unlock(&state->lock);
1610*4882a593Smuzhiyun return ret;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun static const struct v4l2_ctrl_ops s5k5baf_ctrl_ops = {
1614*4882a593Smuzhiyun .s_ctrl = s5k5baf_s_ctrl,
1615*4882a593Smuzhiyun };
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun static const char * const s5k5baf_test_pattern_menu[] = {
1618*4882a593Smuzhiyun "Disabled",
1619*4882a593Smuzhiyun "Blank",
1620*4882a593Smuzhiyun "Bars",
1621*4882a593Smuzhiyun "Gradients",
1622*4882a593Smuzhiyun "Textile",
1623*4882a593Smuzhiyun "Textile2",
1624*4882a593Smuzhiyun "Squares"
1625*4882a593Smuzhiyun };
1626*4882a593Smuzhiyun
s5k5baf_initialize_ctrls(struct s5k5baf * state)1627*4882a593Smuzhiyun static int s5k5baf_initialize_ctrls(struct s5k5baf *state)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun const struct v4l2_ctrl_ops *ops = &s5k5baf_ctrl_ops;
1630*4882a593Smuzhiyun struct s5k5baf_ctrls *ctrls = &state->ctrls;
1631*4882a593Smuzhiyun struct v4l2_ctrl_handler *hdl = &ctrls->handler;
1632*4882a593Smuzhiyun int ret;
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(hdl, 16);
1635*4882a593Smuzhiyun if (ret < 0) {
1636*4882a593Smuzhiyun v4l2_err(&state->sd, "cannot init ctrl handler (%d)\n", ret);
1637*4882a593Smuzhiyun return ret;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun /* Auto white balance cluster */
1641*4882a593Smuzhiyun ctrls->awb = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_AUTO_WHITE_BALANCE,
1642*4882a593Smuzhiyun 0, 1, 1, 1);
1643*4882a593Smuzhiyun ctrls->gain_red = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_RED_BALANCE,
1644*4882a593Smuzhiyun 0, 255, 1, S5K5BAF_GAIN_RED_DEF);
1645*4882a593Smuzhiyun ctrls->gain_blue = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_BLUE_BALANCE,
1646*4882a593Smuzhiyun 0, 255, 1, S5K5BAF_GAIN_BLUE_DEF);
1647*4882a593Smuzhiyun v4l2_ctrl_auto_cluster(3, &ctrls->awb, 0, false);
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun ctrls->hflip = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_HFLIP, 0, 1, 1, 0);
1650*4882a593Smuzhiyun ctrls->vflip = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_VFLIP, 0, 1, 1, 0);
1651*4882a593Smuzhiyun v4l2_ctrl_cluster(2, &ctrls->hflip);
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun ctrls->auto_exp = v4l2_ctrl_new_std_menu(hdl, ops,
1654*4882a593Smuzhiyun V4L2_CID_EXPOSURE_AUTO,
1655*4882a593Smuzhiyun V4L2_EXPOSURE_MANUAL, 0, V4L2_EXPOSURE_AUTO);
1656*4882a593Smuzhiyun /* Exposure time: x 1 us */
1657*4882a593Smuzhiyun ctrls->exposure = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_EXPOSURE,
1658*4882a593Smuzhiyun 0, 6000000U, 1, 100000U);
1659*4882a593Smuzhiyun /* Total gain: 256 <=> 1x */
1660*4882a593Smuzhiyun ctrls->gain = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_GAIN,
1661*4882a593Smuzhiyun 0, 256, 1, 256);
1662*4882a593Smuzhiyun v4l2_ctrl_auto_cluster(3, &ctrls->auto_exp, 0, false);
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun v4l2_ctrl_new_std_menu(hdl, ops, V4L2_CID_POWER_LINE_FREQUENCY,
1665*4882a593Smuzhiyun V4L2_CID_POWER_LINE_FREQUENCY_AUTO, 0,
1666*4882a593Smuzhiyun V4L2_CID_POWER_LINE_FREQUENCY_AUTO);
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun v4l2_ctrl_new_std_menu(hdl, ops, V4L2_CID_COLORFX,
1669*4882a593Smuzhiyun V4L2_COLORFX_SKY_BLUE, ~0x6f, V4L2_COLORFX_NONE);
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, ops, V4L2_CID_WHITE_BALANCE_TEMPERATURE,
1672*4882a593Smuzhiyun 0, 256, 1, 0);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, ops, V4L2_CID_SATURATION, -127, 127, 1, 0);
1675*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, ops, V4L2_CID_BRIGHTNESS, -127, 127, 1, 0);
1676*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, ops, V4L2_CID_CONTRAST, -127, 127, 1, 0);
1677*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, ops, V4L2_CID_SHARPNESS, -127, 127, 1, 0);
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun v4l2_ctrl_new_std_menu_items(hdl, ops, V4L2_CID_TEST_PATTERN,
1680*4882a593Smuzhiyun ARRAY_SIZE(s5k5baf_test_pattern_menu) - 1,
1681*4882a593Smuzhiyun 0, 0, s5k5baf_test_pattern_menu);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun if (hdl->error) {
1684*4882a593Smuzhiyun v4l2_err(&state->sd, "error creating controls (%d)\n",
1685*4882a593Smuzhiyun hdl->error);
1686*4882a593Smuzhiyun ret = hdl->error;
1687*4882a593Smuzhiyun v4l2_ctrl_handler_free(hdl);
1688*4882a593Smuzhiyun return ret;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun state->sd.ctrl_handler = hdl;
1692*4882a593Smuzhiyun return 0;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun /*
1696*4882a593Smuzhiyun * V4L2 subdev internal operations
1697*4882a593Smuzhiyun */
s5k5baf_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1698*4882a593Smuzhiyun static int s5k5baf_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun mf = v4l2_subdev_get_try_format(sd, fh->pad, PAD_CIS);
1703*4882a593Smuzhiyun s5k5baf_try_cis_format(mf);
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun if (s5k5baf_is_cis_subdev(sd))
1706*4882a593Smuzhiyun return 0;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun mf = v4l2_subdev_get_try_format(sd, fh->pad, PAD_OUT);
1709*4882a593Smuzhiyun mf->colorspace = s5k5baf_formats[0].colorspace;
1710*4882a593Smuzhiyun mf->code = s5k5baf_formats[0].code;
1711*4882a593Smuzhiyun mf->width = s5k5baf_cis_rect.width;
1712*4882a593Smuzhiyun mf->height = s5k5baf_cis_rect.height;
1713*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun *v4l2_subdev_get_try_crop(sd, fh->pad, PAD_CIS) = s5k5baf_cis_rect;
1716*4882a593Smuzhiyun *v4l2_subdev_get_try_compose(sd, fh->pad, PAD_CIS) = s5k5baf_cis_rect;
1717*4882a593Smuzhiyun *v4l2_subdev_get_try_crop(sd, fh->pad, PAD_OUT) = s5k5baf_cis_rect;
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun return 0;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun
s5k5baf_check_fw_revision(struct s5k5baf * state)1722*4882a593Smuzhiyun static int s5k5baf_check_fw_revision(struct s5k5baf *state)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun u16 api_ver = 0, fw_rev = 0, s_id = 0;
1725*4882a593Smuzhiyun int ret;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun api_ver = s5k5baf_read(state, REG_FW_APIVER);
1728*4882a593Smuzhiyun fw_rev = s5k5baf_read(state, REG_FW_REVISION) & 0xff;
1729*4882a593Smuzhiyun s_id = s5k5baf_read(state, REG_FW_SENSOR_ID);
1730*4882a593Smuzhiyun ret = s5k5baf_clear_error(state);
1731*4882a593Smuzhiyun if (ret < 0)
1732*4882a593Smuzhiyun return ret;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun v4l2_info(&state->sd, "FW API=%#x, revision=%#x sensor_id=%#x\n",
1735*4882a593Smuzhiyun api_ver, fw_rev, s_id);
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun if (api_ver != S5K5BAF_FW_APIVER) {
1738*4882a593Smuzhiyun v4l2_err(&state->sd, "FW API version not supported\n");
1739*4882a593Smuzhiyun return -ENODEV;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun return 0;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
s5k5baf_registered(struct v4l2_subdev * sd)1745*4882a593Smuzhiyun static int s5k5baf_registered(struct v4l2_subdev *sd)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1748*4882a593Smuzhiyun int ret;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun ret = v4l2_device_register_subdev(sd->v4l2_dev, &state->cis_sd);
1751*4882a593Smuzhiyun if (ret < 0)
1752*4882a593Smuzhiyun v4l2_err(sd, "failed to register subdev %s\n",
1753*4882a593Smuzhiyun state->cis_sd.name);
1754*4882a593Smuzhiyun else
1755*4882a593Smuzhiyun ret = media_create_pad_link(&state->cis_sd.entity, PAD_CIS,
1756*4882a593Smuzhiyun &state->sd.entity, PAD_CIS,
1757*4882a593Smuzhiyun MEDIA_LNK_FL_IMMUTABLE |
1758*4882a593Smuzhiyun MEDIA_LNK_FL_ENABLED);
1759*4882a593Smuzhiyun return ret;
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
s5k5baf_unregistered(struct v4l2_subdev * sd)1762*4882a593Smuzhiyun static void s5k5baf_unregistered(struct v4l2_subdev *sd)
1763*4882a593Smuzhiyun {
1764*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
1765*4882a593Smuzhiyun v4l2_device_unregister_subdev(&state->cis_sd);
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun static const struct v4l2_subdev_ops s5k5baf_cis_subdev_ops = {
1769*4882a593Smuzhiyun .pad = &s5k5baf_cis_pad_ops,
1770*4882a593Smuzhiyun };
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops s5k5baf_cis_subdev_internal_ops = {
1773*4882a593Smuzhiyun .open = s5k5baf_open,
1774*4882a593Smuzhiyun };
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops s5k5baf_subdev_internal_ops = {
1777*4882a593Smuzhiyun .registered = s5k5baf_registered,
1778*4882a593Smuzhiyun .unregistered = s5k5baf_unregistered,
1779*4882a593Smuzhiyun .open = s5k5baf_open,
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops s5k5baf_core_ops = {
1783*4882a593Smuzhiyun .s_power = s5k5baf_set_power,
1784*4882a593Smuzhiyun .log_status = v4l2_ctrl_subdev_log_status,
1785*4882a593Smuzhiyun };
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun static const struct v4l2_subdev_ops s5k5baf_subdev_ops = {
1788*4882a593Smuzhiyun .core = &s5k5baf_core_ops,
1789*4882a593Smuzhiyun .pad = &s5k5baf_pad_ops,
1790*4882a593Smuzhiyun .video = &s5k5baf_video_ops,
1791*4882a593Smuzhiyun };
1792*4882a593Smuzhiyun
s5k5baf_configure_gpios(struct s5k5baf * state)1793*4882a593Smuzhiyun static int s5k5baf_configure_gpios(struct s5k5baf *state)
1794*4882a593Smuzhiyun {
1795*4882a593Smuzhiyun static const char * const name[] = { "S5K5BAF_STBY", "S5K5BAF_RST" };
1796*4882a593Smuzhiyun struct i2c_client *c = v4l2_get_subdevdata(&state->sd);
1797*4882a593Smuzhiyun struct s5k5baf_gpio *g = state->gpios;
1798*4882a593Smuzhiyun int ret, i;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun for (i = 0; i < NUM_GPIOS; ++i) {
1801*4882a593Smuzhiyun int flags = GPIOF_DIR_OUT;
1802*4882a593Smuzhiyun if (g[i].level)
1803*4882a593Smuzhiyun flags |= GPIOF_INIT_HIGH;
1804*4882a593Smuzhiyun ret = devm_gpio_request_one(&c->dev, g[i].gpio, flags, name[i]);
1805*4882a593Smuzhiyun if (ret < 0) {
1806*4882a593Smuzhiyun v4l2_err(c, "failed to request gpio %s\n", name[i]);
1807*4882a593Smuzhiyun return ret;
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun return 0;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun
s5k5baf_parse_gpios(struct s5k5baf_gpio * gpios,struct device * dev)1813*4882a593Smuzhiyun static int s5k5baf_parse_gpios(struct s5k5baf_gpio *gpios, struct device *dev)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun static const char * const names[] = {
1816*4882a593Smuzhiyun "stbyn-gpios",
1817*4882a593Smuzhiyun "rstn-gpios",
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1820*4882a593Smuzhiyun enum of_gpio_flags flags;
1821*4882a593Smuzhiyun int ret, i;
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun for (i = 0; i < NUM_GPIOS; ++i) {
1824*4882a593Smuzhiyun ret = of_get_named_gpio_flags(node, names[i], 0, &flags);
1825*4882a593Smuzhiyun if (ret < 0) {
1826*4882a593Smuzhiyun dev_err(dev, "no %s GPIO pin provided\n", names[i]);
1827*4882a593Smuzhiyun return ret;
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun gpios[i].gpio = ret;
1830*4882a593Smuzhiyun gpios[i].level = !(flags & OF_GPIO_ACTIVE_LOW);
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun return 0;
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun
s5k5baf_parse_device_node(struct s5k5baf * state,struct device * dev)1836*4882a593Smuzhiyun static int s5k5baf_parse_device_node(struct s5k5baf *state, struct device *dev)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1839*4882a593Smuzhiyun struct device_node *node_ep;
1840*4882a593Smuzhiyun struct v4l2_fwnode_endpoint ep = { .bus_type = 0 };
1841*4882a593Smuzhiyun int ret;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun if (!node) {
1844*4882a593Smuzhiyun dev_err(dev, "no device-tree node provided\n");
1845*4882a593Smuzhiyun return -EINVAL;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun ret = of_property_read_u32(node, "clock-frequency",
1849*4882a593Smuzhiyun &state->mclk_frequency);
1850*4882a593Smuzhiyun if (ret < 0) {
1851*4882a593Smuzhiyun state->mclk_frequency = S5K5BAF_DEFAULT_MCLK_FREQ;
1852*4882a593Smuzhiyun dev_info(dev, "using default %u Hz clock frequency\n",
1853*4882a593Smuzhiyun state->mclk_frequency);
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun ret = s5k5baf_parse_gpios(state->gpios, dev);
1857*4882a593Smuzhiyun if (ret < 0)
1858*4882a593Smuzhiyun return ret;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun node_ep = of_graph_get_next_endpoint(node, NULL);
1861*4882a593Smuzhiyun if (!node_ep) {
1862*4882a593Smuzhiyun dev_err(dev, "no endpoint defined at node %pOF\n", node);
1863*4882a593Smuzhiyun return -EINVAL;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(node_ep), &ep);
1867*4882a593Smuzhiyun of_node_put(node_ep);
1868*4882a593Smuzhiyun if (ret)
1869*4882a593Smuzhiyun return ret;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun state->bus_type = ep.bus_type;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun switch (state->bus_type) {
1874*4882a593Smuzhiyun case V4L2_MBUS_CSI2_DPHY:
1875*4882a593Smuzhiyun state->nlanes = ep.bus.mipi_csi2.num_data_lanes;
1876*4882a593Smuzhiyun break;
1877*4882a593Smuzhiyun case V4L2_MBUS_PARALLEL:
1878*4882a593Smuzhiyun break;
1879*4882a593Smuzhiyun default:
1880*4882a593Smuzhiyun dev_err(dev, "unsupported bus in endpoint defined at node %pOF\n",
1881*4882a593Smuzhiyun node);
1882*4882a593Smuzhiyun return -EINVAL;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun return 0;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
s5k5baf_configure_subdevs(struct s5k5baf * state,struct i2c_client * c)1888*4882a593Smuzhiyun static int s5k5baf_configure_subdevs(struct s5k5baf *state,
1889*4882a593Smuzhiyun struct i2c_client *c)
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun struct v4l2_subdev *sd;
1892*4882a593Smuzhiyun int ret;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun sd = &state->cis_sd;
1895*4882a593Smuzhiyun v4l2_subdev_init(sd, &s5k5baf_cis_subdev_ops);
1896*4882a593Smuzhiyun sd->owner = THIS_MODULE;
1897*4882a593Smuzhiyun v4l2_set_subdevdata(sd, state);
1898*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "S5K5BAF-CIS %d-%04x",
1899*4882a593Smuzhiyun i2c_adapter_id(c->adapter), c->addr);
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun sd->internal_ops = &s5k5baf_cis_subdev_internal_ops;
1902*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun state->cis_pad.flags = MEDIA_PAD_FL_SOURCE;
1905*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1906*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, NUM_CIS_PADS, &state->cis_pad);
1907*4882a593Smuzhiyun if (ret < 0)
1908*4882a593Smuzhiyun goto err;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun sd = &state->sd;
1911*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, c, &s5k5baf_subdev_ops);
1912*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "S5K5BAF-ISP %d-%04x",
1913*4882a593Smuzhiyun i2c_adapter_id(c->adapter), c->addr);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun sd->internal_ops = &s5k5baf_subdev_internal_ops;
1916*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun state->pads[PAD_CIS].flags = MEDIA_PAD_FL_SINK;
1919*4882a593Smuzhiyun state->pads[PAD_OUT].flags = MEDIA_PAD_FL_SOURCE;
1920*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_V4L2_SUBDEV_UNKNOWN;
1921*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, NUM_ISP_PADS, state->pads);
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun if (!ret)
1924*4882a593Smuzhiyun return 0;
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun media_entity_cleanup(&state->cis_sd.entity);
1927*4882a593Smuzhiyun err:
1928*4882a593Smuzhiyun dev_err(&c->dev, "cannot init media entity %s\n", sd->name);
1929*4882a593Smuzhiyun return ret;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun
s5k5baf_configure_regulators(struct s5k5baf * state)1932*4882a593Smuzhiyun static int s5k5baf_configure_regulators(struct s5k5baf *state)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun struct i2c_client *c = v4l2_get_subdevdata(&state->sd);
1935*4882a593Smuzhiyun int ret;
1936*4882a593Smuzhiyun int i;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun for (i = 0; i < S5K5BAF_NUM_SUPPLIES; i++)
1939*4882a593Smuzhiyun state->supplies[i].supply = s5k5baf_supply_names[i];
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun ret = devm_regulator_bulk_get(&c->dev, S5K5BAF_NUM_SUPPLIES,
1942*4882a593Smuzhiyun state->supplies);
1943*4882a593Smuzhiyun if (ret < 0)
1944*4882a593Smuzhiyun v4l2_err(c, "failed to get regulators\n");
1945*4882a593Smuzhiyun return ret;
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun
s5k5baf_probe(struct i2c_client * c)1948*4882a593Smuzhiyun static int s5k5baf_probe(struct i2c_client *c)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun struct s5k5baf *state;
1951*4882a593Smuzhiyun int ret;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun state = devm_kzalloc(&c->dev, sizeof(*state), GFP_KERNEL);
1954*4882a593Smuzhiyun if (!state)
1955*4882a593Smuzhiyun return -ENOMEM;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun mutex_init(&state->lock);
1958*4882a593Smuzhiyun state->crop_sink = s5k5baf_cis_rect;
1959*4882a593Smuzhiyun state->compose = s5k5baf_cis_rect;
1960*4882a593Smuzhiyun state->crop_source = s5k5baf_cis_rect;
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun ret = s5k5baf_parse_device_node(state, &c->dev);
1963*4882a593Smuzhiyun if (ret < 0)
1964*4882a593Smuzhiyun return ret;
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun ret = s5k5baf_configure_subdevs(state, c);
1967*4882a593Smuzhiyun if (ret < 0)
1968*4882a593Smuzhiyun return ret;
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun ret = s5k5baf_configure_gpios(state);
1971*4882a593Smuzhiyun if (ret < 0)
1972*4882a593Smuzhiyun goto err_me;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun ret = s5k5baf_configure_regulators(state);
1975*4882a593Smuzhiyun if (ret < 0)
1976*4882a593Smuzhiyun goto err_me;
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun state->clock = devm_clk_get(state->sd.dev, S5K5BAF_CLK_NAME);
1979*4882a593Smuzhiyun if (IS_ERR(state->clock)) {
1980*4882a593Smuzhiyun ret = -EPROBE_DEFER;
1981*4882a593Smuzhiyun goto err_me;
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun ret = s5k5baf_power_on(state);
1985*4882a593Smuzhiyun if (ret < 0) {
1986*4882a593Smuzhiyun ret = -EPROBE_DEFER;
1987*4882a593Smuzhiyun goto err_me;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun s5k5baf_hw_init(state);
1990*4882a593Smuzhiyun ret = s5k5baf_check_fw_revision(state);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun s5k5baf_power_off(state);
1993*4882a593Smuzhiyun if (ret < 0)
1994*4882a593Smuzhiyun goto err_me;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun ret = s5k5baf_initialize_ctrls(state);
1997*4882a593Smuzhiyun if (ret < 0)
1998*4882a593Smuzhiyun goto err_me;
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun ret = v4l2_async_register_subdev(&state->sd);
2001*4882a593Smuzhiyun if (ret < 0)
2002*4882a593Smuzhiyun goto err_ctrl;
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun return 0;
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun err_ctrl:
2007*4882a593Smuzhiyun v4l2_ctrl_handler_free(state->sd.ctrl_handler);
2008*4882a593Smuzhiyun err_me:
2009*4882a593Smuzhiyun media_entity_cleanup(&state->sd.entity);
2010*4882a593Smuzhiyun media_entity_cleanup(&state->cis_sd.entity);
2011*4882a593Smuzhiyun return ret;
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun
s5k5baf_remove(struct i2c_client * c)2014*4882a593Smuzhiyun static int s5k5baf_remove(struct i2c_client *c)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(c);
2017*4882a593Smuzhiyun struct s5k5baf *state = to_s5k5baf(sd);
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
2020*4882a593Smuzhiyun v4l2_ctrl_handler_free(sd->ctrl_handler);
2021*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun sd = &state->cis_sd;
2024*4882a593Smuzhiyun v4l2_device_unregister_subdev(sd);
2025*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun return 0;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun static const struct i2c_device_id s5k5baf_id[] = {
2031*4882a593Smuzhiyun { S5K5BAF_DRIVER_NAME, 0 },
2032*4882a593Smuzhiyun { },
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, s5k5baf_id);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun static const struct of_device_id s5k5baf_of_match[] = {
2037*4882a593Smuzhiyun { .compatible = "samsung,s5k5baf" },
2038*4882a593Smuzhiyun { }
2039*4882a593Smuzhiyun };
2040*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, s5k5baf_of_match);
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun static struct i2c_driver s5k5baf_i2c_driver = {
2043*4882a593Smuzhiyun .driver = {
2044*4882a593Smuzhiyun .of_match_table = s5k5baf_of_match,
2045*4882a593Smuzhiyun .name = S5K5BAF_DRIVER_NAME
2046*4882a593Smuzhiyun },
2047*4882a593Smuzhiyun .probe_new = s5k5baf_probe,
2048*4882a593Smuzhiyun .remove = s5k5baf_remove,
2049*4882a593Smuzhiyun .id_table = s5k5baf_id,
2050*4882a593Smuzhiyun };
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun module_i2c_driver(s5k5baf_i2c_driver);
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung S5K5BAF(X) UXGA camera driver");
2055*4882a593Smuzhiyun MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
2056*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2057