1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Samsung S5K4ECGX 1/4" 5Mp CMOS Image Sensor SoC
4*4882a593Smuzhiyun * with an Embedded Image Signal Processor.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2012, Linaro, Sangwook Lee <sangwook.lee@linaro.org>
7*4882a593Smuzhiyun * Copyright (C) 2012, Insignal Co,. Ltd, Homin Lee <suapapa@insignal.co.kr>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on s5k6aa and noon010pc30 driver
10*4882a593Smuzhiyun * Copyright (C) 2011, Samsung Electronics Co., Ltd.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/crc32.h>
15*4882a593Smuzhiyun #include <linux/ctype.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/firmware.h>
18*4882a593Smuzhiyun #include <linux/gpio.h>
19*4882a593Smuzhiyun #include <linux/i2c.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <asm/unaligned.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <media/media-entity.h>
26*4882a593Smuzhiyun #include <media/i2c/s5k4ecgx.h>
27*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
28*4882a593Smuzhiyun #include <media/v4l2-device.h>
29*4882a593Smuzhiyun #include <media/v4l2-mediabus.h>
30*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static int debug;
33*4882a593Smuzhiyun module_param(debug, int, 0644);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define S5K4ECGX_DRIVER_NAME "s5k4ecgx"
36*4882a593Smuzhiyun #define S5K4ECGX_FIRMWARE "s5k4ecgx.bin"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Firmware revision information */
39*4882a593Smuzhiyun #define REG_FW_REVISION 0x700001a6
40*4882a593Smuzhiyun #define REG_FW_VERSION 0x700001a4
41*4882a593Smuzhiyun #define S5K4ECGX_REVISION_1_1 0x11
42*4882a593Smuzhiyun #define S5K4ECGX_FW_VERSION 0x4ec0
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* General purpose parameters */
45*4882a593Smuzhiyun #define REG_USER_BRIGHTNESS 0x7000022c
46*4882a593Smuzhiyun #define REG_USER_CONTRAST 0x7000022e
47*4882a593Smuzhiyun #define REG_USER_SATURATION 0x70000230
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define REG_G_ENABLE_PREV 0x7000023e
50*4882a593Smuzhiyun #define REG_G_ENABLE_PREV_CHG 0x70000240
51*4882a593Smuzhiyun #define REG_G_NEW_CFG_SYNC 0x7000024a
52*4882a593Smuzhiyun #define REG_G_PREV_IN_WIDTH 0x70000250
53*4882a593Smuzhiyun #define REG_G_PREV_IN_HEIGHT 0x70000252
54*4882a593Smuzhiyun #define REG_G_PREV_IN_XOFFS 0x70000254
55*4882a593Smuzhiyun #define REG_G_PREV_IN_YOFFS 0x70000256
56*4882a593Smuzhiyun #define REG_G_CAP_IN_WIDTH 0x70000258
57*4882a593Smuzhiyun #define REG_G_CAP_IN_HEIGHT 0x7000025a
58*4882a593Smuzhiyun #define REG_G_CAP_IN_XOFFS 0x7000025c
59*4882a593Smuzhiyun #define REG_G_CAP_IN_YOFFS 0x7000025e
60*4882a593Smuzhiyun #define REG_G_INPUTS_CHANGE_REQ 0x70000262
61*4882a593Smuzhiyun #define REG_G_ACTIVE_PREV_CFG 0x70000266
62*4882a593Smuzhiyun #define REG_G_PREV_CFG_CHG 0x70000268
63*4882a593Smuzhiyun #define REG_G_PREV_OPEN_AFTER_CH 0x7000026a
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Preview context register sets. n = 0...4. */
66*4882a593Smuzhiyun #define PREG(n, x) ((n) * 0x30 + (x))
67*4882a593Smuzhiyun #define REG_P_OUT_WIDTH(n) PREG(n, 0x700002a6)
68*4882a593Smuzhiyun #define REG_P_OUT_HEIGHT(n) PREG(n, 0x700002a8)
69*4882a593Smuzhiyun #define REG_P_FMT(n) PREG(n, 0x700002aa)
70*4882a593Smuzhiyun #define REG_P_PVI_MASK(n) PREG(n, 0x700002b4)
71*4882a593Smuzhiyun #define REG_P_FR_TIME_TYPE(n) PREG(n, 0x700002be)
72*4882a593Smuzhiyun #define FR_TIME_DYNAMIC 0
73*4882a593Smuzhiyun #define FR_TIME_FIXED 1
74*4882a593Smuzhiyun #define FR_TIME_FIXED_ACCURATE 2
75*4882a593Smuzhiyun #define REG_P_FR_TIME_Q_TYPE(n) PREG(n, 0x700002c0)
76*4882a593Smuzhiyun #define FR_TIME_Q_DYNAMIC 0
77*4882a593Smuzhiyun #define FR_TIME_Q_BEST_FRRATE 1
78*4882a593Smuzhiyun #define FR_TIME_Q_BEST_QUALITY 2
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Frame period in 0.1 ms units */
81*4882a593Smuzhiyun #define REG_P_MAX_FR_TIME(n) PREG(n, 0x700002c2)
82*4882a593Smuzhiyun #define REG_P_MIN_FR_TIME(n) PREG(n, 0x700002c4)
83*4882a593Smuzhiyun #define US_TO_FR_TIME(__t) ((__t) / 100)
84*4882a593Smuzhiyun #define REG_P_PREV_MIRROR(n) PREG(n, 0x700002d0)
85*4882a593Smuzhiyun #define REG_P_CAP_MIRROR(n) PREG(n, 0x700002d2)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_WIDTH 0x70000494
88*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_HEIGHT 0x70000496
89*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_XOFFS 0x70000498
90*4882a593Smuzhiyun #define REG_G_PREVZOOM_IN_YOFFS 0x7000049a
91*4882a593Smuzhiyun #define REG_G_CAPZOOM_IN_WIDTH 0x7000049c
92*4882a593Smuzhiyun #define REG_G_CAPZOOM_IN_HEIGHT 0x7000049e
93*4882a593Smuzhiyun #define REG_G_CAPZOOM_IN_XOFFS 0x700004a0
94*4882a593Smuzhiyun #define REG_G_CAPZOOM_IN_YOFFS 0x700004a2
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* n = 0...4 */
97*4882a593Smuzhiyun #define REG_USER_SHARPNESS(n) (0x70000a28 + (n) * 0xb6)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Reduce sharpness range for user space API */
100*4882a593Smuzhiyun #define SHARPNESS_DIV 8208
101*4882a593Smuzhiyun #define TOK_TERM 0xffffffff
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * FIXME: This is copied from s5k6aa, because of no information
105*4882a593Smuzhiyun * in the S5K4ECGX datasheet.
106*4882a593Smuzhiyun * H/W register Interface (0xd0000000 - 0xd0000fff)
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun #define AHB_MSB_ADDR_PTR 0xfcfc
109*4882a593Smuzhiyun #define GEN_REG_OFFSH 0xd000
110*4882a593Smuzhiyun #define REG_CMDWR_ADDRH 0x0028
111*4882a593Smuzhiyun #define REG_CMDWR_ADDRL 0x002a
112*4882a593Smuzhiyun #define REG_CMDRD_ADDRH 0x002c
113*4882a593Smuzhiyun #define REG_CMDRD_ADDRL 0x002e
114*4882a593Smuzhiyun #define REG_CMDBUF0_ADDR 0x0f12
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun struct s5k4ecgx_frmsize {
117*4882a593Smuzhiyun struct v4l2_frmsize_discrete size;
118*4882a593Smuzhiyun /* Fixed sensor matrix crop rectangle */
119*4882a593Smuzhiyun struct v4l2_rect input_window;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct regval_list {
123*4882a593Smuzhiyun u32 addr;
124*4882a593Smuzhiyun u16 val;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * TODO: currently only preview is supported and snapshot (capture)
129*4882a593Smuzhiyun * is not implemented yet
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun static const struct s5k4ecgx_frmsize s5k4ecgx_prev_sizes[] = {
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun .size = { 176, 144 },
134*4882a593Smuzhiyun .input_window = { 0x00, 0x00, 0x928, 0x780 },
135*4882a593Smuzhiyun }, {
136*4882a593Smuzhiyun .size = { 352, 288 },
137*4882a593Smuzhiyun .input_window = { 0x00, 0x00, 0x928, 0x780 },
138*4882a593Smuzhiyun }, {
139*4882a593Smuzhiyun .size = { 640, 480 },
140*4882a593Smuzhiyun .input_window = { 0x00, 0x00, 0xa00, 0x780 },
141*4882a593Smuzhiyun }, {
142*4882a593Smuzhiyun .size = { 720, 480 },
143*4882a593Smuzhiyun .input_window = { 0x00, 0x00, 0xa00, 0x6a8 },
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define S5K4ECGX_NUM_PREV ARRAY_SIZE(s5k4ecgx_prev_sizes)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun struct s5k4ecgx_pixfmt {
150*4882a593Smuzhiyun u32 code;
151*4882a593Smuzhiyun u32 colorspace;
152*4882a593Smuzhiyun /* REG_TC_PCFG_Format register value */
153*4882a593Smuzhiyun u16 reg_p_format;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* By default value, output from sensor will be YUV422 0-255 */
157*4882a593Smuzhiyun static const struct s5k4ecgx_pixfmt s5k4ecgx_formats[] = {
158*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_2X8, V4L2_COLORSPACE_JPEG, 5 },
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const char * const s5k4ecgx_supply_names[] = {
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * Usually 2.8V is used for analog power (vdda)
164*4882a593Smuzhiyun * and digital IO (vddio, vdddcore)
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun "vdda",
167*4882a593Smuzhiyun "vddio",
168*4882a593Smuzhiyun "vddcore",
169*4882a593Smuzhiyun "vddreg", /* The internal s5k4ecgx regulator's supply (1.8V) */
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define S5K4ECGX_NUM_SUPPLIES ARRAY_SIZE(s5k4ecgx_supply_names)
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun enum s5k4ecgx_gpio_id {
175*4882a593Smuzhiyun STBY,
176*4882a593Smuzhiyun RSET,
177*4882a593Smuzhiyun GPIO_NUM,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct s5k4ecgx {
181*4882a593Smuzhiyun struct v4l2_subdev sd;
182*4882a593Smuzhiyun struct media_pad pad;
183*4882a593Smuzhiyun struct v4l2_ctrl_handler handler;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun struct s5k4ecgx_platform_data *pdata;
186*4882a593Smuzhiyun const struct s5k4ecgx_pixfmt *curr_pixfmt;
187*4882a593Smuzhiyun const struct s5k4ecgx_frmsize *curr_frmsize;
188*4882a593Smuzhiyun struct mutex lock;
189*4882a593Smuzhiyun u8 streaming;
190*4882a593Smuzhiyun u8 set_params;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun struct regulator_bulk_data supplies[S5K4ECGX_NUM_SUPPLIES];
193*4882a593Smuzhiyun struct s5k4ecgx_gpio gpio[GPIO_NUM];
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
to_s5k4ecgx(struct v4l2_subdev * sd)196*4882a593Smuzhiyun static inline struct s5k4ecgx *to_s5k4ecgx(struct v4l2_subdev *sd)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun return container_of(sd, struct s5k4ecgx, sd);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
s5k4ecgx_i2c_read(struct i2c_client * client,u16 addr,u16 * val)201*4882a593Smuzhiyun static int s5k4ecgx_i2c_read(struct i2c_client *client, u16 addr, u16 *val)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun u8 wbuf[2] = { addr >> 8, addr & 0xff };
204*4882a593Smuzhiyun struct i2c_msg msg[2];
205*4882a593Smuzhiyun u8 rbuf[2];
206*4882a593Smuzhiyun int ret;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun msg[0].addr = client->addr;
209*4882a593Smuzhiyun msg[0].flags = 0;
210*4882a593Smuzhiyun msg[0].len = 2;
211*4882a593Smuzhiyun msg[0].buf = wbuf;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun msg[1].addr = client->addr;
214*4882a593Smuzhiyun msg[1].flags = I2C_M_RD;
215*4882a593Smuzhiyun msg[1].len = 2;
216*4882a593Smuzhiyun msg[1].buf = rbuf;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msg, 2);
219*4882a593Smuzhiyun *val = be16_to_cpu(*((__be16 *)rbuf));
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun v4l2_dbg(4, debug, client, "i2c_read: 0x%04X : 0x%04x\n", addr, *val);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return ret == 2 ? 0 : ret;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
s5k4ecgx_i2c_write(struct i2c_client * client,u16 addr,u16 val)226*4882a593Smuzhiyun static int s5k4ecgx_i2c_write(struct i2c_client *client, u16 addr, u16 val)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun u8 buf[4] = { addr >> 8, addr & 0xff, val >> 8, val & 0xff };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun int ret = i2c_master_send(client, buf, 4);
231*4882a593Smuzhiyun v4l2_dbg(4, debug, client, "i2c_write: 0x%04x : 0x%04x\n", addr, val);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return ret == 4 ? 0 : ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
s5k4ecgx_write(struct i2c_client * client,u32 addr,u16 val)236*4882a593Smuzhiyun static int s5k4ecgx_write(struct i2c_client *client, u32 addr, u16 val)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun u16 high = addr >> 16, low = addr & 0xffff;
239*4882a593Smuzhiyun int ret;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun v4l2_dbg(3, debug, client, "write: 0x%08x : 0x%04x\n", addr, val);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun ret = s5k4ecgx_i2c_write(client, REG_CMDWR_ADDRH, high);
244*4882a593Smuzhiyun if (!ret)
245*4882a593Smuzhiyun ret = s5k4ecgx_i2c_write(client, REG_CMDWR_ADDRL, low);
246*4882a593Smuzhiyun if (!ret)
247*4882a593Smuzhiyun ret = s5k4ecgx_i2c_write(client, REG_CMDBUF0_ADDR, val);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return ret;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
s5k4ecgx_read(struct i2c_client * client,u32 addr,u16 * val)252*4882a593Smuzhiyun static int s5k4ecgx_read(struct i2c_client *client, u32 addr, u16 *val)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun u16 high = addr >> 16, low = addr & 0xffff;
255*4882a593Smuzhiyun int ret;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ret = s5k4ecgx_i2c_write(client, REG_CMDRD_ADDRH, high);
258*4882a593Smuzhiyun if (!ret)
259*4882a593Smuzhiyun ret = s5k4ecgx_i2c_write(client, REG_CMDRD_ADDRL, low);
260*4882a593Smuzhiyun if (!ret)
261*4882a593Smuzhiyun ret = s5k4ecgx_i2c_read(client, REG_CMDBUF0_ADDR, val);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return ret;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
s5k4ecgx_read_fw_ver(struct v4l2_subdev * sd)266*4882a593Smuzhiyun static int s5k4ecgx_read_fw_ver(struct v4l2_subdev *sd)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
269*4882a593Smuzhiyun u16 hw_rev, fw_ver = 0;
270*4882a593Smuzhiyun int ret;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ret = s5k4ecgx_read(client, REG_FW_VERSION, &fw_ver);
273*4882a593Smuzhiyun if (ret < 0 || fw_ver != S5K4ECGX_FW_VERSION) {
274*4882a593Smuzhiyun v4l2_err(sd, "FW version check failed!\n");
275*4882a593Smuzhiyun return -ENODEV;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun ret = s5k4ecgx_read(client, REG_FW_REVISION, &hw_rev);
279*4882a593Smuzhiyun if (ret < 0)
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun v4l2_info(sd, "chip found FW ver: 0x%x, HW rev: 0x%x\n",
283*4882a593Smuzhiyun fw_ver, hw_rev);
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
s5k4ecgx_set_ahb_address(struct v4l2_subdev * sd)287*4882a593Smuzhiyun static int s5k4ecgx_set_ahb_address(struct v4l2_subdev *sd)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
290*4882a593Smuzhiyun int ret;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Set APB peripherals start address */
293*4882a593Smuzhiyun ret = s5k4ecgx_i2c_write(client, AHB_MSB_ADDR_PTR, GEN_REG_OFFSH);
294*4882a593Smuzhiyun if (ret < 0)
295*4882a593Smuzhiyun return ret;
296*4882a593Smuzhiyun /*
297*4882a593Smuzhiyun * FIXME: This is copied from s5k6aa, because of no information
298*4882a593Smuzhiyun * in s5k4ecgx's datasheet.
299*4882a593Smuzhiyun * sw_reset is activated to put device into idle status
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun ret = s5k4ecgx_i2c_write(client, 0x0010, 0x0001);
302*4882a593Smuzhiyun if (ret < 0)
303*4882a593Smuzhiyun return ret;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun ret = s5k4ecgx_i2c_write(client, 0x1030, 0x0000);
306*4882a593Smuzhiyun if (ret < 0)
307*4882a593Smuzhiyun return ret;
308*4882a593Smuzhiyun /* Halt ARM CPU */
309*4882a593Smuzhiyun return s5k4ecgx_i2c_write(client, 0x0014, 0x0001);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun #define FW_CRC_SIZE 4
313*4882a593Smuzhiyun /* Register address, value are 4, 2 bytes */
314*4882a593Smuzhiyun #define FW_RECORD_SIZE 6
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun * The firmware has following format:
317*4882a593Smuzhiyun * < total number of records (4 bytes + 2 bytes padding) N >,
318*4882a593Smuzhiyun * < record 0 >, ..., < record N - 1 >, < CRC32-CCITT (4-bytes) >,
319*4882a593Smuzhiyun * where "record" is a 4-byte register address followed by 2-byte
320*4882a593Smuzhiyun * register value (little endian).
321*4882a593Smuzhiyun * The firmware generator can be found in following git repository:
322*4882a593Smuzhiyun * git://git.linaro.org/people/sangwook/fimc-v4l2-app.git
323*4882a593Smuzhiyun */
s5k4ecgx_load_firmware(struct v4l2_subdev * sd)324*4882a593Smuzhiyun static int s5k4ecgx_load_firmware(struct v4l2_subdev *sd)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
327*4882a593Smuzhiyun const struct firmware *fw;
328*4882a593Smuzhiyun const u8 *ptr;
329*4882a593Smuzhiyun int err, i, regs_num;
330*4882a593Smuzhiyun u32 addr, crc, crc_file, addr_inc = 0;
331*4882a593Smuzhiyun u16 val;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun err = request_firmware(&fw, S5K4ECGX_FIRMWARE, sd->v4l2_dev->dev);
334*4882a593Smuzhiyun if (err) {
335*4882a593Smuzhiyun v4l2_err(sd, "Failed to read firmware %s\n", S5K4ECGX_FIRMWARE);
336*4882a593Smuzhiyun return err;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun regs_num = get_unaligned_le32(fw->data);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun v4l2_dbg(3, debug, sd, "FW: %s size %zu register sets %d\n",
341*4882a593Smuzhiyun S5K4ECGX_FIRMWARE, fw->size, regs_num);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun regs_num++; /* Add header */
344*4882a593Smuzhiyun if (fw->size != regs_num * FW_RECORD_SIZE + FW_CRC_SIZE) {
345*4882a593Smuzhiyun err = -EINVAL;
346*4882a593Smuzhiyun goto fw_out;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun crc_file = get_unaligned_le32(fw->data + regs_num * FW_RECORD_SIZE);
349*4882a593Smuzhiyun crc = crc32_le(~0, fw->data, regs_num * FW_RECORD_SIZE);
350*4882a593Smuzhiyun if (crc != crc_file) {
351*4882a593Smuzhiyun v4l2_err(sd, "FW: invalid crc (%#x:%#x)\n", crc, crc_file);
352*4882a593Smuzhiyun err = -EINVAL;
353*4882a593Smuzhiyun goto fw_out;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun ptr = fw->data + FW_RECORD_SIZE;
356*4882a593Smuzhiyun for (i = 1; i < regs_num; i++) {
357*4882a593Smuzhiyun addr = get_unaligned_le32(ptr);
358*4882a593Smuzhiyun ptr += sizeof(u32);
359*4882a593Smuzhiyun val = get_unaligned_le16(ptr);
360*4882a593Smuzhiyun ptr += sizeof(u16);
361*4882a593Smuzhiyun if (addr - addr_inc != 2)
362*4882a593Smuzhiyun err = s5k4ecgx_write(client, addr, val);
363*4882a593Smuzhiyun else
364*4882a593Smuzhiyun err = s5k4ecgx_i2c_write(client, REG_CMDBUF0_ADDR, val);
365*4882a593Smuzhiyun if (err)
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun addr_inc = addr;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun fw_out:
370*4882a593Smuzhiyun release_firmware(fw);
371*4882a593Smuzhiyun return err;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Set preview and capture input window */
s5k4ecgx_set_input_window(struct i2c_client * c,const struct v4l2_rect * r)375*4882a593Smuzhiyun static int s5k4ecgx_set_input_window(struct i2c_client *c,
376*4882a593Smuzhiyun const struct v4l2_rect *r)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun int ret;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_PREV_IN_WIDTH, r->width);
381*4882a593Smuzhiyun if (!ret)
382*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_PREV_IN_HEIGHT, r->height);
383*4882a593Smuzhiyun if (!ret)
384*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_PREV_IN_XOFFS, r->left);
385*4882a593Smuzhiyun if (!ret)
386*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_PREV_IN_YOFFS, r->top);
387*4882a593Smuzhiyun if (!ret)
388*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_CAP_IN_WIDTH, r->width);
389*4882a593Smuzhiyun if (!ret)
390*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_CAP_IN_HEIGHT, r->height);
391*4882a593Smuzhiyun if (!ret)
392*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_CAP_IN_XOFFS, r->left);
393*4882a593Smuzhiyun if (!ret)
394*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_CAP_IN_YOFFS, r->top);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return ret;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Set preview and capture zoom input window */
s5k4ecgx_set_zoom_window(struct i2c_client * c,const struct v4l2_rect * r)400*4882a593Smuzhiyun static int s5k4ecgx_set_zoom_window(struct i2c_client *c,
401*4882a593Smuzhiyun const struct v4l2_rect *r)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun int ret;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_PREVZOOM_IN_WIDTH, r->width);
406*4882a593Smuzhiyun if (!ret)
407*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_PREVZOOM_IN_HEIGHT, r->height);
408*4882a593Smuzhiyun if (!ret)
409*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_PREVZOOM_IN_XOFFS, r->left);
410*4882a593Smuzhiyun if (!ret)
411*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_PREVZOOM_IN_YOFFS, r->top);
412*4882a593Smuzhiyun if (!ret)
413*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_CAPZOOM_IN_WIDTH, r->width);
414*4882a593Smuzhiyun if (!ret)
415*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_CAPZOOM_IN_HEIGHT, r->height);
416*4882a593Smuzhiyun if (!ret)
417*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_CAPZOOM_IN_XOFFS, r->left);
418*4882a593Smuzhiyun if (!ret)
419*4882a593Smuzhiyun ret = s5k4ecgx_write(c, REG_G_CAPZOOM_IN_YOFFS, r->top);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun return ret;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
s5k4ecgx_set_output_framefmt(struct s5k4ecgx * priv)424*4882a593Smuzhiyun static int s5k4ecgx_set_output_framefmt(struct s5k4ecgx *priv)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&priv->sd);
427*4882a593Smuzhiyun int ret;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_OUT_WIDTH(0),
430*4882a593Smuzhiyun priv->curr_frmsize->size.width);
431*4882a593Smuzhiyun if (!ret)
432*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_OUT_HEIGHT(0),
433*4882a593Smuzhiyun priv->curr_frmsize->size.height);
434*4882a593Smuzhiyun if (!ret)
435*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_FMT(0),
436*4882a593Smuzhiyun priv->curr_pixfmt->reg_p_format);
437*4882a593Smuzhiyun return ret;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
s5k4ecgx_init_sensor(struct v4l2_subdev * sd)440*4882a593Smuzhiyun static int s5k4ecgx_init_sensor(struct v4l2_subdev *sd)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun int ret;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun ret = s5k4ecgx_set_ahb_address(sd);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* The delay is from manufacturer's settings */
447*4882a593Smuzhiyun msleep(100);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (!ret)
450*4882a593Smuzhiyun ret = s5k4ecgx_load_firmware(sd);
451*4882a593Smuzhiyun if (ret)
452*4882a593Smuzhiyun v4l2_err(sd, "Failed to write initial settings\n");
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun return ret;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
s5k4ecgx_gpio_set_value(struct s5k4ecgx * priv,int id,u32 val)457*4882a593Smuzhiyun static int s5k4ecgx_gpio_set_value(struct s5k4ecgx *priv, int id, u32 val)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun if (!gpio_is_valid(priv->gpio[id].gpio))
460*4882a593Smuzhiyun return 0;
461*4882a593Smuzhiyun gpio_set_value(priv->gpio[id].gpio, val);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun return 1;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
__s5k4ecgx_power_on(struct s5k4ecgx * priv)466*4882a593Smuzhiyun static int __s5k4ecgx_power_on(struct s5k4ecgx *priv)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun int ret;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ret = regulator_bulk_enable(S5K4ECGX_NUM_SUPPLIES, priv->supplies);
471*4882a593Smuzhiyun if (ret)
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun usleep_range(30, 50);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* The polarity of STBY is controlled by TSP */
476*4882a593Smuzhiyun if (s5k4ecgx_gpio_set_value(priv, STBY, priv->gpio[STBY].level))
477*4882a593Smuzhiyun usleep_range(30, 50);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (s5k4ecgx_gpio_set_value(priv, RSET, priv->gpio[RSET].level))
480*4882a593Smuzhiyun usleep_range(30, 50);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
__s5k4ecgx_power_off(struct s5k4ecgx * priv)485*4882a593Smuzhiyun static int __s5k4ecgx_power_off(struct s5k4ecgx *priv)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun if (s5k4ecgx_gpio_set_value(priv, RSET, !priv->gpio[RSET].level))
488*4882a593Smuzhiyun usleep_range(30, 50);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (s5k4ecgx_gpio_set_value(priv, STBY, !priv->gpio[STBY].level))
491*4882a593Smuzhiyun usleep_range(30, 50);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun priv->streaming = 0;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return regulator_bulk_disable(S5K4ECGX_NUM_SUPPLIES, priv->supplies);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Find nearest matching image pixel size. */
s5k4ecgx_try_frame_size(struct v4l2_mbus_framefmt * mf,const struct s5k4ecgx_frmsize ** size)499*4882a593Smuzhiyun static int s5k4ecgx_try_frame_size(struct v4l2_mbus_framefmt *mf,
500*4882a593Smuzhiyun const struct s5k4ecgx_frmsize **size)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun unsigned int min_err = ~0;
503*4882a593Smuzhiyun int i = ARRAY_SIZE(s5k4ecgx_prev_sizes);
504*4882a593Smuzhiyun const struct s5k4ecgx_frmsize *fsize = &s5k4ecgx_prev_sizes[0],
505*4882a593Smuzhiyun *match = NULL;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun while (i--) {
508*4882a593Smuzhiyun int err = abs(fsize->size.width - mf->width)
509*4882a593Smuzhiyun + abs(fsize->size.height - mf->height);
510*4882a593Smuzhiyun if (err < min_err) {
511*4882a593Smuzhiyun min_err = err;
512*4882a593Smuzhiyun match = fsize;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun fsize++;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun if (match) {
517*4882a593Smuzhiyun mf->width = match->size.width;
518*4882a593Smuzhiyun mf->height = match->size.height;
519*4882a593Smuzhiyun if (size)
520*4882a593Smuzhiyun *size = match;
521*4882a593Smuzhiyun return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return -EINVAL;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
s5k4ecgx_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)527*4882a593Smuzhiyun static int s5k4ecgx_enum_mbus_code(struct v4l2_subdev *sd,
528*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
529*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(s5k4ecgx_formats))
532*4882a593Smuzhiyun return -EINVAL;
533*4882a593Smuzhiyun code->code = s5k4ecgx_formats[code->index].code;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return 0;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
s5k4ecgx_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)538*4882a593Smuzhiyun static int s5k4ecgx_get_fmt(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
539*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct s5k4ecgx *priv = to_s5k4ecgx(sd);
542*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
545*4882a593Smuzhiyun if (cfg) {
546*4882a593Smuzhiyun mf = v4l2_subdev_get_try_format(sd, cfg, 0);
547*4882a593Smuzhiyun fmt->format = *mf;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun mf = &fmt->format;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun mutex_lock(&priv->lock);
555*4882a593Smuzhiyun mf->width = priv->curr_frmsize->size.width;
556*4882a593Smuzhiyun mf->height = priv->curr_frmsize->size.height;
557*4882a593Smuzhiyun mf->code = priv->curr_pixfmt->code;
558*4882a593Smuzhiyun mf->colorspace = priv->curr_pixfmt->colorspace;
559*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
560*4882a593Smuzhiyun mutex_unlock(&priv->lock);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun return 0;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
s5k4ecgx_try_fmt(struct v4l2_subdev * sd,struct v4l2_mbus_framefmt * mf)565*4882a593Smuzhiyun static const struct s5k4ecgx_pixfmt *s5k4ecgx_try_fmt(struct v4l2_subdev *sd,
566*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun int i = ARRAY_SIZE(s5k4ecgx_formats);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun while (--i)
571*4882a593Smuzhiyun if (mf->code == s5k4ecgx_formats[i].code)
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun mf->code = s5k4ecgx_formats[i].code;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return &s5k4ecgx_formats[i];
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
s5k4ecgx_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)578*4882a593Smuzhiyun static int s5k4ecgx_set_fmt(struct v4l2_subdev *sd, struct v4l2_subdev_pad_config *cfg,
579*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct s5k4ecgx *priv = to_s5k4ecgx(sd);
582*4882a593Smuzhiyun const struct s5k4ecgx_frmsize *fsize = NULL;
583*4882a593Smuzhiyun const struct s5k4ecgx_pixfmt *pf;
584*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf;
585*4882a593Smuzhiyun int ret = 0;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun pf = s5k4ecgx_try_fmt(sd, &fmt->format);
588*4882a593Smuzhiyun s5k4ecgx_try_frame_size(&fmt->format, &fsize);
589*4882a593Smuzhiyun fmt->format.colorspace = V4L2_COLORSPACE_JPEG;
590*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
593*4882a593Smuzhiyun if (cfg) {
594*4882a593Smuzhiyun mf = v4l2_subdev_get_try_format(sd, cfg, 0);
595*4882a593Smuzhiyun *mf = fmt->format;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun mutex_lock(&priv->lock);
601*4882a593Smuzhiyun if (!priv->streaming) {
602*4882a593Smuzhiyun priv->curr_frmsize = fsize;
603*4882a593Smuzhiyun priv->curr_pixfmt = pf;
604*4882a593Smuzhiyun priv->set_params = 1;
605*4882a593Smuzhiyun } else {
606*4882a593Smuzhiyun ret = -EBUSY;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun mutex_unlock(&priv->lock);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return ret;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops s5k4ecgx_pad_ops = {
614*4882a593Smuzhiyun .enum_mbus_code = s5k4ecgx_enum_mbus_code,
615*4882a593Smuzhiyun .get_fmt = s5k4ecgx_get_fmt,
616*4882a593Smuzhiyun .set_fmt = s5k4ecgx_set_fmt,
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun * V4L2 subdev controls
621*4882a593Smuzhiyun */
s5k4ecgx_s_ctrl(struct v4l2_ctrl * ctrl)622*4882a593Smuzhiyun static int s5k4ecgx_s_ctrl(struct v4l2_ctrl *ctrl)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct v4l2_subdev *sd = &container_of(ctrl->handler, struct s5k4ecgx,
625*4882a593Smuzhiyun handler)->sd;
626*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
627*4882a593Smuzhiyun struct s5k4ecgx *priv = to_s5k4ecgx(sd);
628*4882a593Smuzhiyun unsigned int i;
629*4882a593Smuzhiyun int err = 0;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "ctrl: 0x%x, value: %d\n", ctrl->id, ctrl->val);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun mutex_lock(&priv->lock);
634*4882a593Smuzhiyun switch (ctrl->id) {
635*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
636*4882a593Smuzhiyun err = s5k4ecgx_write(client, REG_USER_CONTRAST, ctrl->val);
637*4882a593Smuzhiyun break;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun case V4L2_CID_SATURATION:
640*4882a593Smuzhiyun err = s5k4ecgx_write(client, REG_USER_SATURATION, ctrl->val);
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun case V4L2_CID_SHARPNESS:
644*4882a593Smuzhiyun /* TODO: Revisit, is this setting for all presets ? */
645*4882a593Smuzhiyun for (i = 0; i < 4 && !err; i++)
646*4882a593Smuzhiyun err = s5k4ecgx_write(client, REG_USER_SHARPNESS(i),
647*4882a593Smuzhiyun ctrl->val * SHARPNESS_DIV);
648*4882a593Smuzhiyun break;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
651*4882a593Smuzhiyun err = s5k4ecgx_write(client, REG_USER_BRIGHTNESS, ctrl->val);
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun mutex_unlock(&priv->lock);
655*4882a593Smuzhiyun if (err < 0)
656*4882a593Smuzhiyun v4l2_err(sd, "Failed to write s_ctrl err %d\n", err);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return err;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun static const struct v4l2_ctrl_ops s5k4ecgx_ctrl_ops = {
662*4882a593Smuzhiyun .s_ctrl = s5k4ecgx_s_ctrl,
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun * Reading s5k4ecgx version information
667*4882a593Smuzhiyun */
s5k4ecgx_registered(struct v4l2_subdev * sd)668*4882a593Smuzhiyun static int s5k4ecgx_registered(struct v4l2_subdev *sd)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun int ret;
671*4882a593Smuzhiyun struct s5k4ecgx *priv = to_s5k4ecgx(sd);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun mutex_lock(&priv->lock);
674*4882a593Smuzhiyun ret = __s5k4ecgx_power_on(priv);
675*4882a593Smuzhiyun if (!ret) {
676*4882a593Smuzhiyun ret = s5k4ecgx_read_fw_ver(sd);
677*4882a593Smuzhiyun __s5k4ecgx_power_off(priv);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun mutex_unlock(&priv->lock);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun return ret;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /*
685*4882a593Smuzhiyun * V4L2 subdev internal operations
686*4882a593Smuzhiyun */
s5k4ecgx_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)687*4882a593Smuzhiyun static int s5k4ecgx_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf = v4l2_subdev_get_try_format(sd, fh->pad, 0);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun mf->width = s5k4ecgx_prev_sizes[0].size.width;
692*4882a593Smuzhiyun mf->height = s5k4ecgx_prev_sizes[0].size.height;
693*4882a593Smuzhiyun mf->code = s5k4ecgx_formats[0].code;
694*4882a593Smuzhiyun mf->colorspace = V4L2_COLORSPACE_JPEG;
695*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun return 0;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops s5k4ecgx_subdev_internal_ops = {
701*4882a593Smuzhiyun .registered = s5k4ecgx_registered,
702*4882a593Smuzhiyun .open = s5k4ecgx_open,
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun
s5k4ecgx_s_power(struct v4l2_subdev * sd,int on)705*4882a593Smuzhiyun static int s5k4ecgx_s_power(struct v4l2_subdev *sd, int on)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun struct s5k4ecgx *priv = to_s5k4ecgx(sd);
708*4882a593Smuzhiyun int ret;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "Switching %s\n", on ? "on" : "off");
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun if (on) {
713*4882a593Smuzhiyun ret = __s5k4ecgx_power_on(priv);
714*4882a593Smuzhiyun if (ret < 0)
715*4882a593Smuzhiyun return ret;
716*4882a593Smuzhiyun /* Time to stabilize sensor */
717*4882a593Smuzhiyun msleep(100);
718*4882a593Smuzhiyun ret = s5k4ecgx_init_sensor(sd);
719*4882a593Smuzhiyun if (ret < 0)
720*4882a593Smuzhiyun __s5k4ecgx_power_off(priv);
721*4882a593Smuzhiyun else
722*4882a593Smuzhiyun priv->set_params = 1;
723*4882a593Smuzhiyun } else {
724*4882a593Smuzhiyun ret = __s5k4ecgx_power_off(priv);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return ret;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
s5k4ecgx_log_status(struct v4l2_subdev * sd)730*4882a593Smuzhiyun static int s5k4ecgx_log_status(struct v4l2_subdev *sd)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun v4l2_ctrl_handler_log_status(sd->ctrl_handler, sd->name);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun return 0;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops s5k4ecgx_core_ops = {
738*4882a593Smuzhiyun .s_power = s5k4ecgx_s_power,
739*4882a593Smuzhiyun .log_status = s5k4ecgx_log_status,
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun
__s5k4ecgx_s_params(struct s5k4ecgx * priv)742*4882a593Smuzhiyun static int __s5k4ecgx_s_params(struct s5k4ecgx *priv)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&priv->sd);
745*4882a593Smuzhiyun const struct v4l2_rect *crop_rect = &priv->curr_frmsize->input_window;
746*4882a593Smuzhiyun int ret;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun ret = s5k4ecgx_set_input_window(client, crop_rect);
749*4882a593Smuzhiyun if (!ret)
750*4882a593Smuzhiyun ret = s5k4ecgx_set_zoom_window(client, crop_rect);
751*4882a593Smuzhiyun if (!ret)
752*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_G_INPUTS_CHANGE_REQ, 1);
753*4882a593Smuzhiyun if (!ret)
754*4882a593Smuzhiyun ret = s5k4ecgx_write(client, 0x70000a1e, 0x28);
755*4882a593Smuzhiyun if (!ret)
756*4882a593Smuzhiyun ret = s5k4ecgx_write(client, 0x70000ad4, 0x3c);
757*4882a593Smuzhiyun if (!ret)
758*4882a593Smuzhiyun ret = s5k4ecgx_set_output_framefmt(priv);
759*4882a593Smuzhiyun if (!ret)
760*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_PVI_MASK(0), 0x52);
761*4882a593Smuzhiyun if (!ret)
762*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_FR_TIME_TYPE(0),
763*4882a593Smuzhiyun FR_TIME_DYNAMIC);
764*4882a593Smuzhiyun if (!ret)
765*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_FR_TIME_Q_TYPE(0),
766*4882a593Smuzhiyun FR_TIME_Q_BEST_FRRATE);
767*4882a593Smuzhiyun if (!ret)
768*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_MIN_FR_TIME(0),
769*4882a593Smuzhiyun US_TO_FR_TIME(33300));
770*4882a593Smuzhiyun if (!ret)
771*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_MAX_FR_TIME(0),
772*4882a593Smuzhiyun US_TO_FR_TIME(66600));
773*4882a593Smuzhiyun if (!ret)
774*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_PREV_MIRROR(0), 0);
775*4882a593Smuzhiyun if (!ret)
776*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_P_CAP_MIRROR(0), 0);
777*4882a593Smuzhiyun if (!ret)
778*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_G_ACTIVE_PREV_CFG, 0);
779*4882a593Smuzhiyun if (!ret)
780*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_G_PREV_OPEN_AFTER_CH, 1);
781*4882a593Smuzhiyun if (!ret)
782*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_G_NEW_CFG_SYNC, 1);
783*4882a593Smuzhiyun if (!ret)
784*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_G_PREV_CFG_CHG, 1);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun return ret;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
__s5k4ecgx_s_stream(struct s5k4ecgx * priv,int on)789*4882a593Smuzhiyun static int __s5k4ecgx_s_stream(struct s5k4ecgx *priv, int on)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&priv->sd);
792*4882a593Smuzhiyun int ret;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (on && priv->set_params) {
795*4882a593Smuzhiyun ret = __s5k4ecgx_s_params(priv);
796*4882a593Smuzhiyun if (ret < 0)
797*4882a593Smuzhiyun return ret;
798*4882a593Smuzhiyun priv->set_params = 0;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun /*
801*4882a593Smuzhiyun * This enables/disables preview stream only. Capture requests
802*4882a593Smuzhiyun * are not supported yet.
803*4882a593Smuzhiyun */
804*4882a593Smuzhiyun ret = s5k4ecgx_write(client, REG_G_ENABLE_PREV, on);
805*4882a593Smuzhiyun if (ret < 0)
806*4882a593Smuzhiyun return ret;
807*4882a593Smuzhiyun return s5k4ecgx_write(client, REG_G_ENABLE_PREV_CHG, 1);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
s5k4ecgx_s_stream(struct v4l2_subdev * sd,int on)810*4882a593Smuzhiyun static int s5k4ecgx_s_stream(struct v4l2_subdev *sd, int on)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct s5k4ecgx *priv = to_s5k4ecgx(sd);
813*4882a593Smuzhiyun int ret = 0;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "Turn streaming %s\n", on ? "on" : "off");
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun mutex_lock(&priv->lock);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun if (priv->streaming == !on) {
820*4882a593Smuzhiyun ret = __s5k4ecgx_s_stream(priv, on);
821*4882a593Smuzhiyun if (!ret)
822*4882a593Smuzhiyun priv->streaming = on & 1;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun mutex_unlock(&priv->lock);
826*4882a593Smuzhiyun return ret;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops s5k4ecgx_video_ops = {
830*4882a593Smuzhiyun .s_stream = s5k4ecgx_s_stream,
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun static const struct v4l2_subdev_ops s5k4ecgx_ops = {
834*4882a593Smuzhiyun .core = &s5k4ecgx_core_ops,
835*4882a593Smuzhiyun .pad = &s5k4ecgx_pad_ops,
836*4882a593Smuzhiyun .video = &s5k4ecgx_video_ops,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /*
840*4882a593Smuzhiyun * GPIO setup
841*4882a593Smuzhiyun */
s5k4ecgx_config_gpio(int nr,int val,const char * name)842*4882a593Smuzhiyun static int s5k4ecgx_config_gpio(int nr, int val, const char *name)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun unsigned long flags = val ? GPIOF_OUT_INIT_HIGH : GPIOF_OUT_INIT_LOW;
845*4882a593Smuzhiyun int ret;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (!gpio_is_valid(nr))
848*4882a593Smuzhiyun return 0;
849*4882a593Smuzhiyun ret = gpio_request_one(nr, flags, name);
850*4882a593Smuzhiyun if (!ret)
851*4882a593Smuzhiyun gpio_export(nr, 0);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return ret;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
s5k4ecgx_free_gpios(struct s5k4ecgx * priv)856*4882a593Smuzhiyun static void s5k4ecgx_free_gpios(struct s5k4ecgx *priv)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun int i;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(priv->gpio); i++) {
861*4882a593Smuzhiyun if (!gpio_is_valid(priv->gpio[i].gpio))
862*4882a593Smuzhiyun continue;
863*4882a593Smuzhiyun gpio_free(priv->gpio[i].gpio);
864*4882a593Smuzhiyun priv->gpio[i].gpio = -EINVAL;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
s5k4ecgx_config_gpios(struct s5k4ecgx * priv,const struct s5k4ecgx_platform_data * pdata)868*4882a593Smuzhiyun static int s5k4ecgx_config_gpios(struct s5k4ecgx *priv,
869*4882a593Smuzhiyun const struct s5k4ecgx_platform_data *pdata)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun const struct s5k4ecgx_gpio *gpio = &pdata->gpio_stby;
872*4882a593Smuzhiyun int ret;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun priv->gpio[STBY].gpio = -EINVAL;
875*4882a593Smuzhiyun priv->gpio[RSET].gpio = -EINVAL;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun ret = s5k4ecgx_config_gpio(gpio->gpio, gpio->level, "S5K4ECGX_STBY");
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (ret) {
880*4882a593Smuzhiyun s5k4ecgx_free_gpios(priv);
881*4882a593Smuzhiyun return ret;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun priv->gpio[STBY] = *gpio;
884*4882a593Smuzhiyun if (gpio_is_valid(gpio->gpio))
885*4882a593Smuzhiyun gpio_set_value(gpio->gpio, 0);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun gpio = &pdata->gpio_reset;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun ret = s5k4ecgx_config_gpio(gpio->gpio, gpio->level, "S5K4ECGX_RST");
890*4882a593Smuzhiyun if (ret) {
891*4882a593Smuzhiyun s5k4ecgx_free_gpios(priv);
892*4882a593Smuzhiyun return ret;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun priv->gpio[RSET] = *gpio;
895*4882a593Smuzhiyun if (gpio_is_valid(gpio->gpio))
896*4882a593Smuzhiyun gpio_set_value(gpio->gpio, 0);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun return 0;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
s5k4ecgx_init_v4l2_ctrls(struct s5k4ecgx * priv)901*4882a593Smuzhiyun static int s5k4ecgx_init_v4l2_ctrls(struct s5k4ecgx *priv)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun const struct v4l2_ctrl_ops *ops = &s5k4ecgx_ctrl_ops;
904*4882a593Smuzhiyun struct v4l2_ctrl_handler *hdl = &priv->handler;
905*4882a593Smuzhiyun int ret;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(hdl, 4);
908*4882a593Smuzhiyun if (ret)
909*4882a593Smuzhiyun return ret;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, ops, V4L2_CID_BRIGHTNESS, -208, 127, 1, 0);
912*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, ops, V4L2_CID_CONTRAST, -127, 127, 1, 0);
913*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, ops, V4L2_CID_SATURATION, -127, 127, 1, 0);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Sharpness default is 24612, and then (24612/SHARPNESS_DIV) = 2 */
916*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, ops, V4L2_CID_SHARPNESS, -32704/SHARPNESS_DIV,
917*4882a593Smuzhiyun 24612/SHARPNESS_DIV, 1, 2);
918*4882a593Smuzhiyun if (hdl->error) {
919*4882a593Smuzhiyun ret = hdl->error;
920*4882a593Smuzhiyun v4l2_ctrl_handler_free(hdl);
921*4882a593Smuzhiyun return ret;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun priv->sd.ctrl_handler = hdl;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun return 0;
926*4882a593Smuzhiyun };
927*4882a593Smuzhiyun
s5k4ecgx_probe(struct i2c_client * client,const struct i2c_device_id * id)928*4882a593Smuzhiyun static int s5k4ecgx_probe(struct i2c_client *client,
929*4882a593Smuzhiyun const struct i2c_device_id *id)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct s5k4ecgx_platform_data *pdata = client->dev.platform_data;
932*4882a593Smuzhiyun struct v4l2_subdev *sd;
933*4882a593Smuzhiyun struct s5k4ecgx *priv;
934*4882a593Smuzhiyun int ret, i;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun if (pdata == NULL) {
937*4882a593Smuzhiyun dev_err(&client->dev, "platform data is missing!\n");
938*4882a593Smuzhiyun return -EINVAL;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun priv = devm_kzalloc(&client->dev, sizeof(struct s5k4ecgx), GFP_KERNEL);
942*4882a593Smuzhiyun if (!priv)
943*4882a593Smuzhiyun return -ENOMEM;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun mutex_init(&priv->lock);
946*4882a593Smuzhiyun priv->streaming = 0;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun sd = &priv->sd;
949*4882a593Smuzhiyun /* Registering subdev */
950*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &s5k4ecgx_ops);
951*4882a593Smuzhiyun /* Static name; NEVER use in new drivers! */
952*4882a593Smuzhiyun strscpy(sd->name, S5K4ECGX_DRIVER_NAME, sizeof(sd->name));
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun sd->internal_ops = &s5k4ecgx_subdev_internal_ops;
955*4882a593Smuzhiyun /* Support v4l2 sub-device user space API */
956*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun priv->pad.flags = MEDIA_PAD_FL_SOURCE;
959*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
960*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &priv->pad);
961*4882a593Smuzhiyun if (ret)
962*4882a593Smuzhiyun return ret;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun ret = s5k4ecgx_config_gpios(priv, pdata);
965*4882a593Smuzhiyun if (ret) {
966*4882a593Smuzhiyun dev_err(&client->dev, "Failed to set gpios\n");
967*4882a593Smuzhiyun goto out_err1;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun for (i = 0; i < S5K4ECGX_NUM_SUPPLIES; i++)
970*4882a593Smuzhiyun priv->supplies[i].supply = s5k4ecgx_supply_names[i];
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun ret = devm_regulator_bulk_get(&client->dev, S5K4ECGX_NUM_SUPPLIES,
973*4882a593Smuzhiyun priv->supplies);
974*4882a593Smuzhiyun if (ret) {
975*4882a593Smuzhiyun dev_err(&client->dev, "Failed to get regulators\n");
976*4882a593Smuzhiyun goto out_err2;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun ret = s5k4ecgx_init_v4l2_ctrls(priv);
979*4882a593Smuzhiyun if (ret)
980*4882a593Smuzhiyun goto out_err2;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun priv->curr_pixfmt = &s5k4ecgx_formats[0];
983*4882a593Smuzhiyun priv->curr_frmsize = &s5k4ecgx_prev_sizes[0];
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun return 0;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun out_err2:
988*4882a593Smuzhiyun s5k4ecgx_free_gpios(priv);
989*4882a593Smuzhiyun out_err1:
990*4882a593Smuzhiyun media_entity_cleanup(&priv->sd.entity);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun return ret;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
s5k4ecgx_remove(struct i2c_client * client)995*4882a593Smuzhiyun static int s5k4ecgx_remove(struct i2c_client *client)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
998*4882a593Smuzhiyun struct s5k4ecgx *priv = to_s5k4ecgx(sd);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun mutex_destroy(&priv->lock);
1001*4882a593Smuzhiyun s5k4ecgx_free_gpios(priv);
1002*4882a593Smuzhiyun v4l2_device_unregister_subdev(sd);
1003*4882a593Smuzhiyun v4l2_ctrl_handler_free(&priv->handler);
1004*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun return 0;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static const struct i2c_device_id s5k4ecgx_id[] = {
1010*4882a593Smuzhiyun { S5K4ECGX_DRIVER_NAME, 0 },
1011*4882a593Smuzhiyun {}
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, s5k4ecgx_id);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun static struct i2c_driver v4l2_i2c_driver = {
1016*4882a593Smuzhiyun .driver = {
1017*4882a593Smuzhiyun .name = S5K4ECGX_DRIVER_NAME,
1018*4882a593Smuzhiyun },
1019*4882a593Smuzhiyun .probe = s5k4ecgx_probe,
1020*4882a593Smuzhiyun .remove = s5k4ecgx_remove,
1021*4882a593Smuzhiyun .id_table = s5k4ecgx_id,
1022*4882a593Smuzhiyun };
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun module_i2c_driver(v4l2_i2c_driver);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung S5K4ECGX 5MP SOC camera");
1027*4882a593Smuzhiyun MODULE_AUTHOR("Sangwook Lee <sangwook.lee@linaro.org>");
1028*4882a593Smuzhiyun MODULE_AUTHOR("Seok-Young Jang <quartz.jang@samsung.com>");
1029*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1030*4882a593Smuzhiyun MODULE_FIRMWARE(S5K4ECGX_FIRMWARE);
1031