1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2020 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Shunqing Chen <csq@rock-chips.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include "rk628.h"
10*4882a593Smuzhiyun #include "rk628_combtxphy.h"
11*4882a593Smuzhiyun #include "rk628_cru.h"
12*4882a593Smuzhiyun
rk628_txphy_set_bus_width(struct rk628 * rk628,u32 bus_width)13*4882a593Smuzhiyun void rk628_txphy_set_bus_width(struct rk628 *rk628, u32 bus_width)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun struct rk628_combtxphy *txphy = rk628->txphy;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun txphy->bus_width = bus_width;
18*4882a593Smuzhiyun }
19*4882a593Smuzhiyun EXPORT_SYMBOL(rk628_txphy_set_bus_width);
20*4882a593Smuzhiyun
rk628_txphy_get_bus_width(struct rk628 * rk628)21*4882a593Smuzhiyun u32 rk628_txphy_get_bus_width(struct rk628 *rk628)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun struct rk628_combtxphy *txphy = rk628->txphy;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun return txphy->bus_width;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun EXPORT_SYMBOL(rk628_txphy_get_bus_width);
28*4882a593Smuzhiyun
rk628_combtxphy_dsi_power_on(struct rk628 * rk628)29*4882a593Smuzhiyun static void rk628_combtxphy_dsi_power_on(struct rk628 *rk628)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun struct rk628_combtxphy *txphy = rk628->txphy;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_BUS_WIDTH_MASK |
34*4882a593Smuzhiyun SW_GVI_LVDS_EN_MASK |
35*4882a593Smuzhiyun SW_MIPI_DSI_EN_MASK,
36*4882a593Smuzhiyun SW_BUS_WIDTH_8BIT | SW_MIPI_DSI_EN);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun if (txphy->flags & COMBTXPHY_MODULEA_EN)
39*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_MODULEA_EN_MASK,
40*4882a593Smuzhiyun SW_MODULEA_EN);
41*4882a593Smuzhiyun if (txphy->flags & COMBTXPHY_MODULEB_EN)
42*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_MODULEB_EN_MASK,
43*4882a593Smuzhiyun SW_MODULEB_EN);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun rk628_i2c_write(rk628, COMBTXPHY_CON5, SW_REF_DIV(txphy->ref_div - 1) |
46*4882a593Smuzhiyun SW_PLL_FB_DIV(txphy->fb_div) |
47*4882a593Smuzhiyun SW_PLL_FRAC_DIV(txphy->frac_div) |
48*4882a593Smuzhiyun SW_RATE(txphy->rate_div / 2));
49*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_PD_PLL, 0);
50*4882a593Smuzhiyun usleep_range(100, 200);
51*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON9, SW_DSI_FSET_EN_MASK |
52*4882a593Smuzhiyun SW_DSI_RCAL_EN_MASK, SW_DSI_FSET_EN |
53*4882a593Smuzhiyun SW_DSI_RCAL_EN);
54*4882a593Smuzhiyun usleep_range(100, 200);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
rk628_combtxphy_lvds_power_on(struct rk628 * rk628)57*4882a593Smuzhiyun static void rk628_combtxphy_lvds_power_on(struct rk628 *rk628)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct rk628_combtxphy *txphy = rk628->txphy;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON7, SW_TX_MODE_MASK, SW_TX_MODE(3));
62*4882a593Smuzhiyun rk628_i2c_write(rk628, COMBTXPHY_CON10, TX7_CKDRV_EN | TX2_CKDRV_EN);
63*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_BUS_WIDTH_MASK |
64*4882a593Smuzhiyun SW_GVI_LVDS_EN_MASK | SW_MIPI_DSI_EN_MASK,
65*4882a593Smuzhiyun SW_BUS_WIDTH_7BIT | SW_GVI_LVDS_EN);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (txphy->flags & COMBTXPHY_MODULEA_EN)
68*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_MODULEA_EN_MASK,
69*4882a593Smuzhiyun SW_MODULEA_EN);
70*4882a593Smuzhiyun if (txphy->flags & COMBTXPHY_MODULEB_EN)
71*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_MODULEB_EN_MASK,
72*4882a593Smuzhiyun SW_MODULEB_EN);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun rk628_i2c_write(rk628, COMBTXPHY_CON5, SW_REF_DIV(txphy->ref_div - 1) |
75*4882a593Smuzhiyun SW_PLL_FB_DIV(txphy->fb_div) |
76*4882a593Smuzhiyun SW_PLL_FRAC_DIV(txphy->frac_div) |
77*4882a593Smuzhiyun SW_RATE(txphy->rate_div / 2));
78*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_PD_PLL | SW_TX_PD_MASK, 0);
79*4882a593Smuzhiyun usleep_range(100, 200);
80*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_TX_IDLE_MASK, 0);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
rk628_combtxphy_gvi_power_on(struct rk628 * rk628)83*4882a593Smuzhiyun static void rk628_combtxphy_gvi_power_on(struct rk628 *rk628)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct rk628_combtxphy *txphy = rk628->txphy;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun rk628_i2c_write(rk628, COMBTXPHY_CON5, SW_REF_DIV(txphy->ref_div - 1) |
88*4882a593Smuzhiyun SW_PLL_FB_DIV(txphy->fb_div) |
89*4882a593Smuzhiyun SW_PLL_FRAC_DIV(txphy->frac_div) |
90*4882a593Smuzhiyun SW_RATE(txphy->rate_div / 2));
91*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_BUS_WIDTH_MASK |
92*4882a593Smuzhiyun SW_GVI_LVDS_EN_MASK | SW_MIPI_DSI_EN_MASK |
93*4882a593Smuzhiyun SW_MODULEB_EN_MASK | SW_MODULEA_EN_MASK,
94*4882a593Smuzhiyun SW_BUS_WIDTH_10BIT | SW_GVI_LVDS_EN |
95*4882a593Smuzhiyun SW_MODULEB_EN | SW_MODULEA_EN);
96*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_PD_PLL | SW_TX_PD_MASK, 0);
97*4882a593Smuzhiyun usleep_range(100, 200);
98*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_TX_IDLE_MASK, 0);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
rk628_txphy_set_mode(struct rk628 * rk628,enum phy_mode mode)101*4882a593Smuzhiyun void rk628_txphy_set_mode(struct rk628 *rk628, enum phy_mode mode)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun unsigned int fvco, frac_rate, fin = 24;
104*4882a593Smuzhiyun struct rk628_combtxphy *txphy = rk628->txphy;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun switch (mode) {
107*4882a593Smuzhiyun case PHY_MODE_VIDEO_MIPI:
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun int bus_width = rk628_txphy_get_bus_width(rk628);
110*4882a593Smuzhiyun unsigned int fhsc = bus_width >> 8;
111*4882a593Smuzhiyun unsigned int flags = bus_width & 0xff;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun fhsc = fin * (fhsc / fin);
114*4882a593Smuzhiyun if (fhsc < 80 || fhsc > 1500)
115*4882a593Smuzhiyun return;
116*4882a593Smuzhiyun else if (fhsc < 375)
117*4882a593Smuzhiyun txphy->rate_div = 4;
118*4882a593Smuzhiyun else if (fhsc < 750)
119*4882a593Smuzhiyun txphy->rate_div = 2;
120*4882a593Smuzhiyun else
121*4882a593Smuzhiyun txphy->rate_div = 1;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun txphy->flags = flags;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun fvco = fhsc * 2 * txphy->rate_div;
126*4882a593Smuzhiyun txphy->ref_div = 1;
127*4882a593Smuzhiyun txphy->fb_div = fvco / 8 / fin;
128*4882a593Smuzhiyun frac_rate = fvco - (fin * 8 * txphy->fb_div);
129*4882a593Smuzhiyun if (frac_rate) {
130*4882a593Smuzhiyun frac_rate <<= 10;
131*4882a593Smuzhiyun frac_rate /= fin * 8;
132*4882a593Smuzhiyun txphy->frac_div = frac_rate;
133*4882a593Smuzhiyun } else {
134*4882a593Smuzhiyun txphy->frac_div = 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun fvco = fin * (1024 * txphy->fb_div + txphy->frac_div);
138*4882a593Smuzhiyun fvco *= 8;
139*4882a593Smuzhiyun fvco = DIV_ROUND_UP(fvco, 1024 * txphy->ref_div);
140*4882a593Smuzhiyun fhsc = fvco / 2 / txphy->rate_div;
141*4882a593Smuzhiyun txphy->bus_width = fhsc;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun case PHY_MODE_VIDEO_LVDS:
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun int bus_width = rk628_txphy_get_bus_width(rk628);
148*4882a593Smuzhiyun unsigned int flags = bus_width & 0xff;
149*4882a593Smuzhiyun unsigned int rate = (bus_width >> 8) * 7;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun txphy->flags = flags;
152*4882a593Smuzhiyun txphy->ref_div = 1;
153*4882a593Smuzhiyun txphy->fb_div = 14;
154*4882a593Smuzhiyun txphy->frac_div = 0;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (rate < 500)
157*4882a593Smuzhiyun txphy->rate_div = 4;
158*4882a593Smuzhiyun else if (rate < 1000)
159*4882a593Smuzhiyun txphy->rate_div = 2;
160*4882a593Smuzhiyun else
161*4882a593Smuzhiyun txphy->rate_div = 1;
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun case PHY_MODE_VIDEO_GVI:
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun unsigned int fhsc = rk628_txphy_get_bus_width(rk628) & 0xfff;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (fhsc < 500 || fhsc > 4000)
169*4882a593Smuzhiyun return;
170*4882a593Smuzhiyun else if (fhsc < 1000)
171*4882a593Smuzhiyun txphy->rate_div = 4;
172*4882a593Smuzhiyun else if (fhsc < 2000)
173*4882a593Smuzhiyun txphy->rate_div = 2;
174*4882a593Smuzhiyun else
175*4882a593Smuzhiyun txphy->rate_div = 1;
176*4882a593Smuzhiyun fvco = fhsc * txphy->rate_div;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun txphy->ref_div = 1;
179*4882a593Smuzhiyun txphy->fb_div = fvco / 8 / fin;
180*4882a593Smuzhiyun frac_rate = fvco - (fin * 8 * txphy->fb_div);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (frac_rate) {
183*4882a593Smuzhiyun frac_rate <<= 10;
184*4882a593Smuzhiyun frac_rate /= fin * 8;
185*4882a593Smuzhiyun txphy->frac_div = frac_rate;
186*4882a593Smuzhiyun } else {
187*4882a593Smuzhiyun txphy->frac_div = 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun fvco = fin * (1024 * txphy->fb_div + txphy->frac_div);
191*4882a593Smuzhiyun fvco *= 8;
192*4882a593Smuzhiyun fvco /= 1024 * txphy->ref_div;
193*4882a593Smuzhiyun fhsc = fvco / txphy->rate_div;
194*4882a593Smuzhiyun txphy->bus_width = fhsc;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun default:
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun txphy->mode = mode;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun EXPORT_SYMBOL(rk628_txphy_set_mode);
204*4882a593Smuzhiyun
rk628_txphy_power_on(struct rk628 * rk628)205*4882a593Smuzhiyun void rk628_txphy_power_on(struct rk628 *rk628)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct rk628_combtxphy *txphy = rk628->txphy;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun rk628_control_assert(rk628, RGU_TXPHY_CON);
210*4882a593Smuzhiyun udelay(10);
211*4882a593Smuzhiyun rk628_control_deassert(rk628, RGU_TXPHY_CON);
212*4882a593Smuzhiyun udelay(10);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_TX_IDLE_MASK | SW_TX_PD_MASK |
215*4882a593Smuzhiyun SW_PD_PLL_MASK, SW_TX_IDLE(0x3ff) |
216*4882a593Smuzhiyun SW_TX_PD(0x3ff) | SW_PD_PLL);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun switch (txphy->mode) {
219*4882a593Smuzhiyun case PHY_MODE_VIDEO_MIPI:
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, GRF_POST_PROC_CON,
222*4882a593Smuzhiyun SW_TXPHY_REFCLK_SEL_MASK,
223*4882a593Smuzhiyun SW_TXPHY_REFCLK_SEL(0));
224*4882a593Smuzhiyun rk628_combtxphy_dsi_power_on(rk628);
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun case PHY_MODE_VIDEO_LVDS:
227*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, GRF_POST_PROC_CON,
228*4882a593Smuzhiyun SW_TXPHY_REFCLK_SEL_MASK,
229*4882a593Smuzhiyun SW_TXPHY_REFCLK_SEL(1));
230*4882a593Smuzhiyun rk628_combtxphy_lvds_power_on(rk628);
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun case PHY_MODE_VIDEO_GVI:
233*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, GRF_POST_PROC_CON,
234*4882a593Smuzhiyun SW_TXPHY_REFCLK_SEL_MASK,
235*4882a593Smuzhiyun SW_TXPHY_REFCLK_SEL(0));
236*4882a593Smuzhiyun rk628_combtxphy_gvi_power_on(rk628);
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun default:
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun EXPORT_SYMBOL(rk628_txphy_power_on);
243*4882a593Smuzhiyun
rk628_txphy_power_off(struct rk628 * rk628)244*4882a593Smuzhiyun void rk628_txphy_power_off(struct rk628 *rk628)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, COMBTXPHY_CON0, SW_TX_IDLE_MASK | SW_TX_PD_MASK |
247*4882a593Smuzhiyun SW_PD_PLL_MASK | SW_MODULEB_EN_MASK |
248*4882a593Smuzhiyun SW_MODULEA_EN_MASK, SW_TX_IDLE(0x3ff) |
249*4882a593Smuzhiyun SW_TX_PD(0x3ff) | SW_PD_PLL);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun EXPORT_SYMBOL(rk628_txphy_power_off);
252*4882a593Smuzhiyun
rk628_txphy_register(struct rk628 * rk628)253*4882a593Smuzhiyun struct rk628_combtxphy *rk628_txphy_register(struct rk628 *rk628)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct rk628_combtxphy *txphy;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun txphy = devm_kzalloc(rk628->dev, sizeof(*txphy), GFP_KERNEL);
258*4882a593Smuzhiyun if (!txphy)
259*4882a593Smuzhiyun return NULL;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun rk628->txphy = txphy;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return txphy;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun EXPORT_SYMBOL(rk628_txphy_register);
266