1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2020 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Shunqing Chen <csq@rock-chips.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/debugfs.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "rk628.h"
15*4882a593Smuzhiyun #include "rk628_combrxphy.h"
16*4882a593Smuzhiyun #include "rk628_combtxphy.h"
17*4882a593Smuzhiyun #include "rk628_cru.h"
18*4882a593Smuzhiyun #include "rk628_csi.h"
19*4882a593Smuzhiyun #include "rk628_dsi.h"
20*4882a593Smuzhiyun #include "rk628_hdmirx.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static const struct regmap_range rk628_cru_readable_ranges[] = {
23*4882a593Smuzhiyun regmap_reg_range(CRU_CPLL_CON0, CRU_CPLL_CON4),
24*4882a593Smuzhiyun regmap_reg_range(CRU_GPLL_CON0, CRU_GPLL_CON4),
25*4882a593Smuzhiyun regmap_reg_range(CRU_MODE_CON00, CRU_MODE_CON00),
26*4882a593Smuzhiyun regmap_reg_range(CRU_CLKSEL_CON00, CRU_CLKSEL_CON21),
27*4882a593Smuzhiyun regmap_reg_range(CRU_GATE_CON00, CRU_GATE_CON05),
28*4882a593Smuzhiyun regmap_reg_range(CRU_SOFTRST_CON00, CRU_SOFTRST_CON04),
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const struct regmap_access_table rk628_cru_readable_table = {
32*4882a593Smuzhiyun .yes_ranges = rk628_cru_readable_ranges,
33*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(rk628_cru_readable_ranges),
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct regmap_range rk628_combrxphy_readable_ranges[] = {
37*4882a593Smuzhiyun regmap_reg_range(COMBRX_REG(0x6600), COMBRX_REG(0x665b)),
38*4882a593Smuzhiyun regmap_reg_range(COMBRX_REG(0x66a0), COMBRX_REG(0x66db)),
39*4882a593Smuzhiyun regmap_reg_range(COMBRX_REG(0x66f0), COMBRX_REG(0x66ff)),
40*4882a593Smuzhiyun regmap_reg_range(COMBRX_REG(0x6700), COMBRX_REG(0x6790)),
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static const struct regmap_access_table rk628_combrxphy_readable_table = {
44*4882a593Smuzhiyun .yes_ranges = rk628_combrxphy_readable_ranges,
45*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(rk628_combrxphy_readable_ranges),
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const struct regmap_range rk628_hdmirx_readable_ranges[] = {
49*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDMI_SETUP_CTRL, HDMI_RX_HDMI_SETUP_CTRL),
50*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDMI_PCB_CTRL, HDMI_RX_HDMI_PCB_CTRL),
51*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDMI_MODE_RECOVER, HDMI_RX_HDMI_ERROR_PROTECT),
52*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDMI_SYNC_CTRL, HDMI_RX_HDMI_CKM_RESULT),
53*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDMI_RESMPL_CTRL, HDMI_RX_HDMI_RESMPL_CTRL),
54*4882a593Smuzhiyun regmap_reg_range(HDMI_VM_CFG_CH2, HDMI_VM_CFG_CH2),
55*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDCP_CTRL, HDMI_RX_HDCP_SETTINGS),
56*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDCP_KIDX, HDMI_RX_HDCP_KIDX),
57*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDCP_DBG, HDMI_RX_HDCP_AN0),
58*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDCP_STS, HDMI_RX_HDCP_STS),
59*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_MD_HCTRL1, HDMI_RX_MD_HACT_PX),
60*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_MD_VCTRL, HDMI_RX_MD_VSC),
61*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_MD_VOL, HDMI_RX_MD_VTL),
62*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_MD_IL_POL, HDMI_RX_MD_STS),
63*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_AUD_CTRL, HDMI_RX_AUD_CTRL),
64*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_AUD_PLL_CTRL, HDMI_RX_AUD_PLL_CTRL),
65*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_AUD_CLK_CTRL, HDMI_RX_AUD_CLK_CTRL),
66*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_AUD_FIFO_CTRL, HDMI_RX_AUD_FIFO_TH),
67*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_AUD_CHEXTR_CTRL, HDMI_RX_AUD_PAO_CTRL),
68*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_AUD_FIFO_STS, HDMI_RX_AUD_FIFO_STS),
69*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_AUDPLL_GEN_CTS, HDMI_RX_AUDPLL_GEN_N),
70*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_PDEC_CTRL, HDMI_RX_PDEC_CTRL),
71*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_PDEC_AUDIODET_CTRL, HDMI_RX_PDEC_AUDIODET_CTRL),
72*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_PDEC_ERR_FILTER, HDMI_RX_PDEC_ASP_CTRL),
73*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_PDEC_STS, HDMI_RX_PDEC_STS),
74*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_PDEC_GCP_AVMUTE, HDMI_RX_PDEC_GCP_AVMUTE),
75*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_PDEC_ACR_CTS, HDMI_RX_PDEC_ACR_N),
76*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_PDEC_AIF_CTRL, HDMI_RX_PDEC_AIF_PB0),
77*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_PDEC_AVI_PB, HDMI_RX_PDEC_AVI_PB),
78*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDMI20_CONTROL, HDMI_RX_CHLOCK_CONFIG),
79*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_SCDC_REGS1, HDMI_RX_SCDC_REGS2),
80*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_SCDC_WRDATA0, HDMI_RX_SCDC_WRDATA0),
81*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_PDEC_ISTS, HDMI_RX_PDEC_IEN),
82*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_AUD_FIFO_ISTS, HDMI_RX_AUD_FIFO_IEN),
83*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_MD_ISTS, HDMI_RX_MD_IEN),
84*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_HDMI_ISTS, HDMI_RX_HDMI_IEN),
85*4882a593Smuzhiyun regmap_reg_range(HDMI_RX_DMI_DISABLE_IF, HDMI_RX_DMI_DISABLE_IF),
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const struct regmap_access_table rk628_hdmirx_readable_table = {
89*4882a593Smuzhiyun .yes_ranges = rk628_hdmirx_readable_ranges,
90*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(rk628_hdmirx_readable_ranges),
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const struct regmap_range rk628_key_readable_ranges[] = {
94*4882a593Smuzhiyun regmap_reg_range(EDID_BASE, EDID_BASE + 0x400),
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const struct regmap_access_table rk628_key_readable_table = {
98*4882a593Smuzhiyun .yes_ranges = rk628_key_readable_ranges,
99*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(rk628_key_readable_ranges),
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const struct regmap_range rk628_combtxphy_readable_ranges[] = {
103*4882a593Smuzhiyun regmap_reg_range(COMBTXPHY_BASE, COMBTXPHY_CON10),
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const struct regmap_access_table rk628_combtxphy_readable_table = {
107*4882a593Smuzhiyun .yes_ranges = rk628_combtxphy_readable_ranges,
108*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(rk628_combtxphy_readable_ranges),
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const struct regmap_range rk628_csi_readable_ranges[] = {
112*4882a593Smuzhiyun regmap_reg_range(CSITX_CONFIG_DONE, CSITX_CSITX_VERSION),
113*4882a593Smuzhiyun regmap_reg_range(CSITX_SYS_CTRL0_IMD, CSITX_TIMING_HPW_PADDING_NUM),
114*4882a593Smuzhiyun regmap_reg_range(CSITX_VOP_PATH_CTRL, CSITX_VOP_PATH_CTRL),
115*4882a593Smuzhiyun regmap_reg_range(CSITX_VOP_PATH_PKT_CTRL, CSITX_VOP_PATH_PKT_CTRL),
116*4882a593Smuzhiyun regmap_reg_range(CSITX_CSITX_STATUS0, CSITX_LPDT_DATA_IMD),
117*4882a593Smuzhiyun regmap_reg_range(CSITX_DPHY_CTRL, CSITX_DPHY_CTRL),
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static const struct regmap_access_table rk628_csi_readable_table = {
121*4882a593Smuzhiyun .yes_ranges = rk628_csi_readable_ranges,
122*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(rk628_csi_readable_ranges),
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const struct regmap_range rk628_dsi0_readable_ranges[] = {
126*4882a593Smuzhiyun regmap_reg_range(DSI0_BASE, DSI0_BASE + DSI_MAX_REGISTER),
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const struct regmap_access_table rk628_dsi0_readable_table = {
130*4882a593Smuzhiyun .yes_ranges = rk628_dsi0_readable_ranges,
131*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(rk628_dsi0_readable_ranges),
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const struct regmap_range rk628_dsi1_readable_ranges[] = {
135*4882a593Smuzhiyun regmap_reg_range(DSI1_BASE, DSI1_BASE + DSI_MAX_REGISTER),
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static const struct regmap_access_table rk628_dsi1_readable_table = {
139*4882a593Smuzhiyun .yes_ranges = rk628_dsi1_readable_ranges,
140*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(rk628_dsi1_readable_ranges),
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static const struct regmap_config rk628_regmap_config[RK628_DEV_MAX] = {
145*4882a593Smuzhiyun [RK628_DEV_GRF] = {
146*4882a593Smuzhiyun .name = "grf",
147*4882a593Smuzhiyun .reg_bits = 32,
148*4882a593Smuzhiyun .val_bits = 32,
149*4882a593Smuzhiyun .reg_stride = 4,
150*4882a593Smuzhiyun .max_register = GRF_MAX_REGISTER,
151*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_LITTLE,
152*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
153*4882a593Smuzhiyun },
154*4882a593Smuzhiyun [RK628_DEV_CRU] = {
155*4882a593Smuzhiyun .name = "cru",
156*4882a593Smuzhiyun .reg_bits = 32,
157*4882a593Smuzhiyun .val_bits = 32,
158*4882a593Smuzhiyun .reg_stride = 4,
159*4882a593Smuzhiyun .max_register = CRU_MAX_REGISTER,
160*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_LITTLE,
161*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
162*4882a593Smuzhiyun .rd_table = &rk628_cru_readable_table,
163*4882a593Smuzhiyun },
164*4882a593Smuzhiyun [RK628_DEV_COMBRXPHY] = {
165*4882a593Smuzhiyun .name = "combrxphy",
166*4882a593Smuzhiyun .reg_bits = 32,
167*4882a593Smuzhiyun .val_bits = 32,
168*4882a593Smuzhiyun .reg_stride = 4,
169*4882a593Smuzhiyun .max_register = COMBRX_REG(0x6790),
170*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_LITTLE,
171*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
172*4882a593Smuzhiyun .rd_table = &rk628_combrxphy_readable_table,
173*4882a593Smuzhiyun },
174*4882a593Smuzhiyun [RK628_DEV_DSI0] = {
175*4882a593Smuzhiyun .name = "dsi0",
176*4882a593Smuzhiyun .reg_bits = 32,
177*4882a593Smuzhiyun .val_bits = 32,
178*4882a593Smuzhiyun .reg_stride = 4,
179*4882a593Smuzhiyun .max_register = DSI0_BASE + DSI_MAX_REGISTER,
180*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_LITTLE,
181*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
182*4882a593Smuzhiyun .rd_table = &rk628_dsi0_readable_table,
183*4882a593Smuzhiyun },
184*4882a593Smuzhiyun [RK628_DEV_DSI1] = {
185*4882a593Smuzhiyun .name = "dsi1",
186*4882a593Smuzhiyun .reg_bits = 32,
187*4882a593Smuzhiyun .val_bits = 32,
188*4882a593Smuzhiyun .reg_stride = 4,
189*4882a593Smuzhiyun .max_register = DSI1_BASE + DSI_MAX_REGISTER,
190*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_LITTLE,
191*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
192*4882a593Smuzhiyun .rd_table = &rk628_dsi1_readable_table,
193*4882a593Smuzhiyun },
194*4882a593Smuzhiyun [RK628_DEV_HDMIRX] = {
195*4882a593Smuzhiyun .name = "hdmirx",
196*4882a593Smuzhiyun .reg_bits = 32,
197*4882a593Smuzhiyun .val_bits = 32,
198*4882a593Smuzhiyun .reg_stride = 4,
199*4882a593Smuzhiyun .max_register = HDMI_RX_MAX_REGISTER,
200*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_LITTLE,
201*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
202*4882a593Smuzhiyun .rd_table = &rk628_hdmirx_readable_table,
203*4882a593Smuzhiyun },
204*4882a593Smuzhiyun [RK628_DEV_ADAPTER] = {
205*4882a593Smuzhiyun .name = "adapter",
206*4882a593Smuzhiyun .reg_bits = 32,
207*4882a593Smuzhiyun .val_bits = 32,
208*4882a593Smuzhiyun .reg_stride = 4,
209*4882a593Smuzhiyun .max_register = KEY_MAX_REGISTER,
210*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_LITTLE,
211*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
212*4882a593Smuzhiyun .rd_table = &rk628_key_readable_table,
213*4882a593Smuzhiyun },
214*4882a593Smuzhiyun [RK628_DEV_COMBTXPHY] = {
215*4882a593Smuzhiyun .name = "combtxphy",
216*4882a593Smuzhiyun .reg_bits = 32,
217*4882a593Smuzhiyun .val_bits = 32,
218*4882a593Smuzhiyun .reg_stride = 4,
219*4882a593Smuzhiyun .max_register = COMBTXPHY_CON10,
220*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_LITTLE,
221*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
222*4882a593Smuzhiyun .rd_table = &rk628_combtxphy_readable_table,
223*4882a593Smuzhiyun },
224*4882a593Smuzhiyun [RK628_DEV_CSI] = {
225*4882a593Smuzhiyun .name = "csi",
226*4882a593Smuzhiyun .reg_bits = 32,
227*4882a593Smuzhiyun .val_bits = 32,
228*4882a593Smuzhiyun .reg_stride = 4,
229*4882a593Smuzhiyun .max_register = CSI_MAX_REGISTER,
230*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_LITTLE,
231*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
232*4882a593Smuzhiyun .rd_table = &rk628_csi_readable_table,
233*4882a593Smuzhiyun },
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
rk628_i2c_register(struct i2c_client * client)236*4882a593Smuzhiyun struct rk628 *rk628_i2c_register(struct i2c_client *client)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun struct rk628 *rk628;
239*4882a593Smuzhiyun int i, ret;
240*4882a593Smuzhiyun struct device *dev = &client->dev;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun rk628 = devm_kzalloc(dev, sizeof(*rk628), GFP_KERNEL);
243*4882a593Smuzhiyun if (!rk628)
244*4882a593Smuzhiyun return NULL;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun rk628->client = client;
247*4882a593Smuzhiyun rk628->dev = dev;
248*4882a593Smuzhiyun for (i = 0; i < RK628_DEV_MAX; i++) {
249*4882a593Smuzhiyun const struct regmap_config *config = &rk628_regmap_config[i];
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (!config->name)
252*4882a593Smuzhiyun continue;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun rk628->regmap[i] = devm_regmap_init_i2c(client, config);
255*4882a593Smuzhiyun if (IS_ERR(rk628->regmap[i])) {
256*4882a593Smuzhiyun ret = PTR_ERR(rk628->regmap[i]);
257*4882a593Smuzhiyun dev_err(dev, "failed to allocate register map %d: %d\n",
258*4882a593Smuzhiyun i, ret);
259*4882a593Smuzhiyun return NULL;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return rk628;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun EXPORT_SYMBOL(rk628_i2c_register);
266*4882a593Smuzhiyun
calc_dsp_frm_hst_vst(const struct videomode * src,const struct videomode * dst,u32 * dsp_frame_hst,u32 * dsp_frame_vst)267*4882a593Smuzhiyun static void calc_dsp_frm_hst_vst(const struct videomode *src,
268*4882a593Smuzhiyun const struct videomode *dst,
269*4882a593Smuzhiyun u32 *dsp_frame_hst, u32 *dsp_frame_vst)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun u32 bp_in, bp_out;
272*4882a593Smuzhiyun u32 v_scale_ratio;
273*4882a593Smuzhiyun u64 t_frm_st;
274*4882a593Smuzhiyun u64 t_bp_in, t_bp_out, t_delta, tin;
275*4882a593Smuzhiyun u32 src_pixclock, dst_pixclock;
276*4882a593Smuzhiyun u32 dsp_htotal, src_htotal, src_vtotal;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun src_pixclock = div_u64(1000000000000llu, src->pixelclock);
279*4882a593Smuzhiyun dst_pixclock = div_u64(1000000000000llu, dst->pixelclock);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun src_htotal = src->hsync_len + src->hback_porch + src->hactive +
282*4882a593Smuzhiyun src->hfront_porch;
283*4882a593Smuzhiyun src_vtotal = src->vsync_len + src->vback_porch + src->vactive +
284*4882a593Smuzhiyun src->vfront_porch;
285*4882a593Smuzhiyun dsp_htotal = dst->hsync_len + dst->hback_porch + dst->hactive +
286*4882a593Smuzhiyun dst->hfront_porch;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun bp_in = (src->vback_porch + src->vsync_len) * src_htotal +
289*4882a593Smuzhiyun src->hsync_len + src->hback_porch;
290*4882a593Smuzhiyun bp_out = (dst->vback_porch + dst->vsync_len) * dsp_htotal +
291*4882a593Smuzhiyun dst->hsync_len + dst->hback_porch;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun t_bp_in = bp_in * src_pixclock;
294*4882a593Smuzhiyun t_bp_out = bp_out * dst_pixclock;
295*4882a593Smuzhiyun tin = src_vtotal * src_htotal * src_pixclock;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun v_scale_ratio = src->vactive / dst->vactive;
298*4882a593Smuzhiyun if (v_scale_ratio <= 2)
299*4882a593Smuzhiyun t_delta = 5 * src_htotal * src_pixclock;
300*4882a593Smuzhiyun else
301*4882a593Smuzhiyun t_delta = 12 * src_htotal * src_pixclock;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (t_bp_in + t_delta > t_bp_out)
304*4882a593Smuzhiyun t_frm_st = (t_bp_in + t_delta - t_bp_out);
305*4882a593Smuzhiyun else
306*4882a593Smuzhiyun t_frm_st = tin - (t_bp_out - (t_bp_in + t_delta));
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun do_div(t_frm_st, src_pixclock);
309*4882a593Smuzhiyun *dsp_frame_hst = do_div(t_frm_st, src_htotal);
310*4882a593Smuzhiyun *dsp_frame_vst = t_frm_st;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
rk628_post_process_scaler_init(struct rk628 * rk628,const struct videomode * src,const struct videomode * dst)313*4882a593Smuzhiyun static void rk628_post_process_scaler_init(struct rk628 *rk628,
314*4882a593Smuzhiyun const struct videomode *src,
315*4882a593Smuzhiyun const struct videomode *dst)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun u32 dsp_frame_hst, dsp_frame_vst;
318*4882a593Smuzhiyun u32 scl_hor_mode, scl_ver_mode;
319*4882a593Smuzhiyun u32 scl_v_factor, scl_h_factor;
320*4882a593Smuzhiyun u32 dsp_htotal, dsp_hs_end, dsp_hact_st, dsp_hact_end;
321*4882a593Smuzhiyun u32 dsp_vtotal, dsp_vs_end, dsp_vact_st, dsp_vact_end;
322*4882a593Smuzhiyun u32 dsp_hbor_end, dsp_hbor_st, dsp_vbor_end, dsp_vbor_st;
323*4882a593Smuzhiyun u16 bor_right = 0, bor_left = 0, bor_up = 0, bor_down = 0;
324*4882a593Smuzhiyun u8 hor_down_mode = 0, ver_down_mode = 0;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun dsp_htotal = dst->hsync_len + dst->hback_porch + dst->hactive +
327*4882a593Smuzhiyun dst->hfront_porch;
328*4882a593Smuzhiyun dsp_vtotal = dst->vsync_len + dst->vback_porch + dst->vactive +
329*4882a593Smuzhiyun dst->vfront_porch;
330*4882a593Smuzhiyun dsp_hs_end = dst->hsync_len;
331*4882a593Smuzhiyun dsp_vs_end = dst->vsync_len;
332*4882a593Smuzhiyun dsp_hbor_end = dst->hsync_len + dst->hback_porch + dst->hactive;
333*4882a593Smuzhiyun dsp_hbor_st = dst->hsync_len + dst->hback_porch;
334*4882a593Smuzhiyun dsp_vbor_end = dst->vsync_len + dst->vback_porch + dst->vactive;
335*4882a593Smuzhiyun dsp_vbor_st = dst->vsync_len + dst->vback_porch;
336*4882a593Smuzhiyun dsp_hact_st = dsp_hbor_st + bor_left;
337*4882a593Smuzhiyun dsp_hact_end = dsp_hbor_end - bor_right;
338*4882a593Smuzhiyun dsp_vact_st = dsp_vbor_st + bor_up;
339*4882a593Smuzhiyun dsp_vact_end = dsp_vbor_end - bor_down;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun calc_dsp_frm_hst_vst(src, dst, &dsp_frame_hst, &dsp_frame_vst);
342*4882a593Smuzhiyun dev_dbg(rk628->dev, "dsp_frame_vst=%d, dsp_frame_hst=%d\n",
343*4882a593Smuzhiyun dsp_frame_vst, dsp_frame_hst);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (src->hactive > dst->hactive) {
346*4882a593Smuzhiyun scl_hor_mode = 2;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (hor_down_mode == 0) {
349*4882a593Smuzhiyun if ((src->hactive - 1) / (dst->hactive - 1) > 2)
350*4882a593Smuzhiyun scl_h_factor = ((src->hactive - 1) << 14) /
351*4882a593Smuzhiyun (dst->hactive - 1);
352*4882a593Smuzhiyun else
353*4882a593Smuzhiyun scl_h_factor = ((src->hactive - 2) << 14) /
354*4882a593Smuzhiyun (dst->hactive - 1);
355*4882a593Smuzhiyun } else {
356*4882a593Smuzhiyun scl_h_factor = (dst->hactive << 16) /
357*4882a593Smuzhiyun (src->hactive - 1);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun dev_dbg(rk628->dev, "horizontal scale down\n");
361*4882a593Smuzhiyun } else if (src->hactive == dst->hactive) {
362*4882a593Smuzhiyun scl_hor_mode = 0;
363*4882a593Smuzhiyun scl_h_factor = 0;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun dev_dbg(rk628->dev, "horizontal no scale\n");
366*4882a593Smuzhiyun } else {
367*4882a593Smuzhiyun scl_hor_mode = 1;
368*4882a593Smuzhiyun scl_h_factor = ((src->hactive - 1) << 16) / (dst->hactive - 1);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun dev_dbg(rk628->dev, "horizontal scale up\n");
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (src->vactive > dst->vactive) {
374*4882a593Smuzhiyun scl_ver_mode = 2;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (ver_down_mode == 0) {
377*4882a593Smuzhiyun if ((src->vactive - 1) / (dst->vactive - 1) > 2)
378*4882a593Smuzhiyun scl_v_factor = ((src->vactive - 1) << 14) /
379*4882a593Smuzhiyun (dst->vactive - 1);
380*4882a593Smuzhiyun else
381*4882a593Smuzhiyun scl_v_factor = ((src->vactive - 2) << 14) /
382*4882a593Smuzhiyun (dst->vactive - 1);
383*4882a593Smuzhiyun } else {
384*4882a593Smuzhiyun scl_v_factor = (dst->vactive << 16) /
385*4882a593Smuzhiyun (src->vactive - 1);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun dev_dbg(rk628->dev, "vertical scale down\n");
389*4882a593Smuzhiyun } else if (src->vactive == dst->vactive) {
390*4882a593Smuzhiyun scl_ver_mode = 0;
391*4882a593Smuzhiyun scl_v_factor = 0;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun dev_dbg(rk628->dev, "vertical no scale\n");
394*4882a593Smuzhiyun } else {
395*4882a593Smuzhiyun scl_ver_mode = 1;
396*4882a593Smuzhiyun scl_v_factor = ((src->vactive - 1) << 16) / (dst->vactive - 1);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun dev_dbg(rk628->dev, "vertical scale up\n");
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun rk628_i2c_update_bits(rk628, GRF_RGB_DEC_CON0,
402*4882a593Smuzhiyun SW_HRES_MASK, SW_HRES(src->hactive));
403*4882a593Smuzhiyun rk628_i2c_write(rk628, GRF_SCALER_CON0,
404*4882a593Smuzhiyun SCL_VER_DOWN_MODE(ver_down_mode) |
405*4882a593Smuzhiyun SCL_HOR_DOWN_MODE(hor_down_mode) |
406*4882a593Smuzhiyun SCL_VER_MODE(scl_ver_mode) |
407*4882a593Smuzhiyun SCL_HOR_MODE(scl_hor_mode) |
408*4882a593Smuzhiyun SCL_EN(1));
409*4882a593Smuzhiyun rk628_i2c_write(rk628, GRF_SCALER_CON1,
410*4882a593Smuzhiyun SCL_V_FACTOR(scl_v_factor) |
411*4882a593Smuzhiyun SCL_H_FACTOR(scl_h_factor));
412*4882a593Smuzhiyun rk628_i2c_write(rk628, GRF_SCALER_CON2,
413*4882a593Smuzhiyun DSP_FRAME_VST(dsp_frame_vst) |
414*4882a593Smuzhiyun DSP_FRAME_HST(dsp_frame_hst));
415*4882a593Smuzhiyun rk628_i2c_write(rk628, GRF_SCALER_CON3,
416*4882a593Smuzhiyun DSP_HS_END(dsp_hs_end) |
417*4882a593Smuzhiyun DSP_HTOTAL(dsp_htotal));
418*4882a593Smuzhiyun rk628_i2c_write(rk628, GRF_SCALER_CON4,
419*4882a593Smuzhiyun DSP_HACT_END(dsp_hact_end) |
420*4882a593Smuzhiyun DSP_HACT_ST(dsp_hact_st));
421*4882a593Smuzhiyun rk628_i2c_write(rk628, GRF_SCALER_CON5,
422*4882a593Smuzhiyun DSP_VS_END(dsp_vs_end) |
423*4882a593Smuzhiyun DSP_VTOTAL(dsp_vtotal));
424*4882a593Smuzhiyun rk628_i2c_write(rk628, GRF_SCALER_CON6,
425*4882a593Smuzhiyun DSP_VACT_END(dsp_vact_end) |
426*4882a593Smuzhiyun DSP_VACT_ST(dsp_vact_st));
427*4882a593Smuzhiyun rk628_i2c_write(rk628, GRF_SCALER_CON7,
428*4882a593Smuzhiyun DSP_HBOR_END(dsp_hbor_end) |
429*4882a593Smuzhiyun DSP_HBOR_ST(dsp_hbor_st));
430*4882a593Smuzhiyun rk628_i2c_write(rk628, GRF_SCALER_CON8,
431*4882a593Smuzhiyun DSP_VBOR_END(dsp_vbor_end) |
432*4882a593Smuzhiyun DSP_VBOR_ST(dsp_vbor_st));
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
rk628_post_process_en(struct rk628 * rk628,struct videomode * src,struct videomode * dst,u64 * dst_pclk)435*4882a593Smuzhiyun void rk628_post_process_en(struct rk628 *rk628,
436*4882a593Smuzhiyun struct videomode *src,
437*4882a593Smuzhiyun struct videomode *dst,
438*4882a593Smuzhiyun u64 *dst_pclk)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun u64 dst_rate, src_rate;
441*4882a593Smuzhiyun u64 dst_htotal, src_htotal;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun src_rate = src->pixelclock;
444*4882a593Smuzhiyun dst_htotal = dst->hactive + dst->hfront_porch + dst->hsync_len + dst->hback_porch;
445*4882a593Smuzhiyun dst_rate = src_rate * dst->vactive * dst_htotal;
446*4882a593Smuzhiyun src_htotal = src->hactive + src->hfront_porch + src->hsync_len + src->hback_porch;
447*4882a593Smuzhiyun do_div(dst_rate, (src->vactive * src_htotal));
448*4882a593Smuzhiyun dst->pixelclock = dst_rate;
449*4882a593Smuzhiyun *dst_pclk = dst->pixelclock;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun dev_info(rk628->dev, "src %dx%d clock:%lu\n",
452*4882a593Smuzhiyun src->hactive, src->vactive, src->pixelclock);
453*4882a593Smuzhiyun dev_info(rk628->dev, "dst %dx%d clock:%lu\n",
454*4882a593Smuzhiyun dst->hactive, dst->vactive, dst->pixelclock);
455*4882a593Smuzhiyun dst->flags = 0;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun rk628_control_assert(rk628, RGU_DECODER);
458*4882a593Smuzhiyun udelay(10);
459*4882a593Smuzhiyun rk628_control_deassert(rk628, RGU_DECODER);
460*4882a593Smuzhiyun udelay(10);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun rk628_clk_set_rate(rk628, CGU_CLK_RX_READ, src->pixelclock);
463*4882a593Smuzhiyun rk628_control_assert(rk628, RGU_CLK_RX);
464*4882a593Smuzhiyun udelay(10);
465*4882a593Smuzhiyun rk628_control_deassert(rk628, RGU_CLK_RX);
466*4882a593Smuzhiyun udelay(10);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun rk628_clk_set_rate(rk628, CGU_SCLK_VOP, dst->pixelclock);
469*4882a593Smuzhiyun rk628_control_assert(rk628, RGU_VOP);
470*4882a593Smuzhiyun udelay(10);
471*4882a593Smuzhiyun rk628_control_deassert(rk628, RGU_VOP);
472*4882a593Smuzhiyun udelay(10);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun rk628_post_process_scaler_init(rk628, src, dst);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun EXPORT_SYMBOL(rk628_post_process_en);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun MODULE_AUTHOR("Shunqing Chen <csq@rock-chips.com>");
479*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK628 driver");
480*4882a593Smuzhiyun MODULE_LICENSE("GPL");
481